













TPS62120, TPS62122

SLVSAD5A - JULY 2010 - REVISED AUGUST 2015

# TPS6212x 15-V, 75-mA Highly Efficient Buck Converter

#### **Features**

- Wide Input Voltage Range: 2 V to 15 V
- Up to 96% Efficiency
- Power Save Mode With 11-uA Quiescent Current
- Output Current 75 mA
- Output Voltage Range: 1.2 V to 5.5 V
- Up to 800-kHz Switch Frequency
- Synchronous Converter, No External Rectifier
- Low Output Ripple Voltage
- 100% Duty Cycle for Lowest Dropout
- Small SOT 8-Pin (TPS62120) and 2-mm × 2-mm DFN 6-Pin (TPS62122) Package
- Internal Soft Start
- Power Good Open Drain Output (TPS62120)
- Open-Drain Output for Output Discharge (TPS62120)
- 2.5-V Rising and 1.85-V Falling UVLO Thresholds

# Applications

- Low Power RF Applications
- **Ultra Low Power Microprocessors**
- **Energy Harvesting**
- Industrial Measuring

# 3 Description

TPS6212x device is a highly efficient synchronous step-down DC-DC converter optimized for low-power applications. The device supports up to 75-mA output current and allows the use of tiny external inductors and capacitors.

# **Typical Application Schematic**



The wide operating input voltage range of 2 V to 15 V supports energy harvesting, battery powered and as well 9-V or 12-V line powered applications.

With its advanced hysteretic control scheme, the converter provides power save mode operation. At light loads the converter operates in pulse frequency modulation (PFM) mode and transitions automatically in pulse width modulation (PWM) mode at higher load currents. The power save mode maintains high efficiency over the entire load current range. The hysteretic control scheme is optimized for low output ripple voltage in PFM mode in order to reduce output noise to a minimum. The device consumes only 10µA quiescent current from VIN in PFM mode operation.

In shutdown mode, the device is turned off.

An open-drain power good output is available in the TPS62120 and indicates once the output voltage is in regulation.

The TPS62120 has an additional SGND pin which is connected to GND during shutdown mode. This output can be used to discharge the output capacitor.

The TPS6212x operates over an free air temperature range of -40°C to 85°C. The TPS62120 is available in a small 8-pin SOT-23 package and the TPS62122 in a 2 mm × 2 mm 6-pin DFN package.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TPS62120    | SOT-23 (8) | 2.90 mm × 1.63 mm |
| TPS62122    | SON (6)    | 2.00 mm × 2.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Efficiency vs Output Current**





# **Table of Contents**

| 1 | Features 1                           |    | 8.4 Device Functional Modes                      | 10 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       | 9  | Application and Implementation                   | 12 |
| 3 | Description 1                        |    | 9.1 Application Information                      | 12 |
| 4 | Revision History2                    |    | 9.2 Typical Applications                         | 12 |
| 5 | Device Comparison Table3             |    | 9.3 System Examples                              | 20 |
| 6 | Pin Configuration and Functions      | 10 | Power Supply Recommendations                     | 22 |
| 7 | Specifications4                      | 11 | Layout                                           | 22 |
| • | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines                           | 2  |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Examples                             | 2  |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                 | 24 |
|   | 7.4 Thermal Information              |    | 12.1 Device Support                              | 24 |
|   | 7.5 Electrical Characteristics       |    | 12.2 Related Links                               | 2  |
|   | 7.6 Typical Characteristics          |    | 12.3 Community Resources                         | 2  |
| 8 | Detailed Description 8               |    | 12.4 Trademarks                                  | 24 |
| • | 8.1 Overview 8                       |    | 12.5 Electrostatic Discharge Caution             | 2  |
|   | 8.2 Functional Block Diagram 8       |    | 12.6 Glossary                                    | 24 |
|   | 8.3 Feature Description              | 13 | Mechanical, Packaging, and Orderable Information | 24 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Original (July 2010) to Revision A

**Page** 

Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section \_\_\_\_\_\_1

Submit Documentation Feedback



# **Device Comparison Table**

| PART NUMBER             | ACTIVE DISCHARGE SWITCH | POWER GOOD | V <sub>OUT</sub> |
|-------------------------|-------------------------|------------|------------------|
| TPS62120 <sup>(1)</sup> | yes                     | Open-Drain | adjustable       |
| TPS62122 <sup>(2)</sup> | no                      | no         | adjustable       |

- The DCN package is available in tape on reel. Add R suffix to order quantities of 3000 parts per reel, T suffix for 250 parts per reel. The DRV package is available in tape on reel. Add R suffix to order quantities of 3000 parts per reel, T suffix for 250 parts per reel.

# **Pin Configuration and Functions**



#### **Pin Functions**

| PIN  |                           |        |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|---------------------------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | DFN                       | SOT-23 | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| EN   | 4                         | 3      | - 1 | Pulling this pin to high activates the device. Low level shuts it down. This pin must be terminated.                                                                                                                                                                                                                                                                                                                                                        |
| FB   | 3                         | 5      | - 1 | This is the feedback pin for the regulator. Connect external resistor-divider to this pin.                                                                                                                                                                                                                                                                                                                                                                  |
| GND  | 6                         | 2      | PWR | GND supply pin.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PG   | _                         | 6      | 0   | This pin is available in TPS62120 only.  Open-drain power good output. Connect this terminal through a pullup resistor to a voltage rail up to 5.5 V or leave it open. This pin can sink 500 μA.                                                                                                                                                                                                                                                            |
| SGND | _                         | 4      | I   | This pin is available in TPS62120 only. Open-drain output which is turned on during shutdown mode (EN = 0) or VIN is below the UVLO threshold. The output connects the SGND pin to GND through an internal MOSFET with typical $370-\Omega$ R <sub>DS(ON)</sub> . When the device is enabled (EN = 1), this output is high impedance. To discharge the output capacitor during shutdown mode, connect this pin to VOUT (output capacitor) or leave it open. |
| sw   | 1                         | 7      | 0   | This is the switch pin and is connected to the internal MOSFET switches. Connect the inductor to this terminal. Do not tie this pin to VIN, VOUT or GND.                                                                                                                                                                                                                                                                                                    |
| VIN  | 5                         | 1      | PWR | V <sub>IN</sub> power supply pin.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| VOUT | 2                         | 8      | I   | This pin must be connected to the output capacitor.                                                                                                                                                                                                                                                                                                                                                                                                         |
| _    | Exposed<br>Thermal<br>Pad | _      | _   | Exposed thermal pad available only in DRV package option. This pad must be connected to GND.                                                                                                                                                                                                                                                                                                                                                                |



# 7 Specifications

## 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 | -                                                      |                                        | MIM  | I MAX                | UNIT |
|-----------------|--------------------------------------------------------|----------------------------------------|------|----------------------|------|
|                 | Voltage at VIN(                                        | 2)                                     | -0.3 | 3 17                 | V    |
|                 | Voltage at SW                                          | dynamically during switching t < 10 μs |      | 17                   | V    |
|                 | PIN                                                    | static DC                              | -0.3 | 3 6                  | V    |
| V <sub>I</sub>  | Voltage at EN PIN <sup>(2)</sup>                       |                                        | -0.3 | VIN +0.3,<br>but ≤17 | V    |
|                 | Voltage on FB Pin                                      |                                        | -0.3 | 3.6                  | V    |
|                 | Voltage at PG,                                         | VOUT, SGND <sup>(2)</sup>              | -0.3 | 3 6                  | V    |
| I <sub>IN</sub> | Current into PG                                        | pin                                    |      | 0.5                  | mA   |
| Maximu          | Maximum operating junction temperature, T <sub>J</sub> |                                        | -40  | 125                  | °C   |
| Storage         | Storage temperature, T <sub>stg</sub>                  |                                        | -65  | 150                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                                            |                                                        |                                                                                | VALUE | UNIT  |
|--------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------|-------|-------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000                                                                          | V     |       |
|                                            | Electrostatic discharge                                | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | \ \ \ |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

|                                                                                        |                                                                         | MIN | NOM | MAX | UNIT |
|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| Supply voltage VIN, device in operation                                                |                                                                         | 2   |     | 15  | V    |
| Output aurrent aanability                                                              | $V_{IN}$ = 2 V, $V_{OUT}$ = 1.8 V, $DCR_L$ = 0.7 $\Omega$               | 25  |     |     | A    |
| Output current capability                                                              | $V_{IN} \ge 2.5 \text{ V}, V_{OUT} = 1.8 \text{ V}, DCR_L = 0.7 \Omega$ | 75  |     |     | mA   |
| Effective inductance                                                                   |                                                                         | 10  | 22  | 33  | μΗ   |
| Effective output capacitance                                                           |                                                                         | 1.0 | 2   | 33  | μF   |
| Output voltage                                                                         |                                                                         | 1.2 |     | 5.5 | V    |
| Operating ambient temperature T <sub>A</sub> <sup>(1)</sup> , (unless otherwise noted) |                                                                         | -40 |     | 85  | °C   |
| Operating junction temperature, T <sub>J</sub>                                         |                                                                         | -40 |     | 125 | °C   |

<sup>(1)</sup> In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $(T_{A(max)})$  is dependent on the maximum operating junction temperature  $(T_{J(max)})$ , the maximum power dissipation of the device in the application  $(P_{D(max)})$ , and the junction-to-ambient thermal resistance of the part/package in the application  $(R_{\theta JA})$ , as given by the following equation:  $T_{A(max)} = T_{J(max)} - (R_{\theta JA} \times P_{D(max)})$ .

<sup>(2)</sup> All voltage values are with respect to network ground terminal GND.

<sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                       |                                              | TPS62120     | TPS62122  |      |
|-----------------------|----------------------------------------------|--------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DCN [SOT-23] | DRV [DFN] | UNIT |
|                       |                                              | 8 PINS       | 6 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 259.7        | 114.4     | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case(top) thermal resistance     | 114.1        | 73.7      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 185.8        | 201.9     | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 21.6         | 0.8       | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 121.6        | 94.9      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance  | n/a          | 122.7     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC PackageThermal Metrics application report, SPRA953

# 7.5 Electrical Characteristics

 $V_{IN}=8~V,~V_{OUT}=1.8~V,~EN=V_{IN},~T_{J}=-40^{\circ}C~to~85^{\circ}C,~typical~values~are~at~T_{J}=25^{\circ}C~(unless~otherwise~noted),~C_{IN}=4.7~\mu F,~L=22~\mu H,~C_{OUT}=4.7~\mu F$ 

|                        | PARAMETER                                  | TEST CONDITIONS                                                                                             | MIN   | TYP   | MAX  | UNIT |
|------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------|-------|------|------|
| SUPPLY                 |                                            |                                                                                                             |       |       |      |      |
| V <sub>IN</sub>        | Input voltage range <sup>(1)</sup>         | Device operating                                                                                            | 2     |       | 15   | ٧    |
|                        | Ovigenment suggest                         | I <sub>OUT</sub> = 0 mA, device not switching, EN = VIN, regulator sleeps                                   |       | 11 18 |      |      |
| lQ                     | Quiescent current                          | $I_{OUT} = 0$ mA, device switching, $V_{IN} = 8$ V, $V_{OUT} = 1.8$ V                                       |       | 13    |      | μΑ   |
| I <sub>Active</sub>    | Active mode current consumption            | $V_{\text{IN}}$ = 5.5 V = $V_{\text{OUT}}$ , $T_{\text{J}}$ = 25°C, high-side MOSFET switch fully turned on |       | 240   | 275  | μΑ   |
| $I_{SD}$               | Shutdown current                           | EN = GND, $V_{OUT}$ = SW = 0 V, $V_{IN}$ = 3.6 V <sup>(2)</sup>                                             |       | 0.3   | 1.2  | μΑ   |
| V                      | Undervoltage lockout threshold             | Falling V <sub>IN</sub>                                                                                     |       | 1.85  | 1.95 | V    |
| $V_{UVLO}$             | Oridervoltage lockout tillesiloid          | Rising V <sub>IN</sub>                                                                                      |       | 2.5   | 2.61 | V    |
| ENABLE,                | THRESHOLD                                  |                                                                                                             |       |       |      |      |
| $V_{IH\ TH}$           | Threshold for detecting high EN            | $2 \text{ V} \leq \text{V}_{IN} \leq 15 \text{ V}$ , rising edge                                            |       | 8.0   | 1.1  | ٧    |
| V <sub>IL TH HYS</sub> | Threshold for detecting low EN             | 2 V ≤ V <sub>IN</sub> ≤ 15 V, falling edge                                                                  | 0.4   | 0.6   |      | ٧    |
| I <sub>IN</sub>        | Input bias current, EN                     | EN = GND or V <sub>IN</sub>                                                                                 |       | 0     | 50   | nA   |
| POWER S                | WITCH                                      |                                                                                                             |       |       |      |      |
|                        | High-side MOSFET ON-resistance             | V <sub>IN</sub> = 3.6 V                                                                                     |       | 2.3   | 3.4  |      |
| Б                      |                                            | V <sub>IN</sub> = 8 V                                                                                       |       | 1.75  | 2.5  | 0    |
| $R_{DS(ON)}$           | L MOOFFT ON                                | V <sub>IN</sub> = 3.6 V                                                                                     |       | 1.3   | 2.5  | Ω    |
|                        | Low-side MOSFET ON-resistance              | V <sub>IN</sub> = 8 V                                                                                       |       | 1.2   | 1.75 |      |
| I <sub>LIMF</sub>      | Forward current limit MOSFET high-<br>side | V <sub>IN</sub> = 8 V, open loop                                                                            | 200   | 250   | 400  | mA   |
| T <sub>SD</sub>        | Thermal shutdown                           | Increasing junction temperature                                                                             |       | 150   |      | °C   |
|                        | Thermal shutdown hysteresis                | Decreasing junction temperature                                                                             |       | 20    |      | °C   |
| REGULAT                | OR                                         |                                                                                                             |       |       |      |      |
| t <sub>ONmin</sub>     | Minimum ON time                            | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.8 V                                                           |       | 700   |      | ns   |
| t <sub>OFFmin</sub>    | Minimum OFF time                           | V <sub>IN</sub> = 3.6 V, V <sub>OUT</sub> = 1.8 V                                                           |       | 60    |      | ns   |
| V <sub>REF</sub>       | Internal reference voltage                 |                                                                                                             |       | 8.0   |      | ٧    |
| $V_{FB}$               | Feedback FB voltage comparator threshold   | Referred to 0.8-V internal reference                                                                        | -2.5% | 0%    | 2.5% |      |
|                        | Feedback FB voltage line regulation        | I <sub>OUT</sub> = 50 mA <sup>(3)</sup>                                                                     |       | 0.04  |      | %/V  |
| I <sub>IN</sub>        | Input bias current FB                      | V <sub>FB</sub> = 0.8 V                                                                                     |       | 0     | 50   | nA   |

 <sup>(1)</sup> The typical required supply voltage for startup is 2.5 V. The part is functional down to the falling UVLO (undervoltage lockout) threshold.
 (2) Shutdown current into VIN pin, includes internal leakage.

 $V_{OUT} + 1 V \le V_{IN}$ ;  $V_{OUT} \le 5.5 V$ 



# **Electrical Characteristics (continued)**

 $V_{IN}=8~V,~V_{OUT}=1.8~V,~EN=V_{IN},~T_{J}=-40^{\circ}C~to~85^{\circ}C,~typical~values~are~at~T_{J}=25^{\circ}C~(unless~otherwise~noted),~C_{IN}=4.7~\mu F,~L=22~\mu H,~C_{OUT}=4.7~\mu F$ 

|                     | PARAMETER                                 | TEST CONDITIONS                                                                               | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>Start</sub>  | Regulator start-up time                   | Time from active EN to device starts switching, $V_{IN} = 2.6 \text{ V}$                      |     | 50  | 150 | μs   |
| t <sub>Ramp</sub>   | Output voltage ramp time                  | Time to ramp up V <sub>OUT</sub> = 1.8 V, no load <sup>(4)</sup>                              |     | 120 | 300 |      |
| I <sub>LK_SW</sub>  | Leakage current into SW pin               | $V_{OUT} = V_{IN} = V_{SW} = 1.8 \text{ V}, \text{ EN} = \text{GND, device in}$ shutdown mode |     | 1   | 1.5 | μΑ   |
| POWER C             | GOOD OUTPUT (TPS62120)                    |                                                                                               |     |     |     |      |
| V                   | Dower good throubald valtage              | Rising V <sub>FB</sub> feedback voltage                                                       | 93% | 95% | 97% |      |
| $V_{THPG}$          | Power good threshold voltage              | Falling V <sub>FB</sub> feedback voltage                                                      | 87% | 90% | 93% |      |
| V                   | Output law valtage                        | Current into PG pin I = 500 $\mu$ A, V <sub>OUT</sub> > 1.5 V                                 |     |     | 165 | m\/  |
| $V_{OL}$            | Output low voltage                        | Current into PG pin I = 100 $\mu$ A, 1.2 V < V <sub>OUT</sub> < 1.5 V                         |     |     | 50  | mV   |
| $V_{H}$             | Output high voltage                       | Open drain output, external pull up resistor                                                  |     |     | 5.5 | V    |
| 1                   | Leakage current into PG pin               | V <sub>(PG)</sub> = 1.8 V, EN = high, FB = 0.85 V                                             |     | 0   | 50  | nA   |
| I <sub>LKG</sub>    | Leakage into VOUT pin                     | V <sub>(OUT)</sub> = 1.8 V                                                                    |     | 0   | 50  | nA   |
| T <sub>PGDL</sub>   | Internal power good comparator delay time | V <sub>OUT</sub> = 1.8 V                                                                      |     | 2   | 5   | μs   |
| SGND OF             | PEN DRAIN OUTPUT (TPS62120)               |                                                                                               |     |     |     |      |
| R <sub>DS(ON)</sub> | NMOS drain source resistance              | SGND = 1.8 V, V <sub>IN</sub> = 2 V                                                           |     | 370 |     | Ω    |
| I <sub>LKG</sub>    | Leakage current into SGND pin             | EN = VIN, SGND = 1.8 V                                                                        |     | 0   | 50  | nA   |

<sup>(4)</sup> Maximum value not production tested.

Submit Documentation Feedback



# 7.6 Typical Characteristics





# 8 Detailed Description

#### 8.1 Overview

The TPS6212x synchronous step-down converter family uses an unique hysteretic PFM/PWM controller scheme which enables switching frequencies of up to 800 kHz, excellent transient response and AC load regulation at operation with small output capacitors.

At high load currents the converter operates in quasi fixed frequency pulse width modulation (PWM) mode operation and at light loads in pulse frequency modulation (PFM) mode to maintain highest efficiency over the full load current range. In PFM mode, the device generates a single switch pulse to ramp the inductor current and charge the output capacitor, followed by a sleep period where most of the internal circuits are shutdown to achieve a quiescent current of typically  $10~\mu A$ . During this time, the load current is supported by the output capacitor. The duration of the sleep period depends on the load current and the inductor peak current.

A significant advantage of TPS6212x compared to other hysteretic controller topologies is its excellent DC and AC load regulation capability in combination with low output voltage ripple over the entire load range which makes this part well suited for audio and RF applications.

## 8.2 Functional Block Diagram



(1) Function available in TPS62120

Submit Documentation Feedback



## 8.3 Feature Description

#### 8.3.1 Undervoltage Lockout

The undervoltage lockout circuit prevents the device from misoperation at low input voltages. The circuit prevents the converter from turning on the high-side MOSFET switch or low-side MOSFET under undefined conditions. The UVLO threshold is set to 2.5 V typical for rising  $V_{IN}$  and 1.85 V typical for falling  $V_{IN}$ . The hysteresis between rising and falling UVLO threshold ensures proper start-up even with high-impedance sources. Fully functional operation is permitted for an input voltage down to the falling UVLO threshold level. The converter starts operation again once the input voltage trips the rising UVLO threshold level.

#### 8.3.2 Enable and Shutdown

The device starts operation when EN pin is set high and the input voltage  $V_{IN}$  has tripped the UVLO threshold for rising  $V_{IN}$ . It starts switching after the regulator start-up time  $t_{Start}$  of typically 50  $\mu$ s has expired and enters the soft start as previously described. For proper operation, the EN pin must be terminated and must not be left floating.

EN pin low forces the device into shutdown, with a shutdown quiescent current of typically 0.3 μA.

In this mode, the high-side and low-side MOSFET switches as well as the entire internal-control circuitry are switched off.

In TPS62120 the internal N-MOSFET at pin SGND is activated and connects SGND to GND.

#### 8.3.3 Power Good Output

The Power Good Output is an open-drain output available in TPS62120. The circuit is active once the device is enabled. It is driven by an internal comparator connected to the FB voltage and internal reference. The PG output provides a high level (open-drain high impedance) once the feedback voltage exceeds typical 95% of its nominal value. The PG output is driven to low level once the feedback voltage falls below typical 90% of its nominal value. The PG output is high (high impedance) with an internal delay of typically 2  $\mu$ s. A pullup resistor is needed to generate a high level and limit the current into the PG pin to 0.5 mA. The PG pin can be connected through pullup resistors to a voltage up to 5.5 V.

The PG output is pulled low if the device is enabled but the input voltage is below the UVLO threshold or the device is turned into shutdown mode.

## 8.3.4 SGND Open-Drain Output

This is an NMOS open-drain output with a typical  $R_{DS(ON)}$  of 370  $\Omega$  and can be used to discharge the output capacitor. The internal NMOS connects SGND pin to GND once the device is in shutdown mode or  $V_{IN}$  falls below the UVLO threshold during operation. SGND becomes high impedance once the device is enabled and  $V_{IN}$  is above the UVLO threshold. If SGND is connected to the output, the output capacitor is discharged through SGND.

#### 8.3.5 Thermal Shutdown

As soon as the junction temperature,  $T_J$ , exceeds 150°C (typical) the device goes into thermal shutdown. In this mode, the high-side and low-side MOSFETs are turned off. The device continues its operation when the junction temperature falls below the thermal shutdown hysteresis.



#### 8.4 Device Functional Modes

#### 8.4.1 Soft Start

The TPS6212x has an internal soft-start circuit which controls the ramp-up of the output voltage and limits the inrush current during start-up. This limits input voltage drop when a battery or a high-impedance power source is connected to the input of the converter.

The soft-start system generates a monotonic ramp up of the output voltage with a ramp of typically 15 mV/µs and reaches an output voltage of 1.8 V in typically 170 µs after EN pin was pulled high. The TPS6212x is able to start into a prebiased output capacitor. The converter starts with the applied bias voltage and ramps the output voltage to its nominal value.

During start-up the device can provide an output current of half of the high-side MOSFET switch current limit I<sub>I IMF</sub>. Large output capacitors and high load currents may exceed the current capability of the device during startup. In this case the start-up ramp of the output voltage will be slower.

# 8.4.2 Main Control Loop

The feedback comparator monitors the voltage on the FB pin and compares it to an internal 800-mV reference voltage.

The feedback comparator trips once the FB voltage falls below the reference voltage. A switching pulse is initiated and the high-side MOSFET switch is turned on. The switch remains turned on at least for the minimum on-time T<sub>ONmin</sub> of typical 700 ns until the feedback voltage is above the reference voltage or the inductor current reaches the high-side MOSFET switch current limit I<sub>LIMF</sub>. Once the high-side MOSFET switch turns off, the lowside MOSFET switch is turned on and the inductor current ramps down. The switch is turned on at least for the minimum off time T<sub>OFFmin</sub> of typically 60 ns. The low-side MOSFET switch stays turned on until the FB voltage falls below the internal reference and trips the FB comparator again. This will turn on the high-side MOSFET switch for a new switching cycle.

If the feedback voltage stays above the internal reference the low-side MOSFET switch is turned on until the zero current comparator trips and indicates that the inductor current has ramped down to zero. In this case, the load current is much lower than the average inductor current provided during one switching cycle. The regulator turns the low-side and high-side MOSFET switches off (high impedance state) and enters a sleep cycle with reduced quiescent current of typically 10 uA until the output voltage falls below the internal reference voltage and the feedback comparator trips again. This is called PFM mode and the switching frequency depends on the load current, input voltage, output voltage and the external inductor value.

Once the high-side switch current limit comparator has tripped its threshold of I<sub>LIMF</sub>, the high-side MOSFET switch is turned off and the low-side MOSFET switch is turned on until the inductor current has ramped down to zero.

The minimum on time T<sub>ONmin</sub> for a single pulse can be estimated to:

$$T_{ON} = \frac{V_{OUT}}{V_{IN}} \times 1.3 \ \mu s \tag{1}$$

Therefore the peak inductor current in PFM mode is approximately:

$$I_{LPFMpeak} = \frac{(V_{IN} - V_{OUT})}{L} \times T_{ON}$$
 (2)

The transition from PFM mode to PWM mode operation and back occurs at a load current of approximately 0.5 × I<sub>LPFMpeak</sub>.

With:

 $T_{ON}$  = High-side MOSFET switch on time [µs]  $V_{IN}$  = Input voltage [V] V<sub>OUT</sub> = Output voltage [V]  $L = Inductance [\mu H]$ I<sub>LPFMpeak</sub> = PFM inductor peak current [mA]

The maximum switch frequency can be estimated to:

Submit Documentation Feedback



#### **Device Functional Modes (continued)**

$$f_{SWmax} \approx \frac{1}{1.3 \,\mu s} = 770 \,\text{kHz}$$
 (3)

## 8.4.3 100% Duty Cycle Low-Dropout Operation

The device will increase the on time of the high-side MOSFET switch once the input voltage comes close to the output voltage in order to keep the output voltage in regulation. This will reduce the switch frequency.

With further decreasing input voltage  $V_{\text{IN}}$  the high-side MOSFET switch is turned on completely. In this case the converter provides a low input-to-output voltage difference. This is particularly useful in applications with widely variable supply voltage to achieve longest operation time by taking full advantage of the whole supply voltage span.

The minimum input voltage to maintain regulation depends on the load current and output voltage, and can be calculated as:

$$Vin_{min} = Vout_{max} + Iout_{max} \times (R_{DSONmax} + R_L)$$

where

- I<sub>OUTmax</sub> = maximum output current
- R<sub>DS(ON)max</sub> = maximum P-channel switch R<sub>DS(ON)</sub>
- R<sub>I</sub> = DC resistance of the inductor
- V<sub>OLITmax</sub> = nominal output voltage plus maximum output voltage tolerance

#### 8.4.4 Short-Circuit Protection

The TPS6212x integrates a high-side MOSFET switch current limit  $I_{LIMF}$  to protect the device against short circuit. The current in the high-side MOSFET switch is monitored by current limit comparator and once the current reaches the limit of  $I_{LIMF}$ , the high-side MOSFET switch is turned off and the low-side MOSFET switch is turned on to ramp down the inductor current. The high-side MOSFET switch is turned on again once the zero current comparator trips and the inductor current has become zero. In this case, the output current is limited to half of the high-side MOSFET switch current limit  $0.5 \times I_{LIMF}$ .

Product Folder Links: TPS62120 TPS62122

(4)

# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The TPS6212x device is a highly efficient synchronous step-down DC-DC converter optimized for low-power applications. With its wide input voltage range, the device also fits for energy harvesting applications to convert electrical power from electromagnetic transducers.

# 9.2 Typical Applications

#### 9.2.1 TPS62120 With Open-Drain Output



Figure 7. Standard Circuit for TPS62120 With Open-Drain Output

#### 9.2.1.1 Design Requirements

The device operates over an input voltage range from 2 V to 15V. The output voltage is adjustable using an external feedback divider network.

The design guideline provides a component selection to operate the device within the *Recommended Operating Conditions*.

#### 9.2.1.2 Detailed Design Procedure

#### 9.2.1.2.1 Output Voltage Setting

The output voltage can be calculated to:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R_1}{R_2}\right)$$
 with an internal reference voltage VREF typical 0.8 V
$$R_1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R_2$$
(5)

To minimize the current through the feedback divider network,  $R_2$  should be within the range of 82 k $\Omega$  to 360 k $\Omega$ . The sum of  $R_1$  and  $R_2$  should not exceed approximately 1 M $\Omega$ , to keep the network robust against noise. An external feedforward capacitor  $C_{\rm ff}$  is required for optimum regulation performance.  $R_1$  and  $C_{\rm ff}$  places a zero in the feedback loop.



# **Typical Applications (continued)**

$$f_{z} = \frac{1}{2 \times \pi \times R_{1} \times C_{ff}} = 25 \text{ kHz}$$
(6)

The value for C<sub>ff</sub> can be calculated as:

$$C_{ff} = \frac{1}{2 \times \pi \times R_1 \times 25 \,\text{kHz}} \tag{7}$$

Table 1 shows a selection of suggested values for the feedback divider network for most common output voltages.

Table 1. Suggested Values for Feedback Divider Network

| VOLTAGE SETTING (V)  | 3.06 | 3.29 | 2.00 | 1.80 | 1.20 | 5.00 |
|----------------------|------|------|------|------|------|------|
| R <sub>1</sub> [kΩ]  | 510  | 560  | 360  | 300  | 180  | 430  |
| $R_2$ [k $\Omega$ ]  | 180  | 180  | 240  | 240  | 360  | 82   |
| C <sub>ff</sub> [pF] | 15   | 22   | 22   | 22   | 27   | 15   |

#### 9.2.1.2.2 Output Filter Design (Inductor and Output Capacitor)

The TPS6212x operates with effective inductance values in the range of 10  $\mu$ H to 33  $\mu$ H and with effective output capacitance in the range of 1  $\mu$ F to 33  $\mu$ F. The device is optimized to operate for an output filter of L = 22  $\mu$ H and C<sub>OUT</sub> = 4.7  $\mu$ F. Larger or smaller inductor and capacitor values can be used to optimize the performance of the device for specific operation conditions. For more details, see *Checking Loop Stability*.

#### 9.2.1.2.3 Inductor Selection

The inductor value affects its peak-to-peak ripple current, the PWM-to-PFM transition point, the output voltage ripple, and the efficiency. The selected inductor has to be rated for its DC resistance and saturation current. The inductor ripple current ( $\Delta I_L$ ) decreases with higher inductance and increases with higher  $V_{IN}$  or  $V_{OUT}$  and can be estimated according to Equation 8.

Equation 9 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 9. This is recommended because during heavy load transient the inductor current will rise above the calculated value. A more conservative way is to select the inductor saturation current according to the high-side MOSFET switch current limit I<sub>LIMF</sub>.

$$\Delta I_{L} = \frac{\left(V_{\text{IN}} - V_{\text{OUT}}\right)}{L} \times T_{\text{ON}}$$

$$I_{\text{Lmax}} = I_{\text{outmax}} + \frac{\Delta I_{L}}{2}$$
(8)

where

- T<sub>ON</sub> = See Equation 1
- L = Inductor value
- ΔI<sub>L</sub> = Peak-to-peak inductor ripple current

$$I_{Lmax} = Maximum inductor current$$
 (9)

In DC-DC converter applications, the efficiency is essentially affected by the inductor AC resistance (that is, quality factor) and by the inductor DCR value. To achieve high efficiency operation, care should be taken in selecting inductors featuring a quality factor above 25 at the switching frequency. Increasing the inductor value produces lower RMS currents, but degrades transient response. For a given physical inductor size, increased inductance usually results in an inductor with lower saturation current.

The total losses of the coil consist of both the losses in the DC resistance  $(R_{(DC)})$  and the following frequency-dependent components:

- the losses in the core material (magnetic hysteresis loss, especially at high switching frequencies)
- additional losses in the conductor from the skin effect (current displacement at high frequencies)
- magnetic field losses of the neighboring windings (proximity effect)

Submit Documentation Feedback



#### radiation losses

The following inductor series from different suppliers have been used with the TPS6212x converters.

Table 2. List of Inductors

| INDUCTANCE (µH) | TANCE (μH) DIMENSIONS (mm³) INDUCTOR TYPE |         |           |  |
|-----------------|-------------------------------------------|---------|-----------|--|
| 22              | 3 × 3 × 1.5                               | LQH3NPN | Murata    |  |
| 18/22           | 3 × 3 × 1.5                               | LPS3015 | Coilcraft |  |

#### 9.2.1.2.4 Output Capacitor Selection

The unique hysteretic PFM/PWM control scheme of the TPS6212x allows the use of ceramic capacitors. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from their wide variation in capacitance over temperature, become resistive at high frequencies.

At light load currents the converter operates in power save mode and the output voltage ripple is dependent on the output capacitor value and the PFM peak inductor current. Higher output capacitor values minimize the voltage ripple in PFM mode and tighten DC output accuracy in PFM mode.

#### 9.2.1.2.5 Input Capacitor Selection

Because of the nature of the buck converter having a pulsating input current, a low ESR input capacitor is required for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes. For most applications a 4.7  $\mu$ F to 10  $\mu$ F ceramic capacitor is recommended. The voltage rating and DC bias characteristic of ceramic capacitors need to be considered. The input capacitor can be increased without any limit for better input voltage filtering.

For specific applications like energy harvesting a tantalum or tantalum polymer capacitor can be used to achieve a specific DC-DC converter input capacitance. Tantalum capacitors provide much better DC bias performance compared to ceramic capacitors. In this case a 1- $\mu$ F or 2.2- $\mu$ F ceramic capacitor should be used in parallel to provide low ESR.

Take care when using only small ceramic input capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, such as from a wall adapter, a load step at the output or  $V_{IN}$  step on the input can induce large ringing at the VIN pin. This ringing can couple to the output and be mistaken as loop instability or could even damage the part by exceeding the maximum ratings.

Table 3 shows a list of input and output capacitors.

Table 3. List of Capacitors

| CAPACITANCE (μF) | SIZE                 | CAPACITOR TYPE          | USAGE           | SUPPLIER |
|------------------|----------------------|-------------------------|-----------------|----------|
| 4.7              | 0603                 | GRM188 series 6.3 V X5R | $C_{OUT}$       | Murata   |
| 2.2              | 0603                 | GRM188 series 6.3 V X5R | $C_{OUT}$       | Murata   |
| 4.7              | 0805                 | GRM21Bseries 25 V X5R   | C <sub>IN</sub> | Murata   |
| 10               | 0805                 | GRM21Bseries 16 V X5R   | C <sub>IN</sub> | Murata   |
| 8.2              | B2 (3.5 × 2.8 × 1.9) | 20TQC8R2M (20 V)        | C <sub>IN</sub> | Sanyo    |

#### 9.2.1.2.6 Checking Loop Stability

The first step of circuit and stability evaluation is to look from a steady-state perspective at the following signals:

- · Switching node, SW
- Inductor current, I<sub>I</sub>
- Output ripple voltage, V<sub>O(AC)</sub>

These are the basic signals that need to be measured when evaluating a switching converter. When the switching waveform shows large duty cycle jitter or the output voltage or inductor current shows oscillations, the regulation loop may be unstable. This is often a result of board layout and/or L-C combination.



As a next step in the evaluation of the regulation loop, the load transient response is tested. During application of the load transient and the turn on of the high-side MOSFET switch, the output capacitor must supply all of the current required by the load.  $V_{OUT}$  immediately shifts by an amount equal to  $\Delta I_{(LOAD)} \times ESR$ , where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{(LOAD)}$  begins to charge or discharge  $C_{OUT}$  generating a feedback error signal used by the regulator to return  $V_{OUT}$  to its steady-state value. The results are most easily interpreted when the device operates in PWM mode.

During this recovery time,  $V_{OUT}$  can be monitored for settling time, overshoot or ringing that helps judge the converter's stability. Without any ringing, the loop has usually more than 45° of phase margin. Because the damping factor of the circuitry is directly related to several resistive parameters (for example, MOSFET  $R_{DS(on)}$ ) which are temperature dependent, the loop stability analysis should be done over the input voltage range, load current range, and temperature range

## 9.2.1.3 Application Curves

All graphs have been generated using the circuit as shown in Figure 7 unless otherwise noted.



Product Folder Links: TPS62120 TPS62122





Submit Documentation Feedback









Submit Documentation Feedback







#### 9.2.2 Standard Circuit for TPS62122

Beside the power good open drain output (PG pin) and the open drain output for output discharge (SGND pin) the TPS62122 provides the same functionality as the TPS62120.



Figure 36. Standard Circuit for TPS62122

# 9.3 System Examples

The TPS6212x is operating with a wide input voltage range from 2 V to 15 V. An open-drain power good output and an additional SGND pin is available in the TPS62120 for output voltage regulation and to discharge the output capacitor.

# 9.3.1 TPS62120 1.8-V Output Voltage Configuration



Figure 37. TPS62120 1.8-V Output Voltage Configuration

Submit Documentation Feedback



# **System Examples (continued)**

## 9.3.2 TPS62120 3.06-V Output Voltage Configuration



Figure 38. TPS62120 3.06-V Output Voltage Configuration

# 9.3.3 TPS62122 2.0-V Output Voltage Configuration



Figure 39. TPS62122 2.0-V Output Voltage Configuration

# 9.3.4 TPS62120 1.8-V VOUT Configuration Powered From a High-Impedance Source



Figure 40. TPS62120 1.8-V VOUT Configuration Powered From a High-Impedance Source



# 10 Power Supply Recommendations

The TPS6212x device family has no special requirements for its input power supply. The output current of the input power supply needs to be rated according to the supply voltage, output voltage, and output current of the TPS6212x.

# Layout

# 11.1 Layout Guidelines

As for all switching power supplies, the layout is an important step in the design. Proper function of the device demands careful attention to PCB layout. Care must be taken in board layout to get the specified performance. If the layout is not carefully done, the regulator could show poor line and/or load regulation, stability issues, as well as EMI problems. It is critical to provide a low inductance, impedance ground path. Therefore, use wide and short traces for the main current paths. The input capacitor should be placed as close as possible to the IC pins as well as the inductor and output capacitor.

Use a common Power GND node and a different node for the signal GND to minimize the effects of ground noise. Keep the common path to the GND PIN, which returns the small signal components and the high current of the output capacitors as short as possible to avoid ground noise. The FB divider network and the VOUT line must be connected to the output capacitor. The VOUT pin of the converter should be connected through a short trace to the output capacitor. The FB line must be routed away from noisy components and traces (for example, SW line).

# 11.2 Layout Examples



Figure 41. PCB Layout - DCN Package

Submit Documentation Feedback



# **Layout Examples (continued)**



Figure 42. PCB Layout - DRV Package



# 12 Device and Documentation Support

## 12.1 Device Support

# 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 4. Related Links

| PARTS    | PRODUCT FOLDER | R SAMPLE & BUY TECHNICAL DOCUMENTS |            | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |  |
|----------|----------------|------------------------------------|------------|---------------------|---------------------|--|--|
| TPS62120 | Click here     | Click here                         | Click here | Click here          | Click here          |  |  |
| TPS62122 | Click here     | Click here                         | Click here | Click here          | Click here          |  |  |

## 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPS62120DCNR     | ACTIVE | SOT-23       | DCN                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | QTX                  | Samples |
| TPS62120DCNT     | ACTIVE | SOT-23       | DCN                | 8    | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | QTX                  | Samples |
| TPS62122DRVR     | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 85    | OFZ                  | Samples |
| TPS62122DRVT     | ACTIVE | WSON         | DRV                | 6    | 250            | RoHS & Green | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 85    | OFZ                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 17-Apr-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS62120DCNR | SOT-23          | DCN                | 8 | 3000 | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS62120DCNR | SOT-23          | DCN                | 8 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS62120DCNT | SOT-23          | DCN                | 8 | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS62120DCNT | SOT-23          | DCN                | 8 | 250  | 180.0                    | 8.4                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS62122DRVR | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS62122DRVT | WSON            | DRV                | 6 | 250  | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TPS62122DRVT | WSON            | DRV                | 6 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |



www.ti.com 17-Apr-2023



# \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS62120DCNR | SOT-23       | DCN             | 8    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS62120DCNR | SOT-23       | DCN             | 8    | 3000 | 200.0       | 183.0      | 25.0        |
| TPS62120DCNT | SOT-23       | DCN             | 8    | 250  | 200.0       | 183.0      | 25.0        |
| TPS62120DCNT | SOT-23       | DCN             | 8    | 250  | 183.0       | 183.0      | 20.0        |
| TPS62122DRVR | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS62122DRVT | WSON         | DRV             | 6    | 250  | 200.0       | 183.0      | 25.0        |
| TPS62122DRVT | WSON         | DRV             | 6    | 250  | 205.0       | 200.0      | 33.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F







# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



DCN (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN)



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Package outline exclusive of metal burr & dambar protrusion/intrusion.
- D. Package outline inclusive of solder plating.
- E. A visual index feature must be located within the Pin 1 index area.
- F. Falls within JEDEC MO-178 Variation BA.
- G. Body dimensions do not include flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.



DCN (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated