







TEXAS INSTRUMENTS

SGLS211B – OCTOBER 2003 – REVISED JANUARY 2023

# SN65LBC176-Q1 Differential Bus Transceiver

## 1 Features

- · Qualified for automotive applications
- Bidirectional transceiver
- Meet or exceed the requirements of ANSI standard RS-485 and ISO 8482:1987(E)
- High-speed low-power LinBiCMOS circuitry
- Designed for high-speed operation in both serial and parallel applications
- Low skew
- Designed for multipoint transmission on long bus lines in noisy environments
- Very low disabled supply-current requirements: 200 µA maximum
- Wide positive and negative input/output bus voltage ranges
- Driver Output Capacity: ±60 mA
- Thermal-Shutdown Protection
- Driver positive-and negative-current limiting
- Open-Circuit Fail-Safe Receiver Design
- Receiver input sensitivity: ±200 mV max
- Receiver input hysteresis: 50 mV typical
- Operate from a single 5-V supply
- · Glitch-free power-up and power-down protection

## 2 Description

The SN65LBC176 differential bus transceiver is a monolithic, integrated circuit designed for bidirectional data communication on multipoint bus-transmission lines. It is designed for balanced transmission lines and meets ANSI Standard RS-485 and ISO 8482:1987(E).

The SN65LBC176 combines a 3-state, differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, which can externally connect together to function as a direction control. The driver differential outputs and the receiver differential inputs connect internally to form a differential input/ output (I/O) bus port that is designed to offer minimum loading to the bus whenever the driver is disabled or VCC = 0. This port features wide positive and negative common-mode voltage ranges, making the device suitable for party-line applications. Very low device supply current can be achieved by disabling the driver and the receiver. Both the driver and receiver are available as cells in the Texas Instruments LinASIC Library.

This transceiver is suitable for ANSI Standard RS-485 and ISO 8482:1987 (E) applications to the extent that they are specified in the operating conditions and characteristics section of this data sheet. Certain limits contained in the ANSI Standard RS-485 and ISO 8482:1987 (E) are not met or cannot be tested over the entire extended temperature range.

#### Package Information

|               | U                      |                   |  |  |
|---------------|------------------------|-------------------|--|--|
| PART NUMBER   | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |
| SN65LBC176-Q1 | D (SOIC) (8)           | 4.90 mm x 3.91 mm |  |  |

 For all available packages, see the orderable addendum at the end of the data sheet.





## **Table of Contents**

| 1 Features                                |    |
|-------------------------------------------|----|
| 2 Description<br>3 Revision History       |    |
| 4 Pin Configuration and Functions         |    |
| 5 Specifications                          | .4 |
| 5.1 Absolute Maximum Ratings              |    |
| 5.2 Recommended Operating Conditions      | .4 |
| 5.3 Thermal Resistance Characteristics    | 5  |
| 5.4 Electrical Characteristics - Driver   | .5 |
| 5.5 Switching Characteristics - Driver    | .6 |
| 5.6 Electrical Characteristics - Reciever | .7 |
| 5.7 Switching Characteristics - Reciever  | 7  |

| Parameter Measurement Information                   | 8    |
|-----------------------------------------------------|------|
| 6 Detailed Description                              | 11   |
| 6.1 Device Functional Modes                         | . 11 |
| 7 Device and Documentation Support                  | .12  |
| 7.1 Documentation Support                           | 12   |
| 7.2 Receiving Notification of Documentation Updates | 12   |
| 7.3 Support Resources                               | 12   |
| 7.4 Trademarks                                      | 12   |
| 7.5 Electrostatic Discharge Caution                 | 12   |
| 7.6 Glossary                                        | 12   |
| 8 Mechanical, Packaging, and Orderable Information  |      |

## **3 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision A (October 2003) to Revision B (January 2023)                                   | Page |
|----|------------------------------------------------------------------------------------------------------|------|
| •  | Added the Package Information table, Pin Configuration and Implementation, Thermal Information table | ,    |
|    | Device Functional Modes, Device and Documentation Support section, and Mechanical, Packaging, and    | d    |
|    | Orderable Information section                                                                        | 1    |
| •  | Deleted the Ordering Information table                                                               | 1    |



## **4** Pin Configuration and Functions



### Figure 4-1. D Package, SOIC 8 Pins (Top View)

#### Table 4-1. Pin Functions

| NO | NAME            | ТҮРЕ | DESCRIPTION                          |
|----|-----------------|------|--------------------------------------|
| 1  | R               | 0    | Receive data output                  |
| 2  | RE              | I    | Receiver enable, active low          |
| 3  | DE              | I    | Driver enable, active high           |
| 4  | D               | I    | Driver data input                    |
| 5  | GND             | GND  | Device ground                        |
| 6  | A               | I/O  | Bus I/O port, A (complementary to B) |
| 7  | В               | I/O  | Bus I/O port, B(complementary to A)  |
| 8  | V <sub>CC</sub> | Р    | 5 V Supply Pin                       |



## **5** Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1) (2)</sup>

|                  |                                      | MIN  | MAX                   | UNIT |
|------------------|--------------------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage                       |      | 7                     | V    |
|                  | Voltage range at any bus terminal    | -10  | 15                    | V    |
|                  | Input voltage, VI (D, DE, R, or RE)  | -0.3 | V <sub>CC</sub> + 0.5 | V    |
| T <sub>A</sub>   | Operating free-air temperature range | -40  | 125                   | °C   |
| T <sub>stg</sub> | Storage temperature                  | -65  | 150                   | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal GND.

### **5.2 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                   |                                           |                            | MIN  | NOM | MAX  | UNIT |
|-----------------------------------|-------------------------------------------|----------------------------|------|-----|------|------|
| V <sub>CC</sub>                   | Supply voltage                            |                            | 4.75 | 5   | 5.25 | V    |
| V <sub>I</sub> or V <sub>IC</sub> | Voltage at any bus terminal (separately   |                            |      |     | 12   | V    |
| 1 10                              | or common mode),                          |                            |      |     | -7   | V    |
| V <sub>IH</sub>                   | High-level input voltage,                 | D, DE, and $\overline{RE}$ | 2    |     |      | V    |
| V <sub>IL</sub>                   | Low-level input voltage,                  | D, DE, and $\overline{RE}$ |      |     | 0.8  | V    |
| V <sub>ID</sub>                   | Differential input voltage <sup>(1)</sup> |                            |      |     | ±12  | V    |
| 1                                 | High-level output current                 | Driver                     |      |     | 60   | mA   |
| IOH                               |                                           | Receiver                   |      |     | -400 | μA   |
| 1                                 | Low-level output current                  | Driver                     |      |     | -60  | mA   |
| I <sub>OL</sub>                   |                                           | Receiver                   |      |     | 8    | mA   |
| T <sub>A</sub>                    | Operating free-air temperature,           |                            | -40  |     | 125  | °C   |

(1) Differential input /output bus voltage is measured at the noninverting terminal A with respect to the inverting terminal B.



#### **5.3 Thermal Resistance Characteristics**

|                       |                                              | SN65LBC176-Q1 |      |
|-----------------------|----------------------------------------------|---------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)      | UNIT |
|                       |                                              | 8 PINS        | -    |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 116.7         | °C/W |
| R <sub>θJC</sub>      | Junction-to-case thermal resistance          | 56.3          | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 63.4          | °C/W |
| TLΨ                   | Junction-to-top characterization parameter   | 8.8           | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 62.6          | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a           | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC package thermal metrics* application report.

### 5.4 Electrical Characteristics - Driver

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                                            | TEST CONDITIONS                                            |                                            | MIN | TYP | MAX  | UNIT |
|-------------------|----------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------|-----|-----|------|------|
| V <sub>IK</sub>   | Input clamp voltage                                                  | I <sub>I</sub> = − 18 mA                                   |                                            |     |     | -1.5 | V    |
| Vo                | Output voltage                                                       | I <sub>O</sub> = 0                                         |                                            | 0   |     | 6    | V    |
| V <sub>OD1</sub>  | Differential output voltage                                          | I <sub>O</sub> = 0                                         | I <sub>O</sub> = 0                         |     |     | 6    | V    |
| V <sub>OD3</sub>  | Differential output voltage                                          | $V_{\text{test}} = -7 \text{ V to } 12$<br>V               | See Fig 2, <sup>(2)</sup>                  | 1.1 |     |      | V    |
| V <sub>OD2</sub>  | Differential output voltage                                          | R <sub>L</sub> = 54 Ω                                      | See Fig 1, <sup>(2)</sup>                  | 1.1 |     |      | V    |
| Δ V <sub>OD</sub> | Change in magnitude of differential output voltage <sup>(1)</sup>    |                                                            |                                            |     |     | ±0.2 | V    |
| V <sub>OC</sub>   | Common-mode output voltage                                           | <sup>_</sup> R <sub>L</sub> = 54 Ω or 100 9<br>_ See Fig 1 | Ω                                          |     |     | -1   | V    |
| Δ V <sub>OC</sub> | Change in magnitude of common-<br>mode output voltage <sup>(1)</sup> |                                                            |                                            |     |     | ±0.2 | V    |
|                   | Quitaut aurrent                                                      | Output disabled, Vo = 12 V                                 |                                            |     |     | 1    | mA   |
| lo                | Output current                                                       |                                                            | V <sub>0</sub> = -7 V                      |     |     | -0.8 | mA   |
| I <sub>IH</sub>   | High-level input current                                             | V <sub>I</sub> = 2.4 V                                     |                                            |     |     | -100 | μA   |
| IIL               | Low-level input current                                              | V <sub>I</sub> = 0.4 V                                     |                                            |     |     | -100 | μA   |
|                   |                                                                      | V <sub>O</sub> = -7 V                                      |                                            |     |     | -250 | mA   |
|                   | Short-circuit output current                                         | V <sub>O</sub> = 0 V                                       |                                            |     |     | -150 | mA   |
| l <sub>OS</sub>   | Short-circuit output current                                         | $V_{O} = V_{CC}$                                           |                                            |     |     | 250  | mA   |
|                   |                                                                      | V <sub>O</sub> = 12 V                                      |                                            |     |     | 250  | mA   |
| I <sub>CC</sub>   | Supply current                                                       | $V_{I} = 0 \text{ or } V_{CC},$                            | Receiver disabled<br>and driver<br>enabled |     |     | 1.75 | mA   |
|                   |                                                                      | No Load                                                    | Receiver and driver disabled               |     |     | 0.25 | mA   |

(1)  $\Delta | V_{OD} |$  and  $\Delta | V_{OC} |$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input changes from a high level to a low level.

(2) This device meets the ANSI Standard RS-485 VOD requirements above 0°C only.

(3) This applies for both power on and off; refer to ANSI Standard RS-485 for exact conditions.



## 5.5 Switching Characteristics - Driver

## over operating free-air temperature range (unless otherwise noted)

| PARAMETER          |                                            | TEST CONDITIONS                    | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|--------------------------------------------|------------------------------------|-----|--------------------|-----|------|
| t <sub>d(OD)</sub> | Differential output delay time             | R <sub>I</sub> = 54 Ω              | 8   |                    | 31  | ns   |
| t <sub>t(OD)</sub> | Differential output transition time        | $C_{L}$ = 50 pF                    |     | 12                 |     | ns   |
| t <sub>sk(p)</sub> | Pulse skew (   $t_{d(ODH)} - t_{d(ODL)}$ ) | See Fig 3                          |     |                    | 6   | ns   |
| t <sub>PZH</sub>   | Output enable time to high level           | $R_L = 110 \Omega$<br>See Figure 4 |     |                    | 65  | ns   |
| t <sub>PZL</sub>   | Output enable time to low level            | $R_L$ = 110 Ω<br>See Figure 5      |     |                    | 65  | ns   |
| t <sub>PHZ</sub>   | Output disable time from high level        | $R_L = 110 \Omega$<br>See Figure 4 |     |                    | 105 | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level         | $R_L = 110 \Omega$<br>See Figure 5 |     |                    | 105 | ns   |

(1) All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

#### 5.5.1 Symbol Equivalents

| Data Sheet Parameter | RS-485                                          |
|----------------------|-------------------------------------------------|
| Vo                   | V <sub>oa</sub> , V <sub>ob</sub>               |
| V <sub>OD1</sub>     | Vo                                              |
| V <sub>OD2</sub>     | V <sub>t</sub> (R <sub>L</sub> = 54 Ω)          |
| V <sub>OD3</sub>     | V <sub>t</sub> (test termination measurement 2) |
| Δ   V <sub>OD</sub>  | V <sub>t</sub>   -   V <sub>t</sub>             |
| V <sub>OC</sub>      | V <sub>OS</sub>                                 |
| Δ   V <sub>OC</sub>  | V <sub>OS</sub> - V <sub>OS</sub>               |
| I <sub>OS</sub>      | None                                            |
| Ι <sub>Ο</sub>       | l <sub>ia</sub> , l <sub>ib</sub>               |



### 5.6 Electrical Characteristics - Reciever

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                                      |                                                            | TEST CO                                               | ONDITIONS                                  | MIN                 | TYP <sup>(1)</sup> | MAX  | UNIT |
|--------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------|---------------------|--------------------|------|------|
| V <sub>IT+</sub>                                                               | Positive-going input threshold voltage                     | V <sub>O</sub> = 2.7 V                                | I <sub>O</sub> = -0.4 mA                   |                     |                    | 0.2  | V    |
| V <sub>IT-</sub>                                                               | Negative-going input threshold voltage                     | V <sub>O</sub> = 0.5 V                                | I <sub>O</sub> = 8 mA                      | -0.2 <sup>(2)</sup> |                    |      | V    |
| V <sub>hys</sub>                                                               | Hysteresis voltage (V <sub>IT</sub> + - V <sub>IT</sub> -) | (see Figure 4)                                        |                                            |                     | 50                 |      | mV   |
| V <sub>IK</sub>                                                                | Enable-input clamp voltage                                 | l <sub>l</sub> = -18 mA                               |                                            |                     |                    | -1.5 | V    |
| V <sub>OH</sub>                                                                | High-level output voltage                                  | V <sub>ID</sub> = 200 mV<br>I <sub>OH</sub> = -400 μA | See Fig 6                                  | 2.7                 |                    |      | V    |
| V <sub>OL</sub>                                                                | Low-level output voltage                                   | V <sub>ID</sub> = 200 mV<br>I <sub>OL</sub> = 8 mA    | See Fig 6                                  |                     |                    | 0.45 | V    |
| I <sub>OZ</sub>                                                                | High-impedance-state output current                        | $V_0 = 0.4 \text{ V to } 2.4$                         | V                                          |                     |                    | ±20  | μA   |
|                                                                                | Line input current                                         | Other input = 0 $V^{(3)}$                             | V <sub>I</sub> = 12 V                      |                     |                    | 1    | mA   |
| II.                                                                            |                                                            |                                                       | V <sub>1</sub> = -7                        |                     |                    | -0.8 | mA   |
| I <sub>IH</sub>                                                                | High-level enable-input current                            | V <sub>IH</sub> = 2.7 V                               | 1                                          |                     |                    | -100 | μA   |
| I <sub>IL</sub>                                                                | Low-level enable-input current                             | V <sub>IL</sub> = 0.4 V                               |                                            |                     |                    | -100 | μA   |
| r <sub>l</sub>                                                                 | Input resistance                                           |                                                       |                                            | 12                  |                    |      | kΩ   |
| I <sub>CC</sub> Supply current V <sub>I</sub> = 0 or V <sub>C</sub><br>No Load |                                                            | $V_{I} = 0 \text{ or } V_{CC},$                       | Receiver disabled<br>and driver<br>enabled |                     |                    | 3.9  | mA   |
|                                                                                |                                                            | Receiver and driver disabled                          |                                            |                     | 0.25               | mA   |      |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

(2) The algebraic convention, in which the less-positive (more-negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

(3) This applies for both power on and off; refer to ANSI Standard RS-485 for exact conditions.

#### 5.7 Switching Characteristics - Reciever

over operating free-air temperature range (unless otherwise noted),  $C_L$  = 15 pF

|                    | PARAMETER                                                         | TEST CONDITIONS                                   | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------------------------------------|---------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>   | Propagation delay time, low- to<br>high-level single-ended output |                                                   | 11  |     | 37  | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high- to low-level single-ended output    | V <sub>ID</sub> = -1.5 V to 1.5 V<br>See Figure 7 | 11  |     | 37  | ns   |
| t <sub>sk(p)</sub> | Pulse skew ( $  t_{d(ODH)} - t_{d(ODL)}  $ )                      |                                                   |     |     | 10  | ns   |
| t <sub>PZH</sub>   | Output enable time to high level                                  | See Figure 8                                      |     |     | 35  | ns   |
| t <sub>PZL</sub>   | Output enable time to low level                                   |                                                   |     |     | 35  | ns   |
| t <sub>PHZ</sub>   | Output disable time from high level                               | See Figure 8                                      |     |     | 35  | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level                                |                                                   |     |     | 35  | ns   |

### **Parameter Measurement Information**



Figure 6-1. Driver VOD and VOC



#### Figure 6-2. Driver V<sub>OD3</sub>



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>r</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
- B. C<sub>L</sub> includes probe and jig capacitance.





- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>r</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>0</sub> = 50  $\Omega$ .
- B. C<sub>L</sub> includes probe and jig capacitance.

#### Figure 6-4. Driver Test Circuit and Voltage Waveforms





- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>r</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
- B.  $C_L$  includes probe and jig capacitance.

#### Figure 6-5. Driver Test Circuit and Voltage Waveforms



Figure 6-6. Receiver  $V_{\text{OH}}$  and  $V_{\text{OL}}$ 



**TEST CIRCUIT** 

VOLTAGE WAVEFORMS

- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>r</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>0</sub> = 50  $\Omega$ .
- B.  $C_L$  includes probe and jig capacitance.

#### Figure 6-7. Receiver Test Circuit and Voltage Waveforms





VOLTAGE WAVEFORMS

A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>r</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .

B.  $C_L$  includes probe and jig capacitance.

#### Figure 6-8. Receiver Test Circuit and Voltage Waveforms



## 6 Detailed Description

### **6.1 Device Functional Modes**

| Input <sup>(1)</sup> | Output | Outputs |   |  |  |  |
|----------------------|--------|---------|---|--|--|--|
| D                    | DE     | А       | В |  |  |  |
| Н                    | Н      | Н       | L |  |  |  |
| L                    | Н      | L       | Н |  |  |  |
| Х                    | L      | Z       | Z |  |  |  |

#### Table 6-1. Function Table - Driver

(1) H = high level, L = low level, ? = indeterminate, X = irrelevant, Z
 = high impedance (off)

| Differential Inputs  | ENABLE | Output |  |  |
|----------------------|--------|--------|--|--|
| А-В                  | RE     | R      |  |  |
| VID ≥ 0.2 V          | L      | Н      |  |  |
| -0.2 V < VID < 0.2 V | L      | ?      |  |  |
| VID ≤ − 0.2 V        | L      | L      |  |  |
| Х                    | Н      | Z      |  |  |
| Open                 | L      | Н      |  |  |





Figure 6-1. Schematics of Inputs and Outputs



## 7 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 7.1 Documentation Support

#### 7.1.1 Related Documentation

#### 7.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 7.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 7.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 7.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 7.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 8 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN65LBC176QDRG4Q1 | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | J176Q1                  | Samples |
| SN65LBC176QDRQ1   | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | J176Q1                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF SN65LBC176-Q1 :

Catalog: SN65LBC176

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65LBC176QDRG4Q1           | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

27-Jul-2021



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-------------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| SN65LBC176QDRG4Q1 | SOIC         | D               | 8        | 2500 | 340.5       | 336.1      | 25.0        |  |

# **D0008A**



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- This dimension does not include interlead flash.
  Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated