# Advance Information

# **CMI Coder/Decoder**

The MC100SX1230 device consists of a Binary to CMI Coder and CMI to Binary Decoder with integrated loop back capability. The device is designed for CMI (Code Mark Inversion) interfaces in transmission applications supporting either 139.26 Mbit/s E4 or 155.52 Mbit/s STM1 line rates.

In normal operation, the coder and decoder operate independently. Both the coder and decoder operate from a 2X line rate clock. The device incorporates test circuitry to support loop back bypass so either the coder input can be routed to the decoder output or the decoder input can be routed to the coder output. The part is fabricated using ON Semiconductor's proven MOSAIC III™ advanced bipolar process.

The device provides a V<sub>BB</sub> output for accepting single-ended inputs. The V<sub>BB</sub> pin should only be used as a bias for the MC100SX1230 as its current sink/source capability is limited. Whenever used, the V<sub>BB</sub> pin should be bypassed to ground via a 0.01µF capacitor.

- Binary-to-CMI Coder and CMI-to-Binary Decoder
- Internal Loop Back Test Capability
- Supports SDH or PDH Applications
- Low Power
- Fully Differential 100K Compatible I/O
- V<sub>BB</sub> Reference Available
- 75kΩ Input Pulldown Resistors
- +5V PECL or -5V ECL Operation
- 28-Pin Surface Mount PLCC Package
- Asynchronous Reset





#### ON Semiconductor®

http://onsemi.com

#### CMI CODER/DECODER



| capacitor.                                           | FN SUFFIX PLASTIC PLCC PACKAGE CASE 776-02  PIN NAMES                                                                                                                                                        |                                                                                                   |  |  |  |  |  |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|--|
| "ILO, "OLL"                                          | Pins                                                                                                                                                                                                         | Function                                                                                          |  |  |  |  |  |
| DEST TO WEY                                          | CMI <sub>in</sub> , $\overline{\text{CMI}_{\text{in}}}$ DCLK <sub>in</sub> , $\overline{\text{DCLK}_{\text{in}}}$ QBIN, $\overline{\text{QBIN}}$ DCLK <sub>out</sub> , $\overline{\text{DCLK}_{\text{out}}}$ | CMI Input to Decoder<br>Decoder Clock Input<br>Binary Output From Decoder<br>Decoder Clock Output |  |  |  |  |  |
| BIN DCLK <sub>out</sub> 20 19 18 DCLK <sub>out</sub> | BIN <sub>in</sub> , BIN <sub>in</sub><br>CCLK <sub>in</sub> , CCLK <sub>in</sub><br>QCMI, QCMI<br>CCLK <sub>out</sub> , CCLK <sub>out</sub>                                                                  | Binary Input to Coder<br>Coder Clock Input<br>CMI Output from Coder<br>Coder Clock Output         |  |  |  |  |  |
| 17  V <sub>CC</sub>                                  | RESET<br>LBIN<br>LCMI                                                                                                                                                                                        | Asynchronous Reset<br>Control Input for Binary<br>Loop Back<br>Control Input for CMI<br>Loop Back |  |  |  |  |  |

#### **BLOCK DIAGRAM**



### **FUNCTION TABLE**

| RESET | LBIN | LCMI | Function                                                                                      |
|-------|------|------|-----------------------------------------------------------------------------------------------|
| Н     | X    | X    | Reset, All Output Pairs Set to Logic Low State                                                |
|       | L    | L    | Independent Coder and Decoder Operation                                                       |
| L     | L    | HC   | CMI Input Routed to Coder Output                                                              |
| L     | Н    | L,   | Binary Input and Clock Routed to Decoder Outputs<br>Alarm Indication Signal Output from Coder |
| L     | Н    | H    | Illegal, Undefined Operation                                                                  |

#### ABSOLUTE MAXIMUM RATINGS1

| Symbol           | Parameter                            | Value            | Unit        |     |
|------------------|--------------------------------------|------------------|-------------|-----|
| V <sub>EE</sub>  | Power Supply (V <sub>CC</sub> = 0V)  |                  | -8 to 0     | Vdc |
| VI               | Input Voltage (V <sub>CC</sub> = 0V) |                  | 0 to -6     | Vdc |
| l <sub>оит</sub> | Output Current Conf                  | tinuous<br>Surge | 50<br>100   | mA  |
| T <sub>A</sub>   | Operating Temperature Range          |                  | 0 to +85    | °C  |
| V <sub>EE</sub>  | Operating Range <sup>2</sup>         |                  | -5.7 to 4.2 | V   |

<sup>1</sup> Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

# DC CHARACTERISTICS (V<sub>CC</sub> = V<sub>CCO</sub> = GND; V<sub>EE</sub> = -4.2 to 5.46V)

|                  |                     |       | 0°C   |       |       | 25°C  |       | 85°C  |             |       |      |                                         |
|------------------|---------------------|-------|-------|-------|-------|-------|-------|-------|-------------|-------|------|-----------------------------------------|
| Symbol           | Characteristic      | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур         | Max   | Unit | Condition                               |
| V <sub>OH</sub>  | Output HIGH Voltage | -1025 | -955  | -880  | -1025 | -955  | -880  | -1025 | -955        | -880  | mV   | $V_{in} = V_{IH(max)}$ or $V_{IL(min)}$ |
| V <sub>OL</sub>  | Output LOW Voltage  | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | -1810 | -1705       | -1620 | mV   | $V_{in} = V_{IH(max)}$ or $V_{IL(min)}$ |
| V <sub>OHA</sub> | Output HIGH Voltage | -1035 |       |       | -1035 |       |       | -1035 | 1.          |       | mV   | $V_{in} = V_{IH(max)}$ or $V_{IL(min)}$ |
| V <sub>OLA</sub> | Output LOW Voltage  |       |       | -1610 |       |       | -1610 |       |             | -1610 | mV   | $V_{in} = V_{IH(max)}$ or $V_{IL(min)}$ |
| V <sub>IH</sub>  | Input HIGH Voltage  | -1165 |       | -880  | -1165 |       | -880  | -1165 | 0           | -880  | mV   |                                         |
| V <sub>IL</sub>  | Input LOW Voltage   | -1810 |       | -1475 | -1810 |       | -1475 | -1810 |             | -1475 | mV   |                                         |
| V <sub>BB</sub>  | Reference Voltage   | -1380 |       | -1260 | -1380 |       | -1260 | -1380 | 10          | -1260 | V    |                                         |
| I <sub>IH</sub>  | Input HIGH Current  |       |       | 200   |       |       | 200   | S     | <b>V</b> .( | 200   | μΑ   |                                         |
| I <sub>IL</sub>  | Input LOW Current   | 0.5   |       |       | 0.5   | C     |       | 0.5   | 11          |       | μΑ   |                                         |
| I <sub>EE</sub>  | Supply Current      | 61    |       | 122   | 61    |       | 122   | 70    |             | 141   | mA   |                                         |

<sup>1. 100</sup>SX circuits are designed to meet the DC specifications shown in the table after thermal equilibrium has been established. The circuit is mounted in a test socket or mounted on a printed circuit board and transverse air greater than 500lfm is maintained.

### AC CHARACTERISTICS ( $V_{CC} = V_{CCO} = GND$ ; $V_{EE} = -4.2$ to 5.46V)

|                                 |                      |                                                                                                                                                                                                                                                                                                                         | 0 to 85°C                                 |     |                                              |      |                                                                                                    |                                                                                                                                                                            |
|---------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----|----------------------------------------------|------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                          | Char                 | racteristic                                                                                                                                                                                                                                                                                                             | Min                                       | Тур | Max                                          | Unit | Condition                                                                                          | Notes                                                                                                                                                                      |
| F <sub>max</sub>                |                      |                                                                                                                                                                                                                                                                                                                         | 700                                       |     |                                              | MHz  |                                                                                                    |                                                                                                                                                                            |
| t <sub>pd</sub>                 | Propagation<br>Delay | $\begin{array}{c} \text{CCLK}_{\text{in}} \text{ to CCLK}_{\text{out}} \\ \text{CCLK}_{\text{in}} \text{ to QCMI} \\ \text{DCLK}_{\text{in}} \text{ to DCLK}_{\text{out}} \\ \text{DCLK}_{\text{in}} \text{ to QBIN} \\ \text{CCLK}_{\text{in}} \text{ to QBIN} \\ \text{CCLK}_{\text{in}} \text{ to QCMI} \end{array}$ | 650<br>1000<br>550<br>1000<br>1100<br>800 | 5   | 1550<br>1750<br>1700<br>1800<br>2700<br>1700 | ps   | LCMI=LBIN='L' LCMI=LBIN='L' LCMI=LBIN='L' LCMI='L', LBIN='H' LCMI='L', LBIN='L' LCMI='H', LBIN='L' | Add 3 CCLK <sub>in</sub> -Cycles to Delay  Add 4 DCLK <sub>in</sub> -Cycles to Delay  Add 3 CCLK <sub>in</sub> -Cycles to Delay  Add 5 DCLK <sub>in</sub> -Cycles to Delay |
| t <sub>s</sub>                  | Setup Time           | BIN <sub>in</sub> to CCLK <sub>in</sub><br>CMI <sub>in</sub> to DCLK <sub>in</sub>                                                                                                                                                                                                                                      | -375<br>140                               |     |                                              | ps   |                                                                                                    |                                                                                                                                                                            |
| t <sub>h</sub>                  | Hold Time            | CCLK <sub>in</sub> to BIN <sub>in</sub><br>DCLK <sub>in</sub> to CMI <sub>in</sub>                                                                                                                                                                                                                                      |                                           |     | 1000<br>120                                  | ps   |                                                                                                    |                                                                                                                                                                            |
| V <sub>PP</sub>                 | Minimum Inpu         | ıt Swing                                                                                                                                                                                                                                                                                                                | 250                                       |     |                                              | mV   |                                                                                                    |                                                                                                                                                                            |
| V <sub>CMR</sub>                | Common Mod           | le Range                                                                                                                                                                                                                                                                                                                | -0.4                                      |     | Note                                         | V    |                                                                                                    |                                                                                                                                                                            |
| t <sub>r</sub> , t <sub>f</sub> | Rise/Fall Time       | es                                                                                                                                                                                                                                                                                                                      | 150                                       |     | 700                                          | ps   | 20% – 80%                                                                                          |                                                                                                                                                                            |

<sup>1. 100</sup>SX circuits are designed to meet the AC specifications shown in the table after thermal equilibrium has been established. The circuit is mounted in a test socket or mounted on a printed circuit board and transverse air greater than 500lfm is maintained.

<sup>2</sup> Parametric values specified at: -4.2 to 5.46V

<sup>2.</sup> All outputs are loaded with  $50\Omega$  to  $V_{CC}$  – 2V.

The CMR range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range
and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1V. The lower end of the CMR range is dependent on V<sub>EE</sub> and is equal to V<sub>EE</sub> + 3.0V.

## **Applications Information**

#### **CMI Code**

The CMI code is a 1B2B code. Each information bit is coded into two transmission bits. A binary 0 is coded to 01, and a binary 1 is coded alternately to a 00 or a 11, thus there is at least one transition during every bit period. A typical data pattern is illustrated in the figure below. Because of the coding, the data stream is not only DC balanced, but it contains a rich clock component which aids the clock recovery process at the receiver. A 2X clock is used by the MC100SX1230 to ensure that the mid-bit transition of the data 0 is ideally centered at the CMI encoded output.



#### **Typical Application**

In a traditional telecommunications application, the MC100SX1230 is resident on the line card interface which contains circuitry to implement the line transmitter and receiver functions. On the decoder side, a cable equalization filter followed by a clock recovery/decision circuit are required to compensate for the cable attenuation and distortion, extract the 2X clock signal and re-time the CMI data. On the coder side, a PLL is required to synthesize the 2X coder clock and a conditioning circuit is needed at the output of the coder to generate the appropriate signal to drive the cable.

#### **Device Operation**

The circuit contains a complete CMI coder and decoder as well as the support circuitry necessary to perform loop back of either the Binary input or the CMI input. The operation is controlled by the LCMI and LBIN inputs. In addition, the device generates an AIS (Alarm Indication Signal) from the coder output when the binary loop back state is active (LBIN='H'). The AIS signal indicates to the

receiver at the other end of the cable that 'real' data is not being sent. The device contains a Reset input which should normally be reset as part of the powering up sequence.

The coder accepts a differential data input (BIN<sub>in</sub>) as well as a differential clock (CCLK<sub>in</sub>). The clock signal must be twice the frequency of the input data signal, i.e. a 155 MBit/s binary signal requires a 310 MHz clock, for proper operation. Typical input and output waveforms are shown in

2.. The incoming clock signal is divided by 2 and supplied at the coder clock output (CLK<sub>out</sub>). The BINin signal is buffered before being driven into the input register which clocks in the binary data. This results in a negative setup time for the coder. The coded data is output from the coder 3 CCLK<sub>in</sub> clock cycles plus normal propagation delay after the binary data has been supplied.

The decoder accepts a differential data input  $(CMI_{in})$  as well as a differential clock  $(DCLK_{in})$ . The clock signal is supplied from the external clock extraction circuit and runs at the coded rate of either 280 MHz or 310 MHz depending on weather the application is for a PDH system or an SDH system. The decoder has a latency of 4 clock cycles so the decoded data is output 4 cycles plus the normal propagation delay after the input data is captured. 3. illustrates the decoder operation.

Under certain conditions, the user may require that the binary data to be coded be routed back to the output of the decoder to verify proper system operation. This is accomplished through the use of the LBIN input control pin. When this signal is asserted (LBIN = 'H'), the BINin signal as well as a divided by 2 version of the CCLKin input is routed to the QBIN and DCLK $_{out}$  outputs respectively. The BINin to QBIN output has a latency of 3 CCLK $_{in}$  cycles plus internal propagation delays. In addition, the AIS signal is generated and output from the QCMI output. To the receiver the AIS signal is decoded as a constant logic 'H' signal. This operation is seen in 4...

To complement the binary loop back feature, a CMI loop back function is also supported. This is accomplished by asserting the LCMI input control pin (LCMI ='H'). Under this condition, the CMI coded input is decoded, then routed through the coder block to the QCMI output. The CMIin to QCMI output has a latency of 5 DCLK<sub>in</sub> cycles plus internal propagation delays. 5. shows the CMI loop back operation.



2.. Coder Operation for 155Mbit/s Output Data





4.. LBIN Active, Alarm Indication Signal Generated on QCMI Output



5.. LCMI Active

#### **OUTLINE DIMENSIONS**

#### **FN SUFFIX** PLASTIC PLCC PACKAGE CASE 776-02 ISSUE D B | + 0.007 (0.180) M T L-MS NS Y BRK → |**-N-**U + 0.007 (0.180) M T L-MS NS <u>\_\_\_\_\_</u> D z -M--L-W G1 + 0.010 (0.250) ⑤ T L-M⑤ N⑤ 28 VIEW D-D A | + 0.007 (0.180) M T L-MS NS 0.007 (0.180) $\bigcirc$ T L-M S NS Z $\Phi$ 0.007 (0.180) M T L-M S N S Ċ 0.004 (0.100) F 0.007 (0.180) VIEW S -T- SEATING PLANE (M) | T | L - M (S) | N (S) | G1 0.010 (0.250) L-MS NS NOTES: TES: DATUMS -L.-, -M.-, AND -N.- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE. DIM G1, TRUE POSITION TO BE MEASURED AT DATUM -T. - SEATING PLANE. DIM R AND U DO NOT INCLUDE MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PER SIDE | INCHES | MILLIMETERS | MIN | MAX | MIN | MAX | 0.485 | 0.495 | 12.32 | 12.57 | 0.485 | 0.495 | 12.32 | 12.57 | DIM Α PER SIDE, DIMENSIONING AND TOLERANCING PER ANSI 0.165 0.180 4.20 4.57 THE PACKAGE BOTTOM BY UP TO 0.012 0.090 0.110 2.29 0.013 0.019 0.33 G 0.050 BSC H 0.026 0.032 1.27 BSC 0.66 0.81 THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC POODY. 0.51 0.020 0.025 0.450 0.456 11.43 0.450 0.456 11.43 11.58 U 0.042 0.048 1.07 1.21 W 0.042 0.048 1.07 X 0.042 0.056 1.07 PLASTIC BODY. DIMENSION H DOES NOT INCLUDE DAMBAR 1.07 1 42 0.020 0.50 PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H **G1** 0.410 0.430 10.42 10.92 DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635). K1 0.040 1.02



MOSAIC III is a trademark of Motorola, Inc.

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative