











TPD4S012 SLVS928B – MARCH 2009 – REVISED AUGUST 2014

# TPD4S012 4-Channel ESD Solution for USB-HS/USB OTG/USB Charger Interface

## 1 Features

- · Integrated ESD Clamps on all Pins
- USB Signal Pins (D+, D-, ID)
  - 0.8-pF Line Capacitance
- Supports Data Rates in Excess of 480 Mbps
- IEC 61000-4-2 ESD Protection (Level 4 Contact)
  - ±10-kV IEC 61000-4-2 Contact Discharge
- IEC 61000-4-5 Surge
  - 3 Amps Peak Pulse Current

## 2 Applications

- · Cellular Phones
- Digital Cameras
- Global Positioning Systems (GPS)
- Portable Digital Assistants (PDA)
- · Portable Computers

## 3 Description

The TPD4S012 is a four-channel Transient Voltage Suppressor (TVS) based Electrostatic Discharge (ESD) protection diode array for USB chargers and USB On-The-Go (OTG) interfaces.

The TPD4S012 provides IEC 61000-4-2 system level ESD Protection featuring 15 V tolerance on the  $V_{BUS}$  line. The device is ideal for providing circuit protection for USB charger and OTG applications due to its high-voltage tolerance at the  $V_{BUS}$  line and small flow-through package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
| TPD4S012    | SON (6) | 1.45 mm x 1.00 mm |

For all available packages, see the orderable addendum at the end of the datasheet.

## **Typical Application Schematic**





## **Table of Contents**

| 1 | Features                             | . 1 |    | 7.3 Feature Description              | 8  |
|---|--------------------------------------|-----|----|--------------------------------------|----|
| 2 | Applications                         | . 1 |    | 7.4 Device Functional Modes          | 9  |
| 3 | Description                          |     | 8  | Applications and Implementation      | 10 |
| 4 | Revision History                     |     |    | 8.1 Application Information          | 10 |
| 5 | Pin Configurations and Functions     |     |    | 8.2 Typical Application              | 10 |
| 6 | Specifications                       |     | 9  | Power Supply Recommendations         | 12 |
| • | 6.1 Absolute Maximum Ratings         |     | 10 | Layout                               | 12 |
|   | 6.2 Handling Ratings                 |     |    | 10.1 Layout Guidelines               | 12 |
|   | 6.3 Recommended Operating Conditions |     |    | 10.2 Layout Example                  | 12 |
|   | 6.4 Thermal Information              |     | 11 | Device and Documentation Support     | 13 |
|   | 6.5 Electrical Characteristics       |     |    | 11.1 Trademarks                      | 13 |
|   | 6.6 Typical Characteristics          | -   |    | 11.2 Electrostatic Discharge Caution | 13 |
| 7 | Detailed Description                 |     |    | 11.3 Glossary                        | 13 |
| • | 7.1 Overview                         |     | 12 | Mechanical, Packaging, and Orderable |    |
|   | 7.2 Functional Block Diagram         | 8   |    | Information                          | 13 |

# 4 Revision History

#### Changes from Revision A (November 2009) to Revision B

**Page** 

 Added Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section



# 5 Pin Configurations and Functions

# DRY PACKAGE (TOP VIEW)



N.C. - Not internally connected

D+, D-, and ID pins are exact equivalent ESD clamp circuits. Any of these pins can be connected to any other D+,

 $\ensuremath{\text{D-}},$  or ID pin if it becomes easier to route the traces from the USB connector.

#### **Pin Functions**

| PIN            |                            |           |                                                                   |
|----------------|----------------------------|-----------|-------------------------------------------------------------------|
| DRY<br>PIN NO. | NAME                       |           | DESCRIPTION                                                       |
| 1              | D+                         | ESD clamp | Provides ESD protection to the high-speed differential data lines |
| 2              | D-                         | ESD clamp | Provides ESD protection to the high-speed differential data lines |
| 3              | ID                         | ESD clamp | Provides ESD protection to the high-speed differential data lines |
| 4              | GND                        | PWR       | Ground                                                            |
| 5              | N.C.                       | _         | Not internally connected                                          |
| 6              | V <sub>BUS</sub> ESD clamp |           | ESD clamp for high-voltage tolerant V <sub>BUS</sub> line(s)      |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)

|       | PARAMETER                                  |                               | MIN  | MAX | UNIT |
|-------|--------------------------------------------|-------------------------------|------|-----|------|
|       | V <sub>BUS</sub> voltage tolerance         | V <sub>BUS</sub> pin          | -0.3 | 20  | V    |
|       | IO voltage tolerance                       | D+, D-, ID pins               | -0.3 | 6   | V    |
| $T_A$ | Operating free-air temperature range       |                               | -40  | 85  | °C   |
|       | IEC 61000-4-2 Contact Discharge            | D+, D–, ID                    |      | ±10 | kV   |
|       |                                            | V <sub>BUS</sub> pin          |      | ±10 | kV   |
|       | IEC 61000-4-2 Air-Gap Discharge            | D+, D–, ID                    |      | ±10 | kV   |
|       |                                            | V <sub>BUS</sub> pin          |      | ±9  | kV   |
|       | IFC 61000 4 F Surga (t                     | Peak pulse Power (All pins)   |      | 60  | W    |
|       | IEC 61000-4-5 Surge ( $t_p = 8/20 \mu s$ ) | Peak pulse current (All Pins) |      | 3   | Α    |

## 6.2 Handling Ratings

|                    |                          |                                                                               | MIN  | MAX | UNIT |  |  |
|--------------------|--------------------------|-------------------------------------------------------------------------------|------|-----|------|--|--|
| T <sub>stg</sub>   | Storage temperature rang | Storage temperature range                                                     |      |     |      |  |  |
| V                  | Floatroatatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | -2.5 | 2.5 | 147  |  |  |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -1   | 1   | kV   |  |  |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                           | MIN                                   | MAX | UNIT |    |  |
|-----------------------------------------------------|---------------------------------------|-----|------|----|--|
| T <sub>A</sub> Operating free-air Temperature Range |                                       | -40 | 85   | °C |  |
| Operating Voltage                                   | perating Voltage V <sub>BUS</sub> Pin |     |      |    |  |
|                                                     | D+, D-, ID Pins                       | 0   | 5.5  |    |  |

#### 6.4 Thermal Information

|                      |                                              | TPD4S012 |      |
|----------------------|----------------------------------------------|----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DRY      | UNIT |
|                      |                                              | 6 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 461.3    |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 219.6    |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 343.7    | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 162.5    |      |
| ΨЈВ                  | Junction-to-board characterization parameter | 343.7    |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                 | TES                                             | ST CONDITIONS                                                                                   | MIN                     | TYP | MAX  | UNIT |   |
|-------------------|-------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------|-----|------|------|---|
| I <sub>VBUS</sub> | V <sub>BUS</sub> operating current        | V <sub>BUS</sub> = 19 V                         | D+, D-, ID pins open                                                                            |                         | 0.1 | 0.5  | μA   |   |
| I <sub>IO</sub>   | IO port current                           | $V_{IO} = 2.5 \text{ V}, V_{BUS} = 5 \text{ V}$ | D+, D-, ID pins                                                                                 |                         | 0.1 | 0.5  | μΑ   |   |
| $V_D$             | Diode forward voltage                     | I <sub>IO</sub> = 8 mA                          | D+, D-, ID pins (lower clamp diode)                                                             | 0.6                     | 0.8 | 0.95 | ٧    |   |
| C <sub>VBUS</sub> | V <sub>BUS</sub> pin capacitance          | V <sub>BUS</sub> = 5 V                          |                                                                                                 |                         | 11  | 15   | pF   |   |
| C <sub>IO</sub>   | IO capacitance                            | V <sub>IO</sub> = 2.5 V                         | D+, D-, ID pins                                                                                 |                         | 8.0 | 1    | pF   |   |
| -                 | D                                         | I <sub>IO</sub> = 1.5 A                         | D+, D-, ID, and V <sub>BUS</sub> pins, including central clamp dioded during positive ESD pulse |                         | 1.2 |      | 0    |   |
| $R_{DYN}$         | Dynamic resistance $I_{IO} = 1 \text{ A}$ |                                                 | D+, D-, ID, and V <sub>BUS</sub> pins, including central clamp diode during negative ESD pulse  |                         | 1   |      | Ω    |   |
| V                 | Due al de como contra e a                 | 1 1                                             | D+, D-, ID pins                                                                                 | 6                       | 9   |      | W    |   |
| $V_{BR}$          | Breakdown voltage                         | Breakdown voltage $I_{IO} = 1 \text{ mA}$       |                                                                                                 | V <sub>BUS</sub> pin(s) | 20  | 24   |      | V |



## 6.6 Typical Characteristics





## **Typical Characteristics (continued)**





## 7 Detailed Description

#### 7.1 Overview

The TPD4S012 is a four-channel Transient Voltage Suppressor (TVS) based Electrostatic Discharge (ESD) protection diode array for USB chargers and USB On-The-Go (OTG) interfaces.

The TPD4S012 provides IEC 61000-4-2 system level ESD Protection featuring 15 V tolerance on the  $V_{BUS}$  line. The device is ideal for providing circuit protection for USB charger and OTG applications due to its high-voltage tolerance at the  $V_{BUS}$  line and small flow-through package.

#### 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Integrated ESD Clamps

Integrated ESD Clamps on the D+, D-,  $V_{BUS}$ , and ID pins provide single-chip ESD protection for USB High Speed, USB-OTG, and USB charger interfaces.

#### 7.3.2 USB Signal Pins

D+, D- and ID USB Signal pins have low capacitance (0.8 pF Typ).

#### 7.3.3 V<sub>BUS</sub> Line

The V<sub>BUS</sub> line has a 11 pF (Typ) capacitance.

#### 7.3.4 Supports Data Rates in Excess of 480 Mbps

The low capacitance (0.8 pF Typ) of the data lines supports speeds in excess of 480 Mbps.

#### 7.3.5 IEC 61000-4-2 (Level 4 Contact)

IEC 61000-4-2 (Level 4 contact) system level ESD compliance measured at the D+, D- and ID pins is rated for ±10 kV contact and air-gap discharge.

#### 7.3.6 IEC 61000-4-5 Surge

IEC 61000-4-5 system level surge compliance measured at D+, D-, ID, and  $V_{BUS}$  pins rated to 3 A of peak pulse current.



#### 7.4 Device Functional Modes

The TPD4S012 is a passive integrated circuit that triggers when voltages are above  $V_{BR}$  or below the lower diode's  $V_f$ . During ESD events, voltages as high as  $\pm 10~kV$  (contact) can be directed to ground via the internal diode network. Once the voltages on the protected line fall below the trigger levels of TPD4S012 (usually within 10's of nano-seconds), the device reverts to passive.



## 8 Applications and Implementation

## 8.1 Application Information

The TPD4S012 is a four-channel Transient Voltage Suppressor (TVS) based Electrostatic Discharge (ESD) protection diode array for USB chargers and USB On-The-Go (OTG) interfaces.

The TPD4S012 provides IEC 61000-4-2 system level ESD Protection featuring 15 V tolerance on the  $V_{BUS}$  line. The device is ideal for providing circuit protection for USB charger and OTG applications due to its high-voltage tolerance at the  $V_{BUS}$  line and small flow-through package.

## 8.2 Typical Application



If the ID pin is not used, it can be left floating.

Figure 11. Typical Application Schematic

#### 8.2.1 Design Requirements

For this design example, a single TPD4S012 is used to protect all pins of a micro/mini USB connector.

Given the USB application, the following parameters are known.

| DESIGN PARAMETER                 | VALUE      |
|----------------------------------|------------|
| Signal range on D+, D-, and ID   | 0 V to 5 V |
| Signal range on V <sub>BUS</sub> | 0 V to 5 V |
| Operating Frequency              | 240 MHz    |

#### 8.2.2 Detailed Design Procedure

To begin the design process, some parameters must be decided upon; the designer needs to know the following:

- · Signal range on all the protected lines
- Operating frequency

## 8.2.2.1 Signal Range on D+, D-, ID and $V_{BUS}$ pins

The TPD4S012 has 3 pins which support 0 to 5.5 V signals, these are suited for the D+, D-, and ID pins. The  $V_{BUS}$  pin is suitable for the VBUS line, and has the benefit of being tolerant of voltages up to 16 V

#### 8.2.2.2 Operating Frequency

The 0.8 pF (Typ) of the TPD4S012 support data rates in excess of 480 Mbps.



#### 8.2.3 Application Curve





## 9 Power Supply Recommendations

This family of devices are passive ESD protection devices and there is no need to power them. Care should be taken to not violate the maximum voltage specification to ensure that the device functions properly. The  $V_{BUS}$  TVS diode can tolerate up to a 15 V signal. The D+, D-, and ID pins tolerate up to a 5.5 V signal.

## 10 Layout

## 10.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

## 10.2 Layout Example

This application is typical of a mobile USB platform with an ID pin in addition to the D+, D-, and V<sub>BUS</sub> pins.



Figure 16. Using DRY Package



## 11 Device and Documentation Support

#### 11.1 Trademarks

All trademarks are the property of their respective owners.

#### 11.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPD4S012DRYR     | ACTIVE     | SON          | DRY                | 6    | 5000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 3B                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Sep-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD4S012DRYR | SON             | DRY                | 6 | 5000 | 180.0                    | 9.5                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 29-Sep-2023



## \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD4S012DRYR | SON          | DRY             | 6    | 5000 | 189.0       | 185.0      | 36.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4207181/G





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see QFN/SON PCB application report in literature No. SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated