# RENESAS

### ISL95210

High Efficiency 5V, 10A Buck Regulator

The ISL95210 is a high-efficiency step-down regulator that can deliver 10A of output current from a 5V input. The small 4mmx6mm QFN package and only four external components provide a very small total solution size. Low resistance internal MOSFETs deliver excellent efficiency and permit full power operation in a +90°C ambient without airflow.

The regulator operates from an input voltage of 2.97V to 5.5V, and provides a 0.6% accurate output voltage over the full operating temperature range. Intersil's patented R4™ control architecture provides exceptional transient response with no external compensation components. The output voltage may be programmed by an internal DAC or by an external resistor divider (see "Output Voltage Programming" on page 11 for more details).

Several digital control signals provide flexibility for users that want additional features. Switching frequency, switching mode, output voltage margining and daisy-chained powergood functions are all programmed by these pins. The ISL95210 also includes comprehensive internal protection for overvoltage, undervoltage, overcurrent and over-temperature conditions.

### Related Literature

• See [AN1485](http://www.intersil.com/data/an/an1485.pdf), "ISL95210 10A Integrated FET Regulator **Evaluation Board Setup Procedure**"

### <span id="page-0-1"></span>Features

- 10A Continuous Output Current
- 2.97V to 5.5V Input Voltage Range
- Up to 95% Efficiency
- Full Power Operation in +90°C Ambient without Airflow

FN6938 Rev 4.00

December 15, 2011

DATASHEET

- R4™ Control Architecture Delivers Excellent Transient Response Without Compensation
- Pin Selectable Output Voltage Programming
- ±0.6% Output Voltage Accuracy Over Full Operating Temperature Range
- Programmable Enhanced Light-Load Efficiency Operation
- Output Voltage Margining and Power-good Monitor
- Small 6mmx4mm QFN Package

### Applications

- Point-of-Load Power Supplies
- Notebook Computer Power
- **General Purpose Power Rail Generation**



<span id="page-0-0"></span>FIGURE 1. 10A DC/DC CONVERTER USING ONLY 4 EXTERNAL **COMPONENTS** 



(INCLUDES INDUCTOR LOSSES)



### Functional Block Diagram

FN6938 Rev 4.00<br>December 15, 2011 December 15, 2011 FN6938 Rev 4.00

<span id="page-1-0"></span>

ISL95210 ISL95210

## Pin Configuration



### Functional Pin Descriptions





### **Functional Pin Descriptions (Continued)**



## Ordering Information



NOTES:

<span id="page-3-0"></span>1. Add "-T\*" suffix for tape and reel. Please refer to  $TB347$  $TB347$  $TB347$  for details on reel specifications.</u>

<span id="page-3-1"></span>2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

<span id="page-3-2"></span>3. For Moisture Sensitivity Level (MSL), please see device information page for **ISL95210**. For more information on MSL please see techbrief [TB363](http://www.intersil.com/data/tb/tb363.pdf).



#### Absolute Maximum Ratings Thermal Information



#### <span id="page-4-3"></span>Recommended Operating Conditions





*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### NOTES:

- <span id="page-4-0"></span>4.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief [TB379](http://www.intersil.com/data/tb/tb379.pdf).
- <span id="page-4-1"></span>5. For  $\theta_{\text{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

#### Electrical Specifications Recommended Operating Conditions, Unless Otherwise Specified. Boldface limits apply over the operating temperature range (-10°C to +100°C for ISL95210HRZ; -40°C to +100°C for ISL95210IRZ).

<span id="page-4-2"></span>

Electrical Specifications Recommended Operating Conditions, Unless Otherwise Specified. Boldface limits apply over the operating temperature range (-10°C to +100°C for ISL95210HRZ; -40°C to +100°C for ISL95210IRZ). (Continued)



NOTES:

<span id="page-5-1"></span>6. Thermal impedance measured in still air on the ISL95210EVAL1Z REV B evaluation board with 800kHz setup. See [AN1485.](http://www.intersil.com/data/an/an1485.pdf)

<span id="page-5-0"></span>7. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

### Typical Performance Curves





FIGURE 5. 800kHz EFFICIENCY FCCM = HIGH FIGURE FIGURE 6. NORMAL START-UP

















FIGURE 9. OUTPUT VOLTAGE LOAD REGULATION (LOG SCALE) FIGURE 10. CCM STEADY-STATE

















### **Typical Performance Curves (Continued)**









FIGURE 15. 10A LOAD TRANSIENT 50A/µs (ZOOM RISING EDGE) FIGURE 16. 10A LOAD TRANSIENT 50A/µs (ZOOM FALLING EDGE)



FIGURE 17. 10A LOAD TRANSIENT 5A/µs FIGURE 18. VSEL1 TRANSITIONS 0.90V TO 1.80V









<span id="page-9-1"></span><span id="page-9-0"></span>NOTE: Figures [23](#page-9-0) and [24](#page-9-1) were generated on the ISL95210EVAL1Z REV B evaluation board (4-layers/2oz. copper). The test conditions were 5VIN and 1.8VOUT. The junction temperature was characterized by measuring the shift over-temperature of an integrated polysilicon resistor. All other above figures were generated with the typical application schematic found in Figure [1,](#page-0-0) unless otherwise specified. For more details on the layer stack up of the evaluation board, please see the ISL95210 Application Note ([AN1485](http://www.intersil.com/data/an/an1485.pdf)).



### Theory of Operation

The following sections will provide a detailed description of the inner workings of the ISL95210 10A integrated FET regulator.

#### Start -Up

The ISL95210 will not respond to any logic inputs until VCC and PVCC are above the power-on reset (POR) level as described in the "Electrical Specifications" table on [page 5](#page-4-2). Once the POR condition is achieved, the ISL95210 will then acknowledge the states of its logic inputs. If the EN pin is pulled above the rising threshold, the regulator is commanded on and the soft-start sequence is initiated.

During soft-start, the programmed output voltage set point is determined by the logic states of VSEL0, VSEL1, MPCT and MSEL. The output then ramps digitally to the regulation voltage in 2.5mV/µs steps. Once the output voltage achieves regulation, the power-good monitor output (PGOOD) is toggled high to the voltage provided on the PG\_IN pin. Figure [25](#page-10-1) illustrates the ideal soft-start behavior.



FIGURE 25. IDEALIZED SOFT-START WAVEFORM

<span id="page-10-1"></span>Using the values in Tables [1](#page-10-3) and [2,](#page-11-0) the soft-start interval can be easily calculated by Equation [1.](#page-10-4)

 $t_{\text{SS}} = \frac{DAC}{0.0025}$  (EQ. 1)  $V_{\text{DAC}}$ 

The units of Equation [1](#page-10-4) are in microseconds. For example:

- $-$  VDAC = 1.200V
- $-t_{SS} = 1.200V / 0.0025 = 480 \mu s$

The fixed soft-start slew rate of 2.5mV/µs allows for easy calculation of the in-rush current.

 $I_{\text{INRUSH}} = (2500 \cdot C_{\text{OUT}})$  (EQ. 2)

Consequently, the in-rush is manageable for all practical values of output capacitance. For example:

- $-$  COUT = 330 $\mu$ F
- Inrush Current =  $2500*330\mu$ F = 0.825A

#### <span id="page-10-0"></span>Output Voltage Programming

The highly integrated nature of the ISL95210 simplifies design and reduces component count. The VSEL0 and VSEL1 pins are 3-state logic inputs to an integrated DAC that controls the output voltage set point as prescribed in Table [1](#page-10-3).



<span id="page-10-3"></span>

NOTE: 1 = Input High, 0 = Input Low, FLOAT = Input unconnected or high-Z (see "Electrical Specifications" table for details).

This allows the user to program the output voltage without the use of a resistor divider network. However, if the user wishes to program values of VOUT away from the DAC values, a resistor divider can be used. However, because the input impedance of the VOUT pin is relatively low, the top resistor in the divider stack (R1 in Figure [31\)](#page-14-1) must be kept small to minimize regulation error as the internal resistance changes over-temperature and process tolerances. A 100 $\Omega$  resistor is recommended. The bottom resistor in the divider stack (R2 in Figure [31](#page-14-1)) can be derived from Equation [3:](#page-10-2)

<span id="page-10-2"></span>
$$
R2 = \frac{R1 \cdot V_{\text{DAC}}}{V_{\text{OUT}} + (\frac{2 \cdot R1}{205k}) - (\frac{205k + R_1}{205k}) \cdot V_{\text{DAC}}}
$$
(EQ. 3)

For example:

- Desired VOUT = 1.35V
- <span id="page-10-4"></span> $-$  VDAC = 1.32V (1.2V +10% margin)
- R1 =  $100\Omega$
- R2 =  $4.351k\Omega$  (select nearest standard value)

NOTE: The resistor divider should not be used to program VOUT more than 5% away from any preset DAC value. If this limit is exceeded, the modulator will be severely imbalanced and may result in loop instability and regulator shutdown.

The use of a resistor network also limits the soft discharge feature of the ISL95210. More detail on this operation can be found in the "Soft-Discharge" on page 15.

In addition to digitally controlled output voltage programming, the ISL95210 includes the ability to margin the output voltage up and down from the set point for use in end-of-line manufacturing reliability tests. The MPCT pin controls the amount of margining desired by the user and the MSEL pin determines when margining is engaged. In all margining conditions, the output voltage is slewed to the new value at the soft-start rate of



2.5mV/µs. Table [2](#page-11-0) shows the output voltage as dictated by MPCT and MSEL.

<span id="page-11-0"></span>

| <b>MSEL</b>  | <b>MPCT</b>  | <b>RESULT</b>                |  |  |
|--------------|--------------|------------------------------|--|--|
| U            | O            | <b>NO MARGINING</b>          |  |  |
| 0            | <b>FLOAT</b> | <b>NO MARGINING</b>          |  |  |
| O            | 1            | <b>NO MARGINING</b>          |  |  |
| <b>FLOAT</b> | 0            | <b>MARGIN DOWN DAC - 15%</b> |  |  |
| <b>FLOAT</b> | <b>FLOAT</b> | <b>MARGIN DOWN DAC - 10%</b> |  |  |
| <b>FLOAT</b> | 1            | <b>MARGIN DOWN DAC - 20%</b> |  |  |
| 1            | O            | MARGIN UP DAC + 15%          |  |  |
| 1            | <b>FLOAT</b> | MARGIN UP DAC $+$ 10%        |  |  |
| 1            | 1            | MARGIN UP DAC + 20%          |  |  |

TABLE 2. OUTPUT VOLTAGE MARGINING CONTROL

NOTE: 1 = Input High, 0 = Input Low, FLOAT = Input unconnected or high-Z (see "Electrical Specifications" table for details).

Each of the margin targets represents the DAC code nearest to the desired value. Table [3](#page-11-2) shows the actual targets for each margin setting (see [Table 4 on page 17](#page-16-0) for the full output truth table).

TABLE 3. OUTPUT VOLTAGE MARGIN TARGETS

<span id="page-11-2"></span>

| VOUT  | -20%  | -15%  | -10%  | +10%  | +15%   | +20%  |
|-------|-------|-------|-------|-------|--------|-------|
| 0.600 | 0.481 | 0.513 | 0.538 | 0.663 | 0.688  | 0.719 |
| 0.750 | 0.600 | 0.638 | 0.675 | 0.825 | 0.863  | 0.900 |
| 0.900 | 0.719 | 0.763 | 0.813 | 0.988 | 1.038  | 1.081 |
| 1.000 | 0.800 | 0.850 | 0.900 | 1.100 | 1.150  | 1.200 |
| 1.050 | 0,838 | 0.894 | 0.944 | 1.156 | 1,206  | 1.263 |
| 1.100 | 0.881 | 0.938 | 0.988 | 1.213 | 1.263  | 1.325 |
| 1.200 | 0.963 | 1.019 | 1.081 | 1.319 | 1.381  | 1.438 |
| 1.500 | 1.200 | 1.275 | 1.350 | 1.650 | 1.7250 | 1.800 |
| 1.800 | 1.438 | 1.531 | 1.619 | 1.981 | 2.069  | 2.163 |

Both the DAC and margining features can be used "on the fly", meaning the voltage can be changed during normal operation.

#### <span id="page-11-4"></span>Regulation

#### **R4™ MODULATOR**

The R4 modulator is an advanced current-mode hysteretic control scheme that generates a synthetic current signal on chip instead of measuring real current. This has the benefit of producing a cleaner and lower jitter system versus conventional current-mode hysteretic architectures.

R4<sup>™</sup> also employs a highly balanced architecture that greatly reduces the need for high DC loop gain traditionally required for output voltage regulation accuracy. This allows the  $R4^{m}$ modulator to accurately regulate without the need for an integrator in the feedback loop. Another benefit of the balanced system is that it does not require compensation for stability over a wide range of designs. The result is a power solution that is

flexible and easy to design with minimal components. A complete point of load regulator can be designed with the ISL95210 using only 4 external components.

Figure [26](#page-11-1) shows the basic error-amplifier configuration for the R4™ controller. A hysteretic comparator monitors the synthetic current signal against the error voltage and corresponding window voltage to determine the PWM switching events.



FIGURE 26. BASIC R4™ PWM SIGNAL GENERATION

#### <span id="page-11-1"></span>**STABILITY**

The  $R4<sup>TM</sup>$  balanced architecture creates a control loop that does not require compensation for an extremely wide range of output filters (LOUT, COUT). However, there are corners of operation that will destabilize the loop and result in oscillatory behavior in VOUT.

The filters that push the control loop toward instability are ones that add a considerable amount of phase delay to the output voltage. In general, phase delay increases as output capacitance decreases in conjunction with reduced output capacitor equivalent series resistance (ESR). For this reason, output filters that are all-ceramic based have the most difficulty achieving stable regulation.

The first indication that the ISL95210 is nearing instability is when its step load response begins to have ring-back. Ring-back occurs when the PWM on pulse in response to a sharp increase in output load is so long as to cause the output voltage to overshoot the regulation point before fully recovering. Equation [4](#page-11-3) approximates the boundary condition between normal recovery and ring-back as a function of operating parameters

### $\begin{equation} \begin{array}{ll} \texttt{[COUT-ESR+K-LOUT-COUT]} > \texttt{ISTEP} \cdot \frac{\texttt{D}\cdot \sqrt{\texttt{D}}}{\texttt{FSW}\cdot \texttt{AIL}} \end{array} \end{equation}$

where:

- <span id="page-11-3"></span>- COUT = Total output capacitance in Farads
- LOUT = Output inductance in Henries
- $D = Steady-state duty cycle (VOUT / VIN)$
- ESR = Output capacitor equivalent series resistance
- $ISTEP = Expected load step (worst case is preferred)$
- $\Delta I L$  = Inductor ripple current
- FSW = Switching frequency
- K = Modulator factor:
	- 3700 for 400kHz FSW
	- 4933 for 533kHz FSW
	- 7400 for 800kHz FSW

As good design practices dictate, a system should be designed safely away from this boundary to cover any tolerance shifts that may occur. For example, if the output capacitor in Figure [1](#page-0-0) is replaced with low-ESR ceramics and reduced until the inequality



in Equation [4](#page-11-3) is not met, transient ring-back performance similar to what is shown in Figure [27](#page-12-2) will occur.



<span id="page-12-2"></span>

In this example, the total output capacitance was 76µF with an ESR of approximately  $\text{Im}\Omega$ . When the values are put into Equation [4,](#page-11-3) the inequality is not met:

 $x 3.12 \cdot 10^{-7}$  > 3.25  $10^{-7}$ 

If additional ceramics are added to increase COUT to 120µF with an ESR of approximately  $0.67 \text{m}\Omega$ , the ring-back condition is eliminated, providing the transient results seen in Figure [28](#page-12-1).



RING-BACK CONDITIONS

<span id="page-12-1"></span>When the new values are evaluated in Equation [4,](#page-11-3) the following results are observed:

 $\sqrt{4.53 \cdot 10^{-7}}$  > 3.25 $\cdot 10^{-7}$ 

This result shows a clean, stable solution when the inequality is satisfied. It should be noted that when the capacitance in this example is decremented between 120µF and 76µF, the severity and frequency of ring-back increases. It can occur prior to violating Equation [4.](#page-11-3) This is due to the non-idealities that exist in real systems and some simplifications in the derivation process. Care should be taken to design away from the boundary condition. The above example became fully stable (zero ring-back) when the inequalityís percentage difference was ~35%.

#### TRANSIENT RESPONSE

As with all current-mode hysteretic style controllers, the ISL95210 will increase and decrease switching frequency in response to load transient events. This oversampling quickens the converters response and minimizes output voltage deviation. The change in frequency is achieved by the movement on the COMP voltage seen in Figure [26](#page-11-1). When the load current changes up or down, there is an proportional movement on COMP. The movement on COMP naturally changes the hysteretic window size for both PWM edges. Upward swings in COMP (due to increasing load current) make the effective hysteretic window larger during PWM on times and smaller during PWM off times. The result is increased switching frequency.

Conversely, downward swings in COMP (due to decreasing load current) make the effective hysteretic window smaller during PWM on times and larger during PWM off times. Switching frequency is reduced in this scenario. Figure [29](#page-12-0) illustrates the idealized effect on switching frequency from movements in COMP in response to load transient events.



<span id="page-12-0"></span>FIGURE 29. IDEALIZED EFFECT OF LOAD TRANSIENTS ON SWITCHING FREQUENCY

Unlike more traditional current-mode hysteretic architectures,  $R4<sup>TM</sup>$  does not require an error-integrating capacitor in the feedback loop. This removes significant delay in the control loop and produces extremely fast transient response to changes in load current.

The speed of response allows system designers to use less output capacitance and save on board area and cost.

Figure [30](#page-13-0) depicts a comparison of the R4 $m$  modulator vs. various classic architectures in response to a load step-up transient. The



dotted red and blue lines represent the time delayed behavior of VOUT and VCOMP when an integrator is used. The solid red and blue lines illustrate the increased response of  $R4^{m}$  in the absence of the integrating capacitor.



<span id="page-13-0"></span>FIGURE 30. CLASSIC ARCHITECTURES vs R4™ IDEALIZED TRANSIENT RESPONSE

#### DISCONTINUOUS CONDUCTION MODES

The ISL95210 supports two power saving modes of operation during light load conditions. If FCCM is asserted high, the regulator remains in continuous conduction mode (CCM) which offers the best transient response and the most stable operating frequency.

If the FCCM pin is pulled to ground potential, the regulator is allowed to operate in full discontinuous conduction mode (DCM) when the load becomes sufficiently low. In this mode, the inductor current is monitored and prohibited from going negative. When the inductor current reaches zero, both internal power MOSFETs are turned off. The output voltage then decays solely as a function of load. The power FETs remain off until the output voltage droops enough to trigger a PWM on pulse. Because the rate of decay of VOUT scales proportionally with load, so does the switching frequency. This increases efficiency as the relatively fixed power loss associated with switching the power FETs is averaged over the switching period.

If the FCCM pin is left floating, the ISL95210 will operate in audio mode DCM. This mode operates largely the same as full DCM mode with one exception; the switching period is monitored cycle by cycle. If the load diminishes to a point where the switching frequency begins to drop below ~28kHz, the ISL95210 control loop will issue a PWM on pulse to ensure the frequency remains above the upper threshold for human hearing. This allows flexibility for designs that are sensitive to audio frequency interference.

The  $R4<sup>TM</sup>$  architecture seamlessly enters and exits all power saving modes to ensure accurate regulation.

#### <span id="page-13-1"></span>Protection and Shutdown Features

The ISL95210 offers a full suite of protection features to reduce the risk of damage to the IC and load. They include under and overvoltage monitoring and protection as well as protection against excessive current and thermal operating conditions.

#### UNDERVOLTAGE PROTECTION

If the output voltage dips too low during normal operation, the ISL95210 recognizes a fault condition and shuts down. When VOUT goes 16% below VDAC, the power-good monitor flags PGOOD low and tri-states the PHASE node by turning off both integrated power MOSFETs. In addition, the soft-discharge MOSFET is turned on to gently pull the output voltage to ground potential for the next restart.

The undervoltage fault remains latched until a POR event or EN is toggled.

#### OVERVOLTAGE PROTECTION

During normal operation, the output voltage is monitored at all times to ensure it does not exceed the set point by more than 16%. Excessively high voltages can cause failure to output capacitors as well as the load. If VOUT goes above 116% of DAC, the power-good monitor is flagged by toggling PGOOD low and the IC enters overvoltage protection mode.

In overvoltage protection mode, the upper P-Channel MOSFET is latched off until the fault is cleared. In addition, VOUT is compared against the reference DAC voltage. If VOUT is above DAC, the lower N-channel MOSFET is turned on to pull VOUT down. If VOUT falls below DAC, the lower N-Channel MOSFET is turned off. This process repeats until the fault condition is cleared through VCC/PVCC POR or a recycling of the EN pin. This produces a soft-crowbar action that can effectively pull the output away from dangerously high voltage levels without causing the negative voltage swings on VOUT that are present with full crowbar implementations of overvoltage protection.

#### OVERCURRENT PROTECTION

If the current draw from the load becomes too high during operation, the IC protects itself and the load by latching off. The overcurrent mechanism is implemented as a two-fold protection scheme.

The ISL95210 continuously monitors the lower N-channel MOSFET current. It stores the valley of the inductor current each cycle and compares it against the lower overcurrent protection (OCP) threshold of 11A nominally. If the OCP threshold is achieved for 8 consecutive PWM cycles, an overcurrent fault is detected and the IC is shutdown. In this event, power-good monitor flags PGOOD low and tri-states both switching power MOSFETs and turns on the soft-discharge FET. Inductor valley current is used to ensure that the minimum OCP threshold is above the maximum ISL95210's normal maximum load of 10A regardless of chosen inductor value.

In addition to valley current limit, the upper P-Channel MOSFET current is continuously monitored. If a catastrophic overcurrent event is encountered (e.g. short circuit on VOUT), the ISL95210 immediately responds to protect the output by latching both MOSFETs off and engaging the soft-discharge FET. The power-good monitor flags PGOOD low and the IC remains latched off until POR or EN is toggled.

#### THERMAL PROTECTION

The ISL95210 actively monitors the die temperature to protect against harmful thermal operating conditions. If the silicon temperature exceeds +150°C, the controller will suspend

operation and shut down until the IC junction temperature falls below +135°C. Once the temperature has fallen below the lower protection threshold, the IC will resume normal operation following a POR event or toggling of the EN input.

#### POWER-GOOD MONITOR

A status indicator is provided to inform the system whether or not the ISL95210 output voltage is in regulation or if a fault has occurred. If VCC and PVCC are above the POR threshold, the part is enabled, and no faults have been detected, PGOOD will toggle high.

The power-good monitor is a CMOS configuration (refer to the [ìFunctional Block Diagramî on page 2\)](#page-1-0). This allows the user to provide any voltage to indicate when power is good. The voltage provided on to the PG\_IN pin will be used as the logic high value for PGOOD. This has the advantage over open-drain configurations of saving a pull-up resistor. A pull-up resistor on PGOOD can still be used if desired. In this configuration, the PG\_IN pin needs to be floated.

#### <span id="page-14-0"></span>SOFT-DISCHARGE

To ensure a known operating condition when the ISL95210 is in a standby state, the VOUT pin is actively discharged to PGND through an integrated 45 $\Omega$  MOSFET. The MOSFET is commanded on if the EN pin is pulled low or if any of the previously mentioned fault conditions are achieved with the exception of overvoltage, which actively pulls down on VOUT as a matter of protection.

It should be noted that if an external resistor divider is used to program VOUT to values not found in the DAC table, the soft-discharge feature will be negatively impacted. Figure [31](#page-14-1) illustrates this condition.



FIGURE 31. SIMPLIFIED SOFT-DISCHARGE CIRCUIT

<span id="page-14-1"></span>The discharge resistance is increased by the presence of the resistor divider. The total discharge resistance is expressed in Equation [5:](#page-14-7)

$$
R_{DCHRG} = \frac{45\Omega \cdot R2}{45\Omega + R2} + R1
$$
 (EQ. 5)

### General Application Design Guide

This design guide is intended to provide a high-level explanation of the steps necessary to design a single-phase power converter. It is assumed that the reader is familiar with many of the basic skills

and techniques referenced in the following section. In addition to this guide, Intersil provides complete reference designs that include schematics, bills of materials, and example board layouts.

#### Selecting the LC Output Filter

The duty cycle of an ideal buck converter is a function of the input and the output voltage. This relationship is written as Equation [6:](#page-14-2)

<span id="page-14-2"></span>
$$
D = \frac{V_O}{V_{IN}}
$$
 (EQ. 6)

The output inductor peak-to-peak ripple current is written as Equation [7:](#page-14-3)

<span id="page-14-3"></span>
$$
I_{PP} = \frac{V_{O} \cdot (1 - D)}{f_{SW} \cdot L}
$$
 (Eq. 7)

A typical step-down DC/DC converter will have an I<sub>P-P</sub> of 20% to 40% of the maximum DC output load current. The value of  $I_{P-P}$  is selected based upon several criteria such as MOSFET switching loss, inductor core loss, and the resistive loss of the inductor winding. The DC copper loss of the inductor can be estimated by Equation [8:](#page-14-4)

<span id="page-14-4"></span>
$$
P_{\text{COPPER}} = I_{\text{LOAD}}^2 \cdot \text{DCR}
$$
 (EQ. 8)

where I<sub>LOAD</sub> is the converter output DC current.

The copper loss can be significant so attention has to be given to the DCR selection. Another factor to consider when choosing the inductor is its saturation characteristics at elevated temperature. A saturated inductor could cause destruction of circuit components, as well as nuisance OCP faults.

A DC/DC buck regulator must have output capacitance  $C_0$  into which ripple current I<sub>P-P</sub> can flow. Current I<sub>P-P</sub> develops a corresponding ripple voltage  $V_{P-P}$  across  $C_{O}$  which is the sum of the voltage drop across the capacitor ESR and of the voltage change stemming from charge moved in and out of the capacitor. These two voltages are written as Equation [9:](#page-14-5)  $\Delta V_{ESR} = I_{P-P}$  ESR (EQ. 9)

and Equation [10:](#page-14-6)

<span id="page-14-6"></span><span id="page-14-5"></span>
$$
\Delta V_{\rm C} = \frac{I_{\rm P-P}}{8 \cdot C_{\rm O} \cdot F_{\rm SW}}
$$
 (EQ. 10)

<span id="page-14-7"></span>If the output of the converter has to support a load with high pulsating current, several capacitors will need to be paralleled to reduce the total ESR until the required  $V_{P-P}$  is achieved. The inductance of the capacitor can cause a brief voltage dip if the load transient has an extremely high slew rate. Low inductance capacitors should be considered in this scenario. A capacitor dissipates heat as a function of RMS current and frequency. Be sure that I<sub>P-P</sub> is shared by a sufficient quantity of paralleled capacitors so that they operate below the maximum rated RMS current at F<sub>SW</sub>. Take into account that the rated value of a capacitor can fade as much as 50% as the DC voltage across it increases.



#### Selection of the Input Capacitor

The important parameters for the bulk input capacitance are the voltage rating and the RMS current rating. For reliable operation, select bulk capacitors with voltage and current ratings above the maximum input voltage and capable of supplying the RMS current required by the switching circuit. Their voltage rating should be at least 1.25x greater than the maximum input voltage, while a voltage rating of 1.5x is a preferred rating. Figure [32](#page-15-1) is a graph of the input RMS ripple current, normalized relative to output load current, as a function of duty cycle and is adjusted for a converter efficiency of 80%. The ripple current calculation is written as Equation [11](#page-15-2):

$$
I_{1N\_RMS, NORMALIZED} = \sqrt{(D - D^{2}) + (D \cdot \frac{x^{2}}{12})}
$$
 (EQ. 11)

where:

- $x$  is a multiplier (0 to 1) corresponding to the inductor peak-to-peak ripple amplitude expressed as a percentage of I<sub>MAX</sub> (0% to 100%)
- D is the duty cycle that is adjusted to take into account the efficiency of the converter, which is written as Equation [12](#page-15-4):

$$
D = \frac{V_O}{V_{IN} \cdot EFF}
$$
 (EQ. 12)

In addition to the bulk capacitance, some low ESL ceramic capacitance is recommended to decouple between the drain of the high-side MOSFET and the source of the low-side MOSFET.



FIGURE 32. NORMALIZED RMS INPUT CURRENT

#### <span id="page-15-1"></span>Typical Applications Circuits

There are two main variants to typical application schematic shown in Figure 1. The first of these is when an input voltage lower than 5V is desired. This requires the designer to provide separate power supplies to VIN and PVCC as the ISL95210 requires a 5V bias to operate properly. Figure [33](#page-15-3) illustrates this configuration for a VIN of 3.3V.



<span id="page-15-3"></span>FIGURE 33. ISL95210 TYPICAL APPLICATION WITH VIN < 5V

<span id="page-15-2"></span>The second typical application variant is when the designer wishes to program VOUT to a value not available in the DAC table. The component selection for this configuration is described in detail in "Output Voltage Programming" on page 11. Figure [34](#page-15-0) shows a resistor divider programmed configuration for an output voltage of 2.25V.

<span id="page-15-4"></span>

<span id="page-15-0"></span>FIGURE 34. ISL95210 TYPICAL APPLICATION WITH VOUT = 2.5V

#### Layout Considerations

It is important to place power components as close as possible to the devices they decouple. Figure [35](#page-16-1) provides an example of proper power component placement for the ISL95210. Input capacitors are placed directly across VIN and PGND to filter switching currents between the PMOS and NMOS power FETs. The output inductor is placed directly adjacent to the PHASE pins.

Its "north-south" arrangements easily allow for the output voltage decoupling capacitor to be placed with its ground terminal very near the input capacitors grounds and the PGND pins of the ISL95210. This provides a low impedance return path for the inductor ripple current. This is one possible arrangement that will result in a good layout.

The analog ground connection (not shown) should be connected directly to the ground plane through a via. The VCC decoupling capacitor should be placed next to the VCC and AGND pins for optimal noise rejection.



#### The colored shapes represent the following power planes:



<span id="page-16-1"></span>FIGURE 35. ISL95210 POWER COMPONENT LAYOUT EXAMPLE

#### Copper Size for the Phase Node

The parasitic capacitance and parasitic inductance of the phase node should be kept very low to minimize ringing. It is best to limit the size of the PHASE node copper in strict accordance with the current and thermal management of the application. An MLCC should be connected directly between VIN and PGND to suppress the turn-off voltage spike. This is achieved by placing the MLCC as close to the IC as possible and adjacent to VIN and PGND.

#### Full Output Voltage Truth Table

TABLE 4. OUTPUT VOLTAGE TRUTH TABLE

<span id="page-16-0"></span>







NOTE: 1 = Input High, 0 = Input Low, FLOAT = Input unconnected or high-Z (see "Electrical Specifications" table for details).

### Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.



### Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to [www.intersil.com/products](http://www.intersil.com/product_tree) for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: [ISL95210](http://www.intersil.com/products/deviceinfo.asp?pn=ISL95210)

To report errors or suggestions for this datasheet, please go to: <www.intersil.com/askourstaff>

FITs are available from our website at: [http://rel.intersil.com/reports/sear](http://rel.intersil.com/reports/search.php)

© Copyright Intersil Americas LLC 2011. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see [www.intersil.com/en/products.html](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

[Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer) in the quality certifications found at [www.intersil.com/en/support/qualandreliability.html](http://www.intersil.com/en/support/qualandreliability.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

*Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see [www.intersil.com](http://www.intersil.com?utm_source=intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)



### **Package Outline Drawing**

#### **L32.6x4B**

**32 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 0, 09/08**













NOTES:

- Dimensions in ( ) for Reference Only. 1. Dimensions are in millimeters.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- Unless otherwise specified, tolerance : Decimal ± 0.05 3.
- between 0.15mm and 0.30mm from the terminal tip. Dimension applies to the metallized terminal and is measured 4.
- 5. Tiebar shown (if present) is a non-functional feature.
- located within the zone indicated. The pin #1 identifier may be The configuration of the pin #1 identifier is optional, but must be 6. either a mold or mark feature.

