















TPS92630-Q1

SLVSC76E-FEBRUARY 2014-REVISED MAY 2018

# TPS92630-Q1 Three-Channel Linear LED Driver With Analog and PWM Dimming

#### **Features**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- 3-Ch. LED Driver With Analog and PWM Dimming
- Wide Input-Voltage Range: 5 V-40 V
- Adjustable Constant Output Current Set by Reference Resistor
  - Max. Current: 150 mA per Channel
  - Max. Current: 450 mA in Parallel Operation
  - Accuracy: ±1.5% per Channel When I<sub>(IOUTx)</sub> > 30 mA
  - Accuracy:  $\pm 2.5\%$  per Device When  $I_{(IOLITx)}$  >
- Parallel Outputs for Higher Current Using Multiple ICs or Multiple Channels of a Single IC
- Low Dropout Voltage
  - Max. Dropout: 400 mV at 60 mA per Channel
  - Max. Dropout: 0.9 V at 150 mA per Channel
- Independent PWM Dimming per Channel
- Open and Shorted LED Detection With Deglitch
- LED-String Voltage Feedback per Channel for Single-LED Short Detection
- Separate Fault Pin for Single-LED Short Failure

- Fault Pin for Open, Short, and Thermal Shutdown Failure Reporting, Allowing Parallel Bus Connection up to 15 Devices
- Device Accommodates a Slow Input-Voltage dV/dt (0.5 V/min) With No Issues
- Operating Junction Temperature Range -40°C to 150°C
- Package: 16-Pin Thermally Enhanced PWP Package (HTSSOP)

# 2 Applications

Automotive LED Lighting Applications, Such As:

- Daytime Running Light
- Position Light
- Fog Light
- Rear Light
- Stop or Taillight
- Interior Lighting

# 3 Description

The TPS92630-Q1 device is a three-channel linear LED driver with analog and PWM dimming control. Its full-diagnostic and built-in protection capabilities make it a suitable choice for variable-intensity LED lighting applications up to the medium-power range.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE (PIN) | BODY SIZE (NOM)   |
|-------------|---------------|-------------------|
| TPS92630-Q1 | HTSSOP (16)   | 4.40 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Typical Application Schematic**





#### **Table of Contents**

|    | Fratama                                |     | 10.0 Functional Black Diagram                        | 4  |
|----|----------------------------------------|-----|------------------------------------------------------|----|
| 1  | Features 1                             |     | 10.2 Functional Block Diagram                        |    |
| 2  | Applications 1                         |     | 10.3 Feature Description                             |    |
| 3  | Description 1                          |     | 10.4 Device Functional Modes                         | 2  |
| 4  | Typical Application Schematic 1        | 11  | Applications and Implementation                      |    |
| 5  | Revision History2                      |     | 11.1 Application Information                         | 2  |
| 6  | Description (Continued)4               |     | 11.2 Typical Applications                            | 2  |
| 7  | Pin Configuration and Functions        | 12  | Power Supply Recommendations                         | 32 |
|    |                                        | 13  | Layout                                               | 33 |
| 8  | Specifications                         |     | 13.1 Layout Guidelines                               |    |
|    | 8.1 Absolute Maximum Ratings           |     | 13.2 Layout Example                                  |    |
|    | 8.2 ESD Ratings                        | 14  |                                                      |    |
|    | 8.3 Recommended Operating Conditions 6 | • • | 14.1 Documentation Support                           |    |
|    | 8.4 Thermal Information                |     | 14.2 Receiving Notification of Documentation Updates |    |
|    | 8.5 Electrical Characteristics         |     | •                                                    |    |
|    | 8.6 Timing Requirements9               |     | 14.3 Community Resources                             |    |
|    | 8.7 Typical Characteristics            |     | 14.4 Trademarks                                      |    |
| 9  | Parameter Measurement Information 13   |     | 14.5 Electrostatic Discharge Caution                 | 3  |
| -  |                                        |     | 14.6 Glossary                                        | 3  |
| 10 | Detailed Description                   | 15  | Mechanical, Packaging, and Orderable                 |    |
|    | 10.1 Overview                          |     | Information                                          | 34 |
|    |                                        |     |                                                      |    |

# 5 Revision History

| CI | nanges from Revision D (January 2018) to Revision E                                        | Page |
|----|--------------------------------------------------------------------------------------------|------|
| •  | Added capacitors to the outputs on the Typical Application Schematic                       | 1    |
| •  | Changed V <sub>IH</sub> and V <sub>IL</sub> logic-level values for the PWMx pins           | 7    |
| •  | Changed parameter description for I <sub>(pullup)</sub> from strong to weak pullup current | 8    |
| •  | Added capacitors to the outputs on Figure 26                                               |      |
| •  | Added the Input and Output Capacitors section                                              | 25   |
| •  | Added capacitors to the outputs on Figure 28                                               | 26   |
| •  | Added the Input and Output Capacitors section                                              | 27   |
| •  | Added capacitors to the outputs on Figure 29                                               | 28   |
| •  | Added the Input and Output Capacitors section                                              | 29   |
| •  | Added capacitors to the outputs on Figure 30                                               | 30   |
| •  | Added the Input and Output Capacitors                                                      | 31   |
| •  | Added capacitors to the outputs on Figure 31                                               | 31   |
| •  | Added the Input and Output Capacitors section                                              | 32   |
| CI | hanges from Revision C (November 2017) to Revision D                                       | Page |
| •  | Changed pinout diagram                                                                     | 4    |

# Changes from Revision B (January 2015) to Revision C Deleted the TPS92630-Q1 part number from page headers Changed TPS9263x-Q1 to TPS92630-Q1 in the data sheet title Deleted the "Two Options" bullet from the Features list Deleted the TPS92631-Q1 device from the Device Information table Changed pinout diagram

Submit Documentation Feedback



#### www.ti.com

| •  | Deleted the COMMENT column and moved the comment text to the DESCRIPTION column                                               | 4            |
|----|-------------------------------------------------------------------------------------------------------------------------------|--------------|
| •  | Added a row for thermal pad information                                                                                       | 5            |
| •  | Deleted specifications pertaining to the TPS92631-Q1 device                                                                   |              |
| •  | Changed figure reference in the FAULT Diagnostics section to Figure 19                                                        |              |
| •  | Added the Receiving Notification of Documentation Updates and Community Resources sections                                    | 34           |
| CI | hanges from Revision A (December 2014) to Revision B                                                                          | Page         |
| •  | Changed pin numbers for IOUT1 and IOUT3 in <i>Pin Functions</i> table                                                         | 4            |
| CI | hanges from Original (February 2014) to Revision A                                                                            | Page         |
| •  | Changed pin numbers and comments in Pin Functions table for pins 14 and 16                                                    | 4            |
| •  | Changed Changed the Handling Ratings table to ESD Ratings and moved storage temperature to the Absolute Maximum Ratings table | <del>6</del> |
| •  | Changed the MAX value for the EN internal pulldown parameter from 2.5 to 5 µA in the <i>Electrical Characteristics</i> table  | 7            |
| •  | Added MAX value for T <sub>(shutdown)</sub>                                                                                   | 8            |
| •  | Changed Figure 24                                                                                                             | 22           |
| •  | Changed Figure 25                                                                                                             |              |
| •  | Changed voltage on pullup resistor from 3 V to 3.3 V                                                                          | 22           |
| •  | Changed board layout diagram                                                                                                  | 33           |



# 6 Description (Continued)

The design of this device suits it well for driving LEDs configured as a single string or multiple strings within its power capability. A single device can drive up to three strings with one to three LEDs in each string at a total current of up to 150 mA per channel. Outputs can be paralleled to provide higher current drive capability to 450 mA.

In multiple-string applications, the device offers the advantage of having common-cathode connection of the LED strings. So, the application needs only a single return wire instead of one return wire per LED string that a system with low-side current sense would need.

A single-LED-short comparator allows detection of single LED failing with a short circuit. Fault output can support bus connection topology between multiple devices.

The included temperature monitor reduces the LED drive current if the device junction temperature exceeds a thermal threshold. One can program the temperature threshold through an external resistor. One can disable the thermal current-monitor feature by connecting the TEMP pin to ground. Output of the junction temperature as an analog voltage is available as a factory program option.

# 7 Pin Configuration and Functions



**Pin Functions** 

| PIN     |     | I/O | DESCRIPTION                                                              |  |  |
|---------|-----|-----|--------------------------------------------------------------------------|--|--|
| NAME    | NO. | 1/0 | DESCRIPTION                                                              |  |  |
| EN      | 2   | 1   | Enable and shut down                                                     |  |  |
| FAULT   | 6   | I/O | Fault pin. Leave floating if not used.                                   |  |  |
| FAULT_S | 7   | I/O | Single-LED short fault. Leave floating if not used.                      |  |  |
| GND     | 10  | _   | Ground                                                                   |  |  |
| IOUT1   | 16  | 0   | Current output pin. Connect to VSNS1 if not used.                        |  |  |
| IOUT2   | 15  | 0   | Current output pin. Connect to VSNS2 if not used.                        |  |  |
| IOUT3   | 14  | 0   | Current output pin. Connect to VSNS3 if not used.                        |  |  |
| PWM1    | 3   | I   | PWM input and channel ON or OFF. Tie to GND if this channel is not used. |  |  |
| PWM2    | 4   | I   | PWM input and channel ON or OFF. Tie to GND if this channel is not used. |  |  |
| PWM3    | 5   | I   | PWM input and channel ON or OFF. Tie to GND if this channel is not used. |  |  |
| REF     | 9   | 0   | Reference resistor pin for normal current setting                        |  |  |
| TEMP    | 8   | I/O | Temperature foldback threshold program. Tie to GND if not used.          |  |  |



# Pin Functions (continued)

| PIN         |                    | I/O                                                     | DESCRIPTION                                         |
|-------------|--------------------|---------------------------------------------------------|-----------------------------------------------------|
| NAME        | NO.                | 1/0                                                     | DESCRIPTION                                         |
| VIN         | 1                  | _                                                       | Input pin – VBAT supply                             |
| VSNS1       | 11                 | 1 I String voltage sense. Connect to IOUT1 if not used. |                                                     |
| VSNS2       | VSNS2 12 I         |                                                         | String voltage sense. Connect to IOUT2 if not used. |
| VSNS3       | 13                 | 1                                                       | String voltage sense. Connect to IOUT3 if not used. |
| Thermal pad | Thermal pad — Conr |                                                         | Connect to GND                                      |



# 8 Specifications

# 8.1 Absolute Maximum Ratings<sup>(1)</sup>

|                                              |                                          | MIN  | MAX | UNIT |
|----------------------------------------------|------------------------------------------|------|-----|------|
| VIN, IOUTx, PWMx, EN,<br>VSNSx               | Unregulated input <sup>(2)</sup> (3) (4) | -0.3 | 45  | ٧    |
| FAULT, FAULT_S                               | See (2)                                  | -0.3 | 22  | ٧    |
| Others                                       | See (2)                                  | -0.3 | 7   | V    |
| Virtual junction temperature, T <sub>J</sub> |                                          | -40  | 150 | ô    |
| Operating ambient temperature,               | T <sub>A</sub>                           | -40  | 125 | ô    |
| Storage temperature, T <sub>stg</sub>        |                                          | -65  | 150 | ô    |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 8.2 ESD Ratings

|                    |                                                  |                               | VALUE | UNIT |
|--------------------|--------------------------------------------------|-------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-0 | 001, all pins <sup>(1)</sup>  | ±2000 |      |
| V <sub>(ESD)</sub> | Charried device model (CDM) new AEC 0100 011     | Corner pins (1, 8, 9, and 16) | ±750  | V    |
|                    | Charged-device model (CDM), per AEC Q100-011     | Other pins                    | ±500  |      |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 8.3 Recommended Operating Conditions

|                 |                                      | MIN | MAX | UNIT |
|-----------------|--------------------------------------|-----|-----|------|
| VIN             |                                      | 5   | 40  | ٧    |
| PWMx, EN, VSNSx |                                      | 0   | 40  | ٧    |
| FAULT, FAULT_S  |                                      | 0   | 20  | ٧    |
| Others          |                                      | 0   | 5   | ٧    |
| T <sub>J</sub>  | Operating junction temperature range | -40 | 150 | °C   |

#### 8.4 Thermal Information

|                      |                                              | TPS92630-Q1  |      |
|----------------------|----------------------------------------------|--------------|------|
|                      | THERMAL METRIC(1)                            | PWP (HTSSOP) | UNIT |
|                      |                                              | 16 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance (2)   | 41.5         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 29.6         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 24           | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 1            | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 23.8         | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 3.4          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.

<sup>2)</sup> All voltage values are with respect to GND.

<sup>3)</sup> Absolute maximum voltage 45 V for 200 ms

<sup>4)</sup> V<sub>IOUTx</sub> must be less than V<sub>VIN</sub> + 0.3 V

<sup>(2)</sup> The thermal data is based on JEDEC standard high-K profile – JESD 51-7. The copper pad is soldered to the thermal land pattern. Also, correct attachment procedure must be incorporated.



#### 8.5 **Electrical Characteristics**

 $V_{(VIN)} = 14 \text{ V}, T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C} \text{ (unless otherwise stated)}$ 

|                                 | PARAMETER                                                 | TEST CONDITIONS                                                                                                                                                   | MIN   | TYP   | MAX   | UNIT  |
|---------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| SUPPLY VC                       | DLTAGE AND CURRENT (VIN)                                  |                                                                                                                                                                   |       |       |       |       |
| V <sub>I</sub>                  | Input voltage                                             |                                                                                                                                                                   | 5     |       | 40    | V     |
| I <sub>(quiescent)</sub>        | Quiescent current                                         | All PWMx = high, I <sub>(IOUTx)</sub> = 100 mA,<br>Not including I <sub>ref</sub>                                                                                 | 0.5   | 0.6   | 0.85  | mA    |
| I <sub>O(sd)</sub>              | Shutdown current                                          | $V_{(EN)} = 0 V$                                                                                                                                                  |       |       | 10    | μΑ    |
|                                 | Shutdown current in fault mode (device to GND)            | PWM = EN = high, FAULT = low, V <sub>(VIN)</sub> = 5 V-40 V, I = 100 mA                                                                                           | 0.5   | 0.6   | 0.85  | A     |
| (fault)                         | Shutdown current in fault mode (from $V_{(\text{VIN})}$ ) | PWM = EN = high, FAULT = low, V <sub>(VIN)</sub> = 5 V-40 V, I = 100 mA                                                                                           |       |       | 2     | mA    |
| PWMx AND                        | EN                                                        | •                                                                                                                                                                 | •     |       | •     |       |
| V <sub>IL(EN)</sub>             | Logic input, low level                                    | IOUTx disabled                                                                                                                                                    | 0     |       | 0.7   | V     |
| V <sub>IH(EN)</sub>             | Logic input, high level                                   | IOUTx enabled                                                                                                                                                     | 2     |       |       | V     |
| I <sub>(EN-pd)</sub>            | EN internal pulldown                                      | V <sub>(EN)</sub> = 0 V to 40 V                                                                                                                                   | 0.35  |       | 5     | μΑ    |
| $V_{IL(PWMx)}$                  | Logic input, low level                                    | IOUTx disabled                                                                                                                                                    | 1.135 | 1.195 | 1.255 | V     |
| V <sub>IH(PWMx)</sub>           | Logic input, high level                                   | IOUTx enabled                                                                                                                                                     | 1.161 | 1.222 | 1.283 | V     |
| V <sub>hys(PWM)</sub>           | Hysteresis                                                |                                                                                                                                                                   |       | 44    |       | mV    |
| I <sub>(PWM-pd)</sub>           | PWMx internal pulldown current                            | V <sub>(PWMx)</sub> = 40 V                                                                                                                                        | 100   | 180   | 250   | nA    |
| CURRENT F                       | REGULATION (IOUTx)                                        |                                                                                                                                                                   |       |       |       |       |
|                                 | Regulated output current range                            | Each channel                                                                                                                                                      | 10    |       | 150   | m^    |
| I <sub>(IOUTx)</sub>            | Regulated output current range                            | Three channels in parallel mode                                                                                                                                   | 30    |       | 450   | mA    |
|                                 | Observation and the second                                | $10 \text{ mA} < I_{(IOUTx)} < 30 \text{ mA}, V_{(VIN)} = 5 \text{ V}-40 \text{ V}$ $Channel \ accuracy = \frac{I_{(IOUTx)} - I_{(avg)}}{I_{(avg)}}$ $(1)$        | -3%   |       | 3%    |       |
| $\Delta { m I}_{ m O(channel)}$ | Channel accuracy                                          | 30 mA $\leq I_{(IOUTx)} < 150$ mA, Vin = 5 V-40 V<br>Channel accuracy = $\frac{I_{(IOUTx)} - I_{(avg)}}{I_{(avg)}}$                                               | -1.5% |       | 1.5%  |       |
| Alex                            | Device accuracy                                           | 10 mA < $I_{(IOUTx)}$ < 30 mA, $V_{(VIN)}$ = 5 V to 20 V <sup>(2)</sup> Device accuracy = $\frac{I_{(IOUTx)} - I_{(setting)}}{I_{(setting)}}$ (3)                 | -4%   |       | 4%    |       |
| $\Delta I_{O(	ext{device})}$    | Device accuracy                                           | 30 mA $\leq$ I <sub>OUT</sub> < 150 mA, V <sub>(VIN)</sub> = 5 V to 20 V <sup>(2)</sup> Device accuracy = $\frac{I_{(IOUTx)} - I_{(setting)}}{I_{(setting)}}$ (3) | -2.5% |       | 2.5%  |       |
| V <sub>ref</sub>                | Reference voltage                                         |                                                                                                                                                                   | 1.198 | 1.222 | 1.246 | ٧     |
| K <sub>(I)</sub>                | Ratio of I <sub>(IOUTx)</sub> to reference current        |                                                                                                                                                                   |       | 100   |       |       |
| •                               | , ,                                                       | At 150 mA load per channel                                                                                                                                        |       | 0.6   | 0.9   | .,    |
| $V_{(DROP)}$                    | Dropout voltage                                           | At 60 mA load per channel                                                                                                                                         |       | 0.24  | 0.4   | V     |
| CD.                             | Current vice and fall along vates                         | Current rising from 10% to 90% or falling from 90% to 10% at I <sub>(IOUTx)</sub> = 60 mA. (4)                                                                    | 4     | 8     | 15    | mA/μs |
| SR                              | Current rise and fall slew rates                          | Current rising from 10% to 90% or falling from 90% to 10% at I <sub>(IOUTx)</sub> = 150 mA. <sup>(4)</sup>                                                        | 7     | 14    | 25    | mA/μs |

<sup>(2)</sup> (3) (4)

 $<sup>\</sup>begin{array}{l} I_{(AVG)} = [I_{(IOUT1)} + I_{(IOUT2)} + I_{(IOUT3)}] \, / \, 3 \\ \text{For } V_{(VIN)} \, \text{voltages higher than 20 V, see Figure 2 and Figure 3.} \\ I_{(setting)} \, \text{is the target current set by R}_{ref.} \\ \text{See Figure 17 for the load model for the slew-rate test and delay-time test.} \end{array}$ 



# **Electrical Characteristics (continued)**

 $V_{(VIN)} = 14 \text{ V}, T_J = -40 ^{\circ}\text{C}$  to 150  $^{\circ}\text{C}$  (unless otherwise stated)

| (VIIN) — · · ·           | PARAMETER                                                         | TEST CONDITIONS                                                                                 | MIN   | TYP   | MAX   | UNIT   |
|--------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------|-------|-------|--------|
| FAULT (FAU               | ĪLT)                                                              |                                                                                                 |       |       |       |        |
| V <sub>IL</sub>          | Logic input low threshold                                         |                                                                                                 |       |       | 0.7   | V      |
| V <sub>IH</sub>          | Logic input high threshold                                        |                                                                                                 | 2     |       |       | V      |
| V <sub>OL</sub>          | Logic output low level                                            | Tested with 500-µA external pullup                                                              |       |       | 0.7   | V      |
| V <sub>OH</sub>          | Logic output high level                                           | Tested with 1-μA external pulldown                                                              | 2     |       |       | ٧      |
| I <sub>(pulldown)</sub>  | Strong pulldown current                                           |                                                                                                 | 500   | 750   | 1000  | μΑ     |
| I <sub>(pullup)</sub>    | Weak pullup current                                               |                                                                                                 | 4     | 8     | 16    | μΑ     |
| COMPARAT                 | OR (VSNSx)                                                        |                                                                                                 | •     |       | ·     |        |
| $V_{(VSNSx)}$            | Internal comparator reference (for short circuit detection)       | $V_{(VIN)} > V_{(th)}$                                                                          | 1.198 | 1.222 | 1.246 | V      |
| I <sub>lkg</sub>         | Leakage current                                                   | V <sub>(VSNSx)</sub> = 3 V                                                                      |       |       | 500   | nA     |
| V <sub>(th)</sub>        | Voltage at which the chip enables the single-short alarm function | Single-short detection enabled                                                                  | 8     |       | 9     | V      |
|                          | V <sub>(th)</sub> hysteresis                                      |                                                                                                 |       | 145   |       | mV     |
| PROTECTIO                |                                                                   |                                                                                                 |       |       | *     |        |
| V <sub>(OLV)</sub>       | Open-load detection voltage                                       | $V_{(OLV)} = V_{(VIN)} - V_{(IOUTx)}$                                                           | 50    | 100   | 150   | mV     |
| V <sub>(OL-hys)</sub>    | Open-load detection hysteresis                                    |                                                                                                 | 100   | 200   | 300   | mV     |
| V <sub>(SV)</sub>        | Short-detection voltage                                           |                                                                                                 | 0.846 | 0.89  | 0.935 | V      |
|                          | Short-detection hysteresis                                        |                                                                                                 | 318   | 335   | 352   | mV     |
|                          |                                                                   |                                                                                                 | 1     | 2     | 3     | ms     |
|                          | Short-detection deglitch                                          | During PWM, count the number of continuous cycles when V <sub>(IOUTx)</sub> < V <sub>(SV)</sub> | 7     |       | 8     | Cycles |
| R <sub>(REF_open)</sub>  | REF pin resistor open detection                                   | FAULT goes low                                                                                  | 15    | 23    | 57    | kΩ     |
| R <sub>(REF_short)</sub> | REF pin resistor short detection                                  | FAULT goes low                                                                                  | 350   | 470   | 800   | Ω      |
| THERMAL M                | IONITOR                                                           |                                                                                                 |       |       |       |        |
| T <sub>(shutdown)</sub>  | Thermal shutdown                                                  |                                                                                                 | 155   | 170   | 170   | °C     |
| T <sub>(hys)</sub>       | Thermal shutdown hysteresis                                       |                                                                                                 |       | 15    |       | °C     |
| T <sub>(th)</sub>        | Thermal foldback activation temperature                           | 90% of I <sub>(IOUTx)</sub> normal (TEMP pin floating)                                          | 95    | 110   | 125   | °C     |
| I <sub>(TFCmin)</sub>    | Minimum foldback current                                          |                                                                                                 | 40%   | 50%   | 60%   |        |
| V <sub>(T-disable)</sub> | Thermal-foldback-function disable voltage                         |                                                                                                 |       | 0     | 0.2   | V      |

Submit Documentation Feedback



# 8.6 Timing Requirements

|                        |                                                                    |                                                                                                 | MIN | NOM | MAX | UNIT   |
|------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|--------|
| t <sub>(startup)</sub> | Start-up time                                                      | $V_{(VIN)} > 5 \text{ V}, I_{(IOUTx)} = 50\%, I_{(setting)} = 60 \text{ mA}^{(1)}$              |     |     | 200 | μs     |
| t <sub>d(on)</sub>     | Delay time between PWM rising edge to 10% of I <sub>(IOUTx)</sub>  | Two LEDs in series, 10-k $\Omega$ resistor in parallel                                          |     | 14  | 30  | μs     |
| t <sub>d(off)</sub>    | Delay time between PWM falling edge to 90% of I <sub>(IOUTx)</sub> | Two LEDs in series, 10-k $\Omega$ resistor in parallel                                          |     | 25  | 45  | μs     |
|                        |                                                                    |                                                                                                 | 1   | 2   | 3   | ms     |
|                        | Single-short detection deglitch                                    | During PWM, count the number of continuous cycles when V <sub>(VSNSx)</sub> < 1.24 V            | 7   |     | 8   | Cycles |
|                        |                                                                    |                                                                                                 | 1   | 2   | 3   | ms     |
|                        | Open-load detection deglitch                                       | During PWM, count the number of continuous cycles when $V_{(VIN)} - V_{(IOUTx)} < V_{(OLV)}$    | 7   |     | 8   | Cycles |
|                        |                                                                    |                                                                                                 | 1   | 2   | 3   | ms     |
|                        | Short-detection deglitch                                           | During PWM, count the number of continuous cycles when V <sub>(IOUTx)</sub> < V <sub>(SV)</sub> | 7   |     | 8   | Cycles |

<sup>(1)</sup> Start-up is considered complete when  $I_{(\text{setting})}$  increases to 30 mA.



# 8.7 Typical Characteristics



Submit Documentation Feedback



# **Typical Characteristics (continued)**



Copyright © 2014–2018, Texas Instruments Incorporated



# **Typical Characteristics (continued)**





# 9 Parameter Measurement Information



Figure 17. Load Model for Slew-Rate and Delay-Time Tests



# 10 Detailed Description

#### 10.1 Overview

The TPS92630-Q1 device is a three-channel constant-current regulator with individual PWM dimming, designed for high brightness red or white LEDs in automotive lighting applications. Each channel has up to 150-mA current capability, giving a combined 450-mA current capability when paralleled. The device provides excellent current matching between channels and devices. A high-side current source allows LED common-cathode connections. The advanced control loop allows high accuracy between channels, even when different numbers of LEDs are connected on the output. Use of a separate PWM channel dims or disables each channel.

The TPS92630-Q1 device monitors fault conditions on the output and reports its status on the FAULT and FAULT\_S pins. It features single-shorted-LED detection, output short-to-ground detection, open-load detection, and thermal shutdown. Two separate fault pins allow maximum flexibility of fault-mode reporting to the MCU in case of an error. In case there is no MCU, one can connect multiple TPS92630-Q1 devices in a bus mode.

Integrated thermal foldback protects the devices from thermal shutdown by reducing the output current linearly when reaching a preset threshold. Use an external resistor to program the temperature foldback threshold. Tying the TEMP pin to ground disables this function.

#### 10.2 Functional Block Diagram



#### 10.3 Feature Description

## 10.3.1 Constant LED-Current Setting

Control of the three LED output channels is through separate linear current regulators. A common external resistor sets the current in each channel. The device also features two current levels with external circuitry, intended for stop- and tail-light applications.

See Equation 1 on how to set the current:



$$I_{(IOUTx)} = \frac{V_{ref} \times K_{(I)}}{R_{(REF)}}$$

$$R_{(REF)} = \frac{V_{ref} \times K_{(I)}}{I_{(IOUTx)}}$$
(1)

#### 10.3.2 PWM Control

The device features a separate PWM dimming control pin for each output channel. PWM inputs also function as shutdown pin when an output is unused. Tying PWM to ground disables the corresponding output. The PWM signal has a precise threshold, which one can use to define the start-up voltage of LED as an undervoltage-lockout (UVLO) function with the divider resistor from the VIN pin.

## 10.3.3 FAULT Diagnostics

The TPS92630-Q1 device has two fault pins, FAULT and FAULT\_S. FAULT\_S is a dedicated fault pin for single-LED short failure and FAULT is for general faults, that is, short, open, and thermal shutdown. The dual pins allow maximum flexibility based on all requirements and application conditions.

The device fault pins can be connected to an MCU for fault reporting. Both fault pins are open-drain transistors with a weak internal pullup. See Figure 19.

Copyright © 2014–2018, Texas Instruments Incorporated



Figure 18. Detailed Timing Diagram

In case there is no MCU, one can connect up to 15 TPS92630-Q1 FAULT and FAULT\_S pins together. When one or more devices have errors, the respective FAULT pins go low, pulling the connected FAULT bus down and shutting down all device outputs. Figure 19 shows the fault-line bus connection.





Figure 19. Fault-Line Bus Connection

The device releases the FAULT bus when external circuitry pulls the  $\overline{\text{FAULT}}$  pin high, on toggling of the EN pin, or on a power cycle of the device. In case there is no MCU, only a power cycle clears the fault. See Figure 20.

Copyright © 2014–2018, Texas Instruments Incorporated





Figure 20. Detailed Timing Diagram

The following faults result in the FAULT or FAULT\_S pin going low: thermal shutdown, open load, output short circuit, single LED short, and REF open or shorted. For thermal shutdown or LED open, release of the FAULT pin occurs when the thermal-shutdown or LED-open condition no longer exists. For other faults, the FAULT and FAULT\_S pins stay low even if the condition does not exist. Clearing the faults requires a power cycle of the device.

Submit Documentation Feedback



#### 10.3.4 Short-Circuit Detection

The device includes three internal comparators for LED forward-voltage measurement. With external resistor dividers, the device compares total LED forward voltage with the internal reference voltage. This feature enables the detection of one or more shorted LEDs. Any LED cathode or IOUTx pin shorted to ground results in a short-circuit condition. The external resistor dividers control the detection-threshold-voltage setting.

Figure 21 illustrates different short-circuit conditions.



Figure 21. Short-Circuit Conditions

A short in one or more LEDs in a string (A and B as illustrated) registers as only a single-LED short when  $V_{(VIN)} > 9 \text{ V}$ .

- The device reports the failure to the MCU. The faulted channel continues sourcing current until the MCU takes actions to turn off channels through the EN or PWMx pin.
- No MCU: with FAULT\_S floating, no action results. With FAULT\_S tied to FAULT, all output channels shut down together.

When an entire string of LEDs is shorted (C as illustrated), the device pulls FAULT low to shut down all channels. With the FAULT pin tied high, only the faulted channel turns off.

- V<sub>F(max)</sub> maximum forward voltage of LED used
- V<sub>F(min)</sub> minimum forward voltage of LED used
- N Number of LEDs used in a string
- R resistor divider ratio
- V<sub>(VSNSx)</sub> internal reference voltage of comparators

When selecting R, observe the following relationship to avoid false triggering.

$$R = (Rxa + Rxb) / Rxb$$
 (2)

$$(N-1) \times V_{F(max)} < V_{(VSNSx)} \times R < N \times V_{F(min)}$$
(3)

Copyright © 2014–2018, Texas Instruments Incorporated



Figure 22. Single-LED Short-Trigger Calculation

#### 10.3.5 Open-Load Detection

Detection of an open-load condition occurs when the voltage across the channel,  $V_{(VIN)} - V_{(IOUTx)}$ , is less than the open-load detection voltage, V<sub>(OLV)</sub>. When this condition is present for more than the open-load-detection deglitch (2 ms when PWM is 100% on or one PWM on-time is more than 2 ms, or seven continuous PMW duty cycles when in PWM dimming mode), the FAULT pin goes low, keeping the open channel on and turning the other channel off. With the FAULT pin tied high, all channels remain turned on. The channel recovers on removal of the open condition. Note that the device can detect an open load if the sum of the forward voltages of the LEDs in a string is close to or greater than the supply voltage on VIN.

|                           | JUDO                                      | GMENT COND        | ITION                          |                           |                        |                          |                                                    |                           |                   |  |
|---------------------------|-------------------------------------------|-------------------|--------------------------------|---------------------------|------------------------|--------------------------|----------------------------------------------------|---------------------------|-------------------|--|
| FAILURE MODE              | DETECTION<br>VIN<br>VOLTAGE               | CHANNEL<br>STATUS | DETECTION<br>MECHANISM         | DIAGNOSTIC<br>OUTPUT PINS | ACTION                 | FAULT AND<br>FAULT_S (3) | DEVICE REACTION                                    | FAILURE<br>REMOVED        | SELF-<br>CLEARING |  |
| Short circuit:            | V - 5 V                                   | ON                | V <sub>(IOUTx)</sub> < 0.9 V   | FAULT                     | Pulled low             | Externally pulled high   | Failing strings turned off, other channels on      | Toggle EN,<br>power cycle | No                |  |
| 1 or several LED strings  | V <sub>(VIN)</sub> > 5 V                  | ON                | 0.9 V                          | TAGET                     | Pulled low             | Floating                 | All strings turned OFF                             | Toggle EN,<br>power cycle | INO               |  |
| Single-LED short circuit: | V . 0 V                                   | ON                | V <sub>(VSNSx)</sub> FAULT S   |                           | Pulled low             | Externally pulled high   | All strings stay ON                                | Toggle EN,<br>power cycle | No                |  |
| 1 or several LED strings  | V <sub>(VIN)</sub> > 9 V                  | ON                | V <sub>(VSNSx)</sub> < 1.222 V | TAULT_3                   | T diled low            | Floating                 | All strings stay ON                                | Toggle EN,<br>power cycle | INO               |  |
| Open load:                | V <sub>(VIN)</sub> - V <sub>(IOUTX)</sub> |                   |                                |                           | Externally pulled high | All strings stay ON      |                                                    |                           |                   |  |
| 1 or several LED strings  | V <sub>(VIN)</sub> > 5 V                  | ON                | < 100 mV                       | FAULT                     | Pulled low             | Floating                 | Failing string stays ON, other channels turned OFF |                           | Yes               |  |
| Short to battery:         |                                           |                   | $V_{(VIN)} - V_{(IOUTx)}$      |                           |                        | Externally pulled high   | All strings stay ON                                |                           |                   |  |
| 1 or several LED strings  | V <sub>(VIN)</sub> > 5 V                  | ON or OFF         | < 100 mV                       | FAULT                     | Pulled low             | Floating                 | Failing string stays ON, other channels turned OFF |                           | Yes               |  |
| Thermal shutdown          | V <sub>(VIN)</sub> > 5 V                  | ON or OFF         | Temperature > 170°C            | FAULT                     | Pulled low             | Externally pulled high   | All strings turned OFF                             | Temperature < 155°C       | Yes               |  |
|                           |                                           |                   | 71700                          |                           |                        | Leave open               |                                                    | 100 0                     |                   |  |
| Thermal foldback          | V <sub>(VIN)</sub> > 5 V                  | ON or OFF         | Temperature > 110°C            | N/A                       | None                   | N/A                      | All strings with<br>reduced current                | Temperature < 100°C       | Yes               |  |

Table 1. Fault Table (1) (2)

With diagnostic pins FAULT and FAULT\_S tied high externally, pullup must be strong enough to override internal pulldown. To achieve single-LED short circuit to turn off all strings, FAULT\_S and FAULT pins must be connected together.

Pulling FAULT and FAULT\_S high externally changes the behavior of the device reaction. If not externally forced high, the device pulls the pins low based on the failure mode.



Table 1. Fault Table() () (continued)

|                                    | JUDO                        | GMENT COND        | TION                                                                                                  |                           |            |                          |                        |                        |                   |  |
|------------------------------------|-----------------------------|-------------------|-------------------------------------------------------------------------------------------------------|---------------------------|------------|--------------------------|------------------------|------------------------|-------------------|--|
| FAILURE MODE                       | DETECTION<br>VIN<br>VOLTAGE | CHANNEL<br>STATUS | DETECTION<br>MECHANISM                                                                                | DIAGNOSTIC<br>OUTPUT PINS | ACTION     | FAULT AND<br>FAULT_S (3) | DEVICE REACTION        | FAILURE<br>REMOVED     | SELF-<br>CLEARING |  |
| Reference resistor open or shorted | V <sub>(VIN)</sub> > 5 V    | ON or OFF         | $\begin{aligned} R_{(REF)} &> 57 \text{ k}\Omega\\ \text{or}\\ R_{(REF)} &< 350 \Omega \end{aligned}$ | FAULT                     | Pulled low | N/A                      | All strings turned OFF | Toggle EN, power cycle | No                |  |

#### 10.3.6 Thermal Foldback

The TPS92630-Q1 device integrates thermal shutdown protection to prevent the device from overheating. In addition, to prevent LEDs from flickering because of rapid thermal changes, the device includes a programmable thermal current-foldback feature to reduce power dissipation at high junction temperatures.

The TPS92630-Q1 device reduces the LED current as the silicon junction temperature of the TPS92630-Q1 device increases (see Figure 23). By mounting the TPS92630-Q1 device on the same thermal substrate as the LEDs, use of this feature can also limit the dissipation of the LEDs. As the junction temperature of the TPS92630-Q1 device increases, the device reduces the regulated current, reducing the dissipated power in the TPS92630-Q1 device and in the LEDs. The current reduction is from the 100% level at typically 2% of I<sub>(setting)</sub> per <sup>9</sup>C until the point at which the current drops to 50% of the full value.



Figure 23. Thermal Foldback

Above this temperature, the current continues to decrease at a lower rate until the temperature reaches the overtemperature shutdown threshold temperature,  $T_{(shutdown)}$ . Changing the voltage on the TEMP pin adjusts the temperature at which the current reduction begins. With TEMP floating, the definition of thermal monitor activation temperature,  $T_{(th)}$ , is the temperature at which the current reduction begins. The specification of  $T_{(th)}$  in the characteristics table is at the 90% current level.  $T_{(th)}$  increases as the voltage at the TEMP pin,  $V_{(TEMP)}$ , declines and is defined as approximately:

$$T_{\text{(th)}} = -121.7 V_{\text{(TEMP)}} + 228.32$$
 (4)



Figure 24. TEMP Pin Voltage vs Temperature

A resistor connected between TEMP and GND reduces  $V_{(TEMP)}$  and increases  $T_{(th)}$ . A resistor connected between TEMP and a reference supply greater than 1 V increases  $V_{(TEMP)}$  and reduces  $T_{(th)}$ .



Figure 25. Pullup and Pulldown Resistors vs T<sub>(th)</sub>

Figure 25 shows how the nominal value of the thermal-monitor activation temperature varies with the voltage at TEMP and with either a pulldown resistor to GND or with a pullup resistor to 3.3 V or 5 V.

In extreme cases, if the junction temperature exceeds the overtemperature limit,  $T_{(shutdown)}$ , the device disables all channels. Temperature monitoring continues, and channel reactivation occurs when the temperature drops below the threshold provided by the specified hysteresis.

Note the possibility of the TPS92630-Q1 device transitioning rapidly between thermal shutdown and normal operation. This can happen if the thermal mass attached to the exposed thermal pad is small and  $T_{(th)}$  is increased to close to the shutdown temperature. The period of oscillation depends on  $T_{(th)}$ , the dissipated power, the thermal mass of any heatsink present, and the ambient temperature.

## 10.4 Device Functional Modes

#### 10.4.1 Thermal Information

This device operates a thermal shutdown (TSD) circuit as a protection from overheating. For continuous normal operation, the junction temperature should not exceed the thermal-shutdown trip point. If the junction temperature exceeds the thermal-shutdown trip point, the output turns off. When the junction temperature falls below the thermal-shutdown trip point, the output turns on again.

Calculate the power dissipated by the device according to the following formula:

2 Submit Documentation Feedback



## **Device Functional Modes (continued)**

$$P_{T} = V_{(VIN)} \times I_{(VIN)} - n_{1} \times V_{(LED1)} \times I_{(LED1)} - n_{2} \times V_{(LED2)} \times I_{(LED2)} - n_{3} \times V_{(LED3)} \times I_{(LED3)} - V_{ref}^{2} / R_{(REF)}$$
(5)

where:

 $P_T$  = Total power dissipation of the device

 $n_x$  = Number of LEDs for channel x

 $V_{(LEDx)}$  = Voltage drop across one LED for channel x

V<sub>ref</sub> = Reference voltage, typically 1.222 V

 $I_{(LEDx)}$  = Average LED current for channel x

After determining the power dissipated by the device, calculate the junction temperature from the ambient temperature and the device thermal impedance.

$$T_{J} = T_{A} + R_{\theta,JA} \times P_{T} \tag{6}$$

# 10.4.2 Operation With $V_{(VIN)} < 5 \text{ V}$ (Minimum $V_{(VIN)}$ )

The devices operate with input voltages above 5 V. The devices start working when  $V_{(VIN)} > 4$  V, but while 4 V <  $V_{(VIN)} < 5$  V, the devices shield all the fault status. With fault status shielded, if any fault occurs the devices may not report the fault and take the correct action.

#### 10.4.3 Operation With 5 V < V<sub>(VIN)</sub> < 9 V (Lower-Than-Normal Automotive Battery Voltage)

The devices operate with input voltages above 5 V. When the input voltage is lower than normal automotive 9 V, the devices shield single-LED-short fault status. With fault status shielded, if a single-LED-short fault occurs the devices do not report the fault with the FAULT S pin.



# 11 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 11.1 Application Information

The following discussion includes several applications showing how to implement the TPS92630-Q1 device for automotive lighting such as stop lights and taillights. Some of the examples demonstrate implementation of the fault bus function or detail use of the device for higher-current applications.

# 11.2 Typical Applications

#### 11.2.1 Stoplight and Taillight Application With PWM Generator

Another easy way to achieve the different brightness is dimming by pulse-width modulation (PWM), which holds the color spectrum of the LED over the whole brightness range. The maximum current that passes through the LED is programmable by sense resistor  $R_{\text{REF}}$ .

Figure 26 shows the application circuit of the stoplight and taillight including an automotive-qualified timer, TLC555-Q1, the duty cycle of which is programmable by two external resistors. One can see that driving the STOP signal high pulls the PWM pin constantly high, creating 100% duty cycle. Thus the LEDs operate at full brightness. When the TAIL signal is high, the LEDs operate at 50% brightness because the TLC555-Q1 timer is programmed at a fixed duty cycle of 50%.



Figure 26. Two-Level Brightness Adjustment Using the TPS92630-Q1 With PWM

Submit Documentation Feedback



# **Typical Applications (continued)**

#### 11.2.1.1 Design Requirements

For this design example, use the following as the input parametrers.

**Table 2. Design Parameters** 

| DESIGN PARAMETER    | EXAMPLE VALUE |
|---------------------|---------------|
| I <sub>(tail)</sub> | 75            |
| I <sub>(stop)</sub> | 150           |

## 11.2.1.2 Detailed Design Procedure

#### 11.2.1.2.1 Step-by-Step Design Procedure

To begin the design process, one must decide on a few parameters. The designer must know the following:

- I<sub>(tail)</sub> Taillight current
- $I_{(stop)}$  Stop-light current

#### 11.2.1.2.1.1 R<sub>(BEF)</sub>

$$R_{(REF)} = V_{ref} \times K_{(I)} / I_{(stop)} = 1.222 \times 100 / 0.15 = 814 \Omega$$
 (7)

#### 11.2.1.2.1.2 Duty Cycle

Duty cycle = 
$$I_{\text{(tail)}} / I_{\text{(stop)}} = 75 / 150 = 50\%$$
 (8)

#### 11.2.1.2.1.3 Input and Output Capacitors

TI recommends to add capacitors at VIN and IOUTx. TI recommends an input capacitor of at least 1 µF close to the VIN pin, and output capacitors of 10 nF close to the IOUTx pins. Larger capacitors are helpful for EMC and ESD; however, it takes a longer time to charge up the capacitor and could affect PWM dimming performance.

#### 11.2.1.3 PWM Dimming Application Curve



Figure 27. PWM Dimming Application Curve

# 11.2.2 Simple Stop-Light and Taillight Application

For many automobiles, the same set of LEDs illuminates both taillights and stop lights. Thus, the LEDs must operate at two different brightness levels. Figure 28 shows two-level brightness adjustment using the TPS92630-Q1 device with minimum external components. Set the dimming level with a parallel resistor in REF through an external MOS. See Equation 9 for details.

$$I_{(IOUTx)} = \frac{V_{ref} \times K_{(I)}}{R_{(REF)} \times R_{(Stop)} / (R_{(REF)} + R_{(Stop)})}$$
(9)





Figure 28. Two-Level Brightness Adjustment Using the TPS92630-Q1 Device With Minimum External Components

# 11.2.2.1 Design Requirements

For this design example, use the following as the input parameters.

**Table 3. Design Parameters** 

| DESIGN PARAMETER    | EXAMPLE VALUE |  |  |  |  |
|---------------------|---------------|--|--|--|--|
| I <sub>(Tail)</sub> | 30 mA         |  |  |  |  |
| I <sub>(Stop)</sub> | 70 mA         |  |  |  |  |

## 11.2.2.2 Detailed Design Procedure

#### 11.2.2.2.1 Step-by-Step Design Procedure

To begin the design process, one must decide on a few parameters. The designer must know the following:

- I<sub>(Tail)</sub> Taillight current
- I<sub>(Stop)</sub> Stop-light current

# 11.2.2.2.1.1 R<sub>(REF)</sub>

$$R_{(REF)} = V_{ref} \times K_{(I)} / I_{(tail)} = 1.222 \times 100 / 0.03 = 4.072 \text{ k}\Omega$$
 (10)

# 11.2.2.2.1.2 R<sub>(Stop)</sub>

$$R_{(Stop)} = V_{ref} \times K_{(I)} / (I_{(stop)} - I_{(tail)}) \ 1.222 \times 100 / (0.07 - 0.03) = 3.055 \ k\Omega \tag{11}$$



#### 11.2.2.2.1.3 Input and Output Capacitors

TI recommends to add capacitors at VIN and IOUTx. TI recommends an input capacitor of at least 1  $\mu$ F close to the VIN pin, and output capacitors of 10 nF close to the IOUTx pins. Larger capacitors are helpful for EMC and ESD; however, it takes a longer time to charge up the capacitor and could affect PWM dimming performance.

#### 11.2.3 Parallel Connection

This device can drive up to three strings with one to three LEDs in each string, at a total current up to 150 mA per channel. Outputs can be paralleled to provide higher current drive up to 450 mA. For example, if the load current is up to 2 times the device rating, connect the outputs of two devices in parallel as shown in Figure 29.





Figure 29. Two TPS92630-Q1 Devices in Parallel for Large Loads

# 11.2.3.1 Design Requirements

For this design example, use the following as the input parameters.



#### **Table 4. Design Parameters**

| DESIGN PARAMETER              | EXAMPLE VALUE |
|-------------------------------|---------------|
| I <sub>(LED)</sub> per string | 200 mA        |

#### 11.2.3.2 Detailed Design Procedure

# 11.2.3.2.1 Step-by-Step Design Procedure

To begin the design process, one must decide on a few parameters. The designer must know the following:  $I_{(LED)}$  per string

$$R_{(REF)} = V_{ref} \times K_{(I)} / (I_{(LED)} / Channel) = 1.222 \times 100 / (200 / 2) = 1.222 \text{ k}\Omega$$
 (12)

#### 11.2.3.2.1.2 Input and Output Capacitors

TI recommends to add capacitors at VIN and IOUTx. TI recommends an input capacitor of at least 1  $\mu$ F close to the VIN pin, and output capacitors of 10 nF close to the IOUTx pins. Larger capacitors are helpful for EMC and ESD; however, it takes a longer time to charge up the capacitor and could affect PWM dimming performance.

#### 11.2.4 Alternate Parallel Connection

An alternate method of connecting two devices in parallel drives six LEDs while getting better thermal performance (see Figure 30).





Figure 30. Two TPS92630-Q1 Devices in Parallel for Large Loads



#### 11.2.4.1 Design Requirements

For this design example, use the following as the input parameters.

**Table 5. Design Parameters** 

| DESIGN PARAMETER              | EXAMPLE VALUE |
|-------------------------------|---------------|
| I <sub>(LED)</sub> per string | 300 mA        |

## 11.2.4.2 Detailed Design Procedure

#### 11.2.4.2.1 Step-by-Step Design Procedure

To begin the design process, one must decide on a few parameters. The designer must know the following:  $I_{(LED)}$  per string

$$R_{(REF)} = V_{ref} \times K_{(I)} / (I_{(LED)} / channel) = 1.222 \times 100 / (300 / 3) = 1.222 \text{ k}\Omega$$
 (13)

#### 11.2.4.2.1.2 Input and Output Capacitors

TI recommends to add capacitors at VIN and IOUTx. TI recommends an input capacitor of at least 1  $\mu$ F close to the VIN pin, and output capacitors of 10 nF close to the IOUTx pins. Larger capacitors are helpful for EMC and ESD; however, it takes a longer time to charge up the capacitor and could affect PWM dimming performance.

## 11.2.5 High-Side PWM Dimming



Figure 31. High-Side PWM Dimming

#### 11.2.5.1 Design Requirements

For this design example, use the following as the input parameters.

Copyright © 2014–2018, Texas Instruments Incorporated



#### **Table 6. Design Parameters**

| DESIGN PARAMETER | EXAMPLE VALUE |
|------------------|---------------|
| $V_{(VIN-low)}$  | 7 V           |

## 11.2.5.2 Detailed Design Procedure

If the system has no MCU or PWM, one can use the high-side driver to do the dimming directly. When using the high-side driver to do PWM dimming, a resistor divider must be put in the PWM pin in case of current overshoot on the PWM rising edge. The resistor divider is needed to turn off the channel before the next PWM rising edge.

#### 11.2.5.2.1 Step-by-Step Design Procedure

To begin the design process, one must decide on a parameter. The designer must know the value for V<sub>(VIN-low)</sub>.

#### 11.2.5.2.1.1 Ratio of Resistors, R1 / R2

First, measure the voltage on the VIN pin when the high-side dimming voltage is at a low level. Then calculate he ratio of R1 / R2 using the formula of Equation 14.

$$\frac{R1}{R2} = \frac{V_{(VIN-low)} + 0.1}{1.178 \times 0.95} \tag{14}$$

Assuming that the measured voltage was 7 V, the R1 / R2 ratio would be 5.25.

#### 11.2.5.2.1.2 R1 and R2 Selection

Select R1 = 105 k $\Omega$  and R2 = 20 k $\Omega$ .

#### 11.2.5.2.1.3 Input and Output Capacitors

TI recommends to add capacitors at VIN and IOUTx. TI recommends an input capacitor of at least 1  $\mu$ F close to the VIN pin, and output capacitors of 10 nF close to the IOUTx pins. Larger capacitors are helpful for EMC and ESD; however, it takes a longer time to charge up the capacitor and could affect PWM dimming performance.

# 12 Power Supply Recommendations

The TPS92630-Q1 device is qualified for automotive applications. The normal power supply connection is therefore to an automobile electrical system that provides a voltage within the range specified in the *Recommended Operating Conditions*.



# 13 Layout

# 13.1 Layout Guidelines

In order to prevent thermal shutdown,  $T_J$  must be less than 150°C. If the input voltage is very high, the power dissipation might be large. The devices are currently available in the TSSOP-EP package, which has good thermal impedance. However, the PCB layout is also very important. Good PCB design can optimize heat transfer, which is absolutely essential for the long-term reliability of the device.

- Maximize the copper coverage on the PCB to increase the thermal conductivity of the board, because the
  major heat-flow path from the package to the ambient is through the copper on the PCB. Maximum copper is
  extremely important when the design does not include heat sinks attached to the PCB on the other side of the
  package.
- Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board.
- All thermal vias should be either plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85 percent.

## 13.2 Layout Example



Figure 32. TPS92630-Q1 Board Layout Diagram

Copyright © 2014–2018, Texas Instruments Incorporated



# 14 Device and Documentation Support

# 14.1 Documentation Support

#### 14.1.1 Related Documentation

For related documentation see the following:

- How to Calculate TPS92630-Q1 Maximum Output Current for Automotive Exterior Lighting Applications
- CISPR25 Automotive Tail Light Reference Design for Step-Down + Linear LED Driver Based Systems
- CISPR25 Tested Automotive Tail Light Reference Design for Step-Up + Linear LED Driver Based Systems
- Linear LED Driver Reference Design for Automotive Lighting Applications
- Automotive High Side Dimming Rear Light Reference Design
- Automotive Rear Light EMC Reference Design

# 14.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 14.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 14.4 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

# 14.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 14.6 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.

# 15 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TPS92630QPWPRQ1  | ACTIVE | HTSSOP       | PWP                | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | 92630                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 20-Feb-2019

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS92630QPWPRQ1 | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 20-Feb-2019



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS92630QPWPRQ1 | HTSSOP       | PWP             | 16   | 2000 | 350.0       | 350.0      | 43.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.









## NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may not be present.





NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.





NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated