SPRS028 – OCTOBER 1994

- **Instruction Cycle Time of 100 ns (40 MHz)**
- **4K Words of On-Chip Secure Program EPROM**
- **544 Words of On-Chip Data RAM**
- **128K Words of Data/Program Space**
- **16 Parallel I/O Ports**
- **32-Bit ALU/Accumulator**
- **16** × **16-Bit Multiplier With a 32-Bit Product**
- **Block Moves for Data/Program Management**
- **Repeat Instructions for Efficient Use of Program Space**
- **Serial Port for Direct Codec Interface**
- **Synchronization Input for Synchronous Multiprocessor Configurations**
- **Wait States for Communication to Slow Off-Chip Memories/Peripherals**
- **On-Chip Timer for Control Operations**
- **Single 5-V Supply**
- **Packaging:**
	- **68-Lead Plastic J-Leaded Chip Carrier (FN Suffix)**
	- **80-Lead Plastic Quad Flatpack (PH Suffix)**
- **68-to-28-Lead Conversion Adapter Socket for EPROM Programming**

#### **description**

The TMS320P25 digital signal processor is a member of the TMS320 family of VLSI digital signal processors and peripherals. The TMS320 family supports a wide range of digital signal processing applications, such as telecommunications, modems, image processing, speech processing, spectrum analysis, audio processing, digital filtering, high-speed control, graphics, and other computation intensive applications.

With a 100-ns instruction cycle time and an innovative memory configuration, the '320P25 performs operations necessary for many real-time digital signal processing algorithms. Since most instructions require only one cycle, the TMS320P25 is capable of executing ten million instructions per second. On-chip programmable data/program RAM of 544 words of 16 bits, on-chip program EPROM of 4K words (one-time programmable memory), direct addressing of up

**ADVANCE INFORMATION concerns new products in the sampling or preproduction phase of development. Characteristic data and other specifications are subject to change without notice.**



**ADVANCE INFORMATION** DVANCE INFORMATION

 $>$ 

 $\,>$ 

SPRS028 – OCTOBER 1994

### **description (continued)**

to 64K words of external program and 64K words of data memory space, and multiprocessor interface features for sharing global memory minimize unnecessary data transfers to take full advantage of the capabilities of the processor.



#### **Terminal Functions**

 $\overline{t}$  I = input, O = output, Z = high-impedance state



#### **architecture**

The TMS320 family utilizes a modified Harvard architecture for speed and flexibility. In a strict Harvard architecture, program and data memory reside in two separate spaces permitting a full overlap of instruction fetch and execution. The TMS320 family's modification of the Harvard architecture allows transfers between program and data spaces, thereby increasing the flexibility of the device. This modification permits coefficients stored in program memory to be read into the RAM, eliminating the need for a separate coefficient ROM. It also makes available immediate instructions and subroutines based on computed values.

Increased throughput on the TMS320P25 devices for many DSP applications is accomplished by means of single-cycle multiply/accumulate instructions with a data move option, up to eight auxiliary registers with a dedicated arithmetic unit, and faster I/O necessary for data-intensive signal processing.

The architectural design of the TMS320P25 emphasizes overall speed, communication, and flexibility in processor configuration. Control signals and instructions provide floating-point support, block-memory transfers, communication to slower off-chip devices, and multiprocessing implementations.



SPRS028 – OCTOBER 1994

### **functional block diagram**





#### **32-bit ALU/accumulator**

The 32-bit arithmetic logic unit (ALU) and accumulator perform a wide range of arithmetic and logical instructions, the majority of which execute in a single clock cycle. The ALU executes a variety of branch instructions dependent on the status of the ALU or a single bit in a word. These instructions provide the following capabilities:

- Branch to an address specified by the accumulator<br>• Normalize fixed-point numbers contained in the acc
- Normalize fixed-point numbers contained in the accumulator<br>• Test a specified bit of a word in data memory
- Test a specified bit of a word in data memory

One input to the ALU is always provided from the accumulator, and the other input can be provided from the product register (PR) of the multiplier or the input scaling shifter that has fetched data from the RAM on the data bus. After the ALU has performed the arithmetic or logical operations, the result is stored in the accumulator.

The 32-bit accumulator is split into two 16-bit segments for storage in data memory. Additional shifters at the output of the accumulator perform shifts while the data is being transferred to the data bus for storage. The contents of the accumulator remain unchanged.

#### **scaling shifter**

The TMS320P25 scaling shifter has a 16-bit input connected to the data bus and a 32-bit output connected to the ALU. The scaling shifter produces a left shift of 0 to 16 bits on the input data, as programmed in the instruction. The LSBs of the output are filled with zeros, and the MSBs can be either filled with zeros or sign extended, depending upon the status programmed into the SXM (sign-extension mode) bit of status register ST1.

#### **16** × **16-bit parallel multiplier**

The  $16 \times 16$ -bit hardware multiplier is capable of computing a signed or unsigned 32-bit product in a single machine cycle. The multiplier has the following two associated registers:

- A 16-bit temporary register (TR) that holds one of the operands for the multiplier
- A 32-bit product register (PR) that holds the product

Incorporated into the instruction set are single-cycle multiply/accumulate instructions that allow both operands to be processed simultaneously. The data for these operations can reside anywhere in internal or external memory and can be transferred to the multiplier each cycle via the program and data buses.

Four product shift modes are available at the product register (PR) output that are useful when performing multiply/accumulate operations, fractional arithmetic, or justifying fractional products.

#### **timer**

The TMS320P25 provides a memory-mapped 16-bit timer for control operations. The on-chip timer (TIM) register is a down counter that is continuously clocked by CLKOUT1 on the TMS320P25. A timer interrupt (TINT) is generated every time the timer decrements to zero. The timer is reloaded with the value contained in the period (PRD) register within the next cycle after it reaches zero so that interrupts can be programmed to occur at regular intervals of PRD + 1 cycles of CLKOUT1 on the TMS320P25.

#### **memory control**

The TMS320P25 provides a total of 54416-bit words of on-chip data RAM, divided into three separate blocks (B0, B1, and B2). Of the 544 words, 288 words (blocks B1 and B2) are always data memory and 256 words (block B0) are programmable as either data or program memory. A data memory size of 544 words allows the TMS320P25 to handle a data array of 512 words (256 words if on-chip RAM is used for program memory), while still leaving 32 locations for intermediate storage. When using block B0 as program memory, instructions can be downloaded from external program memory into on-chip RAM and then executed.



#### **memory control (continued)**

When using on-chip program RAM, EPROM, or high-speed external program memory, the TMS320P25 runs at full speed without wait states. However, the READY line can be used to interface the TMS320P25 to slower, less-expensive external memory. Downloading programs from slow off-chip memory to on-chip program RAM speeds processing while cutting system costs.

The TMS320P25 provides three separate address spaces for program memory, data memory, and I/O. The on-chip memory is mapped into either the 64K-word data memory or program memory space, depending upon the memory configuration (see Figure 1). The CNFD (configure block B0 as data memory) and CNFP (configure block B0 as program memory) instructions allow dynamic configuration of the memory maps through software. Regardless of the configuration, the user can still execute from external program memory.

The TMS320P25 has six registers that are mapped into the data memory space: a serial-port data-receive register, serial-port data-transmit register, timer register, period register, interrupt-mask register, and global-memory-allocation register.



SPRS028 – OCTOBER 1994



**(b) MEMORY MAPS AFTER A CNFP INSTRUCTION**

**Figure 1. Memory Maps**



SPRS028 – OCTOBER 1994

#### **external interface**

The TMS320P25 supports a wide range of system-interfacing requirements. Program, data, and I/O address spaces provide interface to memory and I/O, thus maximizing system throughput. I/O design is simplified by having I/O treated the same way as memory. I/O devices are mapped into the I/O address space using the processor's external address and data buses in the same manner as memory-mapped devices. Interface to memory and I/O devices of varying speeds is accomplished by using the READY line. When transactions are made with slower devices, the TMS320P25 processor waits until the other device completes its function and signals the processor via the READY line. Then, the TMS320P25 continues execution.

A full-duplex serial port provides communication with serial devices such as codecs, serial A/D converters, and other serial systems. The interface signals are compatible with codecs and many other serial devices with a minimum of external hardware. The serial port can also be used for communication between processors in multiprocessing applications.

The serial port has two memory-mapped registers: the data-transmit register (DXR) and the data-receive register (DRR). Both registers operate in either the byte mode or 16-bit word mode and can be accessed in the same manner as any other data memory location. Each register has an external clock, a framing synchronization pulse, and associated shift registers. One method of multiprocessing can be implemented by programming one device to transmit while the others are in the receive mode. The serial port on the TMS320P25 is double buffered and fully static.

#### **interrupts and subroutines**

The TMS320P25 has three external maskable user interrupts INT2–INT0, available for external devices that interrupt the processor. Internal interrupts are generated by the serial port (RINT and XINT), by the timer (TINT), and by the software interrupt (TRAP) instruction. Interrupts are prioritized with reset ( $\overline{RS}$ ) having the highest priority and the serial-port transmit interrupt (XINT) having the lowest priority. All interrupt locations are on two-word boundaries so that branch instructions can be accommodated in those locations if desired.

A built-in mechanism protects multicycle instructions from interrupts. If an interrupt occurs during a multicycle instruction, the interrupt is not processed until the instruction is completed. This mechanism applies to instructions that are repeated and to instructions that become multicycle because of the READY signal.

#### **multiprocessing**

The flexibility of the TMS320P25 allows configurations to satisfy a wide range of system requirements and can be used as follows:

- A standalone processor
- A multiprocessor with devices in parallel<br>• A slave/bost multiprocessor with global r
- A slave/host multiprocessor with global memory space
- A peripheral processor interfaced via processor-controlled signals to another device.

For multiprocessing applications, the TMS320P25 has the capability of allocating global data-memory space and communicating with that space via the bus request  $(BR)$  and READY control signals. Global data-memory is data memory shared by more than one processor. Global data-memory access must be arbitrated. The 8-bit memory-mapped global memory-allocation register (GREG) specifies part of the TMS320P25 data memory as global external memory. The contents of the register determine the size of the global memory space. If the current instruction addresses an operand within that space,  $\overline{BR}$  is asserted to request control of the bus. The length of the memory cycle is controlled by the READY line.

The TMS320P25 supports direct memory access (DMA) to its external program/data memory using the HOLD and HOLDA signals. Another processor can take complete control of the TMS320P25's external memory by asserting HOLD low. This causes the TMS320P25 to place its address data and control lines in the high-impedance state and assert HOLDA. On the TMS320P25, program execution from on-chip EPROM can proceed concurrently when the device is in the hold mode.

#### **instruction set**

The TMS320P25 microprocessor implements a comprehensive instruction set that supports both numeric-intensive signal processing operations as well as general-purpose applications, such as multiprocessing and high-speed control.

For maximum throughput, the next instruction is prefetched while the current one is being executed. Because the same data lines are used to communicate to external data/program or I/O space, the number of cycles can vary depending upon whether the next data operand fetch is from internal or external memory. Highest throughput is achieved by maintaining data memory on-chip and using either internal or fast external program memory.

#### **addressing modes**

The TMS320P25 instruction set provides three memory addressing modes: direct, indirect, and immediate addressing. Both direct and indirect addressing can be used to access data memory. In direct memory addressing, the instruction word contains the lower seven bits of the data memory address. This field is concatenated with the nine bits of the data-memory page pointer to form the full 16-bit address. Memory is paged in the direct addressing mode with a total of 512 pages, each page containing 128 words. Indirect addressing accesses data memory through the auxiliary registers. In immediate addressing, the data is based on a portion of the instruction word(s).

Eight auxiliary registers (AR0–AR7) provide flexible and powerful indirect addressing. To select a specific auxiliary register, the auxiliary register pointer (ARP) is loaded with a value from 0 to 7 for AR0 through AR7, respectively.

There are seven types of indirect addressing: auto-increment or auto-decrement, post-indexing by either adding or subtracting the contents of AR0, single indirect addressing with no increment or decrement, and bit-reversal addressing (used in FFTs) with increment or decrement. All operations are performed on the current auxiliary register in the same cycle as the original instruction, following which the current auxiliary register and ARP can be modified.

#### **repeat feature**

A repeat feature, used with instructions such as multiply/accumulates, block moves, I/O transfers, and table read/writes, allows a single instruction to be performed up to 256 times. The repeat counter (RPTC) is loaded with either a data memory value (RPT instruction) or an immediate value (RPTK instruction). The value of this operand is one less than the number of times that the next instruction is executed. Those instructions that are normally multicycle are pipelined when using the repeat feature, and effectively become single-cycle instructions.



#### SPRS028 – OCTOBER 1994

#### **instruction set summary**

Table 1 lists the symbols and abbreviations used in Table 2. Table 2 consists primarily of single-cycle, single-word instructions. Infrequently used branch, I/O, and CALL instructions are multicycle. The instruction set summary is arranged according to function and alphabetized within each functional grouping. The symbol † indicates those instructions that are not included in the TMS320C1x instruction set.

| <b>SYMBOL</b> | <b>DEFINITION</b>                                               |
|---------------|-----------------------------------------------------------------|
| B             | 4-bit field specifying a bit code                               |
| <b>CM</b>     | 2-bit field specifying compare mode                             |
| D             | Data memory address field                                       |
| FO            | Format status bit                                               |
|               | Addressing mode bit                                             |
| Κ             | Immediate operand field                                         |
| <b>PA</b>     | Port address (PA0 through PA15 are predefined assembler symbols |
|               | equal to 0 through 15, respectively.)                           |
| <b>PM</b>     | 2-bit field specifying P register output shift code             |
| AR            | 3-bit operand field specifying auxiliary register               |
| S             | 4-bit left-shift code                                           |
| Χ             | 3-bit accumulator left-shift field                              |

**Table 1. Instruction Symbols**



SPRS028 – OCTOBER 1994



### **Table 2. TMS320P25 Instruction Set Summary**

† These instructions are not included in the TMS320C1x instruction set.



SPRS028 – OCTOBER 1994

|                   | <b>ACCUMULATOR MEMORY REFERENCE INSTRUCTIONS</b>                            |                     |                             |              |              |              |                        |          |              |          |                |                       |              |                |              |                |             |              |
|-------------------|-----------------------------------------------------------------------------|---------------------|-----------------------------|--------------|--------------|--------------|------------------------|----------|--------------|----------|----------------|-----------------------|--------------|----------------|--------------|----------------|-------------|--------------|
| <b>MNEMONIC</b>   | <b>DESCRIPTION</b>                                                          | NO.<br><b>WORDS</b> | <b>INSTRUCTION BIT CODE</b> |              |              |              |                        |          |              |          |                |                       |              |                |              |                |             |              |
|                   |                                                                             |                     | 15                          | 14           | 13           | 12           | 11                     | 10       | 9            | 8        | $\overline{7}$ | 6                     | 5            | 4              | 3            | $\overline{2}$ | 1           | $\mathbf{0}$ |
| SUBT <sup>†</sup> | Subtract from accumulator with shift<br>specified by T register             | $\mathbf{1}$        | $\Omega$                    | 1            | $\Omega$     | $\Omega$     | $\Omega$               | 1        | $\mathbf{1}$ | $\Omega$ |                |                       |              |                | D            |                |             |              |
| <b>XOR</b>        | Exclusive-OR with accumulator                                               | 1                   | $\Omega$                    | 1            | $\Omega$     | $\Omega$     |                        |          | $\Omega$     | O        |                |                       |              |                | D            |                |             |              |
| XORKT             | Exclusive-OR immediate with accumulator<br>with shift                       | $\overline{2}$      | 1                           | 1            | $\Omega$     |              |                        |          |              |          |                | $\Omega$              | $\Omega$     | $\mathbf 0$    | $\mathbf 0$  |                |             | $\Omega$     |
| ZAC               | Zero accumulator                                                            | 1                   | $\mathbf{1}$                | 1            | $\Omega$     | $\Omega$     |                        | 0        |              | 0        | $\Omega$       | $\Omega$              | $\Omega$     | $\Omega$       | $\Omega$     | $\Omega$       | $\Omega$    | $\Omega$     |
| ZALH              | Zero low accumulator and load high<br>accumulator                           | 1                   | $\Omega$                    | 1            | $\Omega$     | $\Omega$     | $\Omega$               | 0        | $\Omega$     | $\Omega$ |                |                       |              |                | D            |                |             |              |
| <b>ZALR</b>       | Zero low accumulator and load high<br>accumulator with rounding             | 1                   | $\Omega$                    | 1            | 1            | 1            |                        | $\Omega$ |              |          |                |                       |              |                | D            |                |             |              |
| <b>ZALS</b>       | Zero accumulator and load low accumulator<br>with sign extension suppressed | 1                   | $\Omega$                    | 1            | $\Omega$     | $\Omega$     | $\Omega$               | $\Omega$ | $\Omega$     |          |                | l <del>4 — —</del> n— |              |                |              |                |             |              |
|                   | <b>AUXILIARY REGISTERS AND DATA PAGE POINTER INSTRUCTIONS</b>               |                     |                             |              |              |              |                        |          |              |          |                |                       |              |                |              |                |             |              |
| <b>MNEMONIC</b>   | <b>DESCRIPTION</b>                                                          | NO.<br><b>WORDS</b> | <b>INSTRUCTION BIT CODE</b> |              |              |              |                        |          |              |          |                |                       |              |                |              |                |             |              |
|                   |                                                                             |                     | 15                          | 14           | 13           | 12           | 11                     | 10       | 9            | 8        | $\overline{7}$ | 6                     | 5            | $\overline{4}$ | 3            |                | $2 \quad 1$ | $\Omega$     |
| <b>ADRK</b>       | Add to auxiliary register short immediate                                   | $\mathbf{1}$        | $\Omega$                    | 1            | $\mathbf{1}$ | $\mathbf{1}$ | 1                      | 1        | $\mathbf{1}$ | $\Omega$ |                |                       |              |                | K            |                |             |              |
| <b>CMPRT</b>      | Compare auxiliary register with auxiliary<br>register AR0                   | 1                   | $\mathbf{1}$                | 1            | $\Omega$     | $\Omega$     |                        |          |              | $\Omega$ | $\mathbf 0$    | 1                     | $\mathbf 0$  | 1              | 0            |                | $0 + CM +$  |              |
| LAR               | Load auxiliary register                                                     | 1                   | $\Omega$                    | $\Omega$     | 1            | 1            |                        |          | R.           |          |                |                       |              |                | $\Gamma$     |                |             |              |
| LARK              | Load auxilliary register short immediate                                    | 1                   | $\mathbf{1}$                | 1            | $\Omega$     | $\Omega$     |                        |          | R            |          |                |                       |              |                | K            |                |             |              |
| LARP              | Load auxilliary register pointer                                            | 1                   | $\Omega$                    | 1            | $\mathbf{0}$ | 1            | 0                      |          |              |          |                | 0                     | 0            | 0              |              |                |             |              |
| LDP               | Load data memory page pointer                                               | 1                   | $\Omega$                    | 1            | $\Omega$     | $\mathbf{1}$ | $\Omega$               | $\Omega$ |              |          |                |                       |              |                | D            |                |             |              |
| <b>LDPK</b>       | Load data memory page pointer immediate                                     | 1                   | $\mathbf{1}$                | $\mathbf{1}$ | $\Omega$     | $\Omega$     |                        | $\Omega$ |              |          |                |                       |              | <b>DP</b>      |              |                |             |              |
|                   |                                                                             | $\overline{c}$      | 1                           | 1            | $\Omega$     | $\mathbf{1}$ |                        |          | R            |          | $\Omega$       | $\Omega$              | $\mathbf{0}$ | $\mathbf 0$    | $\Omega$     | $\Omega$       | $\Omega$    | $\Omega$     |
| LRLKT             | Load auxiliary register long immediate                                      |                     |                             |              |              |              |                        |          |              |          |                |                       |              |                |              |                |             |              |
| <b>MAR</b>        | Modify auxiliary register                                                   | $\mathbf{1}$        | $\Omega$                    | 1            | $\Omega$     | $\mathbf{1}$ | 0                      |          |              |          |                |                       |              |                | <sup>n</sup> |                |             |              |
| SAR               | Store auxiliary register                                                    | 1                   | $\Omega$                    | 1            | 1            | $\mathbf{1}$ | $0 \blacktriangleleft$ |          | R            |          |                |                       |              |                | D            |                |             |              |

**Table 2. TMS320P25 Instruction Set Summary (Continued)**

† These instructions are not included in the TMS320C1x instruction set.



**ADVANCE INFORMATION ADVANCE INFORMATION**

SPRS028 – OCTOBER 1994



### **Table 2. TMS320P25 Instruction Set Summary (Continued)**

† These instructions are not included in the TMS320C1x instruction set.





ADVANCE INFORMATION **ADVANCE INFORMATION**

SPRS028 – OCTOBER 1994



**Table 2. TMS320P25 Instruction Set Summary (Continued)**

† These instructions are not included in the TMS320C1x instruction set.



SPRS028 – OCTOBER 1994



### **Table 2. TMS320P25 Instruction Set Summary (Continued)**

† These instructions are not included in the TMS320C1x instruction set.



SPRS028 – OCTOBER 1994



† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to  $VSS$ .

### **recommended operating conditions**



### **electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)**



‡ For test conditions shown as MIN/ MAX, use the appropriate value listed in the recommended operating conditions or the internal clock option table.

§ All typical values are at  $V_{CC}$  = 5 V, T<sub>A</sub> = 25°C.



This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions should be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriated logic voltage level, preferably either V<sub>CC</sub> or ground. Specific guidelines for handling devices of this type are contained in the publication Guidelines for Handling

Electrostatic-Discharge-Sensitive (ESDS) Devices and Assemblies available from Texas Instruments.

### **CLOCK CHARACTERISTICS AND TIMING**

The TMS320P25 can use either its internal oscillator or an external frequency source for a clock.

### **internal clock option**

The internal oscillator is enabled by connecting a crystal across X1 and X2/CLKIN (see Figure 2). The frequency of CLKOUT1 is one-fourth the crystal fundamental frequency. The crystal should be fundamental mode and parallel resonant with an effective series resistance of 30  $Ω$ , a power dissipation of 1 mW, and be specified at a load capacitance of 20 pF.

### **recommended operating conditions for internal clock option**



† The serial port is tested at a minimum frequency of 1.25 MHz. However, the serial port is fully static and properly functions down to a clock rate of  $f_{sy} = 0$  Hz.



**Figure 2. Internal Clock Option**

### **external clock option**

An external frequency source can be used by injecting the frequency directly into X2/CLKIN with X1 left unconnected. The external frequency injected must conform to the specifications listed in the following table.

### **switching characteristics for external clock option (see Note 2)**



NOTE 2:  $Q = 1/4t_C(C)$ 



### **timing requirements for external clock option (see Note 2)**



† Value is derived from characterization data and not tested.

NOTES: 2.  $Q = 1/4t_{\rm C(C)}$ 

3.  $CLKIN$  duty cycle [t<sub>r(CI)</sub> + t<sub>w(CIH)]</sub> / t<sub>c(CI)</sub> must be within 40-60%.



**Figure 3. External Clock Option**



### **MEMORY AND PERIPHERAL INTERFACE TIMING**

### **switching characteristics over recommended operating conditions (see Note 2)**



† Value is derived from characterization data and not tested.

NOTES: 2.  $Q = 1/4t_{C(C)}$ 

4. A15-A0, PS, DS, IS, R/W, and BR timings are all included in timings referenced as address.

5. Delays between CLKOUT1/CLKOUT2 edges and STRB edges track each other, resulting in t<sub>W(SL)</sub> and t<sub>W(SH)</sub> being 2Q with no wait states.

#### **timing requirements over recommended operating conditions (see Note 2)**



† Value is derived from characterization data and not tested.

NOTES: 2.  $Q = 1/4t_{C(C)}$ 

4. A15-A0,  $\overline{PS}$ ,  $\overline{DS}$ ,  $\overline{IS}$ , R/W, and  $\overline{BR}$  timings are all included in timings referenced as address.

6. Read data access time is defined as  $t_{a}(A) = t_{su}(A) + t_{w}(SL) - t_{su}(D)R$ .



# **RS, INT, BIO, AND XF TIMING**

### **switching characteristics over recommended operating conditions (see Notes 2 and 7)**



NOTES: 2.  $Q = 1/4t_{C(C)}$ 

7. RS, INT, and BIO are asynchronous inputs and can occur at any time during a clock cycle. However, if the specified setup time is met, the exact sequence shown in the timing diagrams occurs.

### **timing requirements over recommended operating conditions (see Note 7)**



† Value is derived from characterization data and not tested.

NOTE 7: RS, INT, and BIO are asynchronous inputs and can occur at any time during a clock cycle. However, if the specified setup time is met, the exact sequence shown in the timing diagrams occurs.

### **HOLD TIMING**

### **switching characteristics over recommended operating conditions**



† Value is derived from characterization data and not tested.

NOTE 8: A15-A0,  $\overline{PS}$ ,  $\overline{DS}$ ,  $\overline{SS}$ ,  $\overline{S}$ ,  $\overline{STRB}$ , and R $\overline{W}$  timings are all included in timings referenced as address.

### **timing requirements over recommended operating conditions (see Note 2)**



NOTE 2:  $Q = 1/4t_C(C)$ 



### **SERIAL PORT TIMING**

### **switching characteristics over recommended operating conditions**



NOTE 9: The last occurrence of FSX falling and CLKX rising

### **timing requirements over recommended operating conditions**



† Value is derived from characterization data and not tested.

NOTE 10: The duty cycle of the serial port clock must be within 40–60%.



SPRS028 – OCTOBER 1994



**PARAMETER MEASUREMENT INFORMATION**







NOTE A. Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2 V, unless otherwise noted.

**Figure 5. Voltage Reference Levels**



SPRS028 – OCTOBER 1994



**PARAMETER MEASUREMENT INFORMATION**





**ADVANCE INFORMATION**



**Figure 7. Memory-Read-Cycle Timing**





**Figure 8. Memory-Write-Cycle Timing**







**Figure 9. One-Wait-State Memory-Access-Cycle Timing**









SPRS028 – OCTOBER 1994



**Figure 12. Serial-Port Receive Timing**





**Figure 14. BIO Timing**





**Figure 15. External Flag Timing**



SPRS028 – OCTOBER 1994



† HOLD is an asynchronous input and can occur at any time during a clock cycle. If the specified timing is met, the exact sequence shown occurs; otherwise, a delay of one CLKOUT2 cycle occurs.

**Figure 16. HOLD Timing (Part A)**



SPRS028 – OCTOBER 1994



† HOLD is an asynchronous input and can occur at any time during a clock cycle. If the specified timing is met, the exact sequence shown occurs; otherwise, a delay of one CLKOUT2 cycle occurs.

**Figure 17. HOLD Timing (Part B)**



**ADVANCE INFORMATION ADVANCE INFORMATION**

### **programming the TMS320P25 EPROM cell**

The TMS320P25 incorporates a one-time programmable (OTP)  $4K \times 16$ -bit EPROM, which is implemented from a standard TMS27C128 EPROM cell. This expands the capabilities of the TMS320P25 in the areas of prototyping, early field testing, and production.

A key feature of the EPROM cell is its use of standard programming techniques with verification capability of all bits. The EPROM cell has an internal security mechanism that prevents all proprietary data from being read and thereby protects privileged information against possible copyright violations. An adapter socket (e.g., part number TMDX3270120 for FN package) provides the 68-lead to 28-lead or 80-lead to 28-lead conversion that is necessary when programming the TMS320P25.

### **using the EPROM-programmer-adapter socket**

Most EPROM programmers have a 28-lead DIP-type socket for use with EPROM devices such as the TMS27C128. In order to use this type of programmer to program the EPROM of a TMS320 device, you must use a special adapter that converts the programmer socket into a socket that can accept a TMS320 device.

Figure 18 shows an example of a PLCC-type adapter socket for the device and the portion that plugs into the EPROM programmer.



**Figure 18. An Example of an EPROM-Programmer Adapter Socket**

### **supplying external power**

The adapter socket has two sets of jumpers that indicate whether the power supply is internal (from the EPROM programmer) or external. The adapter socket is shipped from the factory with the jumpers at the internal power setting. In some cases, the EPROM programmer cannot supply the  $V_{CC}$  power needs of the TMS320P25 device, so it becomes necessary to supply external V<sub>CC.</sub> The following conditions determine whether external power is needed:

- The TMS320P25's clock must be disabled during programming. Because the device uses dynamic logic for much of its internal circuitry, the  $I_{\rm CC}$  requirements for  $V_{\rm CC}$  are significantly greater than a typical '27C128-type EPROM. As a result, many EPROM programmers sense this condition and erroneously indicate that the chip is plugged in backwards. To prevent this from occurring, a jumper connection and test point are available for an external 5-V logic supply. This effectively bypasses the EPROM programmer's  $|_{CC}$ test and allows the device to be programmed.
- Additionally, a jumper and test point are available for the  $V_{PP}$  supply. The  $V_{PP}$  signal is a pulsed signal and fully complies with the standards for a '27C128 EPROM device. This option is never needed, and the jumpers should be left in the internal position at all times.



SPRS028 – OCTOBER 1994

### **supplying external power (continued)**

To supply external  $V_{CC}$ :

- Find the jumper nearest the  $V_{CC}$  terminal on the adapter socket and move the jumper so that it is over the EXT and center terminals.
- Connect the external  $V_{CC}$  to the terminal labeled  $V_{CC}$ .

Figure 19 shows the jumper-setting placement for internal and external power. The  $V_{CC}$  and  $V_{PP}$  terminals are also shown.



**Figure 19. V<sub>CC</sub> and V<sub>PP</sub> Jumper Settings for External Power** 

### **CAUTION:**

Whenever supplying an external V<sub>CC</sub>, you *must* connect a common ground lead between the **power supply and the programmer adapter.**



### **programming and verification**

The TMS320P25, like the TMS27C128, requires a 5-V supply for reading and a 12.5-V supply for programming. All programming signals are TTL-level signals. Locations can be systematically or randomly programmed as a single or blocked address. Unlike some EPROM cells that can require the high byte before the low byte, each byte of data must be loaded into the TMS320P25 EPROM cell with the low byte preceding the high byte (see Figure 20). To avoid memorization of the proper order, an inverter is placed in the circuit of Figure 21 and performs the necessary byte reversal for the TMS320P25.



**Figure 20. EPROM-Programming Data Format**

Figure 21 shows the wiring diagram when the TMS320P25 is programmed with the TMS27C128 in its 28-lead output form for the FN package. The illustration furnishes a table for each pin nomenclature on the TMS27C128 with a description of that terminal. Programming the code into the device should be done in the serial mode.

#### **CAUTION:**

**Although acceptable by some EPROM programmers, the signature mode cannot be used on the TMS320P25 device. The signature mode will input a high-level voltage (12.5 V<sub>DC</sub>) onto pin A9. Because the TMS320P25 EPROM cell is not designed for high voltage, the cell will be damaged in this mode. To prevent an accidental application of voltage, TI has inserted a 3.9-k**Ω **resistor between A9 of the TI programmer socket and the programmer itself.**



SPRS028 – OCTOBER 1994

### **programming and verification (continued)**





**Figure 21. TMS320P25 EPROM Conversion to TMS27C128 EPROM Pinout Example Using FN Package**



**ADVANCE INFORMATION ADVANCE INFORMATION**

### **programming and verification (continued)**

Table 3 shows the programming levels that are required when programming, verifying, and reading the EPROM cell. Following Table 3 are individual descriptions of each programming level.





Legend:

 $ADDR = Byte-address bit$ 

DIN = Byte to be programmed at ADDR PULSE = Low-going TTL pulse

 $\begin{array}{rcl} \text{QOUT} & = & \text{Byte stored at ADDR} \\ \text{RBIT} & = & \text{ROM-protect\,} \end{array}$ 

 $=$  ROM-protect bit

 $VPP = 12.5 V \pm 0.25 V$  (Fast) or 13 V  $\pm$  0.25 V (SNAP! Pulse)

 $V_{\text{CC}} + 1 = 6 \text{ V} \pm 0.25 \text{ V}$  (Fast) or 6.5 V  $\pm$  0.25 V (SNAP! Pulse)<br>X = Don't care  $=$  Don't care

#### **erasure**

The TMS320P25 comes with 4K words of EPROM cells set to a logic 1 and ready to be programmed. Because of the type of packaging offered for the TMS320P25, the EPROM is only one-time programmable.

### **Fast programming**

Logic 0s must be programmed into their locations. The Fast programming algorithm, illustrated in Figure 22, is normally used to program the entire EPROM contents, although individual locations can be programmed separately. Data is presented in parallel (eight bits) from terminals D7-D0 of the TMS320P25 to terminals Q8-Q1 of the TMS27C128. Once addresses and data are stable, PGM is pulsed. The programming mode is achieved when Vpp = 12.5 V,  $\overline{PGM}$  = V<sub>IL</sub>, V<sub>CC</sub> = 6.0 V,  $\overline{G}$  = V<sub>IH</sub>, and  $\overline{E}$  = V<sub>IL</sub>. More than one TMS320P25 can be programmed simultaneously by connecting the devices in parallel with each other. Locations can be programmed in any order.



SPRS028 – OCTOBER 1994

#### **Fast programming (continued)**

Fast programming uses two types of programming pulses: prime and final. The length of the prime pulse is 1-ms; this pulse is applied X times. After each prime pulse, the byte being programmed is verified. If correct data is read, the final programming pulse is applied; if correct data is not read, an additional 1-ms prime pulse is applied up to a maximum of 25 times. The final programming pulse is 3X long. This sequence of programming and verifying is performed at  $V_{CC} = 6 V$ , and  $V_{PP} = 12.5 V$ . When the full Fast programming routine has been completed, all bits are verified with  $V_{CC} = V_{PP} = 5 V$ .



**Figure 22. Fast Programming Flowchart**



#### **SNAP! Pulse programming**

The EPROM can be programmed by using the TI SNAP! Pulse programming algorithm illustrated in Figure 23. Programming time is greatly reduced to a nominal duration of one second. Actual programming time varies as a function of the programmer that is being used. Data is presented in parallel (eight bits) on terminals Q8–Q1. Once addresses and data are stable, PGM is pulsed.

The SNAP! Pulse programming algorithm uses pulses of 100  $\mu$ s followed by a byte verification to determine if the addressed byte has been successfully programmed. Up to ten 100  $\mu$ s pulses per byte are verified before a failure is recognized.

The programming mode is achieved when V<sub>PP</sub> = 13 V, V<sub>CC</sub> = 6.5 V, and  $\overline{G}$  = V<sub>IH</sub>, and  $\overline{E}$  = V<sub>IL</sub>. More than one TMS320P25 can be programmed simultaneously by connecting the devices in parallel with each other. Locations can be programmed in any order. When the SNAP! Pulse programming routine has been completed, all bits are verified with  $V_{CC} = V_{PP} = 5 V$ .



**Figure 23. SNAP! Pulse Programming Flowchart**



SPRS028 – OCTOBER 1994

#### **program verify**

Programmed bits can be verified with V<sub>PP</sub> = 12.5 V when  $\overline{G} = V_{II}$ ,  $\overline{E} = V_{II}$ , and  $\overline{PGM} = V_{IH}$ . Figure 24 shows the timing of the program and verification operations for both Fast and SNAP! Pulse programming.



#### **Figure 24. Programming Timing**

### **program inhibit**

Programming can be inhibited by maintaining a high-level input on  $\overline{\mathsf{E}}$  or  $\overline{\mathsf{PGM}}$ .

### **read**

The EPROM contents can be read outside of the programming cycle if the RBIT (ROM-protect bit) has not been programmed. The read mode is accomplished by setting  $\overline{E}$  to zero and pulsing G low. The contents of the EPROM location, selected by the value on the address inputs, appear on D7–D0.

#### **output disable**

During the EPROM programming process, the EPROM data outputs can be disabled, if desired, by setting the output-disable mode. Depending upon the application, the output-disable mode can be selected by setting either  $\overline{G}$  or  $\overline{E}$  on the TMS320P25 high. The selection of the terminal determines the duration for which the outputs Q8–Q1 of the TMS27C128 are in the high-impedance state. During this mode, D7–D0 on the TMS320P25 are in the high-impedance state.

### **EPROM protection and verification**

An internal mechanism protects the customer's code from being illegally copied by competitors. Table 4 shows the programming levels required for protecting the EPROM contents and verifying that protection. Following the table, individual functions of the protect and verify modes are described.



SPRS028 – OCTOBER 1994



### **Table 4. TMS320P25 EPROM-Protect and Protect-Verify Mode Levels**

Legend:

PULSE = Low-going TTL level pulse

RBIT = ROM-protect bit

 $V_{\text{CC}} + 1 = 6 \text{ V} \pm 0.25 \text{ V}$  (Fast) or 6.5 V  $\pm$  0.25 V (SNAP! Pulse)<br>Vpp = 12.5 V  $\pm$  0.25 V (Fast) or 13 V  $\pm$  0.25 V (SNAP! Puls VPP =  $12.5 \text{ V} \pm 0.25 \text{ V}$  (Fast) or  $13 \text{ V} \pm 0.25 \text{ V}$  (SNAP! Pulse)<br>X = Don't care

 $=$  Don't care



SPRS028 – OCTOBER 1994

#### **EPROM protection**

The EPROM-protection mechanism is provided to prevent an intentional or accidental reading of the memory contents, assuring security of all proprietary algorithms. This special feature is implemented by a unique EPROM cell called the RBIT (ROM-protect bit) cell. Once the contents are programmed into the EPROM, the RBIT can be programmed, preventing access to the EPROM contents and disabling the microprocessor mode. Once programmed, the RBIT can be disabled only by erasing the entire EPROM array with ultraviolet light, thereby maintaining security of all proprietary algorithms. Programming of the RBIT is accomplished by the EPROM-protection cycle, which consists of setting  $\overline{E}$ ,  $\overline{G}$ ,  $\overline{PGM}$ , and A4 to a high level, applying 12.5 V  $\pm$  0.25 V to both V<sub>PP</sub> and EPT, and pulsing Q8 to a low level. The complete sequence of operations is shown in Figure 25.







#### **how the RBIT works**

When enabled, the RBIT disconnects the internal program-memory bus (PBUS) from the multiplexer that combines it with the internal data bus (DBUS) to create the external program/data bus. For the TMS320P25, the internal nodes are left floating. Figure 26 shows a portion of the TMS320P25 block diagram and includes the RBIT to show how it disconnects the external and internal program spaces.



### **Figure 26. How the RBIT Fits into the TMS320P25 Block Diagram**

Programming the RBIT has some side effects that can, at first, give the appearance that the device is not operating properly. However, because enabling the RBIT protects the EPROM space, this is normal operation. These side effects include:

• Instructions. Some instructions that use the external program space for storage will not operate in the same manner when the RBIT is set.

For example, TBLW, BLKP, and similar commands may seem to work when used to transfer external program memory to the internal data space connected to DBUS. However, a transfer from the internal program space to the external bus will not work. This happens because the RBIT feature is protecting this memory space.

Similarly, the MAC instruction cannot read tables stored in external program space. In this case, the data and program must be swapped, sacrificing one cycle per repeated instruction.

• Invalid microprocessor mode. Microprocessor mode cannot be used after enabling the RBIT because the PBUS is disconnected from the external program space.

### **protect verify**

Following the EPROM-protect mode, the protect-verify mode reviews and verifies the programming of the RBIT for accuracy. When using this mode, D7 outputs the state of the RBIT. When RBIT  $= 1$ , the EPROM is unprotected; when RBIT  $= 0$ , the EPROM is protected. The EPROM protection and verification timings are shown in Figure 27.



SPRS028 – OCTOBER 1994

### **protect verify (continued)**



**Figure 27. EPROM-Protection Timing**

**ADVANCE INFORMATION ADVANCE INFORMATION**



### **MECHANICAL DATA**

### **FN/S-PQCC-J\*\* PLASTIC J-LEADED CHIP CARRIER**



NOTES: C. All linear dimensions are in inches (millimeters).

D. This drawing is subject to change without notice.

E. Falls within JEDEC MS-018



SPRS028 – OCTOBER 1994

**MECHANICAL DATA**

#### **PH/R-PQFP-G80 PLASTIC QUAD FLATPACK**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.



### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:



Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright 2006, Texas Instruments Incorporated