



#### Fan Management IC

## **General Description**

The MIC502 is a thermal and fan management IC that supports the features for NLX/ATX power supplies and other control applications.

Fan speed is determined by an external temperature sensor, typically a thermistor-resistor divider, and (optionally) a second signal, such as the NLX "FanC" signal. The MIC502 produces a low-frequency pulse-width modulated output for driving an external motor drive transistor. Low-frequency PWM speed control allows operation of standard brushless DC fans at low duty-cycle for reduced acoustic noise and permits the use of a very small power transistor. The PWM time base is determined by an external capacitor.

An open-collector overtemperature fault output is asserted if the primary control input is driven above the normal control range.

The MIC502 features a low-power sleep mode with a userdetermined threshold. Sleep mode completely turns off the fan and occurs when the system is asleep or off (both control inputs very low). A complete shutdown or reset can also be initiated by external circuitry as desired.

The MIC502 is available as 8-pin plastic DIP and SOIC packages in the  $-40^{\circ}$ C to  $+85^{\circ}$ C industrial temperature range.

Datasheets and support documentation are available on Micrel's web site at: <u>www.micrel.com</u>.

## Features

- Temperature-proportional fan speed control
- Low-cost, efficient PWM fan drive
- 4.5V to 13.2V IC supply range
- Controls any voltage fan
- Overtemperature detection with fault output
- Integrated fan startup timer
- Automatic user-specified sleep mode
- Supports low-cost NTC/PTC thermistors
- 8-pin DIP and SOIC packages

### Applications

- NLX and ATX power supplies
- Personal computers
- File servers
- Telecom and networking hardware
- · Printers, copiers, and office equipment
- Instrumentation
- Uninterruptible power supplies
- · Power amplifiers

## **Typical Application**



Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

## **Ordering Information**

| Part Number Temperature Range |               | Package           | Lead Finish |  |  |
|-------------------------------|---------------|-------------------|-------------|--|--|
| MIC502YN                      | –40° to +85°C | 8-Pin Plastic DIP | Pb-Free     |  |  |
| MIC502YM                      | –40° to +85°C | 8-Pin SOIC        | Pb-Free     |  |  |

# **Pin Configuration**



## **Pin Description**

| Pin Number | Pin Name | Pin Function                                                                                                                                                                                                                                                                                            |
|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VT1      | Thermistor 1 (input): Analog input of approximately 30% to 70% of $V_{DD}$ produces active duty cycle of 0% to 100% at driver output (OUT). Connect to external thermistor network (or other temperature sensor). Pull low for shutdown.                                                                |
| 2          | CF       | PWM timing capacitor (external component): Positive terminal for the PWM triangle-wave generator timing capacitor. The recommended CF is $0.1\mu$ F for 30Hz PWM operation.                                                                                                                             |
| 3          | VSLP     | Sleep threshold (input): The voltage on this pin is compared to VT1 and VT2. When $V_{T1} < V_{SLP}$ and $V_{T2} < V_{SLP}$ the MIC502 enters sleep mode until $V_{T1}$ or $V_{T2}$ rises above $V_{WAKE}$ . ( $V_{WAKE} = V_{SLP} + V_{HYST}$ ). Grounding $V_{SLP}$ disables the sleep-mode function. |
| 4          | GND      | Ground                                                                                                                                                                                                                                                                                                  |
| 5          | VT2      | Thermistor 2 (input): Analog input of approximately 30% to 70% of $V_{DD}$ produces active duty cycle of 0% to 100% at driver output (OUT). Connect to motherboard fan control signal or second temperature sensor.                                                                                     |
| 6          | /OTF     | Overtemperature fault (output): Open-collector output (active-low). Indicates overtemperature fault condition ( $V_{T1} > V_{OT}$ ) when active.                                                                                                                                                        |
| 7          | OUT      | Driver output: Asymmetrical-drive active-high complimentary PWM output. Typically connect to base of external NPN motor control transistor.                                                                                                                                                             |
| 8          | VDD      | Power supply (input): IC supply input; may be independent of fan power supply.                                                                                                                                                                                                                          |

# Absolute Maximum Ratings<sup>(1)</sup>

| Output Sink Current (I <sub>OUT(sink)</sub> )10mA                                  |
|------------------------------------------------------------------------------------|
|                                                                                    |
| Output Source Current (I <sub>OUT(source)</sub> )25mA                              |
| Input Voltage (any pin) $-0.3V$ to V <sub>DD</sub> + 0.3V                          |
| Junction Temperature (T <sub>J</sub> )+125°C                                       |
| Lead Temperature (soldering, 5s)                                                   |
| Storage Temperature (Ts)–65°C to +150°C                                            |
| Storage Temperature (Ts)–65°C to +150°C<br>ESD Rating <sup>(3)</sup> ESD Sensitive |

# Operating Ratings<sup>(2)</sup>

| Supply Voltage (V <sub>DD</sub> )   | +4.0V to +13.2V |
|-------------------------------------|-----------------|
| Sleep Voltage (V <sub>SLP</sub> )   |                 |
| Temperature Range (T <sub>A</sub> ) | 40°C to +85°C   |
| Power Dissipation at +25°C          |                 |
| SOIC                                | 800mW           |
| DIP                                 | 740mW           |
| Derating Factors                    |                 |
| SOIC                                | 8.3mW/°C        |
| Plastic DIP                         | 7.7mW/°C        |

# Electrical Characteristics<sup>(4)</sup>

 $4.5V \le V_{DD} \le 13.2V^{(5)}$ ;  $T_A = 25^{\circ}C$ , **bold** values indicate  $-40^{\circ}C \le T_A \le +85^{\circ}C$ , unless noted.

| Symbol                        | Parameter                              | Condition                                                                                                                                        | Min. | Тур. | Max. | Units            |
|-------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------------------|
| I <sub>DD</sub>               | Supply Current, Operating              | $\label{eq:VSLP} \begin{split} V_{SLP} &= GND, \mbox{/}OTF, \mbox{ OUT} = open, \\ C_F &= 0.1 \mu F,  V_{T1} = V_{T2} = 0.7  V_{DD} \end{split}$ |      |      | 1.5  | mA               |
| I <sub>DD(slp)</sub>          | Supply Current, Sleep                  | $V_{T1} = GND, V_{SLP}, /OTF, OUT = open, \\ C_F = 0.1 \mu F$                                                                                    |      |      | 500  | μΑ               |
| Driver Out                    | put                                    |                                                                                                                                                  |      |      |      | •                |
| t <sub>R</sub>                | Output Rise Time, Note 6               | I <sub>OH</sub> = 10mA                                                                                                                           |      |      | 50   | μs               |
| t <sub>F</sub>                | Output Fall Time, Note 6               | I <sub>OL</sub> = 1mA                                                                                                                            |      |      | 50   | μs               |
| I <sub>OL</sub>               | Output Sink Current                    | $V_{OL} = 0.5V$                                                                                                                                  | 0.9  |      |      | mA               |
| I <sub>OH</sub>               | Output Source Current                  | $4.5V \le V_{DD} \le 5.5V, V_{OH} = 2.4V$                                                                                                        | 10   |      |      | mA               |
|                               |                                        | $10.8V \le V_{DD} \le 13.2V, V_{OH} = 3.2V$                                                                                                      | 10   |      |      | mA               |
| I <sub>OS</sub>               | Sleep Mode Output Leakage              | $V_{OUT} = 0V$                                                                                                                                   |      | 1    |      | μΑ               |
| Thermisto                     | r and Sleep Inputs                     |                                                                                                                                                  |      |      |      |                  |
| V <sub>PWM(max)</sub>         | 100% PWM Duty Cycle Input<br>Voltage   |                                                                                                                                                  | 67   | 70   | 73   | $%V_{DD}$        |
| $V_{\text{PWM}(\text{span})}$ | $V_{PWM(max)} - V_{PWM(min)}$          |                                                                                                                                                  | 37   | 40   | 43   | $%V_{DD}$        |
| V <sub>HYST</sub>             | Sleep Comparator Hysteresis            |                                                                                                                                                  | 8    | 11   | 14   | %V <sub>DD</sub> |
| V <sub>IL</sub>               | VT1 Shutdown Threshold                 |                                                                                                                                                  |      |      | 0.7  | V                |
| V <sub>IH</sub>               | VT1 Startup Threshold                  |                                                                                                                                                  | 1.1  |      |      | V                |
| V <sub>OT</sub>               | VT1 Overtemperature Fault<br>Threshold | Note 7                                                                                                                                           | 74   | 77   | 80   | %V <sub>DD</sub> |
| $I_{VT},I_{VSLP}$             | VT1, VT2, VSLP Input Current           |                                                                                                                                                  | -2.5 |      | 1    | μA               |
| t <sub>RESET</sub>            | Reset Setup Time                       | Minimum time $V_{T1} < V_{IL}$ to guarantee reset.<br>Note 6                                                                                     | 30   |      |      | μs               |

Notes:

1. Exceeding the absolute maximum ratings may damage the device.

2. The device is not guaranteed to function outside its operating ratings.

3. Devices are ESD sensitive. Handling precautions are recommended. Human body model,  $1.5k\Omega$  in series with 100pF.

4. Specification for packaged product only.

5. Part is functional over this  $V_{DD}$  range. However, it is characterized for operation at  $4.5V \le V_{DD} \le 5.5V$  and  $10.8V \le V_{DD} \le 13.2V$  ranges. These ranges correspond to a nominal  $V_{DD}$  of 5V and 12V, respectively.

6. Guaranteed by design.

7.  $V_{\text{OT}}$  is guaranteed by design to always be higher than  $V_{\text{PWM}(\text{max})}.$ 

# Electrical Characteristics<sup>(4)</sup> (Continued)

 $4.5V \le V_{DD} \le 13.2V^{(5)}$ ;  $T_A = 25^{\circ}C$ , **bold** values indicate  $-40^{\circ}C \le T_A \le +85^{\circ}C$ , unless noted.

| Symbol                          | Parameter                    | Condition                                    | Min. | Тур. | Max. | Units |
|---------------------------------|------------------------------|----------------------------------------------|------|------|------|-------|
| Oscillator                      |                              |                                              |      |      |      | •     |
| f                               | Oscillator Frequency, Note 8 | $4.5V \le V_{DD} \le 5.5V, C_F = 0.1\mu F$   | 24   | 27   | 30   | Hz    |
|                                 |                              | $10.8V \le V_{DD} \le 13.2V, C_F = 0.1\mu F$ | 27   | 30   | 33   | Hz    |
| $f_{\text{MIN}},f_{\text{MAX}}$ | Oscillator Frequency Range   | Note 8                                       | 15   |      | 90   | Hz    |
| <b>t</b> STARTUP                | Startup Interval             |                                              |      | 64/f |      | S     |
| Overtemp                        | erature Fault Output         |                                              |      |      |      |       |
| V <sub>OL</sub>                 | Active (Low) Output Voltage  | $I_{OL} = 2mA$                               |      |      | 0.3  | V     |
| I <sub>OH</sub>                 | Off-State Leakage            | $V_{OTF} = V_{DD}$                           |      | 1    |      | μA    |

#### Note:

8. Logic time base and PWM frequency. For other values of  $C_F$ ,  $f(Hz) = 30Hz \times (0.1\mu F \div C)$ , where C is measured in  $\mu F$ .

## **Timing Diagrams**



Figure 1. Typical System Behavior

Note A. Output duty-cycle is initially determined by  $V_{\text{T1}}$  because it is greater than  $V_{\text{T2}}.$ 

Note B. PWM duty-cycle follows  $V_{T1}$  as it increases.

Note C.  $V_{T1}$  drops below  $V_{T2}$ .  $V_{T2}$  now determines the output duty-cycle.

Note D. The PWM duty-cycle follows  $V_{T2}$  as it increases.

Note E. Both  $V_{T1}$  and  $V_{T2}$  decrease below  $V_{SLP},$  but above  $V_{IL}.$  The device enters sleep mode.

**Note F.** The PWM wakes up because one of the control inputs ( $V_{T1}$  in this case) has risen above  $V_{WAKE}$ . The startup timer is triggered, forcing OUT high for 64 clock periods. ( $V_{WAKE} = V_{SLP} + V_{HYST}$ . See the Electrical Characteristics section for details).

Note G. Following the startup interval, the PWM duty-cycle is the higher of  $V_{T1}$  and  $V_{T2}$ 

# **Timing Diagrams (Continued)**



#### Figure 2. MIC502 Typical Power-Up System Behavior

Note H. At power-on, the startup timer forces OUT on for 64 PWM cycles of the internal timebase (t<sub>PWM</sub>). This ensures that the fan will start from a dead stop.

Note I. The PWM duty-cycle follows the higher of  $V_{\text{T1}}$  and  $V_{\text{T2}}$  in this case,  $V_{\text{T1}}.$ 

Note J. The PWM duty-cycle follows  $V_{\text{T1}}$  as it increases.

**Note K.** PWM duty-cycle is 100% (OUT constantly on) anytime  $V_{T1} > V_{PWM(max)}$ .

**Note L.** /OTF is asserted anytime  $V_{T1} > V_{OT}$ . The fan continues to run at 100% duty-cycle.

Note M. /OTF is deasserted when  $V_{T1}$  falls below  $V_{OT}$ ; duty-cycle once again follows  $V_{T1}$ .

**Note N.** Duty-cycle follows  $V_{T1}$  until  $V_{T1} < V_{T2}$ , at which time  $V_{T2}$  becomes the controlling input signal. Note that  $V_{T1}$  is below  $V_{SLP}$  but above  $V_{IH}$ ; so normal operation continues. Both  $V_{T1}$  and  $V_{T2}$  must be below  $V_{SLP}$  to active sleep mode.

Note O. All functions cease when  $V_{T1} < V_{IL}$ ; this occurs regardless of the state of  $V_{T2}$ .





IDD SLEEP VS. Supply Voltage

0.3

0.25

0.2

0.15

0.1

0.05

οl

024

IDD<sub>SLEEP</sub>(mA)



V<sub>OL</sub> vs. Supply Voltage

8

 $V_{DD}(V)$ 

6

12

14

10

0.20

0.18

0.16

0.14

0.12

0.10

0.08

0.06

0.04

0.02

0

0

- I<sub>OL</sub>

2 4

= 0.9mA

V<sub>OL</sub>(V)

14







6 8 10 12

V<sub>DD</sub> (V)







**Typical Characteristics (Continued)** 



TEMPERATURE (°C)

# **Typical Characteristics (Continued)**



# **Functional Diagram**



## **Functional Description**

### Oscillator

A capacitor connected to CF determines the frequency of the internal time base which drives the state-machine logic and determines the PWM frequency. This operating frequency will be typically 30Hz to 60Hz. ( $C_F = 0.1 \mu F$  for 30Hz.)

#### **Pulse-Width Modulation**

A triangle-wave generator and threshold detector comprise the internal pulse-width modulator (PWM). The PWM's output duty-cycle is determined by the higher of  $V_{T1}$  or  $V_{T2}$ . A typical voltage range of 30% to 70% of  $V_{DD}$  applied to the VT1 and VT2 pins corresponds to 0% to 100% duty-cycle. Because at least one of the control voltage inputs is generally from a thermistor-resistor divider connected to VDD, the PWM output duty cycle will not be affected by changes in the supply voltage.

### **Driver Output**

OUT is a complementary push-pull digital output with asymmetric drive (approximately 10mA source, 1mA sink, see "Electrical Characteristics"). It is optimized for directly driving an NPN transistor switch in the fan's groundreturn. See "Application Information" for circuit details.

#### Shutdown/Reset

Internal circuitry automatically performs a reset of the MIC502 when power is applied. The MIC502 may be shut down at anytime by forcing V<sub>T1</sub> below its V<sub>IL</sub> threshold. This is typically accomplished by connecting the VT1 pin to open-drain or open-collector logic and results in an immediate and asynchronous shutdown of the MIC502. The OUT and /OTF pins will float while V<sub>T1</sub> is below V<sub>IL</sub>.

If  $V_{T1}$  then rises above  $V_{IH}$ , a device reset occurs. Reset is equivalent to a power-up condition: the state of /OTF is cleared, a startup interval is triggered, and normal fan operation begins.

### Startup Interval

Any time the fan is started from the off state (power-on or coming out of sleep mode or shutdown mode), the PWM output is automatically forced high for a startup interval of  $64 \times t_{PWM}$ . Once the startup interval is complete, PWM operation will commence and the duty-cycle of the output will be determined by the higher of V<sub>T1</sub> or V<sub>T2</sub>.

#### **Overtemperature Fault Output**

/OTF is an active-low, open-collector logic output. An over-temperature condition will cause /OTF to be asserted. An overtemperature condition is determined by  $V_{T1}$  exceeding the normal operating range of 30% to 70% of  $V_{DD}$  by >7% of  $V_{DD}$ . Note that  $V_{OT}$  is guaranteed by design to always be higher than  $V_{PWM(max)}$ .

#### Sleep Mode

When  $V_{T1}$  and  $V_{T2}$  fall below  $V_{SLP}$ , the system is deemed capable of operating without fan cooling and the MIC502 enters sleep mode and discontinues fan operation. The threshold where the MIC502 enters sleep mode is determined by  $V_{SLP}$ . Connecting the VSLP pin to ground disables sleep mode.

Once in sleep mode, all device functions cease (/OTF inactive, PWM output off) unless  $V_{T1}$  or  $V_{T2}$  rise above  $V_{WAKE}$ . ( $V_{WAKE} = V_{SLP} + V_{HYST}$ ).  $V_{HYST}$  is a fixed amount of hysteresis added to the sleep comparator which prevents erratic operation around the  $V_{SLP}$  operating point. The result is stable and predictable thermostatic action: whenever possible the fan is shut down to reduce energy consumption and acoustic noise, but will always be activated if the system temperature rises.

If the device powers-up or exits its reset state, the fan will not start unless  $V_{\text{T1}}$  or  $V_{\text{T2}}$  rises above  $V_{\text{WAKE}}.$ 

### System Operation

### Power Up

- A complete reset occurs when power is applied.
- OUT is off (low) and /OTF is inactive (high/floating).
- If  $V_{T1} < V_{IL}$ , the MIC502 remains in shutdown.
- The startup interval begins. OUT will be on (high) for 64 clock cycles (64  $\times$   $t_{\text{PWM}}).$
- Following the startup interval, normal operation begins.



Figure 3. Power-Up Behavior

### Normal Operation

Normal operation consists of the PWM operating to control the speed of the fan according to  $V_{T1}$  and  $V_{T2}$ . Exceptions to this otherwise indefinite behavior can be caused by any of three conditions:  $V_{T1}$  exceeding  $V_{OT}$ , an overtemperature condition;  $V_{T1}$  being pulled below  $V_{IL}$  initiating a device shutdown and reset; or both  $V_{T1}$  and  $V_{T2}$  falling below  $V_{SLP}$ , activating sleep mode. Each of these exceptions is treated as follows:



Figure 4. Normal System Behavior

- Overtemperature: If the system temperature rises typically 7% above the 100% duty-cycle operating point, /OTF will be activated to indicate an overtemperature fault. ( $V_{T1} > V_{OT}$ ) Overtemperature detection is essentially independent of other operations. The PWM continues its normal behavior; with  $V_{T1} > V_{PWM(max)}$ , the output duty-cycle will be 100%. If  $V_{T1}$  falls below  $V_{OT}$ , the overtemperature condition is cleared and /OTF is no longer asserted. It is assumed that in most systems, the /OTF output will initiate power supply shutdown.
- Shutdown/Reset: If  $V_{T1}$  is driven below  $V_{IL}$  an immediate, asynchronous shutdown occurs. While in shutdown mode, OUT is off (low), and /OTF is unconditionally inactive (high/floating). If  $V_{T1}$  subsequently rises above  $V_{IH}$ , a device reset will occur. Reset is indistinguishable from a power-up condition. The state of /OTF is cleared, a startup interval is triggered, and normal fan operation begins.

• Sleep: If V<sub>T1</sub> and V<sub>T2</sub> fall below V<sub>SLP</sub>, the device enters sleep mode. All internal functions cease unless V<sub>T1</sub> or V<sub>T2</sub> rise above V<sub>WAKE</sub>. (V<sub>WAKE</sub> = V<sub>SLP</sub> + V<sub>HYST</sub>). The /OTF output is unconditionally inactive (high/floating) and the PWM is disabled during sleep (OUT will float).

### Sleep Mode

During normal operation, if VT1 and VT2 fall below VSLP, the device will go into sleep mode and fan operation will stop. The MIC502 will exit sleep mode when VT1 or VT2 rise above VSLP by the hysteresis voltage, VHYST. When this occurs, normal operation will resume. The resumption of normal operation upon exiting sleep is indistinguishable from a power-on reset.



Figure 5. Sleep Mode Behavior

# **Application Information**

The drawing on page 1 illustrates a typical application circuit for the MIC502. Interfacing the MIC502 with a system consists of the following steps:

- 1. Selecting a temperature sensor
- 2. Interfacing the temperature sensor to the VT1 input
- 3. Selecting a fan-drive transistor and base-drive current limit resistor
- 4. Deciding what to do with the secondary fan-control input
- 5. Making use of the overtemperature fault output

#### **Temperature Sensor Selection**

Temperature sensor T1 is a negative temperature coefficient (NTC) thermistor. The MIC502 can be interfaced with either a negative or positive tempco thermistor; however, a negative temperature coefficient thermistor typically costs less than its equivalent positive tempco counterpart. While a variety of thermistors can be used in this application, the following paragraphs reveal that those with an R25 rating (resistance at +25°C) of from about  $50k\Omega$  to  $100k\Omega$  lend themselves nicely to an interface network that requires only a modest current drain. Keeping the thermistor bias current low not only indicates prudent design; it also prevents self-heating of the sensor from becoming an additional design consideration. It is assumed that the thermistor will be located within the system power supply, which most likely also houses the speed-controlled fan.

#### **Temperature Sensor Interface**

As shown by the Electrical Characteristics table, the working voltage for input  $V_{T1}$  is specified as a percentage of  $V_{DD}$ . This conveniently frees the designer from having to be concerned with interactions resulting from variations in the supply voltage. By design, the operating range of  $V_{T1}$  is from about 30% of  $V_{DD}$  to about 70% of  $V_{DD}$ .

$$V_{\text{PWM}(\text{min})} = V_{\text{PWM}(\text{min})} - V_{\text{PWM}(\text{span})}$$

When  $V_{T1} = V_{PWM(max)} \approx 0.7 V_{DD}$ , a 100% duty-cycle motordrive signal is generated. Conversely, when  $V_{T1} = V_{PWM(min)} \approx 0.3 V_{DD}$ , the motor-drive signal has a 0% duty cycle. Resistor voltage divider R1 || T1, R2 in the Typical Application diagram is designed to preset  $V_{T1}$  to a value of  $V_{PWM}$  that corresponds to the slowest desired fan speed when the resistance of thermistor T1 is at its highest (cold) value. As temperature rises the resistance of T1 decreases and  $V_{T1}$  increases because of the parallel connection of R1 and T1.

Because  $V_{T1} = V_{PWM(min)}$  represents a stopped fan (0% duty-cycle drive), and because it is foreseen that at least some cooling will almost always be required, the lowest voltage applied to the  $V_{T1}$  input will normally be somewhat higher than  $0.3V_{DD}$  (or  $>V_{PWM(min)}$ ). It is

assumed that the system will be in sleep mode rather than operate the fan at a very low duty cycle (<25%). Operation at very low duty cycle results in relatively little airflow. Sleep mode should be used to reduce acoustic noise when the system is cool. For a given minimum desired fan speed, a corresponding  $V_{T1(min)}$  can be determined via the following observation:

because

$$V_{PWM(max)} = 70\%$$
 of  $V_{DD} \propto 100\%$  RPM

and

$$V_{\text{PWM}(\text{min})}$$
 = 30% of  $V_{\text{DD}} \propto$  0% RPM

then

$$V_{PWM(span)} = 40\%$$
 of  $V_{DD} \propto 100\%$  RPM range.

Figure 6 shows the following linear relationship between the voltage applied to the  $V_{T1}$  input, motor drive duty cycle, and approximate motor speed.

because

$$V_{T1}=0.7V_{DD} \propto 100\% \text{ PWM}$$

then

$$V_{T1} = 0.6V_{DD} \propto 75\% PWM$$

and

$$V_{T1} = 0.5 V_{DD} \propto 50\% PWM$$

and

$$V_{T1} = 0.4 V_{DD} \propto 25\%$$
 PWM

In addition to the R25 thermistor rating, sometimes a datasheet will provide the ratio of R25/R50 (resistance at +25°C divided by resistance at +50°C) is given. Sometimes this is given as an R0/R50 ratio. Other datasheet contents either specify or help the user determine device resistance at arbitrary temperatures. The thermistor interface to the MIC502 usually consists of the thermistor and two resistors.



Figure 6. Control Voltage vs. Fan Speed

**MIC502** 

## Design Example

The thermistor-resistor interface network is shown in the Typical Application drawing. The following example describes the design process: A thermistor datasheet specifies a thermistor that is a candidate for this design as having an R25 resistance of  $100k\Omega$ . The datasheet also supports calculation of resistance at arbitrary temperatures, and it was discovered the candidate thermistor has a resistance of 13.6k at +70°C (R70). Accuracy is more important at the higher temperature end of the operating range (+70°C) than the lower end because we wish the overtemperature fault output (/OTF) to be reasonably accurate-it may be critical to operating a power supply crowbar or other shutdown mechanism, for example. The lower temperature end of the range is less important because it simply establishes minimum fan speed, which is when less cooling is required. Referring to the Typical Application, the following approach can be used to design the required thermistor interface network:

R<sub>T1</sub> = 13.6k (at +70°C)

and

 $V_{T} = 0.7 V_{DD}$  (70% of  $V_{DD}$ )

because

$$V_{T} = \frac{V_{DD} \times R2}{(R_{T1} || R1 + R2)}$$
$$0.7 = \frac{R2}{(R_{T1} + R2)}$$
$$0.7R_{T1} + 0.7R2 = R2$$
$$0.7R_{T1} = 0.3R2$$

and

 $R2 = 2.33R_{T1} = 2.33 \times 13.6k = 31.7k \approx 33k$ 

Let's continue by determining what the temperatureproportional voltage is at +25°C.

let

R1 = ∞

#### and

R<sub>T1</sub> = 100k (at +25°C)

from

$$\mathsf{V}_{\mathsf{T}} = \frac{\mathsf{V}_{\mathsf{D}\mathsf{D}} \times \mathsf{R}2}{\left(\mathsf{R}_{\mathsf{T}1} + \mathsf{R}2\right)}$$

$$V_{T} = \frac{V_{DD} \times 33k}{(100k + 33k)}$$
$$V_{T} = 0.248V_{DD}$$

Recalling the earlier discussion that the desired V<sub>T</sub> for +25°C should be about 40% of V<sub>DD</sub>, the above value of 24.8% is far too low. This would produce a voltage that would stop the fan (recall from earlier that this occurs when V<sub>T</sub> is about 30% of V<sub>DD</sub>). To choose an appropriate value for R1, we need to learn what the parallel combination of R<sub>T1</sub> and R1 should be at +25°C:

again

$$V_{T} = \frac{V_{DD} \times R2}{(R_{T1} || R1 + R2)}$$
$$0.4 = \frac{R2}{(R_{T1} || R1 + R2)}$$
$$0.4(R_{T1} || R1) + 0.4R2 = R2$$
$$0.4(R_{T1} || R1) = 0.6R2$$

and

 $R_{T1} \parallel R1 = 1.5R2 = 1.5 \times 33k = 49.5k$ 

because

 $R_{T1} = 100k$ 

and

R<sub>T1</sub> || R1 = 49.5k ≈ 50k

let

R1 = 100k

While that solves the low temperature end of the range, there is a small effect on the other end of the scale. The new value of  $V_T$  for +70°C is 0.734, or about 73% of  $V_{DD}$ . This represents only a 3% shift from the design goal of 70% of  $V_{DD}$ . In summary, R1 = 100k, and R2 = 33k. The candidate thermistor used in this design example is the RL2010-54.1K-138-D1, manufactured by Keystone Thermometrics.

The R25 resistance (100k $\Omega$ ) of the chosen thermistor is probably on the high side of the range of potential thermistor resistances. The result is a moderately high-impedance network for connecting to the V<sub>T1</sub> and/or V<sub>T2</sub> input(s). Because these inputs can have up to 1µA of leakage current, care must be taken if the input network impedance becomes higher than the example. Leakage current and resistor accuracy could require consideration in such designs. Note that the V<sub>SLP</sub> input has this same leakage current specification.

#### Secondary Fan Control Input

The above discussions also apply to the secondary fancontrol input,  $V_{T2}$ , pin 5. It is possible that a second thermistor, mounted at another temperature-critical location outside the power supply, may be appropriate. There is also the possibility of accommodating the NLX "FanC" signal via this input. If a second thermistor is the desired solution, the  $V_{T2}$  input may be treated exactly like the  $V_{T1}$  input. The above discussions then apply directly. If, however, the NLX FanC signal is to be incorporated into the design then the operating voltage ( $V_{DD} = 5V$  vs.  $V_{DD}$  = 12V) becomes a concern. The FanC signal is derived from a 12V supply and is specified to swing at least to 10.5V. A minimum implementation of the FanC signal would provide the capability of asserting full-speed operation of the fan; this is the case when 10.5V ≤ FanC  $\leq$  12V. This FanC signal can be applied directly to the V<sub>T2</sub> input of the MIC502, but only when its  $V_{DD}$  is 12V. If this signal is required when the MIC502  $V_{DD} = 5V$  a resistor divider is necessary to reduce this input voltage so it does not exceed the MIC502 V<sub>DD</sub> voltage. A good number is 4V (80%V<sub>DD</sub>).

Because of input leakage considerations, the impedance of the resistive divider should be kept at  $\leq 100 k\Omega$ . A series resistor of  $120 k\Omega$  driven by the FanC signal and a  $100 k\Omega$  shunt resistor to ground make a good divider for driving the V<sub>T2</sub> input.

#### **Transistor and Base-Drive Resistor Selection**

The OUT motor-drive output, pin 7, is intended for driving a medium-power device, such as an NPN transistor. A rather ubiquitous transistor, the 2N2222A, is capable of switching up to about 400mA. It is also available as the PN2222A in a plastic TO-92 package. Because 400mA is about the maximum current for most popular computer power supply fans (with many drawing substantially less current) and because the MIC502 provides a minimum of 10mA output current, the PN2222A, with its minimum  $\beta$  of 40, is the chosen motor-drive transistor.

The design consists solely of choosing the value  $R_{BASE}$  in Figure 7 and Figure 8. To minimize on-chip power dissipation in the MIC502, the value of  $R_{BASE}$  should be determined by the power supply voltage. The Electrical Characteristics table specifies a minimum output current of 10mA. However, different output voltage drops ( $V_{DD}-V_{OUT}$ ) exist for 5V vs.12V operation. The value  $R_{BASE}$  should be as high as possible for a given required transistor base-drive current in order to reduce on-chip power dissipation.

Referring to the Typical Application and to the Electrical Characteristics table, the value for  $R_{BASE}$  is calculated as follows. For  $V_{DD} = 5V$  systems,  $I_{OH}$  of OUT (pin 7) is guaranteed to be a minimum of 10mA with a  $V_{OH}$  of 2.4V.  $R_{BASE}$  then equals  $(2.4V - V_{BE}) \div 10mA = 170\Omega$ . For  $V_{DD} = 12V$  systems,  $R_{BASE} = (3.4 - 0.7) \div 0.01 = 250\Omega$ .

#### **Overtemperature Fault Output**

The /OTF output, pin 6, is an open-collector NPN output. It is compatible with CMOS and TTL logic and is intended for alerting a system about an overtemperature condition or triggering a power supply crowbar circuit. If  $V_{DD}$  for the MIC502 is 5V the output should not be pulled to a higher voltage. This output can sink up to 2mA and remain compatible with the TTL logic-low level.

#### Timing Capacitors vs. PWM Frequency

The recommended  $C_F$  is  $0.1\mu F$  for operation at a PWM frequency of 30Hz. This frequency is factory trimmed within ±3Hz using a 0.1% accurate capacitor. If it is desired to operate at a different frequency, the new value for  $C_F$  is calculated as follows:

$$C = \frac{3}{f}$$
, where C is in  $\mu F$  and f is in Hz

The composition, voltage rating, ESR, and other parameters of the capacitor are not critical. However, if tight control of frequency vs. temperature is an issue, the temperature coefficient may become a consideration.







Figure 8. Typical 12V V<sub>DD</sub> Application Circuit

## Package Information and Recommended Land Pattern<sup>(9)</sup>



#### Note:

9. Package information is correct as of the publication date. For updates and most current information, go to <u>www.micrel.com</u>.

# Package Information and Recommended Land Pattern<sup>(9)</sup>



8-Pin Plastic DIP (N)

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB <u>http://www.micrel.com</u>

Micrel, Inc. is a leading global manufacturer of IC solutions for the worldwide high performance linear and power, LAN, and timing & communications markets. The Company's products include advanced mixed-signal, analog & power semiconductors; high-performance communication, clock management, MEMs-based clock oscillators & crystal-less clock generators, Ethernet switches, and physical layer transceiver ICs. Company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and computer products. Corporation headquarters and state-of-the-art wafer fabrication facilities are located in San Jose, CA, with regional sales and support offices and advanced technology design centers situated throughout the Americas, Europe, and Asia. Additionally, the Company maintains an extensive network of distributors and reps worldwide.

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this datasheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2003 Micrel, Incorporated.