# Video Amplifier

The NE592 is a monolithic, two-stage, differential output, wideband video amplifier. It offers fixed gains of 100 and 400 without external components and adjustable gains from 400 to 0 with one external resistor. The input stage has been designed so that with the addition of a few external reactive elements between the gain select terminals, the circuit can function as a high-pass, low-pass, or band-pass filter. This feature makes the circuit ideal for use as a video or pulse amplifier in communications, magnetic memories, display, video recorder systems, and floppy disk head amplifiers. Now available in an 8-pin version with fixed gain of 400 without external components and adjustable gain from 400 to 0 with one external resistor.

#### Features

- 120 MHz Unity Gain Bandwidth
- Adjustable Gains from 0 to 400
- Adjustable Pass Band
- No Frequency Compensation Required
- Wave Shaping with Minimal External Components
- MIL-STD Processing Available
- These Devices are Pb-Free and are RoHS Compliant

#### Applications

- Floppy Disk Head Amplifier
- Video Amplifier
- Pulse Amplifier in Communications
- Magnetic Memory
- Video Recorder Systems



DN



Figure 1. Block Diagram

Н

#### **PIN CONNECTIONS**





#### **MAXIMUM RATINGS** ( $T_A = +25^{\circ}C$ , unless otherwise noted.)

| Rating                                                              | Symbol                            | Value              | Unit         |      |
|---------------------------------------------------------------------|-----------------------------------|--------------------|--------------|------|
| Supply Voltage                                                      |                                   | V <sub>CC</sub>    | ±8.0         | V    |
| Differential Input Voltage                                          |                                   | V <sub>IN</sub>    | ±5.0         | V    |
| Common-Mode Input Voltage                                           |                                   | V <sub>CM</sub>    | ±6.0         | V    |
| Output Current                                                      |                                   | I <sub>OUT</sub>   | 10           | mA   |
| Operating Ambient Temperature Range                                 |                                   | T <sub>A</sub>     | 0 to +70     | °C   |
| Operating Junction Temperature                                      |                                   | TJ                 | 150          | °C   |
| Storage Temperature Range                                           |                                   | T <sub>STG</sub>   | 65 to +150   | °C   |
| Maximum Power Dissipation, $T_A = 25^{\circ}C$ (Still Air) (Note 1) | SOIC-14 Package<br>SOIC-8 Package | P <sub>D MAX</sub> | 0.98<br>0.79 | W    |
| Thermal Resistance, Junction-to-Ambient                             | SOIC-14 Package<br>SOIC-8 Package | $R_{	heta JA}$     | 145<br>182   | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

 Derate above 25°C at the following rates: SOIC-14 package at 6.9 mW/°C SOIC-8 package at 5.5 mW/°C

| Characteristic                                                                           | Test Conditions                                                                                                                                                                                              | Symbol             | Min              | Тур                 | Max                       | Unit          |
|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|---------------------|---------------------------|---------------|
| Differential Voltage Gain<br>Gain 1 (Note 2)<br>Gain 2 (Notes 3 and 4)                   | R <sub>L</sub> = 2.0 kΩ, V <sub>OUT</sub> = 3.0 V <sub>P-P</sub>                                                                                                                                             | A <sub>VOL</sub>   | 250<br>80        | 400<br>100          | 600<br>120                | V/V           |
| Input Resistance<br>Gain 1 (Note 2)<br>Gain 2 (Notes 3 and 4)                            | $T_{A} = 25^{\circ}C$ $0^{\circ}C \le T_{A} \le 70^{\circ}C$                                                                                                                                                 | R <sub>IN</sub>    | -<br>10<br>8.0   | 4.0<br>30<br>-      | -<br>-<br>-               | kΩ            |
| Input Capacitance                                                                        | Gain 2 (Note 4)                                                                                                                                                                                              | C <sub>IN</sub>    | -                | 2.0                 | _                         | pF            |
| Input Offset Current                                                                     | $\begin{array}{l} T_{A}=25^{\circ}C\\ 0^{\circ}C\ \leq\ T_{A}\ \leq\ 70^{\circ}C \end{array}$                                                                                                                | los                |                  | 0.4<br>_            | 5.0<br>6.0                | μΑ            |
| Input Bias Current                                                                       | $\begin{array}{c} T_{A} = 25^{\circ}C\\ 0^{\circ}C \ \leq \ T_{A} \ \leq \ 70^{\circ}C \end{array}$                                                                                                          | I <sub>BIAS</sub>  |                  | 9.0<br>_            | 30<br>40                  | μΑ            |
| Input Noise Voltage                                                                      | BW 1.0 kHz to 10 MHz                                                                                                                                                                                         | V <sub>NOISE</sub> | -                | 12                  | -                         | $\mu V_{RMS}$ |
| Input Voltage Range                                                                      | _                                                                                                                                                                                                            | V <sub>IN</sub>    | ±1.0             | _                   | -                         | V             |
| Common-Mode Rejection Ratio<br>Gain 2 (Note 4)                                           | $\begin{array}{c} V_{CM} \pm 1.0 \text{ V, } f < 100 \text{ kHz, } T_A = 25^\circ\text{C} \\ V_{CM} \pm 1.0 \text{ V, } f < 100 \text{ kHz, } \\ 0^\circ\text{C} \leq T_A \leq 70^\circ\text{C} \end{array}$ | CMRR               | 60<br>50         | 86<br>-             |                           | dB            |
|                                                                                          | V <sub>CM</sub> ± 1.0 V, f < 5.0 MHz                                                                                                                                                                         |                    | -                | 60                  | -                         |               |
| Supply Voltage Rejection Ratio<br>Gain 2 (Note 4)                                        | $\Delta V_{S} = \pm 0.5 V$                                                                                                                                                                                   | PSRR               | 50               | 70                  | -                         | dB            |
| Output Offset Voltage<br>Gain 1<br>Gain 2 (Note 4)<br>Gain 3 (Note 5)<br>Gain 3 (Note 5) | $\begin{array}{c} R_{L} = \infty \\ R_{L} = \infty \\ R_{L} = \infty, \ T_{A} = 25^{\circ}C \\ R_{L} = \infty, \ 0^{\circ}C \leq T_{A} \leq 70^{\circ}C \end{array}$                                         | V <sub>os</sub>    | _<br>_<br>_<br>_ | -<br>-<br>0.35<br>- | 1.5<br>1.5<br>0.75<br>1.0 | V             |
| Output Common-Mode Voltage                                                               | $R_L = \infty, T_A = 25^{\circ}C$                                                                                                                                                                            | V <sub>CM</sub>    | 2.4              | 2.9                 | 3.4                       | V             |
| Output Voltage Swing Differential                                                        | $ \begin{array}{l} {R_L} = 2.0 \; k\Omega, \; {T_A} = 25^\circ C \\ {R_L} = 2.0 \; k\Omega, \; 0^\circ C \; \le \; {T_A} \; \le \; 70^\circ C \end{array} $                                                  | V <sub>OUT</sub>   | 3.0<br>2.8       | 4.0<br>-            | -                         | V             |
| Output Resistance                                                                        | _                                                                                                                                                                                                            | R <sub>OUT</sub>   | -                | 20                  | -                         | Ω             |
| Power Supply Current                                                                     | $ \begin{array}{l} R_{L} = \infty,  T_{A} = 25^{\circ}C \\ R_{L} = \infty,  0^{\circ}C  \leq  T_{A}  \leq  70^{\circ}C \end{array} $                                                                         | Icc                |                  | 18<br>-             | 24<br>27                  | mA            |

| <b>DC ELECTRICAL CHARACTERISTICS</b> ( $V_{SS} = \pm 6.0 \text{ V}$ , $V_{CM} = 0$ , typicals at $T_A = +25^{\circ}C$ , min and max at $0^{\circ}C \le T_A \le 70^{\circ}C$ , unless |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| otherwise noted. Recommended operating supply voltages $V_{S} = \pm 6.0$ V.)                                                                                                         |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## AC ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = +25°C V<sub>SS</sub> = $\pm$ 6.0 V, V<sub>CM</sub> = 0, unless otherwise noted. Recommended operating

supply voltages V<sub>S</sub> =  $\pm 6.0$  V.)

| Characteristic                                                 | Test Conditions                         | Symbol          | Min | Тур         | Max     | Unit |
|----------------------------------------------------------------|-----------------------------------------|-----------------|-----|-------------|---------|------|
| Bandwidth<br>Gain 1 (Note 2)<br>Gain 2 (Notes 3 and 4)         | -                                       | BW              |     | 40<br>90    |         | MHz  |
| Rise Time<br>Gain 1 (Note 2)<br>Gain 2 (Notes 3 and 4)         | V <sub>OUT</sub> = 1.0 V <sub>P-P</sub> | t <sub>R</sub>  |     | 10.5<br>4.5 | 12<br>- | ns   |
| Propagation Delay<br>Gain 1 (Note 2)<br>Gain 2 (Notes 3 and 4) | V <sub>OUT</sub> = 1.0 V <sub>P-P</sub> | t <sub>PD</sub> | -   | 7.5<br>6.0  | 10<br>- | ns   |

Gain select Pins G<sub>1A</sub> and G<sub>1B</sub> connected together.
Gain select Pins G<sub>2A</sub> and G<sub>2B</sub> connected together.
Applies to 14-pin version only.
All gain select pins open.

#### **TYPICAL PERFORMANCE CHARACTERISTICS**



#### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 11. Gain vs. Frequency as a Function of Supply Voltage



Figure 12. Voltage Gain Adjust Circuit



Figure 13. Voltage Gain as a Function of RADJ (Figure 2)



Figure 14. Supply Current as a Function of Temperature







Figure 16. Output Voltage and Current Swing as a Function of Supply Voltage



Figure 17. Output Voltage Swing as a Function of Load Resistance



Figure 18. Input Resistance as a Function of Temperature





#### **TYPICAL PERFORMANCE CHARACTERISTICS**



С VIN 592 VOUT RL С Ş **51**Ω **51**Ω **0.2**μ**F** ╢ e<sub>in</sub> 592 **0.2**μF € eout eout ş ξ **51**Ω **51**Ω 1kΩ\$ 1kΩ = -÷ = -

**TEST CIRCUITS** ( $T_A = 25^{\circ}C$ , unless otherwise noted.)

Figure 24. Test Circuits



Disc/Tape Phase-Modulated Readback Systems





NOTES:

In the networks above, the R value used is assumed to include  $2r_{e},$  or approximately 320. S =  $j\Omega$   $\Omega$  =  $2\pi f$ 

Figure 26. Filter Networks

#### **ORDERING INFORMATION**

| Device      | Temperature Range | Package   | Shipping <sup>†</sup> |
|-------------|-------------------|-----------|-----------------------|
| NE592D8G    |                   | SOIC-8    | 98 Units/Rail         |
| NE592D8R2G  |                   | (Pb-Free) | 2500 / Tape & Reel    |
| NE592D14G   | 0 to +70°C        | SOIC-14   | 55 Units/Rail         |
| NE592D14R2G |                   | (Pb-Free) | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

# onsemí



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                     | 98ASB42564B                                                                                                | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                            |                           |  |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|
| DESCRIPTION: SOIC-8 NB PAGE 1 OF 2                                                   |                                                                                                            |                                                                                                                                                                                                                                                                                                                | PAGE 1 OF 2               |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume ar | er notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use | LLC dba <b>onsemi</b> or its subsidiaries in the United States and/or other cours<br>on owarranty, representation or guarantee regarding the suitability of its pr<br>of any product or circuit, and specifically disclaims any and all liability, incl<br>e under its patent rights nor the rights of others. | oducts for any particular |  |

#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 1: PIN 1. EMITTER COLLECTOR 2. 3. COLLECTOR 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT IOUT 6. IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22 PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4 SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5. 6.

7.

8. GATE 1

SOURCE 1/DRAIN 2

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4. GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. З. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 MIRROR 1 8. STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT 2 OVI 0 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: ANODE PIN 1. ANODE 2. ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 BASE #2 З. COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6 DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. COLLECTOR/ANODE 8. STYLE 28: 11. SW\_TO\_GND 2. DASIC OFF PIN 1. DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 2 OF 2 |  |
|                  |             |                                                                                                                                                                                     |             |  |

the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi asymather any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others.

7.

8

COLLECTOR, #1

COLLECTOR, #1

# DUSEU

0.068

0.019

0.344

0.244



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **STYLES ON PAGE 2**

Electronic versions are uncontrolled except when accessed directly from the Document Repository. DOCUMENT NUMBER: 98ASB42565B Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** SOIC-14 NB PAGE 1 OF 2 onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### SOIC-14 CASE 751A-03 ISSUE L

#### DATE 03 FEB 2016

| STYLE 1:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. ANODE/CATHODE<br>8. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. NO CONNECTION<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                                                                   | STYLE 3:<br>PIN 1. NO CONNECTION<br>2. ANODE<br>3. ANODE<br>4. NO CONNECTION<br>5. ANODE<br>6. NO CONNECTION<br>7. ANODE<br>8. ANODE<br>9. ANODE<br>10. NO CONNECTION<br>11. ANODE<br>12. ANODE<br>13. NO CONNECTION<br>14. COMMON CATHODE                                              | STYLE 4:<br>PIN 1. NO CONNECTION<br>2. CATHODE<br>3. CATHODE<br>4. NO CONNECTION<br>5. CATHODE<br>6. NO CONNECTION<br>7. CATHODE<br>8. CATHODE<br>10. NO CONNECTION<br>11. CATHODE<br>12. CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. COMMON ANODE<br>8. COMMON CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 6:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. CATHODE<br>4. CATHODE<br>5. CATHODE<br>6. CATHODE<br>7. CATHODE<br>8. ANODE<br>9. ANODE<br>10. ANODE<br>11. ANODE<br>12. ANODE<br>13. ANODE<br>14. ANODE | STYLE 7:<br>PIN 1. ANODE/CATHODE<br>2. COMMON ANODE<br>3. COMMON CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. ANODE/CATHODE<br>7. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. COMMON CATHODE<br>12. COMMON CATHODE<br>13. ANODE/CATHODE<br>14. ANODE/CATHODE | STYLE 8:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. ANODE/CATHODE<br>7. COMMON ANODE<br>8. COMMON ANODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. NO CONNECTION<br>12. ANODE/CATHODE<br>13. ANODE/CATHODE<br>14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B    | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-14 NB PAG |                                                                                                                                                                                     | PAGE 2 OF 2 |  |
|                  |                |                                                                                                                                                                                     |             |  |

onsemi and ONSEMI: are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales