



# **Voltage-to-Frequency and Frequency-to-Voltage CONVERTER**

## **FEATURES**

- **OPERATION UP TO 500kHz**
- **EXCELLENT LINEARITY** ±**0.01% max at 10kHz FS** ±**0.05% max at 100kHz FS**
- **V/F OR F/V CONVERSION**
- **MONOTONIC**
- **VOLTAGE OR CURRENT INPUT**

## **APPLICATIONS**

- **INTEGRATING A/D CONVERTER**
- $\bullet$  **SERIAL FREQUENCY OUTPUT**
- **ISOLATED DATA TRANSMISSION**
- **FM ANALOG SIGNAL MOD/DEMOD**
- **MOTOR SPEED CONTROL**

### ● **TACHOMETER**

## **DESCRIPTION**

The VFC32 voltage-to-frequency converter provides an output frequency accurately proportional to its input voltage. The digital open-collector frequency output is compatible with all common logic families. Its integrating input characteristics give the VFC32 excellent noise immunity and low nonlinearity.

Full-scale output frequency is determined by an external capacitor and resistor and can be scaled over a wide range. The VFC32 can also be configured as a frequency-to-voltage converter.

The VFC32 is available in 14-pin plastic DIP, SO-14 surface-mount, and metal TO-100 packages. Commercial, industrial, and military temperature range models are available.



**International Airport Industrial Park • Mailing Address: PO Box 11400 • Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd. • Tucson, AZ 85706** • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132

## **SPECIFICATIONS**

At  $T_A$  = +25°C and  $V_{cc}$  = ±15V, unless otherwise noted.



✽ Specification the same as VFC32KP.

NOTES: (1) A 25% duty cycle (0.25mA input current) is recommended for best linearity. (2) Adjustable to zero. See Offset and Gain Adjustment section. (3) Linearity error is specified at any operating frequency from the straight line intersecting 90% of full scale frequency and 0.1% of full scale frequency. See Discussion of Specifications section. Above 200kHz, it is recommended all grades be operated below +85°C. (4) ±0.015% of FSR for negative inputs shown in Figure 5. Positive inputs are shown in Figure 1. (5) FSR = Full Scale Range (corresponds to full scale frequency and full scale input voltage). (6) Exclusive of external components' drift. (7) Positive drift is defined to be increasing frequency with increasing temperature. (8) For operations above 200kHz up to 500kHz, see Discussion of Specifications and Installation and Operation sections. (9) One pulse of new frequency plus 1µs.

#### **ABSOLUTE MAXIMUM RATINGS**



#### **PACKAGE/ORDERING INFORMATION**



NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

#### **PIN CONFIGURATIONS**



This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

## **TYPICAL PERFORMANCE CURVES**

At  $T_A$  = +25°C and  $V_{CC}$  = ±15V, unless otherwise noted.







## **APPLICATION INFORMATION**

Figure 1 shows the basic connection diagram for frequencyto-voltage conversion.  $R_1$  sets the input voltage range. For a 10V full-scale input, a  $40$ kΩ input resistor is recommended. Other input voltage ranges can be achieved by changing the value of  $R_1$ .

$$
R_1 = \frac{V_{FS}}{0.25mA} \tag{1}
$$

 $R_1$  should be a metal film type for good stability. Manufacturing tolerances can produce approximately ±10% variation in output frequency. Full-scale output frequency can be trimmed by adjusting the value of  $R_1$ —see Figure 3.

The full-scale output frequency is determined by  $C_1$ . Values shown in Figure 1 are for a full-scale output frequency of 10kHz. Values for other full-scale frequencies can be read from Figure 2. Any variation in  $C_1$ —tolerance, temperature drift, aging—directly affect the output frequency. Ceramic NPO or silver-mica types are a good choice.

For full-scale frequencies above 200kHz, use larger capacitor values as indicated in Figure 2, with  $R_1 = 20kΩ$ .

The value of the integrating capacitor,  $C_2$ , does not directly influence the output frequency, but its value must be chosen within certain bounds. Values chosen from Figure 2 produce

approximately 2.5Vp-p integrator voltage waveform. If  $C_2$ 's value is made too low, the integrator output voltage can exceed its linear output swing, resulting in a nonlinear response. Using  $C_2$  values larger than shown in Figure 2 is acceptable.

Accuracy or temperature stability of  $C_2$  is not critical because its value does not directly affect the output frequency. For best linearity, however,  $C_2$  should have low leakage and low dielectric absorption. Polycarbonate and other film capacitors are generally excellent. Many ceramic types are adequate, but some low-voltage ceramic capacitor types may degrade nonlinearity. Electrolytic types are not recommended.

#### **FREQUENCY OUTPUT PIN**

The frequency output terminal is an open-collector logic output. A pull-up resistor is usually connected to a 5V logic supply to create standard logic-level pulses. It can, however, be connected to any power supply up to  $+V_{CC}$ . Output pulses have a constant duration and positive-going during the oneshot period. Current flowing in the open-collector output transistor returns through the Common terminal. This terminal should be connected to logic ground.



FIGURE 1. Voltage-to-Frequency Converter Circuit.

#### **FREQUENCY-TO-VOLTAGE CONVERSION**

Figure 4 shows the VFC32 connected as a frequency-tovoltage converter. The capacitive-coupled input network  $C_3$ ,  $R_6$  and  $R_7$  allow standard 5V logic levels to trigger the comparator input. The comparator triggers the one-shot on the falling edge of the frequency input pulses. Threshold voltage of the comparator is approximately –0.7V. For frequency input waveforms less than 5V logic levels, the  $R_{6}/R_{7}$  voltage divider can be adjusted to a lower voltage to assure that the comparator is triggered.

The value of  $C_1$  is chosen from Figure 2 according to the full-scale input frequency.  $C_2$  smooths the output voltage waveform. Larger values of  $C_2$  reduce the ripple in the output voltage. Smaller values of  $C_2$  allow the output voltage to settle faster in response to a change in input frequency. Resistor  $R_1$  can be trimmed to achieve the desired output voltage at the full-scale input frequency.



FIGURE 2. Capacitor Value Selection.

#### **PRINCIPLES OF OPERATION**

The VFC32 operates on a principle of charge balance. The signal input current is equal to  $V_{IN}/R_1$ . This current is integrated by input op amp and  $C_2$ , producing a downward ramping integrator output voltage. When the integrator output ramps to the threshold of the comparator, the one-shot is triggered. The 1mA reference current is switched to the integrator input during the one-shot period, causing the integrator output ramp upward. After the one-shot period, the integrator again ramps downward.

The oscillation process forces a long-term balance of charge (or average current) between the input signal current and the reference current. The equation for charge balance is:

$$
I_{IN} = I_{R(AVERAGE)} \tag{2}
$$

$$
\frac{V_{IN}}{R_1} = f_O t_{OS} (1 mA)
$$
 (3)

Where:

 $f<sub>o</sub>$  is the output frequency  $t_{OS}$  is the one-shot period, equal to  $t_{OS} = 7500 \text{ C}_1 \text{(Farads)}$  (4)

The values suggested for  $R_1$  and  $C_1$  are chosen to produce a 25% duty cycle at full-scale frequency output. For full-scale frequencies above 200kHz, the recommended values produce a 50% duty cycle.



FIGURE 3. Gain and Offset Voltage Trim Circuit.



FIGURE 4. Frequency-to-Voltage Converter Circuit.



FIGURE 5. V/F Converter—Negative Input Voltage.



### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq$  1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**









www.ti.com www.ti.com 3-Jun-2022

## **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



### **TEXAS NSTRUMENTS**

www.ti.com www.ti.com 3-Jun-2022

### **TUBE**



### **B - Alignment groove width**

#### \*All dimensions are nominal



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated