### **Features** - Factory-Set Reset Threshold Voltages for Nominal Supplies from 1.2V to 1.8V - Low power consumption : Typ 7.5μA - Five different timeout periods available: 70µs(voltage detector), 1.5ms, 30ms, 210ms and 1.68s - Output configuration: Push-pull RESET, push-pull RESET or open-drain RESET - Guaranteed reset valid to Vcc: 0.9V--active low, 0.85V--active high - Detect voltage accuracy: ±1.5% - Adjustable threshold reset-in option - Immune to short negative Vcc transients - Small SOT23-3L, SC70-3L or SOT143-4L packages ### **Pad Configuration** ## **Ultra Low Voltage Detectors** ### **Description** The PT7M6832–6840 are microprocessor ( $\mu P$ ) supervisory circuits used to monitor low-voltage power supplies in $\mu P$ and digital systems. They provide excellent circuit reliability and low cost by eliminating external components and adjustments when used with +1.2V to +1.8V powered circuits. These devices assert a reset signal whenever the VCC supply voltage declines below a preset threshold or whenever manual reset $(\overline{MR})$ is asserted. Reset remains asserted for a fixed timeout delay after VCC has risen above the reset threshold or when manual reset is deasserted. Five different timeout periods are available: $70\mu s$ (voltage detector), 1.5ms, 30ms, 210ms, and 1.68s. Reset thresholds suitable for operation with a variety of supply voltages are available. The PT7M6832/PT7M6835/<u>PT7M6838</u> have a push-pull active-low reset output (RESET). The PT7M6833/ PT7M6836/PT7M6839 have a push-pull active-high reset output (RESET) and the PT7M 6834/ PT7M 6837/ <u>PT7M 6840</u> have an open-drain active-low reset output (RESET). The open-drain active-low reset output requires a pull-up resistor that can be connected to a voltage higher than VCC. The PT7M6835/PT7M6836/PT7M6837 feature a debounced manual reset input (MR), while the PT7M6838/PT7M6839/PT7M6840 provide a RESET-IN input allowing the user to externally adjust the reset threshold. The reset comparator is designed to ignore fast transients on VCC. Low supply current of $7.5\mu A$ makes the PT7M6832–PT7M6840 ideal for use in portable equipment. These devices are available in 3-pin SOT23 or 4-pin SOT143 packages. ### **Applications** - Computers - Controllers - Intelligent Instruments - Critical μP and μC Power Monitoring - Portable/Battery-Powered Equipment ## **Pin Description** #### PT7M6832- PT7M6837 | PT7M6833<br>SOT23-3<br>SC70-3 | PT7M6832/<br>PT7M6834<br>SOT23-3<br>SC70-3 | PT7M6836 | PT7M6835/<br>PT7M6837 | Name | Description | | |-------------------------------|--------------------------------------------|----------|-----------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | 1 | 1 | 1 | GND | Ground | | | - | 2 | - | 4 | RESET | Reset Output, Open-Drain or Push-Pull, Active-Low. /RESET changes from HIGH to LOW when Vcc drops below the selected reset threshold or /MR is pulled low. /RESET remains LOW for the reset timeout period after Vcc exceeds the device reset threshold and /MR is released high. | | | 2 | - | 4 | - | RESET | Reset Output, Push-Pull, Active-High. RESET changes from LOW to HIGH when the Vcc input drops below the selected reset threshold or /MR is pulled low. RESET remains HIGH for the reset timeout period after Vcc exceeds the device reset threshold and /MR is released high. | | | - | - | 3 | 3 | MR | Active-Low Manual Reset Input. Internal 20kΩ pullup to Vcc. Pull LOW to force a reset. Reset remains active as long as MR is LOW and for the reset timeout period after MR goes HIGH. Leave unconnected or connect to Vcc if unused | | | 3 | 3 | 2 | 2 | VCC | Supply Voltage and Monitored Supply | | #### PT7M6838- PT7M6840 | | 17110040 | | | | |----------|-----------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PT7M6839 | PT7M6838/<br>PT7M6840 | Name | Description | | | 3 | 3 | RESET-IN | Adjustable Reset Threshold Input. High-impedance input for reset comparator. Connect this pin to an external resistive-divider network to set the reset threshold voltage; the typical threshold is 0.44V. Reset is asserted when RESET-IN is below the threshold (VCC is not monitored). | | | 2 | 2 | Vcc | Supply Voltage (1.3V to 5.5V) | | | 1 | 1 | GND | Ground | | | 4 | - | RESET | Reset Output, Push-Pull, Active-High. RESET changes from LOW to HIGH when the RESET-IN input drops below the typical reset threshold (0.44V). RESET remains HIGH for the reset timeout period after RESET-IN exceeds the reset threshold. | | | - | 4 | RESET | Reset Output, Open-Drain or Push-Pull, Active-Low. /RESET changes from HIGH to LOW when RESET-IN drops below the typical reset threshold (0.44V). /RESET remains LOW for the reset timeout period after RESET-IN exceeds the reset threshold. | | **Block Diagram** Fig.1 PT7M6832-PT7M6837 Block Diagram Fig.2 PT7M6838-PT7M6840 Block Diagram ## **Maximum Ratings** | Storage Temperature | 65°C to +150°C | |-------------------------------------------------------------|----------------| | Ambient Temperature with Power Applied | 40°C to +85°C | | Supply Voltage to Ground Potential (V <sub>CC</sub> to GND) | 0.3V to +6.0V | | Open-drain RESET, MR | 0.3V to +6.0V | | RESET-IN, Push-pull RESET and RESET | 0.3V to +6.0V | | DC Input/Output Current | 20mA | | Power Dissipation. | 245mW | #### Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **AC Electrical Characteristics** $(V_{CC} = +0.9 \text{V to } +5.5 \text{V}, \text{ unless otherwise noted. Typical values are at } T_A = +25 ^{\circ}\text{C})$ | Description | Symbol | <b>Test Conditions</b> | Min | Тур | Max | Unit | |--------------------------------|------------------|------------------------------------------------------------------------------------|------------|------|------|------| | | | D0 | - | 0.07 | - | | | | | D1 | 1 | 1.5 | 2 | | | Reset Active Timeout Period | $t_{PD}$ | D2 | 20 30 40 m | | ms | | | | | D3 | 140 | 210 | 280 | | | | | D4 | 1120 | 1680 | 2240 | | | Vcc or RESET-IN to Reset Delay | | Vcc falling, step signal from (V <sub>TH</sub> +100mV) to (V <sub>TH</sub> -100mV) | - | 60 | - | μs | | Propagation Delay(D0 only) | $t_{\mathrm{P}}$ | Vcc rising, step signal from (V <sub>TH</sub> -100mV) to (V <sub>TH</sub> +100mV) | - | 70 | - | μs | | Startup Time(D0 only) | - | Vcc rising from 0 to $1.1V(t_R < 1\mu s)$ | - | 150 | - | μs | | MR Minimum Input Pulse Width | - | MR driven from Vcc to 0 | 2 | - | - | μs | | MR Glitch Rejection | - | MR driven from Vcc to 0 | - | 100 | - | ns | | MR to Reset Delay | - | MR driven from Vcc to 0 | - | 500 | - | ns | ## **DC** Electrical Characteristics $(V_{CC} = +0.9 \text{V to } +5.5 \text{V}$ , unless otherwise noted. Typical values are at $T_A = +25 \text{°C}$ ) | Description | Sym. | Test Conditions | Min | Typ | Max | Unit | | |------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------|---------|-----------|---------|-------------------|--| | | | T <sub>A</sub> = -40°C ~+85°C, PT7M6832/6835/6838,<br>PT7M6834/6837/6840 | 0.9 | - | 5.5 | | | | Operating Voltage Range | $V_{CC}$ | T <sub>A</sub> = -40°C ~+85°C, PT7M6833/6836/6839 | | - | 5.5 | V | | | Operating Voltage Range | <b>V</b> CC | T <sub>A</sub> = 0°C ~+85°C, PT7M6833/6836/6839 | | - | 5.5 | | | | | | T <sub>A</sub> = -40°C ~+85°C, PT7M6838/6839/6840 | 1.5 | = | 5.5 | | | | | | V <sub>CC</sub> =1.2V, no load, reset not asserted | - | 7.5 | 13 | | | | Supply Current | $I_{CC}$ | V <sub>CC</sub> =1.8V, no load, reset not asserted | - | 9 | 16 | μA | | | | | V <sub>CC</sub> =3.6V, no load, reset not asserted | - | 16 | 25 | ┤ | | | | | W | 1.620 | 1.665 | 1.710 | | | | | | V | 1.530 | 1.575 | 1.620 | | | | D | ** | I | 1.350 | 1.388 | 1.425 | V | | | Reset Threshold | $V_{TH}$ | H (-10°C ~ +85°C) | 1.275 | 1.313 | 1.350 | | | | | | G (0°C ~ +85°C) | 1.080 | 1.110 | 1.140 | | | | | | F*(0°C ~+85°C) | 1.020 | 1.050 | 1.080 | | | | DECET DATE 1 11 | V <sub>RSTIN</sub> | 1.5V<=V <sub>CC</sub> <=5.5V, RESET-IN falling from high to low(25°C) | -2% | 444 | +2% | | | | RESET-IN Threshold | | 1.5V<=V <sub>CC</sub> <=5.5V, RESET-IN rising from low to high(0°C ~85°C) | -5% | 444 | +5% | ı | | | Reference voltage temperature coefficient | $T_{\rm C}$ | Reference voltage temperature coefficient,<br>-40°C ~+85°C | - | 70 | - | ppm/<br>℃ | | | | V <sub>OH</sub> | $V_{CC}$ >=1.1V, $I_{source}$ =50 $\mu$ A, reset not asserted | 0.8×Vcc | - | - | | | | Push-pull RESET | | V <sub>CC</sub> >=1.5V, I <sub>source</sub> =150μA, reset not asserted | 0.8×Vcc | - | - | | | | Output High Voltage | | V <sub>CC</sub> >=1.0V, I <sub>source</sub> =50μA, reset asserted | 0.8×Vcc | - | - | - | | | | | V <sub>CC</sub> >=1.5V, I <sub>source</sub> =150μA, reset asserted | 0.8×Vcc | - | - | | | | Push-pull RESET | | $V_{CC} >= 1.0V$ , $I_{sink} = 80\mu A$ , reset asserted | - | - 0.2×Vcc | | ; | | | Output Low Voltage | | $V_{CC} >= 1.5V$ , $I_{sink} = 200\mu A$ , reset asserted | - | - | 0.2×Vcc | V | | | Push-pull RESET | V <sub>OL</sub> | $V_{CC} >= 1.1 V$ , $I_{sink} = 80 \mu A$ , reset not asserted | - | - | 0.2×Vcc | | | | Output Low Voltage | | $V_{CC} >= 1.5 \text{V}, I_{sink} = 200 \mu \text{A}$ , reset not asserted | - | - | 0.2×Vcc | | | | Open-Drain RESET | | V <sub>CC</sub> >=1.0V, I <sub>sink</sub> =80μA, reset asserted | - | - | 0.15 | 17 | | | Output Low Voltage | | $V_{CC} >= 1.5 \text{V}, I_{sink} = 200 \mu \text{A}, \text{ reset asserted}$ | - | - | 0.2 V | | | | | $V_{\rm IL}$ | - | - | - | 0.3×Vcc | ** | | | MR Input Voltage | V <sub>IH</sub> | - | 0.7×Vcc | - | - | V | | | Open-Drain RESET Output Leakage Current | $I_{LKG}$ | $V_{CC} > V_{TH}$ , reset not asserted | - | - | 1.0 | μΑ | | | RESET-IN Leakage Current | I <sub>RSTIN</sub> | - | -25 | - | +25 | nA | | | Reset Threshold Hysteresis | V <sub>HYS</sub> | - | - | 0.75 | - | % V <sub>TH</sub> | | | Open-Drain RESET Output Leakage Current RESET-IN Leakage Current | $I_{LKG}$ $I_{RSTIN}$ | $V_{CC} > V_{TH}$ , reset not asserted | - | - | | | | ### **Functional Description** #### **Reset Output** The PT7M6832–PT7M6840 assert a reset to prevent code-execution errors during power-up, power-down, or brownout conditions. They also assert a reset signal whenever the Vcc supply voltage falls below a preset threshold (PT7M6832–PT7M6837) or RESET-IN falls below the adjustable threshold (PT7M6838-PT7M6840), keeping reset asserted for a fixed timeout delay (*Table 2*) after Vcc or RESET-IN has risen above the reset threshold. The PT7M6832/6835/6838 use a push-pull active-low output, the PT7M6833/6836/6839 have a push-pull active-high output, and the PT7M6834/6837/ 6840 have an open-drain active- low output stage. Connect a pull-up resistor on the PT7M6834/6837/ 6840's RESET output to any supply between 0 and 6V. #### **Manual Reset Input** Reset remains asserted while $\overline{MR}$ is low, and for a fixed timeout delay after $\overline{MR}$ returns high. This input has an internal $20k\Omega$ pull-up resistor, so it can be left open if it is not used. $\overline{MR}$ can be driven with CMOS logic level, or with open-drain/collector outputs. To create a manual reset function, connect a normally open momentary switch from $\overline{MR}$ to ground; external debounce circuitry is not required. #### **RESET-IN** The PT7M6838/6839/6840 features a RESET-IN input for monitoring supply voltages down to 0.44V. An external resistive-divider network can be used to set voltage monitoring thresholds as shown in Fig.3. As the monitored voltage falls, the voltage at RESET-IN decreases and asserts a reset when it falls below the RESET-IN threshold( $V_{RSTIN}$ ). The low-leakage current at RESET-IN allows for relatively large-value resistors to be used, which reduce power consumption. For example, for a 0.6V monitored trip level, if $R2 = 200k\Omega$ , then $R1 = 70.3k\Omega$ . **Note**: The minimum Vcc of 1.3V is required to guarantee the RESET-IN threshold accuracy. Fig.3 External setting of adjustable threshold ### **Application Information** #### **Negative-Going VCC Transients** In addition to issuing a reset to the $\mu P$ during power-up, power-down, and brownout conditions, the PT7M6832–PT7M6840 are relatively immune to short-duration negative-going Vcc transients. A $0.1\mu F$ bypass capacitor mounted as close as possible to the Vcc pin provides additional transient immunity. #### Valid Reset Output Down to Vcc = 0 When Vcc falls below 0.9V, the PT7M6832/6838 push-pull RESET output no longer sinks current for it becomes an open circuit. Therefore, high-impedance CMOS logic inputs connected to RESET can drift to undetermined voltages. This presents no problem in most applications since most $\mu P$ and other circuitry are inoperative with Vcc lower than 0.9V. However, in applications where RESET must be valid down to 0, adding a pull-down resistor to RESET causes any stray leakage currents to flow to ground, holding RESET low(Fig.4). R3's value is not critical; $100k\Omega$ is large enough not to load RESET and small enough to pull RESET to ground. Fig.4 Reset output valid to VCC=0 circuit Fig.6 Open-drain Reset output with multiple supplies A $100k\Omega$ pull-up resistor to Vcc is also recommended for the PT7M6833/PT7M6836/PT7M6839 if RESET is required to remain valid for Vcc < 0.85V. #### Interfacing to µPs with Bidirectional Reset Pins Since the $\overline{RESET}$ output on the PT7M6834/6837/6840 is open-drain, these devices interface easily with $\mu Ps$ that have bidirectional reset pins. Connecting the $\mu P$ supervisor's $\overline{RESET}$ output directly to the $\mu P$ 's $\overline{RESET}$ pin with a single pull-up resistor allows either device to assert a reset (Fig.5). #### **Open-Drain RESET Output with Multiple Supplies** In some systems the open-drain output is used to level-shift from the monitored supply to reset circuitry powered by some other supply (*Fig.*6). **Note:** As the PT7M6834/6837/6840's Vcc decreases, so does the IC's ability to sink current at RESET. Also, with any pull-up, RESET will be pulled high as Vcc declines toward 0. The voltage where this occurs depends on the pull-up resistor value and the voltage to which it is connected. Fig.5 Interfacing to uPs with Bidirectional Reset I/O # **Application Circuit** ## **Mechanical Information** TB (SOT143-4L) TA (SOT23-3L) C3 (SC70-3L) ### **Ordering Information** | Part Number | Package Code | Package | |-----------------|--------------|-------------------------------| | PT7M6832xDxTA3E | TA3 | Lead free and Green SOT23-3L | | PT7M6832xDxC3E | C3 | Lead free and Green SC70-3L | | PT7M6833xDxTA3E | TA3 | Lead free and Green SOT23-3L | | PT7M6833xDxC3E | C3 | Lead free and Green SC70-3L | | PT7M6834xDxTA3E | TA3 | Lead free and Green SOT23-3L | | PT7M6834xDxC3E | C3 | Lead free and Green SC70-3L | | PT7M6835xDxTBE | TB | Lead free and Green SOT143-4L | | PT7M6836xDxTBE | TB | Lead free and Green SOT143-4L | | PT7M6837xDxTBE | TB | Lead free and Green SOT143-4L | | PT7M6838DxTBE | TB | Lead free and Green SOT143-4L | | PT7M6839DxTBE | TB | Lead free and Green SOT143-4L | | PT7M6840DxTBE | TB | Lead free and Green SOT143-4L | #### Note: - "x" refer to threshold. See below table 1 - "Dx" refer to timeout period. See below table 2 - E=Lead-free and Green - Adding X suffix=Tape/Reel - Contact Pericom for availability Table 1 Suffix "x" definition of Threshold | Suffix | Reset Threshold(V) | |--------|--------------------| | W | 1.665 | | V | 1.575 | | I | 1.388 | | Н | 1.313 | | G | 1.110 | | F | 1.050 | Table 2 Suffix "Dx" definition of Timeout Period | Suffix | Reset Active Timeout Period(ms) | |--------|---------------------------------| | D0 | 0.07 | | D1 | 1.5 | | D2 | 30 | | D3 | 210 | | D4 | 1680 | #### Function comparison of PT7M6832- PT7M6840 | Item | Part No. | Output O | pen-Drain | Output Push-Pull | | | |------|--------------------|-------------|------------|------------------|------------|--| | | Tait No. | Active high | Active low | Active high | Active low | | | 1 | PT7M6832/6835/6838 | - | - | - | $\sqrt{}$ | | | 2 | PT7M6833/6836/6839 | - | - | V | - | | | 3 | PT7M6834/6837/6840 | - | √ | - | - | | $Pericom\ Semiconductor\ Corporation\ \bullet\ 1-800-435-2336\ \bullet\ \underline{www.pericom.com}$ Pericom reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best possible product. Pericom does not assume any responsibility for use of any circuitry described other than the circuitry embodied in Pericom product. The company makes no representations that circuitry described herein is free from patent infringement or other rights, of Pericom. 11/18/13 2013-11-0003 PT0236-6