# 64K x 8 Static RAM #### **Features** - · High speed - —t<sub>AA</sub> = 15 ns - · CMOS for optimum speed/power - · Low active power - —770 mW - Low standby power - -28 mW - Automatic power-down when deselected - TTL-compatible inputs and outputs - Easy memory expansion with CE<sub>1</sub>, CE<sub>2</sub>, and OE options #### **Functional Description** The CY7C1512 is a high-performance CMOS static RAM organized as 65,536 words by 8 bits. Easy memory expansion is provided by an active LOW chip enable (CE1), an active HIGH chip enable (CE2), an active LOW output enable (OE), and three-state drivers. This device has an automatic power-down feature that reduces power consumption by more than 75% when deselected. Writing to the device is accomplished by taking chip enable one (CE1) and write enable (WE) inputs LOW and chip enable two (CE2) input HIGH. Data on the eight I/O pins (I/O0 through I/O<sub>7</sub>) is then written into the location specified on the address pins ( $A_0$ through $A_{15}$ ). Reading from the device is accomplished by taking chip enable one (CE1) and output enable (OE) LOW while forcing write enable (WE) and chip enable two (CE2) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output pins (I/O0 through I/O7) are placed in a high-impedance state when the device is deselected (CE1 HIGH or CE<sub>2</sub> LOW), the outputs are disabled (OE HIGH), or during a write operation (CE1 LOW, CE2 HIGH, and WE LOW). The CY7C1512 is available in standard 450-mil-wide plastic SOIC and 400-mil plastic SOJ packages. #### Selection Guide | | - | 7C1512-15 | 7C1512-20 | 7C1512-25 | 7C1512-35 | 7C1512-70 | |--------------------------------------|------------|-----------|-----------|-----------|-----------|-----------| | Maximum Access Time ( | ns) | 15 | 20 | 25 | 35 | 70 | | Maximum Operating<br>Current (mA) | Commercial | 140 | 130 | 120 | 110 | 110 | | Maximum CMOS<br>Standby Current (mA) | Commercial | 5 | 5 | 5 | 5 | 5 | **Cypress Semiconductor Corporation** 3901 North First Street • San Jose CA 95134 408-943-2600 June 1996 ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied......-55°C to +125°C Supply Voltage on $V_{CC}$ to Relative GND<sup>[1]</sup> .... -0.5V to +7.0V | DC Input Voltage <sup>[1]</sup> | 0.5V to V <sub>CC</sub> +0.5V | |--------------------------------------------------------|-------------------------------| | Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-Up Current | >200 mA | ## **Operating Range** | Range | Ambient<br>Temperature <sup>[2]</sup> | V <sub>CC</sub> | |------------|---------------------------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 10% | ## Electrical Characteristics Over the Operating Range<sup>[3]</sup> | | | | 7C15 | 512-15 | 7C15 | 12-20 | 12-20 7C1512-25 | | | |------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------------|--------------------------|-----------------|-------------------|------| | Parameter | Description | Test Conditions | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | $V_{OH}$ | Output HIGH Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = - 4.0 mA | 2.4 | | 2.4 | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA | | 0.4 | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.2 | V <sub>CC</sub> + | 2.2 | V <sub>CC</sub> +<br>0.3 | 2.2 | V <sub>CC</sub> + | V | | V <sub>IL</sub> | Input LOW Voltage[1] | | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | V | | l <sub>IX</sub> | Input Load Current | GND ≤ V <sub>I</sub> ≤ V <sub>CC</sub> | -1 | +1 | -1 | +1 | -1 | +1 | μА | | loz | Output Leakage Current | GND ≤ V <sub>I</sub> ≤ V <sub>CC</sub> ,Output Disabled | -5 | +5 | <b>-</b> 5 | +5 | -5 | +5 | μА | | los | Output Short<br>Circuit Current <sup>[4]</sup> | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND | | -300 | | -300 | | -300 | mA | | Icc | V <sub>CC</sub> Operating<br>Supply Current | $V_{CC} = Max$ , $I_{OUT} = 0$ mA,<br>$f = f_{MAX} = 1/t_{RC}$ | | 140 | | 130 | | 120 | mA | | I <sub>SB1</sub> | Automatic CE<br>Power–Down Current<br>—TTL Inputs | $\begin{aligned} &\text{Max. } V_{CC}, \ \overline{CE}_1 \geq V_{\text{IH}} \text{ or } CE_2 \leq V_{\text{IL}}, \\ &V_{\text{IN}} \geq V_{\text{IH}} \text{ or } V_{\text{IN}} \leq V_{\text{IL}}, \ f = f_{\text{MAX}} \end{aligned}$ | | 40 | | 30 | | 30 | mA | | I <sub>SB2</sub> | Automatic CE Power–Down Current —CMOS Inputs | $\begin{array}{l} \text{Max. } V_{CC}, \overline{CE}_1 \geq V_{CC} - 0.3 \text{V,} \\ \text{or } CE_2 \leq 0.3 \text{V, } V_{\text{IN}} \geq V_{CC} - 0.3 \text{V,} \\ \text{or } V_{\text{IN}} \leq 0.3 \text{V, } f = 0 \end{array}$ | | 5 | | 5 | | 5 | mA | | | , | | 7C1 | 512-35 | 7C1 | 512-70 | | |------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------|-------------|-----------------------|------| | Parameter | Description | Test Conditions | Min. | Max. | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -4.0 mA | 2.4 | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA | | 0.4 | · | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | 2.2 | V <sub>CC</sub> + 0.3 | | | V <sub>IL</sub> | Input LOW Voltage[1] | | -0.3 | 0.8 | -0.3 | 0.8 | | | l <sub>IX</sub> | Input Load Current | $GND \le V_1 \le V_{CC}$ | <b>-1</b> | +1 | -1 | +1 | μА | | loz | Output Leakage Current | GND $\leq V_1 \leq V_{CC}$ , Output Disabled | <del>-</del> 5 | +5 | -5 | +5 | μA | | los | Output Short<br>Circuit Current <sup>[4]</sup> | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND | | -300 | <del></del> | -300 | mA | | I <sub>CC</sub> | V <sub>CC</sub> Operating<br>Supply Current | $V_{CC} = Max$ , $I_{OUT} = 0$ mA,<br>$f = f_{MAX} = 1/t_{RC}$ | | 110 | | 110 | mA | | I <sub>SB1</sub> | Automatic CE<br>Power-Down Current<br>—TTL Inputs | $\begin{aligned} &\text{Max. V}_{CC}, \overline{CE}_1 \geq V_{\text{IH}} \text{ or } CE_2 \leq V_{\text{IL}}, \\ &V_{\text{IN}} \geq V_{\text{IH}} \text{ or } V_{\text{IN}} \leq V_{\text{IL}}, f = f_{\text{MAX}} \end{aligned}$ | | 25 | | 25 | mA | | I <sub>SB2</sub> | Automatic CE<br>Power-Down Current<br>—CMOS Inputs | Max. $V_{CC}$ , $\overline{CE}_1 \ge V_{CC} - 0.3V$ , or $CE_2 \le 0.3V$ , $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3V$ , f=0 | | 5 | | 5 | mA | #### Notes: V<sub>IL</sub> (min.) = -2.0V for pulse durations of less than 20 ns. T<sub>A</sub> is the "instant on" case temperature. See the last page of this specification for Group A subgroup testing information. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. ## Capacitance<sup>[5]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 9 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>CC</sub> = 5.0V | 9 | pF | #### **AC Test Loads and Waveforms** ## Switching Characteristics [3, 6] Over the Operating Range | | | 7C15 | 12-15 | 7C15 | 12-20 | 7C15 | 12-25 | | |-------------------|---------------------------------------------------------------------------------|------|----------|----------|----------|----------|--------------------------------------------------|----------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYC | LE | · | <u> </u> | | <u> </u> | L | <b>.</b> | <u> </u> | | t <sub>RC</sub> | Read Cycle Time | 15 | | 20 | | 25 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 15 | | 20 | | 25 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | 5 | | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW to Data Valid, CE <sub>2</sub> HIGH to Data Valid | | 15 | - | 20 | | 25 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 7 | <u> </u> | 8 | <u> </u> | 10 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z | 0 | | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[7, 8]</sup> | | 7 | | 8 | | 10 | ns | | tLZCE | CE <sub>1</sub> LOW to Low Z, CE <sub>2</sub> HIGH to Low Z <sup>[8]</sup> | 3 | | 3 | | 5 | | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH to High Z, CE <sub>2</sub> LOW to High Z <sup>[7, 8]</sup> | | 7 | | 8 | | 10 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW to Power-Up, CE <sub>2</sub> HIGH to Power-Up | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH to Power-Down, CE <sub>2</sub> LOW to Power-Down | | 15 | | 20 | | 25 | ns | | WRITE CYC | CLE <sup>[9]</sup> | | -t | | <u> </u> | · | ı | <u> </u> | | twc | Write Cycle Time | 15 | | 20 | | 25 | | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW to Write End, CE <sub>2</sub> HIGH to Write End | 12 | | 15 | | 20 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 12 | | 15 | | 20 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | 0 | <del> </del> | ns | | t <sub>PWE</sub> | WE Pulse Width | 12 | | 15 | | 20 | <u> </u> | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 8 | | 10 | | 15 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | 1 | 0 | | 0 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[8]</sup> | 3 | | 3 | | 5 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[7, 8]</sup> | - | 7 | | 8 | | 10 | ns | Tested initially and after any design or process changes that may affect these parameters. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified lour of the specified lour of the specified with a load capacitance. 1 HZCE, 1 HZCE, and 1 HZWE are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. At any given temperature and voltage condition, 1 HZCE is less than 1 LZCE, 1 HZCE is less than 1 LZCE, 1 HZCE and 1 HZWE is less than 1 LZWE for any given device. The internal write time of the memory is defined by the overlap of CE1 LOW, CE2 HIGH, and WE LOW. CE1 and WE must be LOW and CE2 HIGH to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. # Switching Characteristics<sup>[3, 6]</sup> Over the Operating Range (continued) | | | 7C15 | 12-35 | 7C15 | 12-70 | Unit | |-------------------|---------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------|----------|------| | Parameter | Description | Min. | Min. | Min. | Min. | | | READ CYCL | | <del> </del> | <u> </u> | | | L | | t <sub>RC</sub> | Read Cycle Time | 35 | | 70 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 35 | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 5 | | 5 | | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW to Data Valid, CE <sub>2</sub> HIGH to Data Valid | | 35 | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 15 | | 15 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[7, 8]</sup> | | 15 | | 15 | ns | | tLZCE | CE <sub>1</sub> LOW to Low Z, CE <sub>2</sub> HIGH to Low Z <sup>[8]</sup> | 5 | | 5 | | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH to High Z, CE <sub>2</sub> LOW to High Z <sup>[7, 8]</sup> | | 15 | | 15 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW to Power-Up, CE <sub>2</sub> HIGH to Power-Up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH to Power-Down, CE <sub>2</sub> LOW to Power-Down | | 35 | | 70 | ns | | WRITE CYCL | <b>E</b> <sup>[9]</sup> | | | · | <u> </u> | 1 | | twc | Write Cycle Time | 35 | | 70 | | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW to Write End, CE <sub>2</sub> HIGH to Write End | -25 | | 60 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 25 | <del> </del> - | 60 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | 1 | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 25 | <del> </del> | 60 | | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 20 | | 55 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | <u> </u> | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[8]</sup> | 5 | | 5 | | ns | | <sup>t</sup> HZWE | WE LOW to High Z <sup>[7, 8]</sup> | | 15 | | 15 | ns | ## **Switching Waveforms** ## Read Cycle No. 1 [10, 11] #### Notes: 10. Device is continuously selected. $\overline{OE}$ , $\overline{CE}_1 = V_{1L}$ , $CE_2 = V_{1H}$ . 11. $\overline{WE}$ is HIGH for read cycle. ## Switching Waveforms (continued) ## Read Cycle No. 2 (OE Controlled) [11, 12] ## Write Cycle No. 1 (CE<sub>1</sub> or CE<sub>2</sub> Controlled)<sup>[13, 14]</sup> - Address valid prior to or coincident with \(\overline{CE}\_1\) transition LOW and \(\overline{CE}\_2\) transition HIGH. Data I/O is high impedance if \(\overline{OE} = V\_{IH}\). If \(\overline{CE}\_1\) goes HIGH or \(\overline{CE}\_2\) goes LOW simultaneously with \(\overline{WE}\) going HIGH, the output remains in a high-impedance state. # Switching Waveforms (continued) ## Read Cycle No. 2 (WE Controlled, OE HIGH During Write)[13, 14] ## Write Cycle No. 3 (WE Controlled, OE LOW) [14] Note: <sup>15.</sup> During this period the I/Os are in the output state and input signals should not be applied. ## **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | 1/0 <sub>0</sub> - 1/0 <sub>7</sub> | Mode | Power | |-----------------|-----------------|----|----|-------------------------------------|----------------------------|----------------------------| | Н | Х | Х | X | High Z | Power-Down | Standby (I <sub>SB</sub> ) | | X | L | Х | Х | High Z | Power-Down | Standby (I <sub>SB</sub> ) | | L | Н | L | Н | Data Out | Read | Active (I <sub>CC</sub> ) | | L | Н | Х | L | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|---------------|-----------------|-------------------------------|--------------------| | 15 | CY7C1512-15SC | S34 | 32-Lead (450-Mil) Molded SOIC | Commercial | | | CY7C1512-15VC | V33 | 32-Lead (400-Mil) Molded SOJ | 1 | | 20 | CY7C1512-20SC | S34 | 32-Lead (450-Mil) Molded SOIC | Commercial | | | CY7C1512-20VC | V33 | 32-Lead (400-Mil) Molded SOJ | 1 | | 25 | CY7C1512-25SC | S34 | 32-Lead (450-Mil) Molded SOIC | Commercial | | | CY7C1512-25VC | V33 | 32-Lead (400-Mil) Molded SOJ | 7 | | 35 | CY7C1512-35SC | S34 | 32-Lead (450-Mil) Molded SOIC | Commercial | | | CY7C1512-35VC | V33 | 32-Lead (400-Mil) Molded SOJ | † | | 70 | CY7C1512-70SC | S34 | 32-Lead (450-Mil) Molded SOIC | Commercial | | | CY7C1512-70VC | V33 | 32-Lead (400-Mil) Molded SOJ | 1 | Shaded areas contain advanced information. Document #: 38-00522 #### **Package Diagrams** #### 32-Lead (450 -Mil) Molded SOIC S34 DIMENSIONS IN INCHES MIN. MAX. ### 32-Lead (400-Mil) Molded SOJ V33 <sup>©</sup> Cypress Semiconductor Corporation, 1996. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circultry other than circultry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.