

## **MPC603RVA8LC**

## *PowerPC 603e RISC Microprocessor - Family PID7t-603e*

The PID7t-603e implementation of the PowerPC 603e (renamed after the 603R) is a low-power implementation of the Reduced Instruction Set Computer (RISC) microprocessor PowerPC family. The 603R is pin-to-pin compatible with the PowerPC 603e and 603P in a Cerquad package. The 603R implements 32-bit effective addresses, integer data types of 8, 16 and 32 bits, and floating-point data types of 32 and 64 bits.

The 603R is a low-power 2.5/3.3V design and provides four software controllable power-saving modes. This device is a superscalar processor capable of issuing and retiring as many as three instructions per clock. Instructions can be executed in any order for increased performance, but, the 603R makes completion appear sequential. It integrates five execution units and is able to execute five instructions in parallel.

The 603R provides independent on-chip, 16-Kbyte, four-way set-associative, physically addressed cashes for instructions and data, as well as on-chip instructions, and data Memory Management Units (MMUs). The MMUs contain 64-entry, two-way set-associative, data and instruction translation look aside buffers that provide support for demand-paged virtual memory address translation and variable-sized block translation. The 603R has a selectable 32- or 64-bit data bus and a 32-bit address bus. The interface protocol allows multiple masters to compete for system resources through a central external arbiter, The device supports single-beat and burst data transfers for memory accesses, and supports memory-mapped I/Os.

The 603R uses an advanced, 2.5/3.3V CMOS process technology and maintains full interface compatibility with TTL devices, It also integrates in-system testability and debugging features through JTAG boundaryscan capabilities.

## **Rochester Electronics Manufactured Components**

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All re-creations are done with the approval of the Original Component Manufacturer. (OCM)

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

## **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
	- Class Q Military
	- Class V Space Level

Qualified Suppliers List of Distributors (QSLD)

• Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

*The original manufacturer's datasheet accompanying this document reflects the performance* and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OCM specifications. *'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.*

## FOR REFERENCE ONLY

© 2021 Rochester Electronics, LLC. All Rights Reserved 12102021



## **MPC603RVA8LC**

*PowerPC 603e RISC Microprocessor - Family PID7t-603e*

#### **Rochester Ordering Guide\* :**



*\* The Rochester ordering guide supersedes the OCM ordering guide in the attached datasheet.*

*1 The Rochester MPC603R product is derived under authorization by NXP from mask revision K32C*

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the *Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor*  products to the original manufacturer's specifications. 'Typical' values are for reference purposes only. Certain minimum *or maximum ratings may be based on product characterization, design, simulation, or sample testing.*

## FOR REFERENCE ONLY

© 2021 Rochester Electronics, LLC. All Rights Reserved 12102021 To learn more, please visit www.rocelec.com

# **e2V**

## **TSPC603R PowerPC 603e RISC Microprocessor Family PID7t-603e**

## **Datasheet**

#### **Features**

- **Superscalar (3 Instructions per Clock Peak)**
- **Dual 16 KB Caches**
- **Selectable Bus Clock**
- **32-bit Compatibility PowerPC Implementation**
- **On-chip Debug Support**
- **Nap, Doze and Sleep Power Saving Modes**
- **Device Offered in Cerquad, CBGA 255, HiTCE CBGA 255 and CI-CGA 255**



## **Features Specific to CBGA 255, HiTCE CBGA 255 and CI-CGA 255**

- **7.4 SPECint95, 6.1 SPECfp95 at 300 MHz (Estimated)**
- P<sub>D</sub> Typically = 3.5W (266 MHz), Full Operating Conditions
- **Branch Folding**
- **64-bit Data Bus (32-bit Data Bus Option)**
- **4-Gbytes Direct Addressing Range**
- **Pipelined Single/Double Precision Float Unit**
- **IEEE 754 Compatible FPU**
- **IEEE P 1149-1 Test Mode (JTAG/C0P)**
- **f INT Max = 300 MHz**
- $\cdot$   $f_{\text{BUS}}$  Max = 75 MHz
- **Compatible CMOS Input/TTL Output**

#### **Features Specific to Cerquad**

- **5.6 SPECint95, 4 SPECfp95 and 200 MHz (Estimated)**
- P<sub>D</sub> Typically = 2.5W (200 MHz), Full Operating Conditions

#### **1. Description**

The PID7t-603e implementation of the PowerPC 603e (renamed after the 603R) is a low-power implementation of the Reduced Instruction Set Computer (RISC) microprocessor PowerPC family. The 603R is pin-to-pin compatible with the PowerPC 603e and 603P in a Cerquad package. The 603R implements 32-bit effective addresses, integer data types of 8, 16 and 32 bits, and floating-point data types of 32 and 64 bits.

The 603R is a low-power 2.5/3.3V design and provides four software controllable power-saving modes. This device is a superscalar processor capable of issuing and retiring as many as three instructions per clock. Instructions can be executed in any order for increased performance, but, the 603R makes completion appear sequential. It integrates five execution units and is able to execute five instructions in parallel.

The 603R provides independent on-chip, 16-Kbyte, four-way set-associative, physically addressed caches for instructions and data, as well as on-chip instructions, and data Memory Management Units (MMUs). The MMUs contain 64-entry, two-way set-associative, data and instruction translation look aside buffers that provide support for demand-paged virtual memory address translation and variable-sized block translation. The 603R has a selectable 32- or 64-bit data bus and a 32-bit address bus. The interface protocol allows multiple masters to compete for system resources through a central external arbiter. The device supports single-beat and burst data transfers for memory accesses, and supports memory-mapped I/Os.

The 603R uses an advanced, 2.5/3.3V CMOS process technology and maintains full interface compatibility with TTL devices. It also integrates in-system testability and debugging features through JTAG boundary-scan capabilities.

#### **2. Screening/Quality/Packaging**

This product is manufactured in full compliance with:

- HiTCE CBGA according to e2v Standards
- CI-CGA 255 and Cerquad: MIL-PRF-38535 class Q or according to e2v standards
- CBGA 255: Upscreenings based upon e2v standards
- CBGA, CI-CGA, HiTCE packages:
	- Full military temperature range (T<sub>C</sub> = -55°C, T<sub>j</sub> = +125°C)
	- Industrial temperature range  $(\sf{T}_C$  = -40°C,  $\sf{T}_j$  = +110°C)
- Cerquad:
	- Full military temperature range (T $_{\rm C}$  = -55°C, T $_{\rm c}$  = +125°C)
	- Industrial temperature range  $(T_C = -40^{\circ}C, T_c = +110^{\circ}C)$
	- Commercial temperature ranges ( $T_c = 0^\circ C$ ,  $T_c = +70^\circ C$ )
- Internal I/O Power Supply =  $2.5 \pm 5\%$  //  $3.3V \pm 5\%$

#### **3. Block Diagram**





#### **4. Overview**

The 603R is a low-power implementation of the PowerPC microprocessor family of Reduced Instruction Set Computing (RISC) microprocessors. The 603R implements the 32-bit portion of the PowerPC architecture, which provides 32-bit effective addresses, integer data types of 8, 16 and 32 bits, and floating-point data types of 32 and 64 bits. For 64-bit PowerPC microprocessors, the PowerPC architecture provides 64-bit integer data types, 64-bit addressing, and other features required to complete the 64-bit architecture.

The 603R provides four software controllable power-saving modes. Three of the modes (nap, doze, and sleep) are static in nature, and progressively reduce the amount of power dissipated by the processor. The fourth is a dynamic power management mode that causes the functional units in the 603R to automatically enter a low-power mode when the functional units are idle without affecting operational performance, software execution, or any external hardware.

The 603R is a superscalar processor capable of issuing and retiring as many as three instructions per clock. Instructions can be executed in any order for increased performance, but, the 603R makes completion appear sequential.

The 603e integrates five execution units:

- an Integer Unit (IU)
- a Floating-point Unit (FPU)

- a Branch Processing Unit (BPU)
- a Load/Store Unit (LSU)
- a System Register Unit (SRU)

The ability to execute five instructions in parallel and the use of simple instructions with rapid execution times yield high efficiency and throughput for 603R-based systems. Most integer instructions execute in one clock cycle. The FPU is pipelined so a single-precision multiply-add instruction can be issued every clock cycle.

The 603R provides independent on-chip, 16 Kbyte, four-way set-associative, physically addressed caches for instructions and data, as well as on-chip instruction and data Memory Management Units (MMUs). The MMUs contain 64-entry, two-way set-associative, Data and Instruction Translation Lookaside Buffers (DTLB and ITLB) that provide support for demand-paged virtual memory address translation and variable-sized block translation. The TLBs and caches use a Least Recently Used (LRU) replacement algorithm. The 603R also supports block address translation through the use of two independent Instruction and Data Block Address Translation (IBAT and DBAT) arrays of four entries each. Effective addresses are compared simultaneously with all four entries in the BAT array during block translation. In accordance with the PowerPC architecture, if an effective address hits in both the TLB and BAT array, the BAT translation has priority.

The 603R has a selectable 32- or 64-bit data bus and a 32-bit address bus. The 603R interface protocol allows multiple masters to compete for system resources through a central external arbiter. The 603R provides a three-state coherency protocol that supports the exclusive, modified, and invalid cache states. This protocol is a compatible subset of the MESI (Modified/Exclusive/Shared/Invalid) four-state protocol and operates coherently in systems that contain four-state caches. The 603R supports single-beat and burst data transfers for memory accesses, and supports memory-mapped I/Os.

The 603R uses an advanced, 0.29 µm 5-metal-layer CMOS process technology and maintains full interface compatibility with TTL devices.

#### **5. Signal Description**

Figure 5-1 on page 5, Table 10-5 and Table 10-6 on page 20 describe the signals on the TSPC603R and indicate signal functions. The test signals, TRST, TMS, TCK, TDI and TDO, comply with the subset P-1149.1 of the IEEE testability bus standard.

The three signals LSSD\_MODE, LI\_TSTCLK and L2\_TSTCLK are test signals for factory use only and must be pulled up to  $V_{DD}$  for normal machine operations.



#### **Figure 5-1.** Functional Signal Groups

#### **6. Detailed Specifications**

This specification describes the specific requirements for the microprocessor TSPC603R, in compliance with MIL-STD-883 class B or e2v standard screening.

#### **7. Applicable Documents**

- 1. MIL-STD-883: Test methods and procedures for electronics
- 2. MIL-PRF-38535: General specifications for microcircuits

The microcircuits are in accordance with the applicable documents and as specified herein.

#### **7.1 Design and Construction**

#### **7.1.1 Terminal Connections**

Depending on the package, the terminal connections are as shown in Table 10-2 on page 15, Table 10- 4 on page 18, "Recommended Operating Conditions" on page 6, Figure 15-2 on page 50, Figure 15-4 on page 52 and Figure 5-1 on page 5.

#### **7.1.2 Lead Material and Finish**

Lead material and finish shall be as specified in MIL-STD-1835. (See "Package Mechanical Data" on page 48.)

#### **7.2 Absolute Maximum Ratings**

Absolute maximum ratings are stress ratings only and functional operation at the maximum is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

| <b>Parameter</b>          | Symbol           | Min    | Max    | Unit        |
|---------------------------|------------------|--------|--------|-------------|
| Core supply voltage       | $V_{DD}$         | $-0.3$ | 2.75   | ν           |
| PLL supply voltage        | AV <sub>DD</sub> | $-0.3$ | 2.75   | v           |
| I/O supply voltage        | OV <sub>DD</sub> | $-0.3$ | 3.6    |             |
| Input voltage             | $V_{IN}$         | $-0.3$ | 5.5    |             |
| Storage temperature range | STG              | -55    | $+150$ | $^{\circ}C$ |

**7.2.1** Absolute Maximum Ratings for the 603R<sup>(1)(2)(3)</sup>

- Notes: 1. **Caution**: The input voltage must not be greater than OV<sub>DD</sub> by more than 2.5V at any time, including during power-on reset.
	- 2. **Caution**: The OV<sub>DD</sub> voltage must not be greater than  $V_{DD}/AV_{DD}$  by more than 1.2V at any time, including during power-on reset.
	- 3. **Caution**: The  $V_{DD}/AV_{DD}$  voltage must not be greater than  $OV_{DD}$  by more than 0.4V at any time, including during power-on reset.

Functional operating conditions are given in AC and DC electrical specifications. Stresses beyond the absolute maximums listed may affect device reliability or cause permanent damage to the device.

#### **7.2.2 Recommended Operating Conditions**

The following are the recommended and tested operating conditions. Proper device operation outside of these ranges is not guaranteed.





#### **8. Thermal Characteristics**

#### **8.1 CBGA 255 and CI-CGA 255 Packages**

The data found in this section concerns 603R devices packaged in the 255-lead 21 mm multi-layer ceramic (MLC) and ceramic BGA package. Data is included for use with a Thermalloy #2328B heat sink.

The internal thermal resistance for this package is negligible due to the exposed die design. A thermal interface material is recommended at the package lid to heat sink interface to minimize the thermal contact resistance.

Additionally, the CBGA package offers an excellent thermal connection to the card and power planes. Heat generated at the chip is dissipated through the package, the heat sink (when used) and the card. The parallel heat flow paths result in the lowest overall thermal resistance as well as offer significantly better power dissipation capability if a heat sink is not used.

The thermal characteristics for the flip-chip CBGA and CI-CGA packages are as follows:

Thermal resistance (junction-to-case) =  $R_{ic}$  or  $\theta_{\text{ic}}$  = 0.095°C/Watt for the 2 packages.

Thermal resistance (junction-to-ball) =  $R_{ib}$  or  $\theta_{\rm ib}$  = 3.5°C/Watt for the CBGA package.

Thermal resistance (junction-to-bottom SCI) =  $R_{is}$  or  $\theta_{\text{is}} = 3.7^{\circ}$ C/Watt for the CI-CGA package.

The junction temperature can be calculated from the junction to ambient thermal resistance, as follow:

Junction temperature:

 $T_{i} = T_{a} + (R_{i c} + R_{c s} + R_{s a}) \times P$ 

where:  $T_a$  is the ambient temperature in the vicinity of the device

 $R_{\text{ic}}$  is the die junction to case thermal resistance of the device

 $R_{cs}$  is the case to heat sink thermal resistance of the interface material

 $R_{sa}$  is the heat sink to ambient thermal resistance

P is the power dissipated by the device

During operation, the die-junction temperatures (T<sub>j</sub>) should be maintained at a lower value than the value specified in "Recommended Operating Conditions" on page 6.

The thermal resistance of the thermal interface material  $(R_{cs})$  is typically about 1°C/Watt.

Assuming a  $T_a$  of 85°C and a consumption (P) of 3.6 Watts, the junction temperature of the device would be as follow:

 $T_{i} = 85^{\circ}C + (0.095^{\circ}C/W)$ att + 1°C/Watt + R<sub>sa</sub> $) \times 3.5$  Watts.

For the Thermalloy heat sink #2328B, the heat sink-to-ambient thermal resistance ( $R_{sa}$ ) versus airflow velocity is shown in Figure 8-1.





Assuming an air velocity of 1 m/sec, the associated overall thermal resistance and junction temperature, found in Table 8-1 will result.





Vendors such as Aavid, Thermalloy®, and Wakefield Engineering can supply heat sinks with a wide range of thermal performance.

#### **8.2 HiTCE CBGA Package**





Notes: 1. Simulation, no convection air flow.

2. Per JEDEC JESD51-2 with the board horizontal.

3. Per JEDEC JESD51-8 with the board horizontal.

#### **8.3 CERQUAD 240 Package**

This section provides thermal management data for the 603R. This information is based on a typical desktop configuration using a 240 lead, 32 mm x 32 mm, wire-bond CERQUAD package with the cavity up (the silicon die is attached to the bottom of the package). This configuration enables dissipation through the PCB.

The thermal characteristics for a wire-bond CERQUAD package are as follows:

- Thermal resistance (junction to bottom of the case) (typical) =  $R_{\theta i c}$  or  $\theta_{i c} = 2.5^{\circ}$ C/Watt
- Thermal resistance (junction to top of the case) is typically 16°C/W

**8**

#### **8.3.1 Thermal Management Example**

The junction temperature can be calculated from the junction to ambient thermal resistance, as follows: Junction temperature:

$$
T_j = T_C + R_{\theta j c} \times P
$$
  
\n
$$
T_j = T_a + (R_{cs} + R_{sa}) \times P + R_{\theta j c} \times P
$$

so

$$
T_j = T_a + (R_{\theta j c} + R_{cs} + R_{sa}) \times P
$$

Where:

 ${\mathsf T}_{\mathsf a}$  is the ambient temperature in the vicinity of the device

 $R_{\theta i a}$  is the junction to ambient resistance

 $R<sub>é</sub>$  is the junction to case thermal resistance of the device

 $R_{cs}$  is the case to heat sink thermal resistance of the interface material

 $R_{sa}$  is the heat sink to ambient thermal resistance

P is the power dissipated by the device

Because dissipation is made through the PCB,  $R_{cs}$  and  $R_{sa}$  are user values, and can vary considerably depending on the customer's application.

In a typical customer application, if  $\mathsf{R}_{\text{cs}}$  is 0.5°C/W,  $\mathsf{R}_{\text{sa}}$  is 3°C/W and Ta is 110°C, T<sub>j</sub> can be estimated.

 ${\sf T}_{\rm j}$  = 110°C + (2.5 + 0.5 + 3) × 2.5 = 125°C

Note that verification of external thermal resistance and case temperature should be performed for each application. Thermal resistance depends on many factors including the amount of air turbulence and can therefore vary considerably.

#### **9. Power Consideration**

The PowerPC 603R is a microprocessor specifically designed for low-power operation. Like the 603e microprocessor version, the 603R provides both automatic and program-controllable power reduction modes for progressive reduction of power consumption. This section describes the hardware support provided by the 603R for power management.

#### **9.1 Dynamic Power Management**

Dynamic power management automatically powers up and down the individual execution units of the 603R, based upon the contents of the instruction stream. For example, if no floating-point instructions are being executed, the floating-point unit is automatically powered down. Power is not actually removed from the execution unit; instead, each execution unit has an independent clock input, which is automatically controlled on a clock-by-clock basis. Since CMOS circuits consume negligible power when they are not switching, stopping the clock to an execution unit effectively eliminates its power consumption. The operation of DPM is completely transparent to software or any external hardware. Dynamic power management is enabled by setting bit 11 in HID0 on power-up, following HRESET.

#### **9.2 Programmable Power Modes**

The 603R provides four programmable power states, full power, doze, nap and sleep. The software selects these modes by setting one (and only one) of the three power saving mode bits. The hardware can enable a power management state through external asynchronous interrupts. The hardware interrupt causes the transfer of program flow to interrupt the handler code. The appropriate mode is then set by the software. The 603R provides a separate interrupt and interrupt vector for power management, the System Management Interrupt (SMI). The 603R also contains a decrement timer which allows it to enter the nap or doze mode for a predetermined amount of time and then return to full power operation through the Decrementer Interrupt (DI). Note that the 603R cannot switch from power-on management mode to another without first returning to full on mode. The nap and sleep modes disable bus snooping; therefore, a hardware handshake is provided to ensure coherency before the 603R enters these power management modes.

Table 9-1 summarizes the four power states.





Note: 1. Exceptions are referred to as interrupts in the architecture specification.

#### **9.3 Power Management Modes**

The following describes the characteristics of the 603R's power management modes, the requirements for entering and exiting the various modes, and the system capabilities provided by the 603R while the power management modes are active.

#### **Full Power Mode with DPM Disabled**

Full power mode with DPM disabled; power mode is selected when the DPM enable bit (bit 11) in HID0 is cleared

- Default state following power-up and HRESET
- All functional units are operating at full processor speed at all times

#### **Full Power Mode with DPM Enabled**

Full power mode with DPM enabled (HID0[11] = 1); provides on-chip power management without affecting the functionality or performance of the 603R

- Required functional units are operating at full processor speed
- Functional units are clocked only when needed

**10**

- No software or hardware intervention required after mode is set
- Software/hardware and performance are transparent

#### **Doze Mode**

The doze mode disables most functional units but maintains cache coherency by enabling the bus interface unit and snooping. A snoop hit will cause the 603R to enable the data cache, copy the data back to the memory, disable the cache, and fully return to the doze state. In this mode:

- Most functional units are disabled
- Bus snooping and time base/decrementer are still enabled
- Dose mode sequence:
	- $-$  Set doze bit (HID0[8) = 1)
	- 603R enters doze mode after several processor clocks
- There are several methods for returning to full-power mode
	- Assert INT, SMI, MCP or decrementer interrupts
	- Assert hard reset or soft reset
- The Transition to full-power state takes no more than a few processor cycles
- Phase Locked Loop (PLL) running and locked to SYSCLK

#### **Nap Mode**

The nap mode disables the 603R but still maintains the phase locked loop (PLL) and the time base/decrementer. The time base can be used to restore the 603R to full-on state after a programmed amount of time. Because bus snooping is disabled for nap and sleep modes, a hardware handshake using the quiesce request ( $\overline{\text{QREG}}$ ) and quiesce acknowledge ( $\overline{\text{QACK}}$ ) signals is required to maintain data coherency. The 603R will assert the QREQ signal to indicate that it is ready to disable bus snooping. When the system has ensured that snooping is no longer necessary, it will assert QACK and the 603R will enter the sleep or nap mode. In this mode:

- The time base/decrementer is still enabled
- Most functional units are disabled (including bus snooping)
- All non-essential input receivers are disabled
- Nap mode sequence:
	- $-$  Set nap bit (HID0[9] = 1)
	- 603R asserts quiesce request (QREQ) signal
	- $-$  System asserts quiesce acknowledge ( $\overline{QACK}$ ) signal
	- 603R enters sleep mode after several processor clocks
- There are several methods for returning to full-power mode:
	- Assert INT, SPI, MCP or decrementer interrupts
	- Assert hard reset or soft reset
- Transition to full-power takes no more than a few processor cycles
- The PLL is running and locked to SYSCLK

#### **Sleep Mode**

Sleep mode consumes the least amount of power of the four modes since all functional units are disabled. To conserve the maximum amount of power, the PLL may be disabled and the SYSCLK may be removed. Due to the fully static design of the 603R, the internal processor state is preserved when no internal clock is present. Because the time base and decrementer are disabled while the 603R is in sleep mode, the 603R's time base contents will have to be updated from an external time base following sleep mode if accurate time-of-day maintenance is required. Before the 603R enters the sleep mode, the 603R will assert the  $\overline{\text{QREG}}$  signal to indicate that it is ready to disable bus snooping. When the system has ensured that snooping is no longer necessary, it will assert  $\overline{QACK}$  and the 603R will enter the sleep mode.

In this mode:

- All functional units are disabled (including bus snooping and time base)
- All non-essential input receivers are disabled
	- Internal clock regenerators are disabled
	- The PLL is still running (see below)
- Sleep mode sequence
	- $-$  Set sleep bit (HID0[10] = 1)
	- 603R asserts quiesce request (QREQ)
	- $-$  System asserts quiesce acknowledge ( $\overline{QACK}$ )
	- 603R enters sleep mode after several processor clocks
- There are several methods for returning to full-power mode
	- Assert INT, SMI, or MCP interrupts
	- Assert hard reset or soft reset
- The PLL may be disabled and SYSCLK may be removed while in sleep mode
- Return to full-power mode after PLL and SYSCLK disabled in sleep mode
	- Enable SYSCLK
	- Reconfigure PLL into the desired processor clock mode
	- System logic waits for PLL startup and relock time (100 µs)
	- System logic asserts one of the sleep recovery signals (for example, INT or SMI)

#### **9.4 Power Management Software Considerations**

Since the 603R is a dual issue processor with out-of-order execution capabilities, care must be taken with the way the power management mode is entered. Furthermore, nap and sleep modes require all outstanding bus operations to be completed before the power management mode is entered. Normally, during the system configuration time, one of the power management modes would be selected by setting the appropriate HID0 mode bit. Later on, the power management mode is invoked by setting the MSR[POW] bit. To provide a clean transition into and out of the power management mode, the **stmsr**[POW] should be preceded by a **sync** instruction and followed by an **isync** instruction.

#### **9.5 Power Dissipation**



#### **Table 9-2.** Power Dissipation<sup>(1)(2)(3)(4)</sup> with  $V_{DD}/AV_{DD} = 2.5 \pm 5\%V$ ,  $OV_{DD} = 3.3 \pm 5\%V$ , GND = 0V, 0°C ≤ T<sub>C</sub> ≤ 125°C

Notes: 1. These values apply for all valid PLL\_CFG[0-3] settings and do not include output driver power (OV<sub>DD</sub>) or analog supply power (AV<sub>DD</sub>). OV<sub>DD</sub> power is system dependent but is typically ≤ 10% of V<sub>DD</sub>. Worst case AV<sub>DD</sub> = 15 mW.

2. Typical power is an average value measured at  $V_{DD} = AV_{DD} = 2.5V$ ,  $OV_{DD} = 3.3V$ , in a system executing typical applications and benchmark sequences.

3. Maximum power is measured at  $V_{DD} = 2.625V$  using a worst-case instruction mix.

4. To calculate the power consumption at low temperature (-55°C), **use a factor of 1.25.**

#### **9.6 Marking**

Each microcircuit is legible and permanently marked with at least the following information:

- e2v logo
- Manufacturer's part number
- Class B identification if applicable
- Date code of inspection lot
- ESD identifier if available
- Country of manufacture

## **10. Pin Assignments**

#### **10.1 CBGA 255 and CI-CGA 255 Packages**

Figure 10-1 (pin matrix) shows the pinout as viewed from the top of the CBGA and CI-CGA packages. The direction of the top surface view is shown by the side profile of the packages.

**Figure 10-1.** CBGA 255, HiTCE CBGA 255 and CI–CGA 255 Top View

Pin matrix top view



01 02 03 04 05 06 07 08 09 10 11 12 13 14 15 16

Not to scale

#### **10.1.1 Pinout Listing**

#### **Table 10-1.** Power and Ground Pins



Notes: 1.  $OV_{DD}$  inputs apply power to the I/O drivers and  $V_{DD}$  inputs supply power to the processor core.

#### **Table 10-2.** Signal Pinout Listing





#### **Table 10-2.** Signal Pinout Listing (Continued)

Notes: 1. These are test signals for factory use only and must be pulled up to  $OV_{DD}$  for normal machine operation.

2. NC (not connected) in the 603e BGA package; internally tied to GND in the 603R BGA package to indicate to the power supply that a low-voltage processor is present.

# **10.2 CERQUAD 240 Package** CERQUAD 240 Package

## Figure 10-2. **Figure 10-2.** CERQUAD 240: Top View CERQUAD 240: Top View



#### **10.2.1 Pinout Listing**

#### **Table 10-3.** Power and Ground Pins



#### **Table 10-4.** Signal Pinout Listing





**Table 10-4.** Signal Pinout Listing (Continued)

Notes: 1. These are test signals for factory use only and must be pulled up to  $V_{DD}$  for normal machine operation.

2.  $\textsf{OV}_{\textsf{DD}}$  inputs supply power to the I/O drivers and  $\textsf{V}_{\textsf{DD}}$  inputs supply power to the processor core. Future members of the 603 family may use different  $\mathsf{OV}_{\mathsf{DD}}$  and  $\mathsf{V}_{\mathsf{DD}}$  input levels.



#### **Table 10-5.** Address and Data Bus Signal Index for Cerquad, CBGA 255 and CI-CGA 255 Packages

#### **Table 10-6.** Signal Index for Cerquad, CBGA 255, HiTCE CBGA 255 and CI-CGA 255 Packages





#### **Table 10-6.** Signal Index for Cerquad, CBGA 255, HiTCE CBGA 255 and CI-CGA 255 Packages (Continued)

| <b>Signal Name</b>    | <b>Abbreviation</b>    | <b>Signal Function</b>                                                                                                                                                                                                                                   | <b>Signal</b><br><b>Type</b> |
|-----------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| <b>Transfer Size</b>  | TSIZ[0-2]              | For memory accesses, these signals along with TBST indicate the data<br>transfer size for the current bus operation                                                                                                                                      | 1/O                          |
| <b>Transfer Start</b> | $\overline{\text{TS}}$ | If output, begun a memory bus transaction and the address bus and transfer<br>attribute signals are valid<br>If input, another master has begun a bus transaction and the address bus and<br>transfer attribute signals are valid for snooping (see GBL) | 1/O                          |
| <b>Transfer Type</b>  | <b>TT[0-4]</b>         | Type of transfer in progress                                                                                                                                                                                                                             | 1/O                          |
| Write-through         | <b>WT</b>              | A single-beat transaction is write-through                                                                                                                                                                                                               | Output                       |

**Table 10-6.** Signal Index for Cerquad, CBGA 255, HiTCE CBGA 255 and CI-CGA 255 Packages (Continued)

#### **11. Electrical Characteristics**

#### **11.1 General Requirements**

All static and dynamic electrical characteristics specified for inspection purposes and the relevant measurement conditions are given below:

- Table 11-1: Static electrical characteristics for the electrical variants
- Table 11-2: Dynamic electrical characteristics for the 603R

The processor core frequency is determined by the bus (SYSCLK) frequency and the settings of the PLL\_CFG0 to PLL\_CFG3 signals. All timings are respectively specified to the rising edge of SYSCLK.

These specifications are for 166 MHz to 300 MHz processor core frequencies for CBGA 255, HiTCE CBGA 255 and CI-CGA 255 packages and 166 MHz to 200 MHz processor core frequencies for the Cerquad 240 package.

#### **11.2 Static Characteristics**





Notes: 1. Excludes test signals (LSSD\_MODE, L1\_TSTCLK, L2\_TSTCLK, and JTAG signals).

- 2. Capacitance is periodically sampled rather than 100% tested.
- 3. Leakage currents are measured for nominal  $OV_{DD}$  and  $V_{DD}$  or both  $OV_{DD}$  and  $V_{DD}$ . Same variation (for example, both  $V_{DD}$ and  $\text{OV}_{\text{DD}}$  vary by either +5% or -5%)

#### **11.3 Dynamic Characteristics**

#### **11.3.1 Clock AC Specifications**

Table 11-2 provides the clock AC timing specifications as defined in Figure 11-1.

**Table 11-2.** Clock AC Timing Specifications<sup>(1)(2)(3)(4)</sup> with  $V_{DD} = AV_{DD} = 2.5V \pm 5\%$ ; O $V_{DD} = 3.3 \pm 5\%V$ , GND = 0V,  $-55^{\circ}$ C  $\leq$  T<sub>C</sub>  $\leq$  125 $^{\circ}$ C

|               |                                             | <b>CBGA 255, HITCE CBGA</b><br>255, CI-CGA 255 and<br><b>CERQUAD</b> |                                  |      | CBGA 255, HITCE CBGA 255 and CI-CGA 255 |                 |                |                          |                |                          |      |            |             |
|---------------|---------------------------------------------|----------------------------------------------------------------------|----------------------------------|------|-----------------------------------------|-----------------|----------------|--------------------------|----------------|--------------------------|------|------------|-------------|
| <b>Figure</b> |                                             |                                                                      | <b>166 MHz</b><br><b>200 MHz</b> |      | <b>233 MHz</b>                          |                 | <b>266 MHz</b> |                          | <b>300 MHz</b> |                          |      |            |             |
| <b>Number</b> | <b>Characteristics</b>                      | Min                                                                  | Max                              | Min  | Max                                     | Min             | Max            | Min                      | Max            | Min                      | Max  | Unit       | <b>Note</b> |
|               | Processor Frequency                         | 150                                                                  | 166                              | 150  | 200                                     | 180             | 233            | 180                      | 266            | 180                      | 300  | <b>MHz</b> | (5)         |
|               | <b>VCO Frequency</b>                        | 300                                                                  | 332                              | 300  | 400                                     | 360             | 466            | 360                      | 532            | 360                      | 600  | <b>MHz</b> | (5)         |
|               | SYSCLK (bus)<br>Frequency                   | 25                                                                   | 66.7                             | 33.3 | 66.7                                    | 33.3            | 75             | 33.3                     | 75             | 33.3                     | 75   | <b>MHz</b> | (5)         |
| 1             | <b>SYSCLK Cycle Time</b>                    | 15                                                                   | 30                               | 13.3 | 30                                      | 13.3            | 30             | 13.3                     | 30             | 13.3                     | 30   | ns         |             |
| 2,3           | SYSCLK Rise and<br><b>Fall Time</b>         | —                                                                    | 2                                | —    | $\overline{c}$                          |                 | 2              | —                        | $\overline{c}$ |                          | 2    | ns         | (1)         |
| 4             | <b>SYSCLK Duty Cycle</b><br>(1.4V measured) | 40                                                                   | 60                               | 40   | 60                                      | 40              | 60             | 40                       | 60             | 40                       | 60   | $\%$       | (3)         |
|               | <b>SYSCLK Jitter</b>                        | $\qquad \qquad$                                                      | ±150                             |      | ±150                                    | $\qquad \qquad$ | ±150           | $\overline{\phantom{0}}$ | ±150           | $\overline{\phantom{0}}$ | ±150 | ps         | (2)         |
|               | 603R Internal PLL<br><b>Relock Time</b>     | —                                                                    | 100                              | —    | 100                                     |                 | 100            | $\qquad \qquad$          | 100            |                          | 100  | μs         | (3)(4)      |

Notes: 1. Rise and fall times for the SYSCLK input are measured from 0.4V to 2.4V.

- 2. Cycle-to-cycle jitter is guaranteed by design.
- 3. Timing is guaranteed by design and characterization and is not tested.
- 4. The PLL relock time is the maximum amount of time required for PLL lock after a stable  $V_{DD}$ ,  $OV_{DD}$ ,  $AV_{DD}$  and SYSCLK are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL relock time (100 µs) during the power-on reset sequence.
- 5. **Caution**: The SYSCLK frequency and PLL\_CFG[0-3] settings must be chosen so that the resulting SYSCLK (bus) frequency, CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0-3] signal description for valid PLL\_CFG[0-3] settings.

#### **Figure 11-1.** SYSCLK Input Timing Diagram



VM = Midpoint Voltage (1.4V)

#### **11.3.2 Input AC Specifications**

Table 11-3 provides the input AC timing specifications for the 603R as defined in Figure 11-2 and Figure 11-3.

**Table 11-3.** Input AC Timing Specifications<sup>(1)</sup> with  $V_{DD} = AV_{DD} = 2.5V \pm 5\%$ ;  $OV_{DD} = 3.3 \pm 5\%V$ , GND = 0V,  $-55^{\circ}$ C  $\leq T_C \leq 125^{\circ}$ C

|                 |                                                                                       |     | <b>CBGA 255, HITCE</b><br>CBGA 255, CI-CGA<br>255 and Cerquad<br>240 Packages | CBGA 255, HITCE CBGA 255<br>and CI-CGA 255 |              |                |            |                         |                  |
|-----------------|---------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------|--------------------------------------------|--------------|----------------|------------|-------------------------|------------------|
| <b>Figure</b>   |                                                                                       |     | 166, 200 MHz                                                                  |                                            | 233, 266 MHz | <b>300 MHz</b> |            |                         |                  |
| <b>Number</b>   | <b>Characteristics</b>                                                                | Min | Max                                                                           | Min                                        | Max          | Min            | <b>Max</b> | <b>Unit</b>             | <b>Note</b>      |
| 10a             | Address/data/transfer attribute inputs valid to<br>SYSCLK (input setup)               | 2.5 |                                                                               | 2.5                                        |              | 2.5            |            | ns                      | (2)              |
| 10 <sub>b</sub> | All other inputs valid to SYSCLK (input setup)                                        | 4   |                                                                               | 3.5                                        |              | 3.5            |            | ns                      | (3)              |
| 10 <sub>c</sub> | Mode select inputs valid to HRESET (input<br>setup) (for DRTRY, QACK and TLBISYNC)    | 8   |                                                                               | 8                                          |              | 8              |            | L <sub>Syscl</sub><br>k | (4)(5)(6)<br>(7) |
| 11a             | SYSCLK to address/data/transfer attribute<br>inputs invalid (input hold)              |     |                                                                               | 1                                          |              |                |            | ns                      | (2)              |
| 11 <sub>b</sub> | SYSCLK to all other inputs invalid (input hold)                                       | 1   |                                                                               | 1                                          |              |                |            | ns                      | (3)              |
| 11c             | HRESET to mode select inputs invalid (input)<br>hold) (for DRTRY, QACK, and TLBISYNC) | 0   |                                                                               | 0                                          |              | $\Omega$       |            | ns                      | (4)(6)<br>(7)    |

Notes: 1. All input specifications are measured from the TTL level (0.8 or 2V) of the signal in question to the 1.4V of the rising edge of the input SYSCLK. Both input and output timings are measured at the pin. See Figure 11-3.

2. Address/data/transfer attribute input signals are composed of the following: A[0-31], AP[0-3], TT[0-4], TC[0-1], TBST, TSIZ[0-2], GBL, DH[0-31], DL[0-31], DP[9-7].

3. All other input signals are composed of the following: TS, ABB, DBB, ARTRY, BG, AACK, DBG, DBWO, TA, DRTRY, TEA, DBDIS, HRESET, SRESET, INT, SMI, MCP, TBEN, QACK, TLBISYNC.

4. The setup and hold time is with respect to the rising edge of HRESET. See Figure 11-3.

5.  $t_{\text{svsck}}$  is the period of the external clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (in nanoseconds) of the parameter in question.

6. These values are guaranteed by design, and are not tested.

7. This specification is for configuration mode only. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL relock time (100 µs) during the power-on reset sequence.

**24**





VM = Midpoint Voltage (1.4V)

**Figure 11-3.** Mode Select Input Timing Diagram



VM = Midpoint Voltage (1.4V)

#### **11.3.3 Output AC Specifications**

Table 11-4 provides the output AC timing specifications for the 603R (shown in Figure 11-4).

**Table 11-4.** Output AC Timing Specifications<sup>(1)(2)</sup> with  $V_{DD} = AV_{DD} = 2.5V \pm 5\%; OV_{DD} = 3.3 \pm 5\%V$ , GND = 0V, C<sub>L</sub> = 50 pF,  $55^{\circ}$ C ≤ T<sub>C</sub> ≤ 125°C

|                 |                                                                             | <b>CBGA 255, HITCE</b><br>CBGA 255, CI-CGA<br>255 and Cerquad<br>240 Packages |              | CBGA 255, HITCE CBGA 255 and   | <b>CI-CGA 255</b> |     |     |      |             |
|-----------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------|--------------------------------|-------------------|-----|-----|------|-------------|
|                 |                                                                             |                                                                               | 166, 200 MHz | 233, 266 MHz<br><b>300 MHz</b> |                   |     |     |      |             |
| <b>Number</b>   | <b>Characteristics</b>                                                      | Min                                                                           | Max          | Min                            | Max               | Min | Max | Unit | <b>Note</b> |
| 12              | SYSCLK to output driven (output<br>enable time)                             |                                                                               |              |                                |                   |     |     | ns   |             |
| 13a             | SYSCLK to output valid (5.5V to $0.8V -$<br>TS, ABB, ARTRY, DBB)            |                                                                               | 9            |                                | 9                 |     | 9   | ns   | (4)         |
| 13 <sub>b</sub> | SYSCLK to output valid (TS, ABB,<br>ARTRY, DBB)                             |                                                                               | 8            |                                | 8                 |     | 8   | ns   | (6)         |
| 14a             | SYSCLK to output valid (5.5V to $0.8V -$<br>all except TS, ABB, ARTRY, DBB) |                                                                               | 11           |                                | 11                |     | 11  | ns   | (4)         |
| 14b             | SYSCLK to output valid (all except TS,<br>ABB, ARTRY, DBB)                  |                                                                               | 9            |                                | 9                 |     | 9   | ns   | (6)         |

(6)(8)



#### **Table 11-4.** Output AC Timing Specifications<sup>(1)(2)</sup> with  $V_{DD} = AV_{DD} = 2.5V \pm 5\%; OV_{DD} = 3.3 \pm 5\%V$ , GND = 0V, C<sub>L</sub> = 50 pF,  $55^{\circ}$ C  $\leq$  T<sub>C</sub>  $\leq$  125°C (Continued)

Notes: 1. All output specifications are measured from the 1.4V of the rising edge of SYSCLK to the TTL level (0.8V or 2V) of the signal in question. Both input and output timings are measured at the pin. See Figure 11-4.

after precharge  $\begin{vmatrix} - & 2 & - & 2 \\ 1 & - & 2 & - \end{vmatrix}$   $\begin{vmatrix} - & 2 & 2 \\ 2 & - & 2 \end{vmatrix}$  tsyscum

- 2. All maximum timing specifications assume  $C_{L}$  = 50 pF.
- 3. This minimum parameter assumes  $C_{L}$  = 0 pF.
- 4. SYSCLK to output valid (5.5V to 0.8V) includes the extra delay associated with discharging the external voltage from 5.5V to 0.8V instead of from  $V_{DD}$  to 0.8V (5V CMOS levels instead of 3.3V CMOS levels).
- 5.  $t_{\text{svsolk}}$  is the period of the external bus clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (ns) of the parameter in question.
- 6. The output signal transitions from GND to 2V or  $V_{DD}$  to 0.8V.
- 7. The nominal precharge width for  $\overline{ABB}$  and  $\overline{DBB}$  is 0.5  $\times$  tsysclk.
- 8. The nominal precharge width for  $\overline{ARTRY}$  is 1  $\times$  tsysclk.

**26**





VM = Midpoint Voltage (1.4V)

#### **11.4 JTAG AC Timing Specifications**

**Table 11-5.** JTAG AC Timing Specifications (independent of SYSCLK);  $V_{DD} = AV_{DD} = 2.5V \pm 5\%$ ;  $OV_{DD} = 3.3 \pm 5\%V$ ,  $\mathsf{GND} = \mathsf{OV}, \, \mathsf{C}_\mathsf{L} = \mathsf{50} \; \mathsf{pF}, \, \mathsf{-55^\circ C} \leq \mathsf{T}_\mathsf{C} \leq \mathsf{125^\circ C}$ 

| <b>Number</b> | <b>Characteristics</b>                    | <b>Min</b>     | Max | Unit       | <b>Notes</b> |
|---------------|-------------------------------------------|----------------|-----|------------|--------------|
|               | TCK frequency of operation                | $\mathbf 0$    | 16  | <b>MHz</b> |              |
|               | TCK cycle time                            | 62.5           |     | ns         |              |
| 2             | TCK clock pulse width measured at 1.4V    | 25             |     | ns         |              |
| 3             | TCK rise and fall times                   | $\mathbf{0}$   | 3   | ns         |              |
| 4             | <b>TRST</b> setup time to TCK rising edge | 13             |     | ns         | (1)          |
| 5             | <b>TRST</b> assert time                   | 40             |     | ns         |              |
| 6             | Boundary scan input data setup time       | 6              |     | ns         | (2)          |
| 7             | Boundary scan input data hold time        | 27             |     | ns         | (2)          |
| 8             | TCK to output data valid                  | $\overline{4}$ | 25  | ns         | (3)          |
| 9             | TCK to output high impedance              | 3              | 24  | ns         | (3)          |
| 10            | TMS, TDI data setup time                  | 0              |     | ns         |              |
| 11            | TMS, TDI data hold time                   | 25             |     | ns         |              |
| 12            | TCK to TDO data valid                     | 4              | 24  | ns         |              |
| 13            | TCK to TDO high impedance                 | 3              | 15  | ns         |              |

Notes: 1. TRST is an asynchronous signal. The setup time is for test purposes only.

2. Non-test signal input timing with respect to TCK.

3. Non-test signal output timing with respect to TCK.

#### **Figure 11-5.** Clock Input Timing Diagram



VM = Midpoint Voltage (1.4V)







**Figure 11-7.** Boundary-scan Timing Diagram





#### **12. Functional Description**

#### **12.1 PowerPC Registers and Programming Model**

The PowerPC architecture defines register-to-register operations for most computational instructions. Source operands for these instructions are accessed from the registers or are provided as immediate values embedded in the instruction opcode. The three-register instruction format allows specification of a target register distinct from the two source operands. Load and store instructions transfer data between registers and memory.

PowerPC processors have two levels of privilege—supervisor mode of operation (typically used by the operating system) and user mode of operation (used by the application software). The programming models incorporate 32 GPRs, 32 FPRs, Special-purpose Registers (SPRs) and several miscellaneous registers. Each PowerPC microprocessor also has its own unique set of Hardware Implementation (HID) registers.

Having access to privilege instructions, registers, and other resources allows the operating system to control the application environment (providing virtual memory and protecting operating system and critical machine resources). Instructions that control the state of the processor, the address translation mechanism, and supervisor registers can be executed only when the processor is operating in supervisor mode.

The following sections summarize the PowerPC registers that are implemented in the 603R.

#### **12.1.1 General-purpose Registers (GPRs)**

The PowerPC architecture defines 32 user-level, General-purpose Registers (GPRs). These registers are either 32 bits wide in 32-bit PowerPC microprocessors or 64 bits wide in 64-bit PowerPC microprocessors. The GPRs serve as the data source or destination for all integer instructions.

#### **12.1.2 Floating-point Registers (FPRs)**

The PowerPC architecture also defines 32 user-level, 64-bit Floating-point Registers (FPRs). The FPRs serve as the data source or destination for floating-point instructions. These registers can contain data objects of either single- or double-precision floating-point formats.

#### **12.1.3 Condition Register (CR)**

The CR is a 32-bit user-level register that consists of eight four-bit fields that reflect the results of certain operations, such as move, integer and floating-point compare, arithmetic, and logical instructions, and provide a mechanism for testing and branching.

#### **12.1.4 Floating-Point Status and Control Register (FPSCR)**

The Floating-point Status and Control Register (FPSCR) is a user-level register that contains all exception signal bits, exception summary bits, exception enable bits, and rounding control bits needed for compliance with the IEEE 754 standard.

#### **12.1.5 Machine State Register (MSR)**

The Machine State Register (MSR) is a supervisor-level register that defines the state of the processor. The contents of this register are saved when an exception is taken and restored when the exception handling is completed. The 603R implements the MSR as a 32-bit register, 64-bit PowerPC processors implement a 64-bit MSR.

#### **12.1.6 Segment Registers (SRs)**

For memory management, 32-bit PowerPC microprocessors implement sixteen 32-bit Segment Registers (SRs). To speed access, the 603R implements the segment registers as two arrays; a main array (for data memory accesses) and a shadow array (for instruction memory accesses). Loading a segment entry with the Move to Segment Register (STSR) instruction loads both arrays.

#### **12.1.7 Special-purpose Registers (SPRs)**

The powerPC operating environment architecture defines numerous special-purpose registers that serve a variety of functions, such as providing controls, indicating status, configuring the processor, and performing special operations. During normal execution, a program can access the registers, shown in Figure 12-1 on page 33, depending on the program's access privilege (supervisor or user, determined by the privilege-level (PR) bit in the MSR. Note that registers such as the GPRs and FPRs are accessed through operands that are part of the instructions. Access to registers can be explicit (that is, through the use of specific instructions for that purpose such as Move to special-purpose register (**mtspr**) and move from special-purpose register (**mfspr**) instructions or implicit, as the part of the execution of an instruction. Some registers are accessed both explicitly and implicitly.

In the 603R, all SPRs are 32 bits wide.

• User-level SPRs:

The following 603R SPRs are accessible by user-level software:

- Link Register (LR) The link register can be used to provide the branch target address and to hold the return address after branch and link instructions. The LR is 32 bits wide in 32-bit implementations.
- Count Register (CTR) The CRT is decremented and tested automatically as a result of branch-and-count instructions. The CTR is 32 bits wide in 32-bit implementations.
- Integer Exception Register (XER) The 32-bit XER contains the summary overflow bit, integer carry bit, overflow bit, and a field specifying the number of bytes to be transferred by a Load String Word Indexed (LSWX) or Store String Word Indexed (STSWX) instruction.
- Supervisor-level SPRs:

The 603R also contains SPRs that can be accessed only by supervisor-level software. These registers consist of the following:

- The 32-bit DSISR defines the cause of data access and alignment exceptions.
- The Data Address Register (DAR) is a 32-bit register that holds the address of an access after an alignment or DSI exception.
- Decrementer register (DEC) is a 32-bit decrementing counter that provides a mechanism for causing a decrementer exception after a programmable delay.
- The 32-bit SDR1 specifies the page table format used in virtual-to-physical address translation for pages. (Note that physical address is referred to as real address in the architecture specification).
- The machine status Save/Restore Register 0 (SRR0) is a 32-bit register that is used by the 603R for saving the address of the instruction that caused the exception, and the address to return to when a Return from Interrupt (**RFI**) instruction is executed.
- The machine status Save/Restore Register 1 (SRR1) is a 32-bit register used to save machine status on exceptions and to restore machine status when an **RFI** instruction is executed.
- The 32-bit SPRG0-SPRG3 registers are provided for operating system use.
- The External Access Register (EAR) is a 32-bit register that controls access to the external control facility through the External Control In Word Indexed (**ECIWX**) and External Control Out Word Indexed (**ECOWX**) instructions.
- The Time Base register (TB) is a 64-bit register that maintains the time of day and operates interval timers. The TB consists of two 32-bit fields - Time Base Upper (TBU) and Time Base Lower (TBL).
- The Processor Version Register (PVR) is a 32-bit, read-only register that identifies the version (model) and revision level of the PowerPC processor.
- Block Address Translation (BAT) arrays The PowerPC architecture defines 16 BAT registers, divided into four pairs of Data BATs (DBATs) and four pairs of instruction BATs (IBATs). See Figure 12-1 for a list of the SPR numbers for the BAT arrays.

The following supervisor-level SPRs are implementation-specific to the 603R:

- The DMISS and IMISS registers are read-only registers that are loaded automatically upon an instruction or data TLB miss.
- The HASH1 and HASH2 registers contain the physical addresses of the primary and secondary Page Table Entry Groups (PTEGs).
- The ICMP and DCMP registers contain a duplicate of the first word in the Page Table Entry (PTE) for which the table search is looking.
- The Required Physical Address (RPA) register is loaded by the processor with the second word of the correct PTE during a page table search.
- The hardware implementation (HID0 and HID1) registers provide the means for enabling the 603R's checkstops and features, and allows software to read the configuration of the PLL configuration signals.
- The Instruction Address Breakpoint Register (IABR) is loaded with an instruction address that is compared to instruction addresses in the dispatch queue. When an address match occurs, an instruction address breakpoint exception is generated.

Figure 12-1 shows all the 603R registers available at the user and supervisor level. The number to the right of the SPRs indicate the number that is used in the syntax of the instruction operands to access the register.

**32**



**Figure 12-1.** PowerPC Microprocessor Programming Model – Register

#### **12.2 Instruction Set and Addressing Modes**

The following subsections describe the PowerPC instruction set and addressing modes in general.

#### **12.2.1 PowerPC Instruction Set and Addressing Modes**

All PowerPC instructions are encoded as single-word (32-bit) opcodes. Instruction formats are consistent among all instruction types, permitting efficient decoding to occur in parallel with operand accesses. This fixed instruction length and consistent format greatly simplifies instruction pipelining.

#### **PowerPC Instruction Set**

The PowerPC instructions are divided into the following categories:

- **Integer Instructions**  these include computational and logical instructions
	- Integer arithmetic instructions
	- Integer compare instructions
	- Integer logical instructions
	- Integer rotate and shift instructions
- **Floating-point Instructions**  these include floating-point computational instructions, as well as instructions that affect the FPSCR
	- Floating-point arithmetic instructions
	- Floating-point multiply/add instructions
	- Floating-point rounding and conversion instructions
	- Floating-point compare instructions
	- Floating-point status and control instructions
- **Load/Store Instructions** these include integer and floating-point load and store instructions
	- Integer load and store instruction
	- Integer load and store multiple instructions
	- Floating-point load and store
	- Primitives used to construct atomic memory operations (**lwarx** and **stwcx** instructions)
- **Flow Control Instructions**  these include branching instructions, condition register logical instructions, trap instructions, and other instructions that affect the instruction flow
	- Branch and trap instructions
	- Condition register logical instructions
- **Processor Control Instructions**  these instructions are used for synchronizing memory accesses and management of caches, TLBs, and the segment registers
	- Move to/from SPR instructions
	- Move to/from MSR
	- Synchronize
	- Instruction synchronize
- **Memory Control Instructions** these instructions provide control of caches, TLBs, and segment registers
	- Supervisor-level cache management instructions
	- User-level cache instructions
	- Segment register manipulation instructions
	- Translation lookaside buffer management instructions

Note that this grouping of the instructions does not indicate which execution unit executes a particular instruction or group of instructions.

Integer instructions operate on byte, half-word, and word operands. Floating-point instructions operate on single-precision (one word) and double-precision (one double word) floating-point operands. The PowerPC architecture uses instructions that are four bytes long and word-aligned. It provides for byte, half-word, and word operand loads and stores between the memory and a set of 32 GPRs. It also provides for word and double-word operand loads and stores between the memory and a set of 32 Floating-point Registers (FPRs).

Computational instructions do not modify the memory. To use a memory operand in a computation and then modify the same or another memory location, the memory contents must be loaded into a register, modified, and then written back to the target location with distinct instructions.

PowerPC processors follow the program flow when they are in the normal execution state. However, the flow of instructions can be interrupted directly by the execution of an instruction or by an asynchronous event. Either kind of exception may cause one of several components of the system software to be invoked.

• Calculating Effective Address

The Effective Address (EA) is the 32-bit address computed by the processor when executing a memory access or branch instruction or when fetching the next sequential instruction.

The PowerPC architecture supports two simple memory addressing modes:

- $-$  EA = (RAI0) + offset (including offset = 0) (register indirect with immediate index)
- $-$  EA = (RAI0) + rB (register indirect with index)

These simple addressing modes allow efficient address generation for memory accesses. Calculation of the effective address for aligned transfers occurs in a single clock cycle.

For a memory access instruction, if the sum of the effective address and the operand length exceeds the maximum effective address, the memory operand is considered to wrap around from the maximum effective address to effective address 0.

Effective address computations for both data and instruction accesses use 32-bit unsigned binary arithmetic. A carry over from bit 0 is ignored in 32-bit implementations.

#### **12.2.2 PowerPC 603R Microprocessor Instruction Set**

The 603R instruction set is defined as follows:

- The 603R provides hardware support for all 32-bit PowerPC instructions.
- The 603R provides two implementation-specific instructions used for software table search operations following TLB misses:
	- Load Data TLB Entry (**tlbld**)
	- Load Instruction TLB Entry (**tlbli**)
- The 603R implements the following instructions which are defined as optional by the PowerPC architecture :
	- External Control in Word Indexed (**eciwx**)
	- External Control Out Word Indexed (**ecowx**)
	- Floating Select (**fsed**)
	- Floating Reciprocal Estimate Single-Precision (**fres**)
	- Floating Reciprocal Square Root Estimate (**frsqrte**)
	- Store Floating-Point as Integer Word (**stfiwx**)

#### **12.3 Cache Implementation**

The following subsections describe the way the PowerPC architecture deals with cache in general, and the 603R's specific implementation.

#### **12.3.1 PowerPC Cache Characteristics**

The PowerPC architecture does not define hardware aspects of cache implementations. For example, some PowerPC processors, including the 603R, have separate instruction and data caches (harvard architecture).

The PowerPC microprocessor controls the following memory access modes on a page or block basis:

- Write-back/write-through mode
- Cache-inhibited mode
- Memory coherency

Note that in the 603R, a cache line is defined as eight words. The VEA defines cache management instructions that provide a means by which the application programmer can affect the cache contents.

#### **12.3.2 PowerPC 603R Microprocessor Cache Implementation**

The 603R has two 16-Kbyte, four-way set-associative (instruction and data) caches. The caches are physically addressed, and the data cache can operate in either write-back or write-through modes as specified by the PowerPC architecture.

The data cache is configured as 128 sets of four lines each. Each line consists of 32 bytes, two state bits, and an address tag. The two state bits implement the three-state MEI (Modified/Exclusive/Invalid) protocol. Each line contains eight 32-bit words. Note that the PowerPC architecture defines the term block as the cacheable unit. For the 603R, the block size is equivalent to a cache line. A block diagram of the data cache organization is shown in Figure 12-2 on page 37.

The instruction cache also consists of 128 sets of 4 lines, and each line consists of 32 bytes, an address tag, and a valid bit. The instruction cache may not be written to except through a line fill operation. The instruction cache is not snooped, and cache coherency must be maintained by software. A fast hardware invalidation capability is provided to support cache maintenance. The organization of the instruction cache is very similar to the data cache shown in Figure 12-2 on page 37.

Each cache line contains eight contiguous words from memory that are loaded from an 8-word boundary (that is, bits A27-A32 of the effective addresses are zero); thus, a cache line never crosses a page boundary. Misaligned accesses across a page boundary can incur a performance penalty.

The 603's cache lines are loaded in four beats of 64 bits each. The burst load is performed as "critical double word first". The cache that is being loaded is blocked to internal accesses until the load is completed. The critical double word is simultaneously written to the cache and forwarded to the requesting unit, thus minimizing stalls due to load delays.

To ensure coherency among caches in a multiprocessor (or multiple caching device) implementation, the 603R implemements the MEI protocol. These three states, modified, exclusive, and invalid, indicate the state of the cache block as follows:

- **Modified** the cache line is modified with respect to system memory; that is, data for this address is valid only in the cache and not in the system memory
- **Exclusive** this cache line holds valid data that is identical to the data at this address in-system memory. No other cache has this data
- **Invalid** this cache line does not hold valid data

Cache coherency is enforced by on-chip bus snooping logic. Since the 603R's data cache tags are single ported, a simultaneous load or store and snoop access represent a resource contention. The snoop access is granted first access to the tags. The load or store then occurs on the clock following snoop.





#### **12.3.3 Exception Model**

The following subsections describe the PowerPC exception model and the 603R implementation.

#### **12.3.4 PowerPC Exception Model**

The PowerPC exception mechanism allows the processor to change to supervisor state as a result of external singles, errors, or unusual conditions arising in the execution of instructions, and differ from the arithmetic exceptions defined by the IEEE for floating-point operations. When exceptions occur, information about the state of the processor is saved to certain registers and the processor begins execution at an address (exception vector) predetermined for each exception. Processing of exceptions occurs in supervisor mode.

Although multiple exception conditions can map to a single exception vector, a more specific condition may be determined by examining a register associated with the exception - for example, the DSISR and the FPSCR. Additionally, some exception conditions can be explicitly enabled or disabled by software.

The PowerPC architecture requires that exceptions be handled in program order; therefore, although a particular implementation may recognize exception conditions out of order, they are presented strictly in order. When an instruction-caused exception is recognized, any unexecuted instructions that appear earlier in the instruction stream, including any that have not yet entered the execute state, must be completed before the exception is taken. Any exceptions caused by such instructions are handled first. Likewise, exceptions that are asynchronous and precise are recognized when they occur, but are not handled until the instruction currently in the completion state successfully completes execution or generates an exception, and the completed store queue is emptied.

Unless a catastrophe event causes a system reset or machine check exception, only one exception is handled at a time. If, for example, a single instruction encounters multiple exception conditions, those conditions are encountered sequentially.

After the exception handler handles an exception, the instruction execution continues until the next exception condition is encountered. However, in many cases there is no attempt to re-execute the instruction. This method of recognizing and handling exception conditions sequentially guarantees that exceptions are recoverable.

Exception handlers should save the information stored in SRR0 and SRR1 early to prevent the program state from being lost due to a system reset and machine check exception or to an instruction-caused exception in the exception handler, and before enabling external interrupts.

The PowerPC architecture supports four types of exceptions:

- **Synchronous, Precise** these are caused by instructions. All instruction-caused exceptions are handled precisely; that is, the machine state at the time the exception occurs is known and can be completely restored. This means that (excluding the trap and system call exceptions) the address of the faulting instruction is provided to the exception handler and that neither the faulting instruction nor subsequent instructions in the code stream will complete execution before the exception is taken. Once the exception is processed, execution resumes at the address of the faulting instruction (or at an alternate address provided by the exception handler). When an exception is taken due to a trap or system call instruction, execution resumes at an address provided by the handler.
- **Synchronous, Imprecise** the PowerPC architecture defines two imprecise floating-point exception modes, recoverable and nonrecoverable. Even though the 603R provides a means to enable the imprecise modes, it implements these modes identically to the precise mode (That is, all enabled floating-point exceptions are always precise on the 603R).

**38**

- **Asynchronous, Maskable** the external, SMI, and decrementer interrupts are maskable asynchronous exceptions. When these exceptions occur, their handling is postponed until the next instruction, and any exceptions associated with that instruction completes execution. If there are no instructions in the execution units, the exception is taken immediately upon determination of the correct restart address (for loading SRR0).
- **Asynchronous, Non-maskable** there are two non-maskable asynchronous exceptions: the system reset and machine check exception. These exceptions may not be recoverable, or may provide a limited degree of recoverability. All exceptions report recoverability through the SMR[RI] bit.

#### **12.3.5 PowerPC 603R Microprocessor Exception Model**

As specified by the PowerPC architecture, all 603R exceptions can be described as either precise or imprecise and either synchronous or asynchronous. Asynchronous exceptions (some of which are maskable) are caused by events external to the processor's execution; synchronous exceptions, which are all handled precisely by the 603R, are caused by instructions. The 603R exception classes are shown in Table 12-1.

| <b>Synchronous/Asynchronous</b> | <b>Precise/Imprecise</b> | <b>Exception Type</b>                                                   |
|---------------------------------|--------------------------|-------------------------------------------------------------------------|
| Asynchronous, Non Maskable      | Imprecise                | Machine check<br>System reset                                           |
| Asynchronous, Maskable          | Precise                  | <b>External interrupt</b><br>Decrementer<br>System management interrupt |
| Synchronous                     | Precise                  | Instruction-caused exceptions                                           |

**Table 12-1.** PowerPC 603R Microprocessor Exception Classifications

Although exceptions have other characteristics as well, such as whether they are maskable or nonmaskable, the distinctions shown in Table 12-1 define categories of exceptions that the 603R handles uniquely. Note that Table 12-1 includes no synchronous imprecise instructions. While the PowerPC architecture supports imprecise handling of floating-point exceptions, the 603R implements these exception modes as precise exceptions.

The 603R's exceptions, and conditions that cause them, are listed in Table 12-2. Exceptions that are specific to the 603R are indicated.

**Table 12-2.** Exceptions and Conditions

| <b>Exception Type</b> | <b>Vector Offset</b><br>(hex) | <b>Causing Conditions</b>                                                                                                                           |
|-----------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved              | 00000                         | -                                                                                                                                                   |
| System reset          | 00100                         | A system reset is caused by the assertion of either SRESET or HRESET                                                                                |
| Machine check         | 00200                         | A machine check is caused by the assertion of the TEA signal during a data bus<br>transaction, assertion of MCP, or an address or data parity error |



#### **Table 12-2.** Exceptions and Conditions (Continued)



#### **Table 12-2.** Exceptions and Conditions (Continued)



#### **Table 12-2.** Exceptions and Conditions (Continued)

#### **12.4 Memory Management**

The following subsections describe the memory management features of the PowerPC architecture, and the 603R implementation, respectively.

#### **12.4.1 PowerPC Memory Management**

The primary functions of the MMU are to translate logical (effective) addresses to physical addresses for memory accesses, and to provide access protection on blocks and pages of memory.

There are two types of accesses generated by the 603R that require address translation — instruction accesses, and data accesses to memory generated by load and store instructions.

The PowerPC MMU and exception model support demand-paged virtual memory. Virtual memory management permits execution of programs larger than the size of physical memory; demand-paged implies that individual pages are loaded into physical memory from system memory only when they are first accessed by an executing program.

The hashed page table is a variable-sized data structure that defines the mapping between virtual page numbers and physical page numbers. The page table size is a power of 2, and its starting address is a multiple of its size.

The page table contains a number of Page Table Entry Groups (PTEGs). A PTEG contains eight Page Table Entries (PTEs) of eight bytes each; therefore, each PTEG is 64 bytes long. PTEG addresses are entry points for table search operations.

Address translations are enabled by setting bits in the MSR-MSR[IR] enables instruction address translations and MSR[DR] enables data address translations.

#### **12.4.2 PowerPC 603R Microprocessor Memory Management**

The instruction and data memory management units in the 603R provide 4 Gbytes of logical address space accessible to the supervisor and user programs with a 4 Kbyte page size and 256M byte segment size. Block sizes range from 128 Kbytes to 256 Mbytes and are software selectable. In addition, the 603R uses an interim 52-bit virtual address and hashed page tables for generating 32-bit physical addresses. The MMUs in the 603R rely on the exception processing mechanism for the implementation of the paged virtual memory environment and for enforcing protection of designated memory areas.

Instruction and data TLBs provide address translation in parallel with the on-chip cache access, incurring no additional time penalty in the event of a TLB hit. A TLB is a cache of the most recently used page table entries. The software is responsible for maintaining the consistency of the TLB with memory.

The 603R's TLBs are 64-entry, 2-way set-associative caches that contain instruction and data address translations. The 603R provides hardware assistance for software table search operations through the ashed page table on the TLB misses. The supervisor software can invalidate TLB entries selectively.

The 603R also provides independent four-entry BAT arrays for instructions and data that maintain address translations for blocks of memory. These entries define blocks that can vary from 128 Kbytes to 256 Mbytes. The BAT arrays are maintained by system software.

As specified by the PowerPC architecture, the hashed page table is a variable-sized data structure that defines the mapping between virtual page numbers and physical page numbers. The page table size is a power of 2, and its starting address is a multiple of its size.

Also as specified by the PowerPC architecture, the page table contains a number of Page Table Entry Groups (PTEGs). A PTEG contains eight Page Table Entries (PTEs) of eight bytes each; therefore, each PTEG is 64 bytes long. PTEG addresses are entry points for table search operations.

#### **12.4.3 Instruction Timing**

The 603R is a pipelined superscalar processor. A pipelined processor is one in which the processing of an instruction is reduced into discrete stages. Because the processing of an instruction is broken into a series of stages, an instruction does not require the entire resources of an execution unit. For example, after an instruction completes the decode stage, it can pass on to the next stage, while the subsequent instruction can advance into the decode stage. This improves the throughput of the instruction flow. For example, it may take three cycles for a floating-point instruction to complete, but if there are no stalls in the floating-point pipeline, a series of floating-point instructions can have a throughput of one instruction per cycle.

The instruction pipeline in the 603R has four major pipeline stages, described as follows:

- The fetch pipeline stage primarily involves retrieving instructions from the memory system and determining the location of the next instruction retrieval. Additionally, the BPU decodes branches during the fetch stage and folds out branch instructions before the dispatch stage if possible.
- The dispatch pipeline stage is responsible for decoding the instructions supplied by the instruction retrieval stage, and determining which of the instructions are eligible to be dispatched in the current cycle. In addition, the source operands of the instructions are read from the appropriate register file and dispatched with the instruction to the execute pipeline stage. At the end of the dispatch pipeline stage, the dispatched instructions and their operands are latched by the appropriate execution unit.
- During the execute pipeline stage each execution unit that has an executable instruction executes the selected instruction (perhaps over multiple cycles), writes the instruction's result into the appropriate rename register, and notifies the completion stage when the instruction has finished execution. In the case of an internal exception, the execution unit reports the exception to the completion/writeback pipeline stage and discontinues instruction execution until the exception is handled. The exception is not signaled until that instruction is the next to be completed. Execution of most floating-point instructions is pipelined within the FPU allowing up to three instructions to be executing in the FPU concurrently. The pipeline stages for the floating-point unit are multiply, add, and round-convert. Execution of most load/store instructions is also pipelined. The load/store unit has two pipeline stages. The first stage is for effective address calculation and MMU translation and the second stage is for accessing the data in the cache.

• The complete/writeback pipeline stage maintains the correct architectural machine state and transfers the contents of the rename registers to the GPRs and FPRs as instructions are retired. If the completion logic detects an instruction causing an exception, all following instructions are cancelled, their execution results in rename registers are discarded, and instructions are fetched from the correct instruction stream.

A superscalar processor is one that issues multiple independent instructions into multiple pipelines allowing instructions to execute in parallel. The 603R has five independent execution units, one each for integer instructions, floating-point instructions, branch instructions, load/store instructions, and system register instructions. The IU and the FPU each have dedicated register files for maintaining operands (GPRs and FPRs, respectively), enabling integer calculations and floating-point calculations to occur simultaneously without interference.

Because the PowerPC architecture can be applied to such a wide variety of implementations, instruction timing among various PowerPC processors varies accordingly.

#### **13. Preparation for Delivery**

#### **13.1 Packaging**

Microcircuits are prepared for delivery in accordance with MIL-PRF-38535.

#### **13.2 Certificate of Compliance**

e2v offers a certificate of compliance with each shipment of parts, affirming the products are in compliance with the MIL-STD-883 standard and guaranteeing the parameters that are not tested at temperature extremes for the entire temperature range.

#### **13.3 Handling**

MOS devices must be handled with certain precautions to avoid damage caused by an accumulation of static charge. Input protection devices have been designed in the chip to minimize the effect of this static buildup. However, the following handling practices are recommended:

- 1. The devices should be handled on benches with conductive and grounded surfaces.
- 2. Ground test equipment and tools should be used.
- 3. The devices should not be handled by the leads.
- 4. The devices should be stored in conductive foam or carriers.
- 5. Use of plastic, rubber, or silk in MOS areas should be avoided.
- 6. Relative humidity above 50 percent should be maintained if practical.

#### **13.4 Choice of Clock Relationships**

The 603R microprocessors provide customers with numerous clocking options. An internal phase-lock loop synchronizes the processor (CPU) clock to the bus or system clock (SYSCLK) at various ratios.

Inside each PowerPC microprocessor is a phase-lock loop circuit. A Voltage Controlled Oscillator (VCO) is precisely controlled in frequency and phase by a frequency/phase detector which compares the input bus frequency (SYSCLK frequency) to a submultiple of the VCO.

The ratio of CPU to SYSCLK frequencies is often referred to as the bus mode (for example, 2:1 bus mode).

In Table 13-1, the horizontal scale represents the bus frequency (SYSCLK) and the vertical scale represents the PLL-CFG[0-3] signals.

For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and VCO frequency of operation.

|                     | CPU Frequency in MHZ (VCO Frequency in MHz) specific to CBGA 255, HiTCE CBGA 255 and Cl-CGA 255 |                                            |                              |                              |                              |                             |                             |                         |                             |  |
|---------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------|------------------------------|------------------------------|-----------------------------|-----------------------------|-------------------------|-----------------------------|--|
| <b>PLL_CFG[0-3]</b> | Bus-to-<br>Core<br><b>Multiplier</b>                                                            | Core-to<br><b>VCO</b><br><b>Multiplier</b> | <b>Bus</b><br><b>25 MHz</b>  | <b>Bus</b><br>33.33 MHz      | <b>Bus</b><br>40 MHz         | <b>Bus</b><br><b>50 MHz</b> | <b>Bus</b><br><b>60 MHz</b> | <b>Bus</b><br>66.67 MHz | <b>Bus</b><br><b>75 MHz</b> |  |
| 0100                | 2x                                                                                              | 2x                                         | $\qquad \qquad \blacksquare$ |                              | $\blacksquare$               |                             | $\blacksquare$              |                         | 150<br>(300)                |  |
| 0101                | 2x                                                                                              | 4x                                         | $\overline{\phantom{a}}$     | $\overline{\phantom{a}}$     | $\overline{\phantom{a}}$     | $\overline{\phantom{a}}$    | $\blacksquare$              | -                       |                             |  |
| 0110                | 2.5x                                                                                            | 2x                                         | $\qquad \qquad \blacksquare$ | $\qquad \qquad \blacksquare$ | $\qquad \qquad \blacksquare$ |                             | 150<br>(300)                | 166<br>(333)            | 187<br>(375)                |  |
| 1000                | 3x                                                                                              | 2x                                         | ÷,                           |                              |                              | 150<br>(300)                | 180<br>(360)                | 200<br>(400)            | 225<br>(450)                |  |
| 1110                | 3.5x                                                                                            | 2x                                         | ÷,                           |                              |                              | 175<br>(350)                | 210<br>(420)                | 233<br>(466)            | 263<br>(525)                |  |
| 1010                | 4x                                                                                              | 2x                                         | $\blacksquare$               |                              | 160<br>(320)                 | 200<br>(400)                | 240<br>(480)                | 267<br>(533)            | 300<br>(600)                |  |
| 0111                | 4.5x                                                                                            | 2x                                         | ۰                            | 150<br>(300)                 | 180<br>(360)                 | 225<br>(450)                | 270<br>(540)                | 300<br>(600)            |                             |  |
| 1011                | 5x                                                                                              | 2x                                         |                              | 166<br>(333)                 | 200<br>(400)                 | 250<br>(500)                | 300<br>(600)                |                         |                             |  |
| 1001                | 5.5x                                                                                            | 2x                                         |                              | 183<br>(366)                 | 220<br>(440)                 | 275<br>(550)                |                             |                         |                             |  |
| 1101                | 6x                                                                                              | 2x                                         | 150<br>(300)                 | 200<br>(400)                 | 240<br>(480)                 | 300<br>(600)                |                             |                         |                             |  |
| 0011                | PLL bypass                                                                                      |                                            |                              |                              |                              |                             |                             |                         |                             |  |
| 1111                |                                                                                                 |                                            |                              |                              | Clock off                    |                             |                             |                         |                             |  |

**Table 13-1.** CPU Frequencies for Common Bus Frequencies and Multipliers





Notes: 1. Some PLL configurations may select bus, CPU or VCO frequencies which are not supported.

2. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly, the PLL is disabled, and the bus mode is set for 1:1 mode operation. This mode is intended for factory use only. The AC timing specifications given in this document do not apply in PLL-bypass mode.

3. In clock-off mode, no clocking occurs inside the 603e regardless of the SYSCLK input.

## **14. System Design Information**

#### **14.1 PLL Power Supply Filtering**

The  $AV_{DD}$  power signal is implemented on the 603e to provide power to the clock generation phaselocked loop. To ensure stability of the internal clock, the power supplied to the AV<sub>DD</sub> input signal should be filtered using a circuit similar to the one shown in Figure 14-1. The circuit should be placed as close as possible to the AV<sub>DD</sub> pin to ensure it filters out as much noise as possible. The 0.1  $\mu$ F capacitor should be closest to the AV<sub>DD</sub> pin, followed by the 10 µF capacitor, and finally the 10 $\Omega$  resistor to V<sub>DD</sub>. These traces should be kept short and direct.

**Figure 14-1.** PLL Power Supply Filter Circuit



#### **14.2 Decoupling Recommendations**

Due to the 603e's dynamic power management feature, large address and data buses, and high operating frequencies, the 603e can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the 603e system, and the 603e itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each  $V_{DD}$  and OV<sub>DD</sub> pin of the 603e. It is also recommended that these decoupling capacitors receive their power from separate  $V_{DD}$ , OV<sub>DD</sub>, and GND power planes in the PCB, utilizing short traces to minimize inductance.

These capacitors should vary in value from 220 pF to 10 µF to provide both high and low frequency filtering, and should be placed as close as possible to their associated  $V_{DD}$  or  $OV_{DD}$  pin. The suggested values for the V<sub>DD</sub> pins are 220 pF (ceramic), 0.01  $\mu$ F (ceramic) and 0.1  $\mu$ f (ceramic). The suggested values for the OV<sub>DD</sub> pins are 0.01 µF (ceramic), 0.1 µF (ceramic), and 10 µF (tantalum). Only SMT (Surface Mount Technology) capacitors should be used to minimize lead inductance.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$  and  $OV_{DD}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should also have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. The suggested bulk capacitors are 100 µF (AVX TPS tantalum) or 330 µf (AVX TPS tantalum).

#### **14.3 Connection Recommendations**

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to  $V_{DD}$ . Unused active high inputs should be connected to GND. All NC (non-connected) signals must remain unconnected.

Power and ground connections must be made to all external  $V_{DD}$ , OV<sub>DD</sub>, and GND pins of the 603e.

#### **14.4 Pull-up Resistor Requirements**

The 603e requires high-resistive (weak: 10 kΩ) pull-up resistors on several control signals of the bus interface to maintain the control signals in the negated state after they have been actively negated and released by the 603e or other bus master. These signals are: TS, ABB, DBB, and ARTRY.

In addition, the 603e has three open-drain style outputs that require pull-up resistors (weak or stronger: 4.7 kΩ - 10 kΩ) if they are used by the system. These signals are: APE, DPE, and CKSTP\_OUT.

During inactive periods on the bus, the address and transfer attributes on the bus are not driven by any master and may float in the high-impedance state for relatively long periods of time. Since the 603e must continually monitor these signals for snooping, this floating condition may cause excessive power to be drawn by the input revivers on the 603e. It is recommended that these signals be pulled up through weak (10 k $\Omega$ ) pull-up resistors or restored in some manner by the system. The snooped address and transfer attribute inputs are: A[0-3], AP[0-3], TT[0-4], TBST, and GBL.

The data bus input receivers are normally turned off when no read operation is in progress and do not require pull-up resistors on the data bus.

#### **15. Package Mechanical Data**

The following sections provide the package parameters and mechanical dimensions for the CBGA, HiTCE CBGA and the Cerquad packages.

#### **15.1 HiTCE CBGA Package Parameters**

The package parameters are as provided in the following list. The package type is 21 mm, 255-lead HiTCE Ceramic Ball Array (HiTCE CBGA).



 $\overline{A}$ 

A2

A1 A

#### **15.1.1 Mechanical Dimensions of the HiTCE CBGA Package**

Figure 15-1 provides the mechanical dimensions and bottom surface nomenclature of the HiTCE CBGA package.



255X  $\sqrt{\phi}$ B

**Figure 15-1.** Mechanical Dimensions of the HiTCE CBGA Package



#### **15.2 CBGA Package Parameters**

The package parameters are as provided in the following list. The package type is 21 mm, 255-lead Ceramic Ball Grid Array (CBGA).



#### **15.2.1 Mechanical Dimensions of the CBGA Package**

Figure 15-2 provides the mechanical dimensions and bottom surface nomenclature of the CBGA package.





#### **15.3 CI-CGA Package Parameters**

The package parameters are as provided in the following list. The package type is 21 mm, 255-lead ceramic ball grid array (CI-CGA).



#### **15.3.1 Mechanical Dimensions of the CI-CGA Package**

Figure 15-3 provides the mechanical dimensions and bottom surface nomenclature of the CI-CGA package.

**Figure 15-3.** Mechanical Dimensions and Bottom Surface Nomenclature of the CI-CGA Package







#### **15.4 CERQUAD 240 Package**



**Figure 15-4.** Mechanical Dimensions of the Wire-bond CERQUAD Package

#### **16. Definitions**

#### **16.1 Life Support Applications**

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. e2v customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify e2v for any damages resulting from such improper use or sale.

#### **17. Ordering Information**

#### **17.1 Ordering Information of the CBGA, CI-CGA and HiTCE Packages**



#### **17.2 Ordering Information of the CERQUAD 240 Package**



Notes: 1. For availability of the different versions, contact your local e2v sales office.

2. The letter X in the part number designates a "Prototype" product that has not been qualified by e2v. Reliability of a PCX partnumber is not guaranteed and such part-number shall not be used in Flight Hardware. Product changes may still occur while shipping prototypes.

## **18. Document Revision History**

Table 18-1 provides a revision history for this hardware specification.





## **Table of Contents**





## **22V**

#### **How to reach us**

**Home page: www.e2v.com**

#### **Sales Office:**

#### *Northern Europe e2v ltd*

106 Waterhouse Lane Chelmsford Essex CM1 2QU England Tel: +44 (0)1245 493493 Fax: +44 (0)1245 492492 E-Mail: enquiries@e2v.com

#### *Southern Europe*

*e2v sas* 16 Burospace F-91572 Bièvres Cedex France Tel: +33 (0) 16019 5500 Fax: +33 (0) 16019 5529 E-Mail: enquiries-fr@e2v.com

#### *Germany and Austria*

*e2v gmbh* Industriestraße 29 82194 Gröbenzell Germany Tel: +49 (0) 8142 41057-0 Fax: +49 (0) 8142 284547 E-Mail: enquiries-de@e2v.com

#### *Americas e2v inc. 4 Westchester Plaza Elmsford NY 10523-1482 USA Tel: +1 (914) 592 6050 or 1-800-342-5338, Fax: +1 (914) 592-5148 E-Mail: enquiries-na@e2v.com*

#### *Asia Pacific*

*e2v Bank of China Tower 30th floor office 7 1 Garden Rd Central Hong Kong Tel: +852 2251 8227/8/9 Fax: +852 2251 8238 E-Mail: enquiries-hk@e2v.com*

#### *Product Contact:*

**e2v** Avenue de Rochepleine BP 123 - 38521 Saint-Egrève Cedex France Tel: +33 (0)4 76 58 30 00 **Hotline**: std-hotline@e2v.com

Whilst e2v has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.