

### Freescale Semiconductor Application Note

Document Number: HC908JB16AD/D

Rev. 1, 03/2010

# Addendum to MC68HC908JB16 Technical Data

This addendum provides update and additional information to the *MC68HC908JB16 Technical Data*, Rev. 1.1 (Freescale document number MC68HC908JB16/D).

pertaining to the following:

- MC68HC908JB16
  - Update to V<sub>REG</sub> LVI trip point
  - 20-pin SOIC package
- MC68HC908JB12

#### MC68HC908JB16

This section updates data sheet information and introduces the 20-pin SOIC package for the MC68HC908JB16. These updates apply to the 20-pin SOIC only.

#### **V<sub>REG</sub> LVI Trip Point**

Page 318, entry for minimum V<sub>RFG</sub> LVI trip point voltage has been updated.

#### From:

| Characteristic                          | Symbol    | Min | Тур | Max | Unit |
|-----------------------------------------|-----------|-----|-----|-----|------|
| V <sub>REG</sub> LVI trip point voltage | $V_{LVR}$ | 2.0 | 2.2 | 2.6 | V    |

#### To:

| V <sub>REG</sub> LVI trip point voltage | $V_{LVR}$ | 1.9 | 2.2 | 2.6 | V |
|-----------------------------------------|-----------|-----|-----|-----|---|





#### MC68HC908JB16

#### **Output Low Voltage**

Page 318, entry for maximum V<sub>OL</sub> has been updated.

#### From:

| Characteristic                                                           | Symbol          | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| Output low voltage<br>(I <sub>Load</sub> = 25 mA) PTD0-PTD1 in ILDD mode | V <sub>OL</sub> | _   | _   | 0.5 | V    |

#### To:

#### **20-Pin SOIC** Order Number: **MC68HC908JB16JDW**



Figure 1. 20-Pin SOIC Pin Assignment

2 Freescale Semiconductor





- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.150
- 4. MAXIMUM MULD PHOTHOSION 0.130 (0.006) PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INCHES |       |
|-----|-------------|-------|--------|-------|
| DIM | MIN         | MAX   | MIN    | MAX   |
| Α   | 12.65       | 12.95 | 0.499  | 0.510 |
| В   | 7.40        | 7.60  | 0.292  | 0.299 |
| C   | 2.35        | 2.65  | 0.093  | 0.104 |
| ם   | 0.35        | 0.49  | 0.014  | 0.019 |
| F   | 0.50        | 0.90  | 0.020  | 0.035 |
| G   | 1.27 BSC    |       | 0.050  | BSC   |
| J   | 0.25        | 0.32  | 0.010  | 0.012 |
| K   | 0.10        | 0.25  | 0.004  | 0.009 |
| М   | 0 °         | 7 °   | 0 °    | 7°    |
| Р   | 10.05       | 10.55 | 0.395  | 0.415 |
| R   | 0.25        | 0.75  | 0.010  | 0.029 |

Figure 2. 20-Pin SOIC Mechanical Dimensions (Case No. 751D)





#### MC68HC908JB12

This section introduces the MC68HC908JB12, a derivative of the MC68HC908JB16. The entire MC68HC908JB16 data book, including the updates in this addendum, applies to this device, with exceptions outlined below.

Table 1. Summary of MC68HC908JB12 and MC68HC908JB16 Differences

|                                   | MC68HC908JB12                                    | MC68HC908JB16                             |
|-----------------------------------|--------------------------------------------------|-------------------------------------------|
| FLASH Memory                      | 12,288 bytes<br>(\$CA00–\$F9FF)                  | 16,384 bytes<br>(\$BA00–\$F9FF)           |
| Dual Clock Generator Module       | Not implemented.<br>\$0051–\$0059 unimplemented. | Yes                                       |
| Available Packages <sup>(1)</sup> | —<br>28-pin SOIC<br>20-pin SOIC                  | 32-pin LQFP<br>28-pin SOIC<br>20-pin SOIC |

<sup>1.</sup> The pin assignments are identical for both devices; see data sheet.

MCU Block Diagram Figure 3 shows the structure of the MC68HC908JB12.

**Memory Map** Figure 4 shows the memory map of the MC68HC908JB12.

**Dual Clock Generator Module** 

The dual 27-MHz clock generator module on the MC68HC908JB16 is not designed in the MC68HC908JB12, hence, register locations from \$0051 to \$0059 are unimplemented. Information in the data book relating to the CGM do not apply to the MC68HC908JB12.







#### MC68HC908JB12

| ,              |                                            |
|----------------|--------------------------------------------|
| \$0000         | I/O Registers                              |
| ↓<br>\$007F    | 128 Bytes                                  |
| \$0080         |                                            |
| $\downarrow$   | RAM<br>384 Bytes                           |
| \$01FF         | 304 Bytes                                  |
| \$0200         | Unimplemented                              |
| \$C9FF         | 51,200 Bytes                               |
| \$CA00         | FLACULMana and                             |
| <b>↓</b>       | FLASH Memory<br>12,288 Bytes               |
| \$F9FF         | , <b>,</b>                                 |
| \$FA00         | Monitor ROM 1                              |
| \$FDFF         | 1,024 Bytes                                |
| \$FE00         | SIM Break Status Register (SBSR)           |
| \$FE01         | SIM Reset Status Register (SRSR)           |
| \$FE02         | Reserved                                   |
| \$FE03         | SIM Break Flag Control Register (SBFCR)    |
| \$FE04         | Interrupt Status Register 1 (INT1)         |
| \$FE05         | Interrupt Status Register 2 (INT2)         |
| \$FE06         | Reserved                                   |
| \$FE07         | Reserved                                   |
| \$FE08         | FLASH Control Register (FLCR)              |
| \$FE09         | FLASH Block Protect Register (FLBPR)       |
| \$FE0A         | Reserved                                   |
| \$FE0B         | Reserved                                   |
| \$FE0C         | Break Address Register High (BRKH)         |
| \$FE0D         | Break Address Register Low (BRKL)          |
| \$FE0E         | Break Status and Control Register (BRKSCR) |
| \$FE0F         | Reserved                                   |
| \$FE10         | Monitor ROM 2                              |
| ↓<br>\$FFCF    | 448 Bytes                                  |
| \$FFD0         |                                            |
| φΓΓ <b>D</b> U | FLASH Vectors                              |
| \$FFFF         | 48 Bytes                                   |
|                |                                            |

Figure 4. MC68HC908JB12 Memory Map

6 Freescale Semiconductor



Pullup on PTE3/D+ and PTE4/D- Pins

On the MC68HC908JB12, control over the pullup devices on PTE3/D+ and PTE4/D- pins are shown in **Table 2**.

Table 2. Pullup Control on PTE3/D+ and PTE4/D- Pins

| PULLEN<br>(\$001A) | USBEN<br>(\$0038) | PTExP<br>(\$001D) | PTE4IE<br>(\$001C) | PTE3/D+ pin                              | PTE4/D- pin                                             |
|--------------------|-------------------|-------------------|--------------------|------------------------------------------|---------------------------------------------------------|
| 0                  | 0                 | 0                 | 0                  | _                                        | _                                                       |
| 0                  | 0                 | 1                 | 0                  | $5$ k $\Omega$ pullup to V <sub>DD</sub> | $5$ k $\Omega$ pullup to V <sub>DD</sub>                |
| 0                  | 0                 | 0                 | 1                  | _                                        | $5$ k $\Omega$ pullup to V <sub>DD</sub> <sup>(1)</sup> |
| 0                  | 0                 | 1                 | 1                  | $5$ k $\Omega$ pullup to V <sub>DD</sub> | $5$ k $\Omega$ pullup to V <sub>DD</sub> <sup>(1)</sup> |
| 0                  | 1                 | Х                 | Х                  | _                                        | _                                                       |
| 1                  | 1                 | Х                 | Х                  | _                                        | 1.5k $\Omega$ pullup to V <sub>REG</sub>                |
| 1                  | 0                 | Х                 | 0                  | _                                        | 1.5k $\Omega$ pullup to V <sub>REG</sub>                |
| 1                  | 0                 | Х                 | 1                  | Do not set this                          | configuration.                                          |

<sup>1.</sup> External interrupt function is also enabled on PTE4/D- pin.

## Electrical Specifications

Electrical specifications for the MC68HC908JB16 apply to the MC68HC908JB12, except for the USB reset timing:

| Bus State | Signaling Levels |                                                                                                                                |  |
|-----------|------------------|--------------------------------------------------------------------------------------------------------------------------------|--|
| bus State | Transmit Receive |                                                                                                                                |  |
| Reset     | NA               | D+ and D- < $V_{IL}$ (max) for $\geq 8\mu s$ (MC68HC908JB16)<br>D+ and D- < $V_{IL}$ (max) for $\geq 125\mu s$ (MC68HC908JB12) |  |

#### **Order Numbers**

These are MC order numbers for MC68HC908JB12.

Table 3. MC68HC908JB12 Order Numbers

| MC Order Number  | Package     | Operating<br>Temperature Range |
|------------------|-------------|--------------------------------|
| MC68HC908JB12JDW | 20-pin SOIC | 0 °C to +70 °C                 |
| MC68HC908JB12DW  | 28-pin SOIC | 0 °C to +70 °C                 |

Freescale Semiconductor 7



#### How to Reach Us:

**Home Page:** 

www.freescale.com

Web Support:

http://www.freescale.com/support

**USA/Europe or Locations Not Listed:** 

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: HC908JB16AD/D

Rev. 1 03/2010 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2010. All rights reserved.

