

## 74S195

## Four-Bit High Speed Shift Registers

The Am54S/74S194 and Am54S/74S195 are 4-bit registers that exhibit fully synchronous operation in all operating modes. The Am54S/74S195 can either parallel load all four register bits via the parallel inputs (A, B, C, D) or shift each of the four register bits right one place. The shifting or parallel loading is under control of the shift/load input (S/L). When the shift/load input is LOW, data is loaded from the parallel data inputs; when the shift/load input is HIGH, data is loaded from the left. The first bit,  $Q_A$ , is loaded via the J and  $\overline{K}$  inputs in the shift mode.

### Rochester Electronics Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All re-creations are done with the approval of the Original Component Manufacturer (OCM).

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

## **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-35835
  - Class Q Military
  - Class V Space Level
- Qualified Suppliers List of Distributors (QSLD)
  - Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OCM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

## FOR REFERENCE ONLY

# Am54S/74S194.Am54S/74S195

Four-Bit High-Speed Shift Registers

#### **Distinctive Characteristics**

- Parallel load or shift right with JK inputs on Am54S/74S195
- Shift left, right, parallel load or do nothing on Am54S/74S194
- Fully synchronous shifting and parallel loading
- Buffered common clock
- Buffered common active-LOW clear
- 100% reliability assurance testing in compliance with MIL-STD-883

#### FUNCTIONAL DESCRIPTION

The Am54S/74S194 and Am54S/74S195 are 4-bit registers that exhibit fully synchronous operation in all operating modes. The Am54S/74S195 can either parallel load all four register bits via the parallel inputs {A, B, C, D} or shift each of the four register bits right one place. The shifting or parallel loading is under control of the shift/load input (S/L). When the shift/load input is LOW, data is loaded from the parallel data inputs; when the shift/load input is HIGH, data is loaded from the register bits on the left. The first bit, QA, is loaded via the J and  $\overline{K}$  inputs in the shift mode.

The Am54S/74S194 operates in four modes under control of the two select inputs, S0 and S1. The four modes are parallel load (data comes from the parallel inputs), shift right (data comes from the flip-flop to the left, with the  $Q_A$  bit input from R),

shift left (data comes from the flip-flop to the right, with the  $\Omega_D$  input from L), and hold or do nothing (each flip-flop receives data from its own output).

For both devices the outputs change state synchronously following a LOW-to-HIGH transition on the clock input, CP. Both devices have an active-LOW asynchronous clear (CLR) which forces all outputs to the LOW state ( $\overline{\Omega}_D$  HIGH) independent of any other inputs. All control inputs are buffered to present only one Schottky TTL load to the system, and all outputs can drive 10 Schottky loads in the LOW state and 20 in the HIGH state. Because all the flip-flops are D-type they do not catch 0's or 1's, and the only requirements on any inputs is that they meet the short set-up and hold time intervals with respect to the clock LOW-to-HIGH transition.



#### Am54S/74S194/S195

#### MAXIMUM RATINGS (Above which the useful life may be impaired)

| Storage Temperature                                             | $-65^{\circ}$ C to $+150^{\circ}$ C |
|-----------------------------------------------------------------|-------------------------------------|
| Temperature (Ambient) Under Bias                                | –55°C to +125°C                     |
| Supply Voltage to Ground Potential (Pin 16 to Pin 8) Continuous | -0.5V to +7V                        |
| DC Voltage Applied to Outputs for HIGH Output State             | -0.5 V to +V <sub>CC</sub> max.     |
| DC Input Voltage                                                | –0.5 V to +5.5 V                    |
| DC Output Current, Into Outputs                                 | 30 mA                               |
| DC Input Current                                                | -30mA to +5.0mA                     |

#### ELECTRICAL CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (Unless Otherwise Noted)

| Am74S194, An<br>Am54S194, An | T <sub>A</sub> = 0°C to +70°C<br>T <sub>A</sub> = -55°C to +12<br>T <sub>A</sub> = -55°C to +12 | $V_{CC} = 5$<br>$25^{\circ}C$ $V_{CC} = 5$                                       | 5.0 V ± 5% (CO)<br>5.0 V ± 10% (M) | M'L)<br>IL)        | MIN. = 4.75 V<br>MIN. = 4.5 V | MAX, 5.25<br>MAX, = 5,5 | v<br>V |       |
|------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------|--------------------|-------------------------------|-------------------------|--------|-------|
| Parameters                   | Description                                                                                     | Test Conditions (Note 1)                                                         |                                    | Min.               | Min. Typ.(Note 2)             |                         | Units  |       |
|                              |                                                                                                 | V <sub>CC</sub> = M1N., I <sub>O</sub>                                           | H = -1 mA                          | Am74               | 2.7                           | 3.4                     |        | Volts |
| ∨он                          | Output HIGH Voltage                                                                             | VIN = VIH or VIL                                                                 |                                    | Am54               | 2.5                           | 3.4                     |        |       |
| V <sub>OL</sub>              | Output LOW Voltage                                                                              | V <sub>CC</sub> = MIN., I <sub>O</sub><br>V <sub>IN</sub> = V <sub>IH</sub> or V | )L = 20 mA                         |                    |                               |                         | 0.5    | Volts |
| VIH                          | Input HIGH Level                                                                                | Guaranteed inpu<br>for all inputs                                                | ut logical HIGH                    | voltage            | 2                             |                         |        | Volts |
| VIL                          | Input LOW Level                                                                                 | Guaranteed inpu<br>for all inputs                                                | ut logical LOW                     | voltage            |                               |                         | 0.8    | Volts |
| v <sub>l</sub>               | Input Clamp Voltage                                                                             | V <sub>CC</sub> = MIN., III                                                      | N = -18 mA                         |                    |                               |                         | -1.2   | Volts |
| IIL<br>(Note 3)              | Unit Load<br>Input LOW Current                                                                  | V <sub>CC</sub> = MAX., V                                                        | / <sub>IN</sub> = 0.5 V            |                    |                               |                         | -2     | mA    |
| I <sub>IH</sub><br>(Note 3)  | Unit Load<br>Input HIGH Current                                                                 | V <sub>CC</sub> = MAX., V                                                        | /IN = 2.7 V                        |                    |                               |                         | 50     | μA    |
| 4                            | Input HIGH Current                                                                              | V <sub>CC</sub> = MAX., V                                                        | / <sub>1N</sub> = 5.5 V            |                    |                               |                         | 1      | mA    |
| I <sub>SC</sub>              | Output Short Circuit Current<br>(Note 4)                                                        | V <sub>CC</sub> = MAX.                                                           |                                    |                    | 40                            |                         | -100   | mA    |
| ICC Power Supply             |                                                                                                 |                                                                                  | S194 (No                           | te 5 & 7)          |                               | 85                      | 135    |       |
|                              | Power Supply Current                                                                            | V <sub>CC</sub> = MAX.                                                           | 54S195<br>(Note 6)                 |                    |                               | 70                      | 99     | mA    |
|                              |                                                                                                 |                                                                                  | 74S195<br>(Note 6)                 | 74S195<br>(Note 6) |                               | 70                      | 109    |       |

Notes: 1. For conditions shown as MIN, or MAX., use the appropriate value specified under Electrical Characteristics for the applicable device type. 2. Typical limits are at V<sub>CC</sub> = 5.0V, 25°C ambient and maximum loading. 3. Actual input currents = Unit Load Current x Input Load Factor (See Loading Rules).

 Actual input currents - Onit Luad Current's input Load ractor (see Loading Polies).
Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second.
Outputs open. Inputs A, B, C, D grounded. Inputs S<sub>0</sub>, S<sub>1</sub>, Clear, L, R, at 4.5 V. Measured after a momentary ground, then 4.5 V applied to clock.
Outputs open. S/L grounded. A, B, C, D, J, K at 4.5 V. Measured after applying a momentary ground then 4.5 V to the clear followed by ground then 4.5 V to clock.

7. For  $T_A = 125^{\circ}$ C; I<sub>CC</sub> MAX. = 110mA for Am54S194W.

#### Switching Characteristics ( $T_A = +25^{\circ}C$ )

| Parameters       | Description                             | Test Conditions                                  | Min. | Тур. | Max. | Units |
|------------------|-----------------------------------------|--------------------------------------------------|------|------|------|-------|
| tpi H            | Clock to Output                         |                                                  | 4    | 8    | 12   | ns    |
| tpHI             | Clock to Output                         |                                                  | 4    | 11   | 16.5 | ns    |
| tpHI             | Clear to Output                         |                                                  |      | 12.5 | 18.5 | ns    |
| t <sub>pw</sub>  | Clock Pulse Width                       |                                                  | 7    |      |      | ns    |
| t <sub>nw/</sub> | Clear Pulse Width                       |                                                  | 12   |      |      | ns    |
| t <sub>s</sub>   | Mode Control Set-up Time                | $V_{00} = 5.0 V C_1 = 15 p F_1 B_1 = 280 \Omega$ | 11   |      |      | ns    |
| ts               | Data Input Set-up Time                  |                                                  | 5    |      |      | ns    |
| ts               | Clear Recovery to Clock                 |                                                  | 9    |      | 1    | ns    |
| th               | Data Hold Time                          |                                                  | 3    |      |      | ns    |
| t <sub>R</sub>   | Shift/Load Release Time<br>Am54S/74S195 |                                                  |      |      | 6    | ns    |
| fMAX             | Maximum Clock Frequency                 |                                                  | 70   | 105  |      | MHz   |

#### **DEFINITION OF FUNCTIONAL TERMS**

J,  $\overline{K}$  The logic inputs used for controlling the  $Q_A$  flip-flop of the Am54S/74S195 register when S/L is HIGH.

CLR Clear. The asynchronous master reset input.

CP Clock pulse for the register. Enters data on the LOWto-HIGH transition.

S/L Shift/Load. The input for selection of parallel or serial shifting for the AM54S/74S195 register. S/L LOW selects parallel entry.

S0, S1 The mode select inputs of the Am54S/74S194.

A, B, C, D The four parallel data inputs for the register.

R The serial input to the QA flip-flop of the Am54S/ 74S194 in the right shift mode.

L The serial input to the QD flip-flop of the Am54S/ 74S194 in the left shift mode.

QA, QB, QC, QD The four true outputs of the register.

 $\bar{\mathbf{Q}}_D$  The complement output of the Q<sub>D</sub> flip-flop. (Am54S/ 74S195 only).

#### LOADING RULES (In Unit Loads)

| Am54S/                 | Am54S/                 |           |                    | Fan-out        |               |  |  |
|------------------------|------------------------|-----------|--------------------|----------------|---------------|--|--|
| 74S195<br>Input/Output | 74S194<br>Input/Output | Pin No.'s | Input<br>Unit Load | Output<br>HIGH | Output<br>LOW |  |  |
| CLR                    | CLR                    | 1         | 1                  | _              | _             |  |  |
| J                      | R                      | 2         | 1                  |                | _             |  |  |
| ĸ                      | A                      | 3         | 1                  |                | _             |  |  |
| A                      | в                      | 4         | 1                  | -              | -             |  |  |
| 8                      | С                      | 5         | 1                  | _              |               |  |  |
| С                      | D                      | 6         | 1                  | _              | -             |  |  |
| D                      | L                      | 7         | 1                  | _              |               |  |  |
| GND                    | GND                    | 8         | _                  | _              | _             |  |  |
| Shift/Load             | s <sub>0</sub>         | 9         | 1                  | _              | _             |  |  |
| CP                     | s <sub>1</sub>         | 10        | 1                  |                | _             |  |  |
| āD                     | -                      |           | _                  | 20             | 10            |  |  |
| -                      | CP                     | 11        | 1                  | -              | _             |  |  |
| <b>a</b> <sub>D</sub>  | ٥ <sub>D</sub>         | 12        |                    | 20             | 10            |  |  |
| ac                     | <b>a</b> c             | 13        |                    | 20             | 10            |  |  |
| a <sub>B</sub>         | QB                     | 14        | _                  | 20             | 10            |  |  |
| ٥ <sub>A</sub>         | QA                     | 15        | _                  | 20             | 10            |  |  |
| V <sub>CC</sub>        | Vcc                    | 16        |                    | -              | _             |  |  |

#### FUNCTION TABLE Am54S/74S194

| INPUTS           |          |        |        |                |        |        |        |        |        |        | 0        | DUTPUTS  |                |          |    |
|------------------|----------|--------|--------|----------------|--------|--------|--------|--------|--------|--------|----------|----------|----------------|----------|----|
| FUNCTION         |          | M      | ode    |                | S      | rial   |        | Par    | allei  |        |          |          |                |          |    |
|                  | FUNCTION | Clear  | S1     | s <sub>0</sub> | CIOCK  | Left   | Right  | A      | 8      | С      | D        | a,       | о <sub>в</sub> | oc       | ۵D |
| Clear            | L        | ×      | х      | x              | ×      | x      | x      | х      | x      | х      | L        | L        | L              | L        |    |
| No<br>Change     | н<br>н   | x<br>x | x<br>x | L<br>H         | X<br>X | x<br>x | ××     | x      | ××     | ××     | NC<br>NC | NC<br>NC | NC<br>NC       | NC<br>NC |    |
| Parallel<br>Load | н        | н      | н      | t              | ×      | x      | Do     | D1     | D2     | D3     | Do       | D1       | D2             | D3       |    |
| Shift<br>Right   | н<br>н   | L<br>L | н<br>Н | †<br>†         | x<br>x | L<br>H | X<br>X | X<br>X | x<br>x | x<br>x | L<br>H   |          | QB<br>QB       | QC<br>QC |    |
| Shift<br>Left    | н<br>Н   | н<br>Н | L      | †<br>†         | L<br>H | x<br>x | X<br>X | X<br>X | x<br>x | x<br>x | QB<br>QB | QC<br>QC | QD<br>QD       | L<br>H   |    |
| Hold             | н        | L      | L      | х              | X      | x      | x      | x      | х      | х      | NC       | NC       | NC             | NC       |    |

H = HIGH

L = LOW

= LOW-to-HIGH transition.

NC = No Change Di = May be a HIGH or a LOW and the respective output will assume the same state

X = Don't Care

FUNCTION TABLE Am54S/74S195

| INPUTS         |        |                  |                  |                  |                  |                       |                  |                  |                    | ou             | TPL      | ITS      |                |
|----------------|--------|------------------|------------------|------------------|------------------|-----------------------|------------------|------------------|--------------------|----------------|----------|----------|----------------|
| Class Shift/   |        | Se               | rial             |                  | Par              | ailei                 |                  |                  |                    |                |          |          |                |
| Crear          | Loed   | CIOCK            | L                | R                | A                | 8                     | С                | D                | QA                 | Q <sub>B</sub> | ac       | ۵D       | āp             |
| L              | x      | х                | x                | х                | ×                | x                     | х                | х                | L                  | L              | L        | L        | н              |
| HH             | X<br>X | L<br>H           | X<br>X           | ××               | X<br>X           | x<br>x                | x<br>x           | x<br>x           | NC<br>NC           | NC<br>NC       | NC<br>NC | NC<br>NC | NC<br>NC       |
| н              | L      | t                | х                | х                | Do               | D1                    | D <sub>2</sub>   | D3               | Do                 | D1             | D2       | D3       | D <sub>3</sub> |
| <b>T T T T</b> | TTTT   | †<br>†<br>†<br>† | L<br>L<br>H<br>H | H<br>L<br>H<br>L | ×<br>×<br>×<br>× | X<br>X<br>X<br>X<br>X | ×<br>×<br>×<br>× | X<br>X<br>X<br>X | QA<br>L<br>H<br>QA |                |          | 00000    |                |

H = HIGH

X = Don't Care L = LOW NC = No Change

t = LOW-to-HIGH transition.

Di = May be a HIGH or a LOW and the respective output will assume the same state.

Notes: 1. If the J and  $\vec{K}$  inputs are tied together, the common line becomes a D-Type input to the first bit in the shift mode.

2. Linear feedback shift counters can be made by connecting the QD and QD outputs to the K and J inputs, respectively.

#### SCHOTTKY INPUT/OUTPUT CURRENT INTERFACE CONDITIONS



Note: Actual current flow direction shown

