

# **Complete 12-Bit 6 MSPS CCD/CIS Signal Processor**

# **AD9816**



#### REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com**  $©$  Analog Devices, Inc., 1998

# **AD9816–SPECIFICATIONS**

 $AMALOG$   $SPECIFICATIONS$  (T<sub>MIN</sub> to T<sub>MAX</sub> with AVDD = +5.0 V, DVDD = +5.0 V, DRVDD = +5.0 V, CDS Mode, f<sub>adcclk</sub> = 6 MHz, **fCDSCLK1 = 2 MHz, fCDSCLK2 = 2 MHz, PGA Gain = 1, Input Range = 3 V p-p, Input Capacitor = 1200 pF, unless otherwise noted)**



NOTES

1 Includes internal voltage reference error.

Specifications subject to change without notice.

<sup>2</sup> Input voltage range is the linear region over which the input signal can be processed by the input stage of the AD9816.

<sup>&</sup>lt;sup>3</sup>The input limits are defined as the maximum tolerable input voltage into the AD9816. This is not intended to be the linear input range of the device. Signals beyond the input limits will turn on the overvoltage protection diodes.

<sup>&</sup>lt;sup>4</sup>The total output noise is measured with the inputs of the AD9816 grounded.

<sup>5</sup>The channel-to-channel crosstalk is measured with one input grounded, and the other two inputs at full scale.

### **DIGITAL SPECIFICATIONS** (T<sub>MIN</sub> to T<sub>MAX</sub> with AVDD = +5.0 V, DVDD = +5.0 V, DRVDD = +5.0 V, f<sub>ADCCLK</sub> = 6 MHz, **fCDSCLK1 = 2 MHz, fCDSCLK2 = 2 MHz, C<sup>L</sup> = 10 pF unless otherwise noted)**







Figure 2. 3-Channel SHA Mode Timing



Figure 3. 1-Channel CDS Mode Timing



Figure 6. Output Enable Timing

#### **ABSOLUTE MAXIMUM RATINGS\***



Stresses above those listed under Absolute Maximum Ratings may cause perma-<br>nen damage 16 the device. This is a stress rating only functional operation <u>of the</u> nent damage to the devide. This is a stress rating only; functional<br>device at these or other donditions above those indicated in the ope onditions above those indicated in the operational sections<br>not implied. Exposure to absolute maximum ratings for

of this specification is not implied. Exposure to absolute the set of the reliability of absolution of the reliability of the r extended periods may affect device

**ORDERING GUIDE** Temperature Package Package Package Package Model **Range** Range **Description** 1 and 1 1 Applies AD9816JS  $0^{\circ}$ C to +70°C  $\qquad$  44-Lead MQFP (Metric) Plastic Quad Flatpack  $\int$   $\int$  S-AD9816JS-80010 0°C to +70°C 44-Lead MQFP (Metric) Plastic Quad Flatpack<br>AD9816-EB Evaluation Board Strong Temperature<br>
Strong Temperature<br>
Cut best and the strong strong temperature<br>
Cut best and the strong of the strong strong temperature<br>
Cut best and the strong of the strong strong temperature<br>
Cut best and the stron

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9816 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



#### **PIN FUNCTION DESCRIPTIONS** Pin | Pin Name | Type | Description 1 | AVDD | P | +5 V Analog Supply. 2  $|$  AVSS  $|$  P  $|$  Analog Ground. 3, 4 | CAPT | AO | Reference Decoupling.  $5, 6$  CAPB  $|AO|$  Reference Decoupling. 7 | VREF | AO | Internal Reference Output. 8 | CML | AO | Internal Bias Level. 9 | VINR | AI | Analog Input, Red Channel. 10 | AVSS | P | Analog Ground. 11 | VING | AI | Analog Input, Green Channel.  $AVSS$   $|P|$  Analog Ground.  $13$  VNB AI Analog Input, Blue Channel.  $\sqrt{4}$  |  $\sqrt{8}$  |  $\sqrt{P}$  | Analog Ground.  $15$  | AVDD  $/$  | P \ +5 Y Analog Supply. 16  $\sqrt{\text{OF/s}}$ H $\rightarrow$   $\rightarrow$   $\sqrt{\text{C/m}}$  bias level in CDS mode. Offset adjustment input in SHA mode. 17 CDSCLK1 DI / CDS Reset Level Sampling  $C$ lock 18 CDSCLK2 DI CDS-Data-Level Sampling Clock. 19 | ADCCLK | DI | A/D Converter Sampling Clock. 20 | DVSS | P | Digital Ground. 21 | DVDD | P | +5 V Digital Supply. 22 | NC | No Connect. 23 | SCLK | DI | Clock Input for Serial Interface. 24 | SDATA | DIO | Serial Data Input-Output. 25 | SLOAD | DI | Load Pulse for Serial Interface. 26 | DVSS | P | Digital Ground. 27 | DB0 | DO | Data Output (LSB).  $28-32$  DB1-DB5 DO Data Outputs.  $33$  DRVSS  $|P|$  Digital Driver Ground. 34 | DRVDD | P | Digital Driver Supply.  $35-39$  DB6–DB10 DO Data Outputs. 40 | DB11 | DO | Data Output (MSB). 41 OEB DI Output Enable, Active Low. 42 | NC | No Connect. 43 | PGAOUT\_C | AO | PGA Output, Negative. This pin should be left unconnected except during evaluation.  $44$  | PGAOUT\_T | AO | PGA Output, Positive. This pin should be left unconnected except during evaluation. **PIN CONFIGURATION PIN 1 IDENTIFIER TOP VIEW (Not to Scale) NC = NO CONNECT DRVSS 33 DB5 32 DB4 31 DB3 30 DB2 29 DB1 28 DB0 (LSB) 27 DVSS 26 SLOAD 25 SDATA 24**  $\overline{23}$  SCLK **AVDD 1 AVSS 2 CAPT 3 CAPT 4 CAPB 5 CAPB 6 VREF 7 CML 8 VINR 9 AVSS 10 VING 11 PGAOUT\_T PGAOUT\_C NC OEB DB11(MSB) DB10 DB9 DB8 DB7 DB6 DRVDD AVSS VINB AVSS AVDD CDSCLK1 CDSCLK2 ADCCLK DVSS DVDD NC OFFSET AD9816 44 43 42 41 40 39 38 37 36 35 34 12 13 14 15 16 17 18 19 20 21 22** A Alexandro Champing Clock (Apply)<br> **23 OBSOLET CONTRACT C**

NOTES

See Applications Information for circuit configurations.

TYPE: AI = Analog Input, AO = Analog Output, DI = Digital Input,

DO = Digital Output, DIO = Digital Input/Output, P = Power.

#### **DEFINITIONS OF SPECIFICATIONS INTEGRAL NONLINEARITY (INL)**

Integral nonlinearity error refers to the deviation of each individual code from a line drawn from "zero scale" through "positive full scale." The point used as "zero scale" occurs 1/2 LSB before the first code transition. "Positive full scale" is defined as a level 1 1/2 LSB beyond the last code transition. The deviation is measured from the middle of each particular code to the true straight line.

#### **DIFFERENTIAL NONLINEARITY (DNL)**

An ideal ADC exhibits code transitions which are exactly 1 LSB apart. DNL is the deviation from this ideal value. Thus every code must have a finite width. No missing codes guaranteed to 12-bit resolution indicates that all 4096 codes, respectively,

must be present over all operating ranges.

### **OFFSET ERROR**

The first AD $\ell$  code transition should occur at a level 1/2 LSB bove the nominal dero scale voltage. The offset error is the deviation of the actual first code transition level from the ideal level.

#### **GAIN ERROR**

The last code transition should occur for an analog value 1 1/2 LSB below the nominal full scale voltage. Gain error is the deviation of the *actual* difference between first and last code transitions and the *ideal* difference between the first and last code transitions.

#### **TOTAL OUTPUT NOISE**

An ideal ADC outputs only one code value for a dc input voltage. A real converter has noise sources that will cause a spread of codes at the output for a dc input voltage. The total output noise is measured with a grounded input and is equal to the standard deviation of the histogram of output codes.

#### **CHANNEL-TO-CHANNEL CROSSTALK**

In an ideal three-channel system, the signal in one channel will not influence the signal level of another channel. The channelto-channel crosstalk specification is a measure of the change that occurs in one channel as the other two channels are varied. In the AD9816, one channel is grounded and the other two channels are exercised with full-scale input signals. The change in the output codes from the first channel is measured and compared with the result when all three channels are grounded. The difference is the channel-to-channel crosstalk, stated in LSBs.

#### **APERTURE DELAY**

The aperture delay is the time delay that occurs from when a sampling edge is applied to the AD9816 until the actual sample of the input signal is held. For CDSCLK1, the aperture delay represents the amount of time it takes for the clamp switch to open after CDSCLK1 transitions from high to low. For CDSCLK2, the aperture delay is the amount of time after the CDSCLK2 falling edge that the input signal is sampled.

#### **POWER SUPPLY REJECTION**

Power supply rejection specifies the maximum full-scale change that occurs from the initial value when the supplies are varied over the specified limits.

#### **FUNCTIONAL DESCRIPTION**

The AD9816 can be operated in several different modes: 3-channel CDS mode, 3-channel SHA mode, 1-channel CDS mode, and 1-channel SHA mode. Each mode is selected by programming the Configuration Register through the serial interface. For more detail on CDS or SHA mode operation, see Circuit Descriptions section.

#### **3-Channel CDS Mode**

In 3-channel CDS mode, the AD9816 simultaneously samples the red, green and blue input voltages from the CCD outputs. The sampling points for each Correlated Double Sampler (CDS) are controlled by CDSCLK1 and CDSCLK2. CDSCLK1's falling edge clamps the reference level of the CCD waveform at the analog inputs of the AD9816. CDSCLK2's falling edge samples the data level of the CCD waveform. Each CDS amplifier outputs the difference between the CCD reference and data levels. Next, the output voltage of each CDS amplifier is level-shifted by an Offset DAC. The voltages are then scaled by the three Programmable Gain Amplifiers before being multiplexed to the common 12-bit ADC. The ADC sequentially samples the PGA **Nutputs on the falling edges of ADCCLK.** 

Timing for this mode is shown in Figure 1, using a  $2\times$  master  $c$ lock. Although it is not required, it is recommended that the falling edge of CDSCLKL be aligned with the rising edge of  $ADACuK$ . The rising edge of CDSCLK2 should not occur before the previous falling edge of ADCCLK, as shown by  $t_{\text{ADC2}}$ The maximum allowable width of  $CDSGLK/2$  will be dependent on the ADCCLIK period, and equal to one ADCCLIK period minus 30 ns. The output data latency is three clock cycles. 12-bit **escalation** indicates that all 4096 codes, respectively,<br>
The data level of the CCD waveform. Each CDS amplifier out-<br>
The first ADP coler and all premaining ranges.<br>
Next, the output voltage of each CDS amplifier

The offset and gain values for the red $\mathcal{L}$ green, and blue channels are programmed using the serial interface. The order in which the channels are switched through the multiplexer is selected by programming the MUX register. The rising edge of CDSCLK2 always resets the multiplexer.

#### **3-Channel SHA Mode**

In 3-channel SHA mode, the AD9816 simultaneously samples the red, green, and blue input voltages. The sample-and-hold amplifier's sampling point is controlled by CDSCLK2. CDSCLK2's falling edge samples the input waveforms on each channel. The output voltages from the three SHAs are modified by the offset DACs and then scaled by the three PGAs. The outputs of the PGAs are then multiplexed through the 12-bit ADC. The ADC sequentially samples the PGA outputs on the falling edges of ADCCLK.

The input signal is sampled with respect to the voltage applied to the OFFSET pin. With the OFFSET pin grounded, a zero volt input corresponds to the ADC's zero scale output. The input clamp is disabled in this mode. However, the OFFSET pin may be used as a coarse offset adjust pin. A voltage applied to this pin will be subtracted from the voltages applied to the red, green and blue inputs in the first amplifier stage of the AD9816. For more information, see the Circuit Descriptions section.

Timing for this mode is shown in Figure 2, using a  $1\times$  master clock. CDSCLK1 should be grounded in this mode. Although it is not required, it is recommended that the falling edge of CDSCLK2 be aligned with the rising edge of ADCCLK. The rising edge of CDSCLK2 should not occur before the previous falling edge of ADCCLK, as shown by  $t_{ADC2}$ . The maximum allowable width of CDSCLK2 will be dependent on the ADCCLK period, and equal to one ADCCLK period minus 30 ns. The output data latency is three ADCCLK cycles.

The offset and gain values for the red, green and blue channels are programmed using the serial interface. The order in which the channels are switched through the multiplexer is selected by programming the MUX register. The rising edge of CDSCLK2 always resets the multiplexer.

#### **1-Channel CDS Mode**

This mode operates in the same way as the 3-channel CDS mode. The difference is that the multiplexer remains fixed in this mode, so only the channel specified in the MUX register is processed. Because the AD9816 is still sampling all three channels, the unused inputs should be grounded through 1200 pF capacitors.

Timing for this mode is shown in Figure 3, using a  $3\times$  master  $\epsilon$  cock. Although it is not required, it is recommended that the falling edge of CDSCLK2 be aligned with the rising edge of **ADCCLI** 

### **1-Channel SHA Mode**

This mode operates the same way as the 3-shannel/SHA mode except that the multiplexer remains stationary. Only the channel specified in the MUX register is processed. Because the AD9816 is still sampling all three channels, the unused inputs should be grounded.

The input signal is sampled with respect to the voltage applied to the OFFSET pin. With the OFFSET pin grounded, a zero volt input corresponds to the ADC's zero scale output. The input clamp is disabled in this mode. However, the OFFSET pin may be used as a coarse offset adjust pin. A voltage applied to this pin will be subtracted from the voltages applied to the red, green and blue inputs in the first amplifier stage of the AD9816. For more information, see the Circuit Descriptions section.

Timing for this mode is shown in Figure 4, using a  $1\times$  master clock. CDSCLK1 should be grounded in this mode of operation. Although it is not required, it is recommended that the falling edge of CDSCLK2 be aligned with the rising edge of ADCCLK.

#### **REGISTER OVERVIEW**

The serial interface is used to program the eight internal registers of the AD9816. The address bits A2–A0 determine the register in the AD9816 where serial data D7–D0 is written to or read from.

The Configuration Register controls the operating mode of the AD9816. Bits 7 (MSB), 6 and 0 are test mode bits and should always be set to zero. Bit 5 is set high to enable the CDS mode. Setting this bit low enables the SHA mode. Set Bit 4 high to enable the 3 V input span. Set Bit 3 high to enable the 1.5 V span. Bits 2 and 1 set the channel mode. Bit 2 enables 3-channel simultaneous sampling. Bit 1 enables single channel mode, with the appropriate channel set in the MUX Register. At power-on, this register defaults to 3-channel CDS mode with a 3 V input span, as shown in Table I.



multiplexer will switch to in the different modes of operation Bit 7 and Bit 1 are test modes and/should be set to zero. Bit 0 is a test mode bit and should be set hight. In 3- $\phi$  hannel mode, Table II shows how to set the order in which the channels are converted. The multiplexer is always reset on the rising edge of CDSCLK2. In 1-channel mode, the multiplexer is stationary, and only converts the channel selected in Table III. At poweron, this register defaults to 3-channel RGB mode.



Figure 8. MUX Register



**Table I. Register Map**

**Table II. 3-Channel Selection**

| <b>MUX Register Bits</b> |  |                         |
|--------------------------|--|-------------------------|
|                          |  | <b>Channel Sequence</b> |
|                          |  | Red, Green, Blue        |
|                          |  | Blue, Green, Red        |

#### **Table III. 1-Channel Selection**



ble from  $\rightarrow$  400 mV to +100 mV, and is applied It the output of the CDS, before the PGA. The resolution is 8 bits, and a sign magnitude coding scheme is used. Table IV hows the offset voltage that corresponds to the register value.



Figure 9. Offset Registers for Red, Green and Blue Channels



**Table IV. Offset Adjustment**

The PGA is used for correcting color imbalance and for fine adjustment of the input span before the ADC. Gain is variable from  $1 \times$  to  $6 \times$  (0 dB to 15.5 dB) with 8-bit resolution. An all "zeros" word  $(00 \dots 0)$  corresponds to the minimum gain, and an all "ones" word  $(11 \dots 1)$  corresponds to the maximum

gain. The gain of the PGA increases linearly as the gain word increases, and can be calculated by the following equation:

$$
PGA\ Gain = 1 + (Gain\ Code / 51.2)
$$

where *Gain Code* varies from 0 to 255. For more information, refer to the Circuit Descriptions section.



Figure 10. PGA Registers for Red, Green and Blue Channels

#### **SERIAL TIMING**

The 3-wire serial interface timing is shown below. To write to the AD $9816$ , SLOAD is first taken low. Next, a total of 16 bits are sent to SDATA, which get latched into the AD9816 on the rising edges of SCLK. Additional SCLK pulses will be ignored. The first bit,  $R/\overline{W}$ , should be low to specify a write operation. The next three bits,  $A2-A0$ , are the address bits to specify the destination register for the data word D7-D0. After all 16 bits have been clocked, SLQAD is taken high, which internally latches the data to the appropriate register. The read operation also starts by taking SLOAD low. First, a one is written to  $R\overline{W}$ , to specify a read operation. Next, the three Address Bits  $A2-A0$ are written to specify the register that will be read. On the 8th SCLK falling edge, SDATA will begin to output the information from the desired register. After all eight data bits have been read, SLOAD is taken back high. Figure 9. Offset Registers for Red, Green and Blue<br>
Figure 9. Offset Registers for Red, Green and Blue<br>
Figure 10. PGA Registers for Red, Green and Blue<br>
that, and a sign phagmidde colyng scheme is used. Take IV<br>
the other





Figure 12. Read Operation Timing

#### **CIRCUIT DESCRIPTIONS Analog Input Configuration for CDS and SHA Mode**

#### **CDS Mode Operation**

Figure 13 shows the equivalent input circuit for the CDS mode of operation. The CCD signal is connected to the AD9816's analog inputs through a coupling capacitor  $C_{\text{IN}}$ . The CCD reference level is clamped during the CDSCLK1 pulse, when the clamp switch closes and connects the externally-generated 3 V bias to the analog input. After the clamp switch opens (CDSCLK1 low), the CCD data level will be level shifted by the voltage held across  $C_{IN}$ , and the SHA will sample the input signal when the CDSCLK2 pulse goes low (see Figures 1 and 3 for CDS mode timing). In this sampling technique, the CDS function is effectively performed across the input capacitor,  $C_{\text{IN}}$ .

This CDS method has two additional considerations. First, the  $\cancel{QCD}$  signal cannot be dc-coupled into the AD9816, because the input capacitor is required. Second, the input clamp of the AD9816 is operating as a pixel clamp, and must be asserted on every pixel for true CDS operation. If  $h$  in slamp operation is desired, CDSCLKI may be used at the start of each line to set the proper dc voltage on  $\mathcal{L}_{\text{IN}}$ . Then, during the effective pixels of each line,  $\bigotimes \bigcirc$  CLK1 can be held low while  $\bigcirc$  DSCLK2 samples the data levels of each pixel. Figure 5 shows the timing for line clamp operation. This DS method has two additional considerations. First, the interaction (Gin Error)<br>
(CD style people into the AD9816, because<br>
the interaction of the interaction of<br>
(AD9816 spectring as a pyselic property interaction of



Figure 13. CDS Mode Input Circuit (All Channels Identical)

#### **Input Signal Range for CDS Mode**

An input dc bias level of 3 V allows a maximum 3 V p-p signal swing from the CCD. Figure 14 shows a typical full-scale input waveform to the AD9816, illustrating the allowable input range. With a reference level of 3 V, the AD9816 can tolerate up to 2 V of reset feedthrough above the reference level. The inputs

of the AD9816 can also handle an input signal down to AVSS – 0.3 V without any saturation recovery issues. Although an input level below zero volts will be clipped to the ADC's fullscale output code, the input stage can respond quickly enough to accurately process the next pixel that falls into the linear input range. Any signals below AVSS – 0.3 V will turn on the input protection diodes, and recovery from the saturated condition may take up to several milliseconds.

#### **Input Capacitor C<sub>IN</sub>**

The recommended value for  $C_{IN}$  is 1200 pF. This value has been selected to provide the best overall performance when considering three factors: input attenuation, linearity and signal droop. The value of  $C_{\text{IN}}$  may be optimized for a particular application if these three factors are understood.

1. Attenuation (Gain Error)

The input voltage will be attenuated by the interaction of  $C_{IN}$  and  $C_{STRAY}$ .  $C_{STRAY}$  is less than 10 pF, which results in an attenuation of about 0.8% when  $C_{\text{IN}}$  is 1200 pF. The gain error will increase accordingly as the value of  $C_{\text{IN}}$  is decreased.

#### 2. Linearity

The input capacitance of the AD9816 is shown in Figure 8 as  $/C_{\text{STRAY}}$ . A small portion of this capacitance is junction capacitance, which will vary nonlinearly as the input voltage  $t\phi$  the AD9816 changes. When the input voltage is attenu-Ated by the combination of  $C_{IN}$  and  $C_{BFRAY}$  there will be a small nonlinear component caused by the input junction sapacitance. The magnitude of the junction capacitance will cause a 1  $LSE(0.024%)$  nonlinearity over the 3  $\nabla$  input range when a  $1200$  pF  $\mathcal{L}_\text{IN}$  is used. This nonlinearity will increase if a smaller  $C_{IN}$  is used.

3. Droop

The input bias current of the AD9816 is typically 10 nA and is constant regardless of the AD9816's input voltage. The droop of the voltage across  $C_{IN}$  can be calculated with the following equation:

$$
dV = \frac{i_{BIAS}}{C_{IN}} \times (t)
$$

where *t* is the time between clamp intervals. Between the adjacent pixels of a scanned line, this droop will be insignificant. Between scanned lines, a 1 ms delay will produce a droop of about 10 mV, which can be easily clamped on the first pixel of the next line. If the value of  $C_{IN}$  is reduced, the droop will increase accordingly.



Figure 14. CCD Input Signal Clamped to 3 V

#### **Line Clamp**

If a line clamp technique is implemented (see Figure 5 for timing), the value of  $C_{IN}$  should be increased to more than 1200 pF. The main requirement for line clamp is to keep the signal droop below 1 LSB across a scanned line. For example, if a CCD with 5400 effective pixels is clocked at 2 MHz, then  $t = 2.7$  ms. One LSB at 12 bits with a 3 V full scale is 732  $\mu$ V. Rearranging the above droop equation:

$$
C_{MIN} = \frac{i_{BIAS}}{dV} \times t
$$

In this case,  $C_{MIN} = 37$  nF, and a convenient standard value of 0.047 µF will be adequate.

#### **SHA Mode Operation**

When the AD9816 is configured for SHA mode operation, the OFFSET pin functions as an offset adjustment input. Figure 15 shows a simplified diagram of the AD9816's inputs when SHA mode is select $\not$ d. A p $\not$ siti $\not\!\!e$  dc voltage may be applied to OFFSET which will be subtracted from all three input channels in the input stage of the AD9816. The maximum input voltage to the analog input pins or the OFFSET pin in SHA mode is  $/3$  V, The OFFSET feature is provided to allow coarse offset adjustment of the input signal. If the signal is sampled with respect to ground, any positive offset on the input signal will subtract from the dynamic range of the ADC. For example, an input signal that spans from 1.5 V to 2.5 V cannot utilize all of the available dynamic range, using either the 1.5 V or 3 V span. However, by applying a dc value of 1.5 V to the OFFSET pin, the input signal will be level-shifted down to 0 V to 1 V. This would allow the use of the 3 V span and a PGA gain of three to use the entire ADC dynamic range. SHA yied Operation of SHA mode operation, the<br>  $\sqrt{FFS/ET}$  pm/indring as an-affect adjustment input. Figure<br>  $\sqrt{FFS/ET}$  pm/indring as an-affect adjustment input. Figure<br>  $\sqrt{FFS/ET}$  pm/indring as an-affect adjustment input.

If no dc offset adjustment is desired, the OFFSET pin should be grounded. The input signal will be sampled with respect to ground.



Figure 15. SHA Mode Input Circuit

#### **Programmable Gain Amplifiers**

The AD9816 has three programmable amplifiers, one for each channel. The gain is variable from 1 V/V (0 dB) to 5.98 V/V (15.5 dB) in 256 increments. Figure 16 shows the PGA gain transfer function. The gain of the PGA can be calculated according to the equation:



The analog outputs of the three PGAs are multiplexed to the input of the 12-bit ADC. The differential output of the MUX is also buffered and externally available at Pins  $4\beta$  and  $44$  (PGAOUT\_C and  $PGAOUT_T$ , respectively). The  $f$ iming diagrams, Figures 1 through 4, show the timing relationships between the analog inputs, CDSCLK2, ADCCLK, and PGAOUT Land PGAOUT C. The CDSCLK2 pulse resets the outputs of all three PGAs to an internal bias level. The first rising edge of ADCCLK after the rising edge of CDSCLK2 will switch the MUX to the red PGA output. The second ADCCLK rising edge switches the MUX to the green PGA output, and the third rising edge switches the MUX to the blue PGA output.

#### **PGA Outputs**

The PGAOUT\_T and PGAOUT\_C signals represent the differential input to the ADC, and are complementary. Both signals will reset to 3.5 V while CDSCLK2 is high. The voltage swing of each output is equal to one-half of the ADC's full-scale voltage, centered at 3.5 V. Table V shows the relationship between the analog input voltage, the PGA output voltage and the ADC input voltage.

Figure 18 shows the PGA output voltages for three different color pixel amplitudes. In this example, the red pixel has the largest amplitude, and the blue pixel has the smallest amplitude. Because the PGAOUT\_T and PGAOUT\_C outputs are internally buffered by source followers, they are not an exact representation of the differential ADC input signal. PGAOUT\_T and PGAOUT\_C should only be used during evaluation; performance of the AD9816 is only guaranteed with these two pins unconnected.





Figure 18. PGA Output Voltages (ADC Input Range = 3 V)



**Table V. Voltage Swing of PGA Outputs**

**NOTES** 

<sup>1</sup>Analog input voltage in CDS mode is the difference between the CCD's refer-

ence and data levels.

<sup>2</sup>3.0 V Input Range.

<sup>3</sup>1.5 V Input Range.

#### **Analog-to-Digital Converter**

The AD9816 uses a high speed 12-bit ADC core. This CMOS converter is designed to run at 6 MSPS with good linearity and noise performance. Figure 19 shows the INL and DNL performance of a typical AD9816 device, running at 6 MHz in 3-channel CDS mode using the timing shown in Figure 1. The following timing parameters were used:  $t_{CRA}$  = 500 ns,  $t_{ADCLK}$  = 83 ns,  $t_{C1}$  = 20 ns,  $t_{C1C2}$  = 170 ns,  $t_{C1}$  = 80 ns,  $t_{ADC2}$  = 3 ns,  $t_{C2AD}$  = 83 ns, and  $t_{C2C1} = 230$  ns.

The digital outputs of the AD9816 follow a straight binary coding scheme. Table VI shows the digital output coding for the 3 V input span.





NOTE

<sup>1</sup>Analog input voltage in CDS mode is the difference between the CCD's reference and data levels.

#### **APPLICATIONS INFORMATION**

#### **CDS Mode Circuit**

The recommended circuit configuration for CDS mode operation is shown in Figure 20. The input coupling capacitor value of 1200 pF is recommended, but this value may be adjusted to suit a particular application (see Circuit Descriptions). A single ground plane is recommended for the AD9816. A separate power supply may be used for DRVDD, the digital driver supply, but this

supply pin should still be decoupled to the same ground plane as the rest of the AD9816. The loading of the digital outputs should be minimized, either by using short traces to the digital ASIC, or by using external digital buffers. All 0.01 µF and 0.1 µF decoupling capacitors should be located as close as possible to the AD9816 pins. Also, the 1200 pF input capacitors should be located close the AD9816's analog input pins.



Figure 20. Recommended Circuit for CDS Mode

#### **SHA Mode Circuit**

The circuit configuration for SHA mode is identical to CDS mode except for two differences: the analog inputs should be dc-coupled, and the OFFSET pin is tied to ground or a desired dc voltage (see Circuit Descriptions). In CIS applications, the

reference black level of the CIS can be connected to the OFF-SET pin, to remove the dc offset. Removing the coarse offset of the CIS signal will allow the dynamic range of the AD9816 to be maximized.



Figure 21. Recommended Circuit for SHA Mode

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).



C3324a–0–10/98