<span id="page-0-0"></span>

# 12-Bit, 105 MSPS/125 MSPS, IF Sampling ADC

# AD9433

#### **FEATURES**

**IF sampling up to 350 MHz SNR: 67.5 dB, fIN up to Nyquist at 105 MSPS SFDR: 83 dBc, fIN = 70 MHz at 105 MSPS SFDR: 72 dBc, fIN = 150 MHz at 105 MSPS 2 V p-p analog input range On-chip clock duty cycle stabilization On-chip reference and track-and-hold SFDR optimization circuit Excellent linearity DNL: ±0.25 LSB (typical) INL: ±0.5 LSB (typical) 750 MHz full power analog bandwidth Power dissipation: 1.35 W (typical) at 125 MSPS Twos complement or offset binary data format 5.0 V analog supply operation 2.5 V to 3.3 V TTL/CMOS outputs** 

#### **APPLICATIONS**

**Cellular infrastructure communication systems 3G single- and multicarrier receivers IF sampling schemes Wideband carrier frequency systems Point-to-point radios LMDS, wireless broadband MMDS base station units Cable reverse path Communications test equipment Radar and satellite ground systems** 

### **GENERAL INTRODUCTION**

The AD9433 is a 12-bit, monolithic sampling analog-to-digital converter (ADC) with an on-chip track-and-hold circuit and is designed for ease of use. The product operates up to a 125 MSPS conversion rate and is optimized for outstanding dynamic performance in wideband and high IF carrier systems.

The ADC requires a 5 V analog power supply and a differential encode clock for full performance operation. No external reference or driver components are required for many applications. The digital outputs are TTL-/CMOS-compatible, and a separate output power supply pin supports interfacing with 3.3 V or 2.5 V logic.

#### **FUNCTIONAL BLOCK DIAGRAM**



A user-selectable, on-chip proprietary circuit optimizes spurious-free dynamic range (SFDR) vs. signal-to-noise and distortion (SINAD) ratio performance for different input signal frequencies, providing as much as 83 dBc SFDR performance over the dc to 70 MHz band.

The encode clock supports either differential or single-ended input and is PECL-compatible. The output format is userselectable for offset binary or twos complement and provides an overrange (OR) signal.

Fabricated on an advanced BiCMOS process, the AD9433 is available in a 52-lead thin quad flat package (TQFP\_EP) that is specified over the industrial temperature range of −40°C to +85°C. The AD9433 is pin-compatible with the AD9432.

#### **PRODUCT HIGHLIGHTS**

1. IF Sampling.

The AD9433 maintains outstanding ac performance up to input frequencies of 350 MHz. Suitable for 3G wideband cellular IF sampling receivers.

- 2. Pin-Compatibility with the AD9432. The AD9433 has the same footprint and pin layout as the AD9432 12-bit 80 MSPS/105 MSPS ADC.
- 3. SFDR Performance. A user-selectable, on-chip circuit optimizes SFDR performance as much as 83 dBc from dc to 70 MHz.
- 4. Sampling Rate.

At 125 MSPS, the AD9433 is ideally suited for wireless and wired broadband applications such as LMDS/MMDS and cable reverse path.

**Rev. A** 

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

# <span id="page-1-0"></span>**TABLE OF CONTENTS**



### **REVISION HISTORY**

#### $6/09$ —Rev. 0 to Rev. A



10/01-Revision 0: Initial Version



# <span id="page-2-0"></span>**SPECIFICATIONS**

### **DC SPECIFICATIONS**

 $\rm V_{\rm DD}$  = 3.3 V,  $\rm V_{\rm CC}$  = 5 V; internal reference; differential encode input, unless otherwise noted.

#### **Table 1.**



<span id="page-3-1"></span><span id="page-3-0"></span>

1 Gain error and gain temperature coefficients are based on the ADC only (with a fixed 2.5 V external reference and a 2 V p-p differential analog input).  $2$  SFDR mode disabled (SFDR MODE = GND) for DNL and INL specifications.

<sup>3</sup> Power dissipation measured with rated encode and a dc analog input (outputs static, I<sub>VDD</sub> = 0). I<sub>VCC</sub> and I<sub>VDD</sub> measured with 10.3 MHz analog input @ −0.5 dBFS.

#### **AC SPECIFICATIONS**

 $V_{DD} = 3.3$  V,  $V_{CC} = 5$  V; differential encode input, unless otherwise noted.

### **Table 2.**



1 SNR/harmonics based on an analog input voltage of −0.5 dBFS referenced to a 2 V full-scale input range. Harmonics are specified with the SFDR mode enabled (SFDR MODE = 5 V). SNR/SINAD specified with the SFDR mode disabled (SFDR MODE = ground).

#### <span id="page-4-0"></span>**SWITCHING SPECIFICATIONS**

 $V_{DD} = 3.3$  V,  $V_{CC} = 5$  V; differential encode input, unless otherwise noted.

#### **Table 3.**



1 Aperture uncertainty includes contribution of the AD9433, crystal clock reference, and encode drive circuit.

 $^2$  t<sub>V</sub> and t $_{\rm{p}}$  are measured from the transition points of the ENCODE input to the 50%/50% levels of the digital output swing. The digital output load during testing is not to exceed an ac load of 10 pF or a dc current of 50 µA. Rise and fall times are measured from 10% to 90%.

### <span id="page-4-1"></span>**TIMING DIAGRAM**



Figure 2. Timing Diagram

# <span id="page-5-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 4.**

<span id="page-5-1"></span>

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **EXPLANATION OF TEST LEVELS**

- I 100% production tested.
- II 100% production tested at 25°C and sample tested at specified temperatures.
- III Sample tested only.
- IV Parameter is guaranteed by design and characterization testing.
- V Parameter is a typical value only.
- VI 100% production tested at 25°C; guaranteed by design and characterization testing for industrial temperature range.

#### **THERMAL CHARACTERISTICS**

[Table 5 li](#page-5-1)sts AD9433 thermal characteristics for simulated typical performance in a 4-layer JEDEC board, horizontal orientation.

#### **Table 5. Thermal Resistance**



1 Bottom of package (exposed pad soldered to ground plane).

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-6-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



**NOTES 1. THE EXPOSED PADDLE ON THE UNDERSIDE OF THE PACKAGE MUST BE SOLDERED TO THE GROUND PLANE. SOLDERING THE EXPOSED PADDLE TO THE PCB INCREASES THE RELIABILITY OF THE SOLDER JOINTS, MAXIMIZING THE THERMAL CAPABILITY OF THE PACKAGE.**

01977-002

Figure 3. Pin Configuration



### **Table 6. Pin Function Descriptions**

### <span id="page-7-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



<span id="page-7-1"></span>Figure 4. FFT:  $f_s = 105$  MSPS,  $f_{IN} = 49.3$  MHz, Differential AIN @ -0.5 dBFS, SFDR Mode Enabled



<span id="page-7-2"></span>Figure 5. FFT:  $f_s = 105$  MSPS,  $f_{IN} = 49.3$  MHz, Differential AIN @ -0.5 dBFS, SFDR Mode Disabled



Figure 6. FFT:  $f_s = 125$  MSPS,  $f_{IN} = 49.3$  MHz, Differential AIN @ -0.5 dBFS, SFDR Mode Enabled



Figure 7. Harmonics (Second, Third, Worst Other) vs. AIN Frequency, AIN  $@ -0.5$  dBFS,  $f_5 = 105$  MSPS, SFDR Mode Enabled



Figure 8. SNR/SINAD and ENOB vs. AIN Frequency, Differential AIN @ −0.5 dBFS,  $f<sub>S</sub> = 105$  MSPS, SFDR Mode Disabled



Figure 9. SNR/SINAD and Harmonic Distortion vs. Encode Frequency, Differential AIN @ -0.5 dBFS



Figure 10. FFT:  $f_s = 105$  MSPS,  $f_{IN} = 49.3$  MHz and 50.3 MHz, Differential AIN @ −7 dBFS for Each Tone, SFDR Mode Enabled



Figure 11. SNR and SFDR vs. AIN Level,  $f_s = 105$  MSPS,  $f_{IN} = 49.3$  MHz, Differential AIN, SFDR Mode Enabled







Figure 13. SNR/SINAD and ENOB vs. AIN Frequency, Differential AIN @ −0.5 dBFS,  $f_s = 125$  MSPS, SFDR Mode Enabled



Figure 14. Dynamic Performance vs. AIN Common-Mode Voltage, Differential AIN  $@$  -0.5 dBFS,  $f_{IN}$  = 49.3 MHz,  $f_S$  = 105 MSPS



Figure 15. SNR vs. AIN Frequency over Temperature,  $f_s = 105$  MSPS, Differential AIN, SFDR Mode Disabled







Figure 17. Integral Nonlinearity vs. Output Code with SFDR Mode Disabled



Figure 18. Differential Nonlinearity vs. Output Code



Differential AIN @ -0.5 dBFS



Figure 20. Integral Nonlinearity vs. Output Code with SFDR Mode Enabled



Figure 21. FFT:  $f_s = 61.44$  MSPS,  $f_{IN} = 46.08$  MHz, Four WCDMA Carriers, Differential AIN, SFDR Mode Enabled



<span id="page-10-0"></span>Figure 22. FFT:  $f_s = 105$  MSPS,  $f_{IN} = 70.3$  MHz, Differential AIN @ -0.5 dBFS, SFDR Mode Enabled



<span id="page-10-1"></span>Figure 23. FFT:  $f_s = 105$  MSPS,  $f_{IN} = 70.3$  MHz, Differential AIN @ -0.5 dBFS, SFDR Mode Disabled



Figure 24. FFT: fs = 125 MSPS, f<sub>IN</sub> = 70.3 MHz, Differential AIN @ -0.5 dBFS, SFDR Mode Enabled



Figure 25. FFT:  $f_s = 105$  MSPS,  $f_w = 69.3$  MHz and 70.3 MHz, Differential AIN @ −7 dBFS for Each Tone, SFDR Mode Enabled



Figure 26. SNR and SFDR vs. AIN Level,  $f_s = 105$  MSPS,  $f_{IN} = 70.3$  MHz, Differential AIN, SFDR Mode Enabled



Figure 27. Third-Order IMD vs. AIN Level,  $f_s = 105$  MSPS,  $f_w = 70.3$  MHz and 69.3 MHz, Differential AIN, SFDR Mode Enabled



Figure 28. FFT:  $f_s = 105$  MSPS,  $f_{IN} = 150.3$  MHz, Differential AIN @ -0.5 dBFS, SFDR Mode Enabled



Figure 29. FFT:  $f_s = 105$  MSPS,  $f_{IN} = 250.3$  MHz, Differential AIN @ -0.5 dBFS, SFDR Mode Enabled



Figure 30. FFT:  $f_s = 105$  MSPS,  $f_{IN} = 350.3$  MHz, Differential AIN @ -0.5 dBFS, SFDR Mode Enabled



Figure 31. FFT:  $f_s = 125$  MSPS,  $f_{IN} = 150.3$  MHz, Differential AIN @ -0.5 dBFS, SFDR Mode Enabled



Figure 32. FFT:  $f_s = 125$  MSPS,  $f_{IN} = 350.3$  MHz, Differential AIN @ -0.5 dBFS, SFDR Mode Enabled



Figure 33. Third-Order IMD vs. AIN Level,  $f_s$  = 105 MSPS,  $f_{IN}$  = 150.3 MHz and 151.3 MHz, Differential AIN, SFDR Mode Enabled



Figure 34. FFT:  $f_s = 76.8$  MSPS,  $f_{IN} = 59.6$  MHz, Two WCDMA Carriers, Differential AIN, SFDR Mode Enabled



Figure 35. FFT:  $f_s = 92.16$  MSPS,  $f_{IN} = 70.3$  MHz, WCDMA @ 70.0 MHz, SFDR Mode Enabled

### <span id="page-13-0"></span>**TERMINOLOGY**

#### **Analog Bandwidth**

The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB.

#### **Aperture Delay**

The delay between the 50% point of the rising edge of the ENCODE command and the instant at which the analog input is sampled.

#### **Aperture Uncertainty (Jitter)**

The sample-to-sample variation in aperture delay.

### **Differential Analog Input Resistance, Differential Analog**

**Input Capacitance, and Differential Analog Input Impedance**  The real and complex impedances measured at each analog input port. The resistance is measured statically and the capacitance and differential input impedances are measured with a network analyzer.

#### **Differential Analog Input Voltage Range**

The peak-to-peak differential voltage that must be applied to the converter to generate a full-scale response. Peak differential voltage is computed by observing the voltage on a single pin and subtracting the voltage from the other pin, which is 180° out of phase. Peak-to-peak differential voltage is computed by rotating the input phase 180° and taking the peak measurement again. The difference is then computed between both peak measurements.

#### **Differential Nonlinearity (DNL)**

The deviation of any code width from an ideal 1 LSB step.

#### **Effective Number of Bits (ENOB)**

The effective number of bits (ENOB) is calculated from the measured SNR based on the following equation:

6.02 ⎠⎝ AmplitudeInput  $ENOB =$  $SNR_{MEASURED} - 1.76 dB + 20 log$ ⎟ ⎟ ⎞ ∫ Full – Scale Amplitude

#### **Encode Pulse Width/Duty Cycle**

Pulse width high is the minimum amount of time that the encode pulse should be left in the Logic 1 state to achieve the rated performance. Pulse width low is the minimum amount of time that the encode pulse should be left in the Logic 0 state. At a given clock rate, these specifications define an acceptable encode duty cycle.

#### **Full-Scale Input Power**

Expressed in dBm. Computed using the following equation:

$$
Power_{fullScale} = 10 \log \left( \frac{V^2 \text{FullScale}_{rms}}{Z} \right)
$$

#### **Gain Error**

The difference between the measured and the ideal full-scale input voltage range of the ADC.

#### **Harmonic Distortion**

The ratio of the rms signal amplitude fundamental frequency to the rms signal amplitude of a single harmonic component (second, third, and so on); reported in dBc.

#### **Integral Nonlinearity (INL)**

The deviation of the transfer function from a reference line measured in fractions of 1 LSB using a "best straight line" determined by a least square curve fit.

#### **Maximum Conversion Rate**

The maximum encode rate at which parametric testing is performed.

#### **Minimum Conversion Rate**

The encode rate at which the SNR of the lowest analog signal frequency drops by no more than 3 dB below the guaranteed limit.

#### **Noise (for Any Range within the ADC)**

Noise can be calculated using the following equation:

$$
V_{NOISE} = \sqrt{Z \times 0.001 \times 10 \left( \frac{FS_{dBm} - SNR_{ABC} - Signal_{dBFS}}{10} \right)}
$$

where:

Z is the input impedance.

FS is the full scale of the device for the frequency in question. SNR is the value for the particular input level.

Signal is the signal level within the ADC reported in dB below full scale. This value includes both thermal and quantization noise.

#### **Output Propagation Delay**

The delay between a differential crossing of ENCODE and ENCODE and the time when all output data bits are within valid logic levels.

#### **Power Supply Rejection Ratio (PSRR)**

The ratio of a change in input offset voltage to a change in power supply voltage.

#### **Signal-to-Noise and Distortion (SINAD)**

The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, including harmonics but excluding dc.

#### **Signal-to-Noise Ratio (SNR)**

The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, excluding the first five harmonics and dc.

#### **Spurious-Free Dynamic Range (SFDR)**

The ratio of the rms signal amplitude to the rms value of the peak spurious spectral component. The peak spurious component may or may not be a harmonic. May be reported in dBc (degrades as signal level is lowered) or in dBFS (always related back to converter full scale).

#### **Two-Tone Intermodulation Distortion Rejection**

The ratio of the rms value of either input tone  $(f_1, f_2)$  to the rms value of the worst third-order intermodulation product; reported in dBc. Products are located at  $2f_1 - f_2$  and  $2f_2 - f_1$ .

#### **Two-Tone SFDR**

The ratio of the rms value of either input tone  $(f_1, f_2)$  to the rms value of the peak spurious component. The peak spurious component may or may not be an IMD product. May be reported in dBc (degrades as signal level is lowered) or in dBFS (always related back to converter full scale).

#### **Worst Other Spur**

The ratio of the rms signal amplitude to the rms value of the worst spurious component (excluding the second-order and third-order harmonic); reported in dBc.

### <span id="page-15-1"></span><span id="page-15-0"></span>EQUIVALENT CIRCUITS



Figure 36. Voltage Reference Input Circuit





Figure 39. Voltage Reference Output Circuit



Figure 40. Encode Input Circuit

Figure 37. Analog Input Circuit



### <span id="page-16-0"></span>THEORY OF OPERATION

The AD9433 is a 12-bit pipeline converter that uses a switchedcapacitor architecture. Optimized for high speed, this converter provides flat dynamic performance up to and beyond the Nyquist limit. DNL transitional errors are calibrated at final test to a typical accuracy of 0.25 LSB or less.

### **ENCODE INPUT**

Any high speed ADC is extremely sensitive to the quality of the sampling clock provided by the user. A track-and-hold circuit is essentially a mixer, and any noise, distortion, or timing jitter on the clock is combined with the desired signal at the ADC output. For this reason, considerable care has been taken in the design of the encode input of the AD9433, and the user is advised to give commensurate thought to the clock source.

The AD9433 has an internal clock duty cycle stabilization circuit that locks to the rising edge of ENCODE (falling edge of ENCODE if driven differentially) and optimizes timing internally. This allows for a wide range of input duty cycles at the input without degrading performance. Jitter in the rising edge of the input is still of paramount concern and is not reduced by the internal stabilization circuit. This circuit is always on and cannot be disabled by the user.

<span id="page-16-3"></span>The ENCODE and ENCODE inputs are internally biased to 3.75 V (nominal) and support either differential or singleended signals. For best dynamic performance, a differential signal is recommended. Good performance is obtained using an MC10EL16 translator in the circuit to directly drive the encode inputs (see [Figure 41\)](#page-16-1).



Figure 41. Using PECL to Drive the ENCODE Inputs

<span id="page-16-4"></span><span id="page-16-2"></span><span id="page-16-1"></span>Often, the cleanest clock source is a crystal oscillator producing a pure, single-ended sine wave. In this configuration, or with any roughly symmetrical, single-ended clock source, the signal can be ac-coupled to the encode input. To minimize jitter, the signal amplitude should be maximized within the input range described in [Table 7. T](#page-16-2)he 12 k $\Omega$  resistors to ground at each of the inputs, in parallel with the internal bias resistors, set the common-mode voltage to approximately 2.5 V, allowing the maximum swing at the input. The ENCODE input should be bypassed with a capacitor to ground to reduce noise. This ensures that the internal bias voltage is centered on the encode signal. For best dynamic performance, impedances at ENCODE and ENCODE should match.



[Figure 43](#page-16-3) shows another preferred method for clocking the AD9433. The clock source (low jitter) is converted from singleended to differential using an RF transformer. The back-to-back Schottky diodes across the transformer secondary limit clock excursions into the AD9433 to approximately 0.8 V p-p differential. This helps to prevent the large voltage swings of the clock from feeding through to other portions of the AD9433 and limits the noise presented to the encode inputs. A crystal clock oscillator can also be used to drive the RF transformer if an appropriate limiting resistor (typically 100 Ω) is placed in series with the primary.



Figure 43. Transformer-Coupled Encode Circuit

#### **ENCODE VOLTAGE LEVEL DEFINITION**

The voltage level definitions for driving ENCODE and ENCODE in single-ended and differential mode are shown in [Figure 44](#page-16-4).



Figure 44. Differential and Single-Ended Input Levels





#### <span id="page-17-1"></span><span id="page-17-0"></span>**ANALOG INPUT**

The analog input to the AD9433 is a differential buffer. The input buffer is self-biased by an on-chip resistor divider that sets the dc common-mode voltage to a nominal 4 V (see the [Equivalent Circuits](#page-15-1) section). Rated performance is achieved by driving the input differentially. The minimum input offset voltage is obtained when driving from a source with a low differential source impedance, such as a transformer in ac applications (see [Figure 45](#page-17-2)). Capacitive coupling at the inputs increases the input offset voltage by as much as 50 mV.



Figure 45. Transformer-Coupled Analog Input Circuit

045

<span id="page-17-4"></span><span id="page-17-3"></span><span id="page-17-2"></span>In the highest frequency applications, two transformers connected in series may be necessary to minimize even-order harmonic distortion. The first transformer isolates and converts the signal to a differential signal, but the grounded input on the primary side degrades amplitude balance on the secondary winding. Capacitive coupling between the windings causes this imbalance. Because one input to the first transformer is grounded, there is little or no capacitive coupling, resulting in an amplitude mismatch at the output of the first transformer. A second transformer improves the amplitude balance, and thus improves the harmonic distortion. A wideband transformer, such as the ADT1-1WT from Mini-Circuits<sup>®</sup>, is recommended for these applications, because the bandwidth through the two transformers is reduced by  $\sqrt{2}$ .



Figure 46. Driving the Analog Input with Two Transformers for Improved Even-Order Harmonics

Driving the ADC single-ended degrades performance, particularly even-order harmonics. For best dynamic performance, impedances at AIN and AIN should match. Special care was taken in the design of the analog input section of the AD9433 to prevent damage and corruption of data when the input is overdriven.

#### **SFDR OPTIMIZATION**

When set to Logic 1, the SFDR MODE pin enables a proprietary circuit that can improve the spurious-free dynamic range (SFDR) performance of the AD9433. This pin is useful in applications where the dynamic range of the system is limited by discrete spurious frequency content caused by nonlinearities in the ADC transfer function.

Enabling this circuit gives the circuit a dynamic transfer functi on, meaning that the voltage t hreshold between two adjacent output codes can change from clock cycle to clock cycle. While improving spurious frequency content, this dynamic aspect of the transfer function may be inappropriate for some time domain applications of the converter. Connecting the SFDR MODE pin to ground disables this function. The improvement in the linearity of the converter and its effect on spurious free dynamic range is shown in [Figure 4](#page-7-1) and [Figure 5](#page-7-2) and in [Figure 22](#page-10-0) and [Figure 23.](#page-10-1)

### **DIGITAL OUTPUTS**

compatible for lower power consumption. The output data The digital outputs are 3 V (2.7 V to 3.3 V) TTL-/CMOSformat is selectable through the data format select (DFS) CMOS input.  $DFS = 1$  selects offset binary;  $DFS = 0$  selects twos complement coding (see [Table 8](#page-17-3) and [Table 9](#page-17-4)).











#### **YOLTAGE REFERENCE**

A stable and accurate 2.5 V voltage reference is built into the AD9433 (VREFOUT). In normal operation, the internal reference is used by strapping Pin 45 to Pin 46 and placing a 0.1 μF decoupling capacitor at VREFIN. The input range can be adjusted by varying the reference voltage applied to the AD9433. No appreciable degradation in performance occurs when the reference is adjusted ±5%. The full-scale range of the ADC tracks reference voltage changes linearly.

#### **TIMING**

The AD9433 provides latched data outputs, with 10 pipeline delays. Data outputs are available one propagation delay  $(t_{PD})$ after the rising edge of the encode command (see [Figure 2](#page-4-1)). The length of the output data lines and the loads placed on them should be minimized to reduce transients within the AD9433; these transients can detract from the dynamic performance of the converter. The minimum guaranteed conversion rate of the AD9433 is 10 MSPS. At internal clock rates below 10 MSPS, dynamic performance may degrade.

### <span id="page-18-0"></span>APPLICATIONS INFORMATION **LAYOUT INFORMATION**

A multilayer board is recommended to achieve best results. It is highly recommended that high quality, ceramic chip capacitors be used to decouple each supply pin to ground directly at the device.

The pinout of the AD9433 facilitates ease of use in the implementation of high frequency, high resolution design practices. All of the digital outputs and their supply and ground pin connections are segregated on one side of the package, with the inputs on the opposite side for isolation purposes.

Care should be taken when routing the digital output traces. To prevent coupling through the digital outputs into the analog portion of the AD9433 ( $V_{CC}$ , AIN, and VREF), minimal capacitive loading should be placed on these outputs.

It is recommended that a fanout of only one gate be used for all AD9433 digital outputs.

The layout of the encode circuit is equally critical and should be treated as an analog input. Any noise received on this circuitry results in corruption in the digitization process and lower overall performance. The encode clock must be isolated from the digital outputs and the analog inputs.

### **REPLACING THE AD9432 WITH THE AD9433**

The AD9433 is pin-compatible with the AD9432, although there are two control pins on the AD9433 that are do not connect (DNC) and supply (V $_{\text{CC}}$ ) connections on the AD9432 (see Table 10).





Using the AD9433 in an AD9432 pin assignment configures the AD9433 as follows:

- The SFDR improvement circuit is enabled.
- The DFS pin floats low, selecting twos complement coding for the digital outputs. (Twos complement coding is the only output coding available on the AD9432.)

Table 11 summarizes the differences between the AD9432 and AD9433 analog and encode input common-mode voltages. These inputs can be ac-coupled so that the devices can be used interchangeably.

#### **Table 11. AD9432/AD9433 Analog and Encode Input Common-Mode Voltages**



# <span id="page-19-0"></span>OUTLINE DIMENSIONS



Dimensions shown in millimeters

#### **ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

**©2001–2009 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D01977-0-6/09(A)** 



www.analog.com

Rev. A | Page 20 of 20