RoHS\*

COMPLIANT



## **Synchronous Rectification N-Channel MOSFET Driver** for DC/DC Conversion

#### **DESCRIPTION**

SiP41103 is a high-speed synchronous rectification MOSFET driver with adaptive shoot-through protection for use in high frequency, high-current, multiphase DC-DC synchronous rectifier buck converter. It is designed to operate at the switching frequencies up to 1 MHz. The high-side driver is bootstrapped to allow driving N-Channel MOSFET. Adaptive shootthrough protection prevents simultaneous conduction of external MOSFETs. Adding a capacitor to the delay pin can further increase the high-side driver turn-on delay by 1.2 ns/pF for further shoot-through protection.

The SiP41103 is available in both standard and lead (Pb)-free 10-Pin MLP33 packages and is specified to operate over the industrial temperature range of - 40 °C to 85 °C.

#### **FEATURES**

- 5 V Gate Drive
- Undervoltage Lockout
- Internal Bootstrap Diode
- Adaptive Shoot-Through Protection
- Synchronous MOSFET Disable
- Adjustable Highside Propagation Delay
- Switching Frequency Up to 1 MHz
- Drive MOSFETs In 4.5 to 50 V Systems

#### **APPLICATIONS**

- Multi-Phase DC/DC Conversion
- High Current Synchronous Buck Converters
- High Frequency Synchronous Buck Converters
- Asynchronous-to-Synchronous Adaptations
- Mobile Computer DC/DC Converters
- Desktop Computer DC/DC Converters

#### TYPICAL APPLICATION CIRCUIT



\*Pb containing terminations are not RoHS compliant, exemptions may apply

Document Number: 72718 S-61692-Rev. E, 04-Sep-06

## SiP41103

# Vishay Siliconix



| ABSOLUTE MAXIMUM RATINGS (All voltages referenced to GND = 0 V) |          |             |      |  |
|-----------------------------------------------------------------|----------|-------------|------|--|
| Parameter                                                       |          | Limit       | Unit |  |
| V <sub>DD</sub> , PWM, EN <sub>SYNC</sub> , DELAY               |          | 7           |      |  |
| LX, BOOT                                                        |          | 55          | V    |  |
| BOOT to LX                                                      |          | 7           |      |  |
| Storage Temperature                                             |          | - 40 to 150 | °C   |  |
| Operating Junction Temperature                                  |          | 125         |      |  |
| Power Dissipation <sup>a,b</sup>                                | MLP-33   | 960         | mW   |  |
| Thermal Impedance(⊕ <sub>JA</sub> ) <sup>a,b</sup>              | IVILE-33 | 105         | °C/W |  |

#### Notes:

- a. Device mounted with all leads soldered or welded to PC board
- b. Derate 9.6 mW/°C

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating/conditions for extended periods may affect device reliability.

| <b>RECOMMENDED OPERATING RANGE</b> (All voltages referenced to GND = 0 V) |                |      |
|---------------------------------------------------------------------------|----------------|------|
| Parameter                                                                 | Limit          | Unit |
| V <sub>DD</sub>                                                           | 4.5 to 5.5     | V    |
| V <sub>BOOT</sub>                                                         | 4.5 to 50      | V    |
| C <sub>BOOT</sub>                                                         | 100 nF to 1 μF |      |
| Operating Temperature Range                                               | - 40 to 85     | °C   |

| SPECIFICATIONS <sup>a</sup>   |                   |                                                                                  |                  |                  |                  |      |
|-------------------------------|-------------------|----------------------------------------------------------------------------------|------------------|------------------|------------------|------|
|                               |                   | Test Conditions Unless Specified                                                 |                  | Limits           |                  |      |
|                               |                   | $V_{DD} = 5 \text{ V}, V_{BOOT} - V_{LX} = 5 \text{ V}, C_{LOAD} = 3 \text{ nF}$ |                  | _ h              | 0                |      |
| Parameter                     | Symbol            | T <sub>A</sub> = - 40 to 85 °C                                                   | Min <sup>a</sup> | Typ <sup>b</sup> | Max <sup>a</sup> | Unit |
| Power Supplies                |                   |                                                                                  |                  |                  |                  |      |
| Supply Voltage                | $V_{DD}$          |                                                                                  | 4.5              |                  | 5.5              | V    |
| Quiescent Current             | I <sub>DDQ</sub>  | $f_{PWM} = 1 \text{ MHz}, C_{LOAD} = 0$                                          |                  | 2.3              | 3.0              | mA   |
| Shutdown Current              | I <sub>SD1</sub>  | PWM = 0 V                                                                        |                  |                  | 1                | ^    |
| Shuldown Current              | I <sub>SD2</sub>  | PWM = 5 V                                                                        |                  | 30               | 60               | μA   |
| Reference Voltage             |                   |                                                                                  |                  |                  |                  |      |
| Break-Before-Make             | $V_{BBM}$         | LX Falling                                                                       |                  | 1                |                  | V    |
| PWM Input                     |                   |                                                                                  |                  |                  |                  |      |
| Input High                    | V <sub>IH</sub>   |                                                                                  | 4.0              |                  | $V_{DD}$         | V    |
| Input Low                     | V <sub>IL</sub>   |                                                                                  |                  |                  | 0.5              | V    |
| Bias Current                  | Ι <sub>Β</sub>    |                                                                                  |                  | ± 0.3            | ± 1              | μΑ   |
| EN <sub>SYNC</sub> Inputs     |                   |                                                                                  |                  |                  |                  |      |
| Input High                    | V <sub>IH</sub>   |                                                                                  | 2.0              |                  | $V_{DD}$         | V    |
| Input Low                     | V <sub>IL</sub>   |                                                                                  |                  |                  | 1.0              | V    |
| Bias Current                  | I <sub>B</sub>    |                                                                                  |                  |                  | ± 1              | μΑ   |
| High-Side Undervoltage Lockou | ıt                |                                                                                  | •                |                  |                  |      |
| Threshold                     | V <sub>UVHS</sub> | Rising or Falling                                                                | 2.5              | 3.35             | 3.75             | V    |
| Bootstrap Diode               |                   |                                                                                  |                  |                  |                  |      |
| Forward Voltage               | V <sub>F</sub>    | I <sub>F</sub> = 10 mA, T <sub>A</sub> = 25 °C                                   | 0.7              | 0.76             | 0.82             | V    |





# SiP41103 Vishay Siliconix

| SPECIFICATIONS <sup>a</sup>              |                          |                                                                                  |                  |                  |                  |      |  |
|------------------------------------------|--------------------------|----------------------------------------------------------------------------------|------------------|------------------|------------------|------|--|
|                                          |                          | Test Conditions Unless Specified                                                 |                  |                  |                  |      |  |
|                                          |                          | $V_{DD} = 5 \text{ V}, V_{BOOT} - V_{LX} = 5 \text{ V}, C_{LOAD} = 3 \text{ nF}$ |                  |                  | _                |      |  |
| Parameter                                | Symbol                   | T <sub>A</sub> = - 40 to 85 °C                                                   | Min <sup>a</sup> | Typ <sup>b</sup> | Max <sup>a</sup> | Unit |  |
| MOSFET Drivers                           | T - T                    |                                                                                  |                  | T                | 1                |      |  |
| High-Side Drive Current <sup>c</sup>     | I <sub>PKH(source)</sub> |                                                                                  |                  | 0.9              |                  |      |  |
| riigii Cide Diive Cairoik                | I <sub>PKH(sink)</sub>   |                                                                                  |                  | 1.1              |                  | Α    |  |
| Low-Side Drive Current <sup>c</sup>      | I <sub>PKL(source)</sub> |                                                                                  |                  | 8.0              |                  |      |  |
| Low-Side Drive Guirent                   | I <sub>PKL(sink)</sub>   |                                                                                  |                  | 1.5              |                  |      |  |
| High-Side Driver Impedance               | R <sub>DH(source)</sub>  |                                                                                  |                  | 2.5              | 3.8              |      |  |
| riigh-Gide Briver impedance              | R <sub>DH(sink)</sub>    |                                                                                  |                  | 2.2              | 3.3              | Ω    |  |
| Low-Side Driver Impedance                | R <sub>DL(source)</sub>  |                                                                                  |                  | 3.4              | 5.1              | 22   |  |
| Low-Side Driver impedance                | R <sub>DL(sink)</sub>    |                                                                                  |                  | 1.4              | 2.1              |      |  |
| High-Side Rise Time                      | t <sub>rH</sub>          | 10 % - 90 %                                                                      |                  | 32               | 40               |      |  |
| High-Side Fall Time                      | t <sub>fH</sub>          | 90 % - 10 %                                                                      |                  | 36               | 45               |      |  |
|                                          | t <sub>d(off)H</sub>     | See Timing Waveforms                                                             |                  | 20               |                  |      |  |
| High-Side Propagation Delay <sup>c</sup> | t <sub>d(on)H</sub>      | See Timing Waveforms                                                             |                  | 30               |                  |      |  |
| Low-Side Rise Time                       | t <sub>rL</sub>          | 10 % - 90 %                                                                      |                  | 45               | 55               | ns   |  |
| Low-Side Fall Time                       | t <sub>fL</sub>          | 90 % - 10 %                                                                      |                  | 20               | 30               |      |  |
|                                          | t <sub>d(off)L</sub>     | See Timing Waveforms                                                             |                  | 30               |                  |      |  |
| Low-Side Propagation Delay <sup>c</sup>  | t <sub>d(on)L</sub>      | See Timing Waveforms                                                             |                  | 30               |                  |      |  |
| LX Timer                                 |                          |                                                                                  |                  |                  |                  |      |  |
| LX Falling Timeout <sup>c</sup>          | $t_LX$                   |                                                                                  |                  | 420              |                  | ns   |  |
| V <sub>DD</sub> Undervoltage Lockout     |                          |                                                                                  |                  |                  |                  |      |  |
| Threshold Rising                         | V <sub>UVLOR</sub>       |                                                                                  |                  | 4.3              | 4.5              |      |  |
| Threshold Falling                        | V <sub>UVLOF</sub>       |                                                                                  | 3.7              | 4.1              |                  | V    |  |
| Hysteresis                               |                          |                                                                                  |                  | 0.4              |                  |      |  |
| Power on Reset Time <sup>c</sup>         |                          |                                                                                  |                  | 2.5              |                  | ms   |  |
| Thermal Shutdown                         |                          |                                                                                  | •                | •                |                  |      |  |
| Temperature                              | T <sub>SD</sub>          | Temperature Rising                                                               |                  | 165              |                  | °C   |  |
| Hysteresis                               | T <sub>H</sub>           | Temperature Falling                                                              |                  | 25               |                  | C    |  |

a. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum (-  $40^{\circ}$  to  $85^{\circ}$ C). b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing and are measured at  $V_{CC} = 5$  V unless otherwise noted.

c. Guaranteed by design.

# Vishay Siliconix



#### **TIMING WAVEFORMS**



#### **PIN CONFIGURATION AND TRUTH TABLE**



| TRUTH TABLE <sup>a</sup> |                    |                  |                  |  |
|--------------------------|--------------------|------------------|------------------|--|
| PWM                      | EN <sub>SYNC</sub> | OUT <sub>H</sub> | OUT <sub>L</sub> |  |
| L                        | L                  | L                | L                |  |
| L                        | Н                  | L                | Н                |  |
| Н                        | Х                  | Н                | L                |  |

Note:

a. After the device is enabled.

| ORDERING INFORMATION |                            |                   |         |
|----------------------|----------------------------|-------------------|---------|
| Standard Part Number | Lead (Pb)-Free Part Number | Temperature Range | Marking |
| SiP41103DM-T1        | SiP41103DM-T1-E3           | - 40 to 85 °C     | 41A3    |

| Eval Kit   | Temperature Range |  |
|------------|-------------------|--|
| SiP41103DB | - 40 to 85 °C     |  |

| PIN DESCRIPTION |                    |                                                                                          |
|-----------------|--------------------|------------------------------------------------------------------------------------------|
| Pin Number      | Name               | Function                                                                                 |
| 1               | OUT <sub>H</sub>   | High-side MOSFET gate drive                                                              |
| 2               | BOOT               | Bootstrap supply for high-side driver. A capacitor connects between BOOT and LX          |
| 3               | PWM                | Input signal for the MOSFET drivers                                                      |
| 4               | DELAY              | Connection for the highside dealy adjustment capacitors                                  |
| 5               | GND                | Ground                                                                                   |
| 6               | OUT <sub>L</sub>   | Synchronous or low-side MOSFET gate drive                                                |
| 7               | V <sub>DD</sub>    | + 5 V supply                                                                             |
| 8               | NC                 | No Connect                                                                               |
| 9               | EN <sub>SYNC</sub> | Enables OUT <sub>L</sub> , the driver for the synchronous MOSFET                         |
| 10              | LX                 | Connection for source of high-side MOSFET, drain of the low-side MOSFET and the inductor |



#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

#### **DETAILED OPERATION**

#### **PWM**

The PWM pin controls the switching of the external MOSFETs. The driver logic operates in a noninverting configuration. The PWM input stage should be driven by a signal with fast transition times, like those provided by a PWM controller or logic gate, (< 200 ns). The PWM input functions as a logic input and is not intended for applications where a slow changing input voltage is used to generate a switching output when the input switching threshold voltage is reached.

#### **Enable**

The device is enabled by edge sensing of transitions on PWM, high or low. A minimum PWM frequency of 2 kHz is required to keep the device enabled. When continuous PWM transitions are present, and after power-on reset time has elapsed, OUT<sub>H</sub> and OUT<sub>L</sub> will become active.

#### **Low-Side Driver**

The supplies for the low-side driver are  $V_{DD}$  and GND. During shutdown,  $OUT_L$  is held low.

#### **High-Side Driver**

The high-side driver is isolated from the substrate to create a floating high-side driver so that an N-Channel MOSFET can be used for the high-side switch. The supplies for the high-side driver are BOOT and LX. The voltage is supplied by a floating bootstrap capaci-

tor, which is continually recharged by the switching action of the output. During shutdown  ${\sf OUT}_{\sf H}$  is held low.

#### **Bootstrap Circuit**

The internal bootstrap diode and a bootstrap capacitor form a charge pump that supplies voltage to the BOOT pin. An integrated bootstrap diode replaces the external Schottky diode and bootstrap only a capacitor is necessary to complete the circuit. The bootstrap capacitor is sized according to.

$$C_{BOOT} = (Q_{Gate}/\Delta V_{BOOT-LX}) \times 10$$

where  $Q_{GATE}$  is the gate charge needed to turn on the high-side MOSFET and  $\Delta V_{BOOT\text{-}LX}$  is the amount of droop allowed in the bootstrap supply voltage when the high-side MOSFET is driven high. The bootstrap capacitor value is typically 0.1  $\mu\text{F}$  to 1  $\mu\text{F}$ . The bootstrap capacitor voltage rating must be greater than  $V_{DD}$  + 5 V to withstand transient spikes and ringing.

#### **Shoot-Through Protection**

The external MOSFETs are prevented from conducting at the same time during transitions. Break-before-make circuits monitor the voltages on the LX pin and the  $OUT_L$  pin and control the switching as follows: When the signal on PWM goes low,  $OUT_H$  will go low after an internal propagation delay. After the voltage

## Vishay Siliconix

VISHAY.

on LX falls below 1 V by the inductor action, the low-side driver is enabled and OUT<sub>L</sub> goes high after some delay. When the signal on PWM goes high, OUT<sub>L</sub> will go low after an internal propagation delay. After the voltage on OUT<sub>L</sub> drops below 1 V the high-side driver is enabled OUT<sub>H</sub> will go high after an internal propagation delay. If LX does not drop below 1 V within 400 ns after OUT<sub>H</sub> goes low, OUT<sub>L</sub> is forced high until the next PWM transition.

#### Delay

The addition of a capacitor between DELAY and GND will increase the propagation delay time for OUT<sub>H</sub> going high. Delay capacitance may be added to prevent shoot-through current in the low-side MOSFET due to the finite time between OUT<sub>L</sub> going low and the continuing conduction of the low-side MOSFET. Choose a MOSFET with lower gate resistance to reduce this effect. If necessary, choose a capacitor value that prevents MOSFET conduction under worst-case temperature and manufacturing conditions. Propagation delay is increased according to the ratio of 1.2 ns/pF.

#### Synchronous MOSFET Enable

Under light load conditions, efficiency can be increased by disabling the synchronous MOSFET, thus avoiding the gate charge losses of the synchronous MOSFET. When  $\mathsf{EN}_\mathsf{SYNC}$  is low,  $\mathsf{OUT}_\mathsf{L}$  is forced

low. When high, the low-side driver operates normally. EN<sub>SYNC</sub> should be driven by a 5-V signal.

#### **Shutdown**

The driver enters shutdown mode when a period of inactivity on PWM elapses. Shutdown current is less than 1  $\mu A$ .

#### **V<sub>DD</sub>** Bypass Capacitor

MOSFET drivers draw large peak currents from the supplies when they switch. A local bypass capacitor is required to supply this current and reduce power supply noise. Connect a 1  $\mu F$  ceramic capacitor as close as practical between the  $V_{DD}$  and GND pins.

#### **Undervoltage Lockout**

Undervoltage lockout prevents control of the circuit until the supply voltages reach valid operating levels. The UVLO circuit forces  $OUT_L$  and  $OUT_H$  to low when  $V_{DD}$  is below its specified voltage. A separate UVLO forces  $OUT_H$  low when the voltage between BOOT and LX is below the specified voltage.

#### **Thermal Protection**

If the temperature rises above 165  $^{\circ}$ C, the thermal protection disables the drivers. The drivers are re-enabled after the temperature has decreased below 140  $^{\circ}$ C.

#### TYPICAL CHARACTERISTICS



 $I_{DD}$  vs.  $C_{LOAD}$  vs. Frequency



High Side Turn On Delay vs. CDELAY



# Vishay Siliconix

#### **TYPICAL WAVEFORMS**





Figure 4. PWM Signal vs. HS Gate and LS Gate (Rising)



Figure. 6 EN<sub>SYNC</sub> Delay





Figure 5. PWM Signal vs. HS Gate and LS Gate (Falling)

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?72718">http://www.vishay.com/ppg?72718</a>



Vishay

### **Disclaimer**

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.

Document Number: 91000 Revision: 18-Jul-08