## **Freescale Semiconductor**

Data Sheet: Technical Data

Document Number: P1022EC Rev. 2, 9/2013

# P1022 QorlQ Integrated Processor Hardware Specifications

The following list provides an overview of the P1022 feature set:

- Two high-performance 32-bit e500v2 cores that implement the Power Architecture® technology:
- 36-bit physical addressing
  - Double-precision floating-point support
  - 32 KB L1 instruction cache and 32 KB L1 data cache for each core
  - 400-MHz to 1067-MHz clock frequency
- 256 KB L2 cache with ECC. Also configurable as SRAM and stashing memory.
- e500 coherency module (ECM) manages core and intrasystem transactions
- Integrated security engine (SEC)
  - Protocol support includes ARC4, 3DES, AES, RSA/ECC, RNG, single-pass SSL/TLS
  - XOR acceleration
- 64-bit DDR2/DDR3 SDRAM memory controller with ECC support
  - 32/64 bit data interface
  - DDR2/3 supported for data rate up to 800 MT/s
  - Four banks of memory supported, each up to 8 GB
- Programmable interrupt controller (PIC) compliant with OpenPIC standard
- Dual I<sup>2</sup>C controllers
- Enhanced secure digital host controller (SD/MMC)
- Enhanced Serial peripheral interface (eSPI)
- Enhanced local bus controller (eLBC)
- Display interface unit (DIU)
- I2S interface supported through synchronous serial interface (SSI)
- DUART
- Two High-Speed USB controller (USB 2.0)
  - Host and device support
  - Enhanced host controller interface (EHCI)
  - ULPI interface to PHY
- Two enhanced three-speed Ethernet controllers (eTSECs)



WB-TePBGA II—689 31 mm x 31 mm

TCP/IP acceleration, quality of service, and classification capabilities

P1022

- IEEE Std 1588<sup>TM</sup> support
- Lossless flow control
- RGMII, RMII, SGMII
- Two four-channel DMA controllers
- 87 general-purpose I/O signals
- Three PCI Express controllers
- Dual serial ATA (SATA) controllers
- TDM Interface
- Power management
- System performance monitor
- System access port
- IEEE Std 1149.1<sup>™</sup>- compatible, JTAG boundary scan
- 31 × 31 mm 689-pin WB-TePBGA II (wire bond temperature-enhanced plastic BGA)



# **Table of Contents**

| 1 | Pin a | ssignments and reset states4                      |
|---|-------|---------------------------------------------------|
|   | 1.1   | Ball layout diagrams4                             |
|   | 1.2   | Pinout assignments                                |
| 2 | Elect | rical characteristics                             |
|   | 2.1   | Overall DC electrical characteristics             |
|   | 2.2   | Power sequencing                                  |
|   | 2.3   | Power down requirements                           |
|   | 2.4   | RESET initialization                              |
|   | 2.5   | Power-on ramp rate                                |
|   | 2.6   | Power characteristics                             |
|   | 2.7   | Input clocks                                      |
|   | 2.8   | DDR2 and DDR3 SDRAM controller                    |
|   | 2.9   | eSPI                                              |
|   | 2.10  | DUART                                             |
|   | 2.11  | Ethernet: Enhanced Three-Speed Ethernet (eTSEC),  |
|   |       | MII management                                    |
|   | 2.12  | USB                                               |
|   | 2.13  | Enhanced local bus interface                      |
|   | 2.14  | Enhanced secure digital host controller (eSDHC)61 |

|   | 2.15  | Display interface unit                                   |
|---|-------|----------------------------------------------------------|
|   | 2.16  | Synchronous Serial Interface (SSI)                       |
|   | 2.17  | Programmable Interrupt Controller (PIC) specifications69 |
|   | 2.18  | l <sup>2</sup> C                                         |
|   | 2.19  | GPIO                                                     |
|   | 2.20  | TDM                                                      |
|   | 2.21  | High-Speed Serial Interfaces (HSSI)75                    |
|   | 2.22  | PCI express                                              |
|   | 2.23  | Serial ATA (SATA) 84                                     |
|   | 2.24  | JTAG controller 88                                       |
| 3 | Ther  | mal                                                      |
|   | 3.1   | Thermal characteristics                                  |
| 4 | Pack  | age information                                          |
|   | 4.1   | Package parameters for the P1022WB-TePBGA II 92          |
|   | 4.2   | Ordering information                                     |
|   | 4.3   | Part marking                                             |
| 5 | Prod  | uct documentation                                        |
| 6 | Revis | sion History                                             |



Figure 1. P1022 block diagram

# 1 Pin assignments and reset states

# 1.1 Ball layout diagrams



Figure 2. P1022 top view ball map



DETAIL A

Figure 3. P1022 detail A ball map

**DETAIL B** 



Figure 4. P1022 detail B ball map



Figure 5. P1022 detail C ball map





Figure 6. P1022 detail C ball map

# 1.2 Pinout assignments

## Table 1. P1022 pinout listing

| Signal | Package pin number         | Pin type | Power supply     | Note |
|--------|----------------------------|----------|------------------|------|
|        | DDR SDRAM memory interface | I        | 1                |      |
| MA00   | J1                         | 0        | GV <sub>DD</sub> | —    |
| MA01   | K5                         | 0        | GV <sub>DD</sub> | —    |
| MA02   | L6                         | 0        | GV <sub>DD</sub> | —    |
| MA03   | L4                         | 0        | GV <sub>DD</sub> | —    |
| MA04   | M6                         | 0        | GV <sub>DD</sub> | —    |
| MA05   | M5                         | 0        | GV <sub>DD</sub> | —    |
| MA06   | M2                         | 0        | GV <sub>DD</sub> | —    |
| MA07   | N1                         | 0        | GV <sub>DD</sub> | —    |
| MA08   | M3                         | 0        | GV <sub>DD</sub> | —    |
| MA09   | P1                         | 0        | GV <sub>DD</sub> | —    |
| MA10   | J4                         | 0        | GV <sub>DD</sub> | —    |
| MA11   | N5                         | 0        | GV <sub>DD</sub> | —    |
| MA12   | P2                         | 0        | GV <sub>DD</sub> | —    |
| MA13   | F3                         | 0        | GV <sub>DD</sub> | —    |
| MA14   | P4                         | 0        | GV <sub>DD</sub> | —    |
| MA15   | P6                         | 0        | GV <sub>DD</sub> | —    |
| MDQ00  | AH7                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ01  | AG6                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ02  | AH3                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ03  | AG3                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ04  | AJ7                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ05  | AH6                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ06  | AJ4                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ07  | AH4                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ08  | AF4                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ09  | AG2                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ10  | AE3                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ11  | AE2                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ12  | AF5                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ13  | AH2                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ14  | AE6                        | I/O      | GV <sub>DD</sub> | —    |
| MDQ15  | AE5                        | I/O      | GV <sub>DD</sub> | —    |

| Signal | Package pin number | Pin type | Power supply     | Note |
|--------|--------------------|----------|------------------|------|
| MDQ16  | AD1                | I/O      | GV <sub>DD</sub> | _    |
| MDQ17  | AC2                | I/O      | GV <sub>DD</sub> | _    |
| MDQ18  | AA1                | I/O      | GV <sub>DD</sub> |      |
| MDQ19  | Y2                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ20  | AD2                | I/O      | GV <sub>DD</sub> | _    |
| MDQ21  | AC3                | I/O      | GV <sub>DD</sub> |      |
| MDQ22  | AA3                | I/O      | GV <sub>DD</sub> |      |
| MDQ23  | AA2                | I/O      | GV <sub>DD</sub> |      |
| MDQ24  | AD5                | I/O      | GV <sub>DD</sub> |      |
| MDQ25  | AC5                | I/O      | GV <sub>DD</sub> |      |
| MDQ26  | Y4                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ27  | W5                 | I/O      | GV <sub>DD</sub> |      |
| MDQ28  | AD4                | I/O      | GV <sub>DD</sub> |      |
| MDQ29  | AC6                | I/O      | GV <sub>DD</sub> | _    |
| MDQ30  | AA5                | I/O      | GV <sub>DD</sub> | _    |
| MDQ31  | Y5                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ32  | E5                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ33  | D3                 | I/O      | GV <sub>DD</sub> |      |
| MDQ34  | C4                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ35  | B4                 | I/O      | GV <sub>DD</sub> |      |
| MDQ36  | E4                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ37  | D2                 | I/O      | GV <sub>DD</sub> |      |
| MDQ38  | B2                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ39  | A3                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ40  | C5                 | I/O      | GV <sub>DD</sub> |      |
| MDQ41  | B5                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ42  | C8                 | I/O      | GV <sub>DD</sub> |      |
| MDQ43  | B8                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ44  | D4                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ45  | D6                 | I/O      | GV <sub>DD</sub> | _    |
| MDQ46  | В7                 | I/O      | GV <sub>DD</sub> |      |
| MDQ47  | A7                 | I/O      | GV <sub>DD</sub> | —    |
| MDQ48  | D7                 | I/O      | GV <sub>DD</sub> |      |
| MDQ49  | D8                 | I/O      | GV <sub>DD</sub> |      |
| MDQ50  | F11                | I/O      | GV <sub>DD</sub> | —    |
|        |                    |          |                  |      |

## Table 1. P1022 pinout listing (continued)

| Signal  | Package pin number | Pin type | Power supply     | Note |
|---------|--------------------|----------|------------------|------|
| MDQ51   | D11                | I/O      | GV <sub>DD</sub> | _    |
| MDQ52   | E7                 | I/O      | GV <sub>DD</sub> |      |
| MDQ53   | F8                 | I/O      | GV <sub>DD</sub> |      |
| MDQ54   | A9                 | I/O      | GV <sub>DD</sub> |      |
| MDQ55   | E10                | I/O      | GV <sub>DD</sub> | _    |
| MDQ56   | B10                | I/O      | GV <sub>DD</sub> | _    |
| MDQ57   | B11                | I/O      | GV <sub>DD</sub> |      |
| MDQ58   | C14                | I/O      | GV <sub>DD</sub> | _    |
| MDQ59   | B14                | I/O      | GV <sub>DD</sub> | _    |
| MDQ60   | C10                | I/O      | GV <sub>DD</sub> | _    |
| MDQ61   | C11                | I/O      | GV <sub>DD</sub> | —    |
| MDQ62   | B13                | I/O      | GV <sub>DD</sub> |      |
| MDQ63   | A13                | I/O      | GV <sub>DD</sub> |      |
| MBA0    | H5                 | 0        | GV <sub>DD</sub> |      |
| MBA1    | J5                 | 0        | GV <sub>DD</sub> |      |
| MBA2    | R6                 | 0        | GV <sub>DD</sub> |      |
| MDQS0   | AG5                | I/O      | GV <sub>DD</sub> |      |
| MDQS1   | AF1                | I/O      | GV <sub>DD</sub> |      |
| MDQS2   | AB2                | I/O      | GV <sub>DD</sub> |      |
| MDQS3   | AB5                | I/O      | GV <sub>DD</sub> |      |
| MDQS4   | C2                 | I/O      | GV <sub>DD</sub> |      |
| MDQS5   | B6                 | I/O      | GV <sub>DD</sub> |      |
| MDQS6   | C9                 | I/O      | GV <sub>DD</sub> |      |
| MDQS7   | B12                | I/O      | GV <sub>DD</sub> |      |
| MDQS0_B | AH5                | I/O      | GV <sub>DD</sub> |      |
| MDQS1_B | AG1                | I/O      | GV <sub>DD</sub> | _    |
| MDQS2_B | AB3                | I/O      | GV <sub>DD</sub> |      |
| MDQS3_B | AB4                | I/O      | GV <sub>DD</sub> | _    |
| MDQS4_B | C1                 | I/O      | GV <sub>DD</sub> | _    |
| MDQS5_B | C6                 | I/O      | GV <sub>DD</sub> | _    |
| MDQS6_B | D9                 | I/O      | GV <sub>DD</sub> |      |
| MDQS7_B | C12                | I/O      | GV <sub>DD</sub> | —    |
| MDM0    | AJ5                | 0        | GV <sub>DD</sub> | —    |
| MDM1    | AF3                | 0        | GV <sub>DD</sub> | —    |
| MDM2    | AC1                | 0        | GV <sub>DD</sub> | —    |

## Table 1. P1022 pinout listing (continued)

| Signal | Package pin number | Pin type | Power supply     | Note |
|--------|--------------------|----------|------------------|------|
| MDM3   | AA6                | 0        | GV <sub>DD</sub> | _    |
| MDM4   | C3                 | 0        | GV <sub>DD</sub> | _    |
| MDM5   | A5                 | 0        | GV <sub>DD</sub> | _    |
| MDM6   | F10                | 0        | GV <sub>DD</sub> |      |
| MDM7   | A11                | 0        | GV <sub>DD</sub> |      |
| MDM8   | V1                 | 0        | GV <sub>DD</sub> |      |
| MCS0_B | G2                 | 0        | GV <sub>DD</sub> |      |
| MCS1_B | F5                 | 0        | GV <sub>DD</sub> | _    |
| MCS2_B | G4                 | 0        | GV <sub>DD</sub> |      |
| MCS3_B | F6                 | 0        | GV <sub>DD</sub> |      |
| MRAS_B | H6                 | 0        | GV <sub>DD</sub> |      |
| MCAS_B | G6                 | 0        | GV <sub>DD</sub> |      |
| MWE_B  | G1                 | 0        | GV <sub>DD</sub> |      |
| MCKE0  | U6                 | 0        | GV <sub>DD</sub> | 17   |
| MCKE1  | U4                 | 0        | GV <sub>DD</sub> | 17   |
| MCKE2  | V4                 | 0        | GV <sub>DD</sub> | 17   |
| MCKE3  | V6                 | 0        | GV <sub>DD</sub> | 17   |
| MCK0   | H3                 | 0        | GV <sub>DD</sub> | 10   |
| MCK1   | R3                 | 0        | GV <sub>DD</sub> | 10   |
| MCK2   | К2                 | 0        | GV <sub>DD</sub> | 10   |
| МСК3   | L2                 | 0        | GV <sub>DD</sub> | 10   |
| MCK4   | N3                 | 0        | GV <sub>DD</sub> | 10   |
| MCK5   | T4                 | 0        | GV <sub>DD</sub> | 10   |
| MCK0_B | H2                 | 0        | GV <sub>DD</sub> | 10   |
| MCK1_B | R4                 | 0        | GV <sub>DD</sub> | 10   |
| MCK2_B | КЗ                 | 0        | GV <sub>DD</sub> | 10   |
| MCK3_B | L1                 | 0        | GV <sub>DD</sub> | 10   |
| MCK4_B | N4                 | 0        | GV <sub>DD</sub> | 10   |
| MCK5_B | Τ5                 | 0        | GV <sub>DD</sub> | 10   |
| MODT0  | F1                 | 0        | GV <sub>DD</sub> |      |
| MODT1  | E1                 | 0        | GV <sub>DD</sub> |      |
| MODT2  | F2                 | 0        | GV <sub>DD</sub> |      |
| MODT3  | E2                 | 0        | GV <sub>DD</sub> |      |
| MDICO  | E12                | I/O      | GV <sub>DD</sub> | 5    |
| MDIC1  | F12                | I/O      | GV <sub>DD</sub> | 5    |

## Table 1. P1022 pinout listing (continued)

| Signal         | Package pin number            | Pin type | Power supply     | Note   |
|----------------|-------------------------------|----------|------------------|--------|
| MECC0          | W3                            | I/O      | GV <sub>DD</sub> |        |
| MECC1          | V2                            | I/O      | GV <sub>DD</sub> |        |
| MECC2          | T1                            | I/O      | GV <sub>DD</sub> |        |
| MECC3          | R1                            | I/O      | GV <sub>DD</sub> | _      |
| MECC4          | Y1                            | I/O      | GV <sub>DD</sub> |        |
| MECC5          | W2                            | I/O      | GV <sub>DD</sub> | _      |
| MECC6          | T2                            | I/O      | GV <sub>DD</sub> | _      |
| MECC7          | R2                            | I/O      | GV <sub>DD</sub> |        |
| MDQS8          | U2                            | I/O      | GV <sub>DD</sub> | _      |
| MDQS8_B        | U3                            | I/O      | GV <sub>DD</sub> |        |
| MVREF          | J7                            | I        | GV <sub>DD</sub> | _      |
|                | eLBC Controller Interface/DIU |          |                  |        |
| LAD00          | E18                           | I/O      | BV <sub>DD</sub> | _      |
| LAD01          | A17                           | I/O      | BV <sub>DD</sub> | _      |
| LAD02          | B17                           | I/O      | BV <sub>DD</sub> |        |
| LAD03          | C17                           | I/O      | BV <sub>DD</sub> |        |
| LAD04          | A16                           | I/O      | BV <sub>DD</sub> | _      |
| LAD05          | B16                           | I/O      | BV <sub>DD</sub> |        |
| LAD06          | C16                           | I/O      | BV <sub>DD</sub> |        |
| LAD07          | D16                           | I/O      | BV <sub>DD</sub> | _      |
| LAD08/DIU_R0   | E17                           | I/O      | BV <sub>DD</sub> | _      |
| LAD09/DIU_R1   | E16                           | I/O      | BV <sub>DD</sub> | 21     |
| LAD10/DIU_R2   | A15                           | I/O      | BV <sub>DD</sub> |        |
| LAD11/DIU_R3   | B15                           | I/O      | BV <sub>DD</sub> | 21     |
| LAD12/DIU_R4   | D15                           | I/O      | BV <sub>DD</sub> | 14     |
| LAD13/DIU_R5   | D14                           | I/O      | BV <sub>DD</sub> |        |
| LAD14/DIU_R6   | D13                           | I/O      | BV <sub>DD</sub> |        |
| LAD15/DIU_R7   | E13                           | I/O      | BV <sub>DD</sub> | 21     |
| LDP0/DIU_HSYNC | F17                           | I/O      | BV <sub>DD</sub> | 16, 23 |
| LDP1/DIU_VSYNC | C18                           | I/O      | BV <sub>DD</sub> | 16, 21 |
| LAD16/DIU_G0   | B21                           | I/O      | BV <sub>DD</sub> | 26     |
| LAD17/DIU_G1   | A21                           | I/O      | BV <sub>DD</sub> | 21     |
| LAD18/DIU_G2   | D20                           | I/O      | BV <sub>DD</sub> | —      |
| LAD19/DIU_G3   | C20                           | I/O      | BV <sub>DD</sub> | —      |
|                |                               |          |                  |        |

## Table 1. P1022 pinout listing (continued)

| Table 1. | P1022 | pinout | listing | (continued) |
|----------|-------|--------|---------|-------------|
|          |       | P      |         | (•••••)     |

| Signal              | Package pin number | Pin type | Power supply      | Note |
|---------------------|--------------------|----------|-------------------|------|
| LAD20/DIU_G4        | A20                | I/O      | BV <sub>DD</sub>  |      |
| LAD21/DIU_G5        | E19                | I/O      | BV <sub>DD</sub>  |      |
| LAD22/DIU_G6        | C19                | I/O      | BV <sub>DD</sub>  | _    |
| LAD23/DIU_G7        | A19                | I/O      | BV <sub>DD</sub>  | 26   |
| LAD24/DIU_B0/LCS7_B | B19                | I/O      | BV <sub>DD</sub>  | 26   |
| LAD25/DIU_B1/LCS6_B | F18                | I/O      | BV <sub>DD</sub>  | 26   |
| LAD26/DIU_B2/LCS5_B | A18                | I/O      | BV <sub>DD</sub>  | 26   |
| LAD27/DIU_B3/LCS4_B | D18                | I/O      | BV <sub>DD</sub>  | 26   |
| LCS0_B              | A22                | 0        | BV <sub>DD</sub>  | 16   |
| LCS1_B              | E20                | 0        | BV <sub>DD</sub>  | 16   |
| LCS2_B/DIU_B5       | C21                | 0        | BV <sub>DD</sub>  | 16   |
| LCS3_B/DIU_B4/LDP3  | F19                | I/O      | BV <sub>DD</sub>  | 16   |
| LWE0_B              | E21                | 0        | BV <sub>DD</sub>  | 15   |
| LWE1_B/DIU_B6       | B23                | 0        | BV <sub>DD</sub>  | _    |
| LBCTL/DIU_B7        | D22                | 0        | BV <sub>DD</sub>  | 15   |
| LALE                | C23                | 0        | BV <sub>DD</sub>  | 15   |
| LGPL0               | C22                | 0        | BV <sub>DD</sub>  |      |
| LGPL1               | F21                | 0        | BV <sub>DD</sub>  | 14   |
| LGPL2               | E22                | 0        | BV <sub>DD</sub>  | 15   |
| LGPL3               | B24                | 0        | BV <sub>DD</sub>  |      |
| LGPL4               | C24                | I/O      | BV <sub>DD</sub>  | 9    |
| LGPL5/DIU_CLKOUT    | D24                | 0        | BV <sub>DD</sub>  | _    |
| LCLK0               | A24                | 0        | BV <sub>DD</sub>  | _    |
| LCLK1               | A25                | 0        | BV <sub>DD</sub>  |      |
| DIU_DE              | E23                | 0        | BV <sub>DD</sub>  | 14   |
|                     | USB1 interface     |          |                   |      |
| USB1_NXT/GPIO2_0    | U26                | I/O      | LV <sub>DD2</sub> |      |
| USB1_STP/GPIO2_1    | V29                | I/O      | LV <sub>DD2</sub> | 21   |
| USB1_CLK/GPIO2_2    | W27                | I/O      | LV <sub>DD2</sub> | _    |
| USB1_DIR/GPIO2_3    | V28                | I/O      | LV <sub>DD2</sub> | _    |
| USB1_D7/GPIO2_4     | Y24                | I/O      | LV <sub>DD2</sub> | —    |
| USB1_D6/GPIO2_5     | Y25                | I/O      | LV <sub>DD2</sub> | —    |
| USB1_D5/GPIO2_6     | W24                | I/O      | LV <sub>DD2</sub> | —    |
| USB1_D4/GPIO2_7     | W26                | I/O      | LV <sub>DD2</sub> |      |

| Table 1 | . P1022 | pinout | listing | (continued) |
|---------|---------|--------|---------|-------------|
|---------|---------|--------|---------|-------------|

| Signal                                          | Package pin number                     | Pin type | Power supply      | Note |
|-------------------------------------------------|----------------------------------------|----------|-------------------|------|
| USB1_D3/GPIO2_8                                 | V24                                    | I/O      | LV <sub>DD2</sub> | _    |
| USB1_D2/GPIO2_9                                 | W28                                    | I/O      | LV <sub>DD2</sub> |      |
| USB1_D1/GPIO2_10                                | V25                                    | I/O      | LV <sub>DD2</sub> | _    |
| USB1_D0/GPIO2_11                                | V26                                    | I/O      | LV <sub>DD2</sub> | _    |
|                                                 | Ethernet 1 interface (RGMII/RMII)      |          |                   |      |
| TSEC1_TX_EN/GPIO2_12                            | AA28                                   | 0        | LV <sub>DD2</sub> | 22   |
| TSEC1_TXD0/GPIO2_13                             | AB27                                   | 0        | LV <sub>DD2</sub> | 26   |
| TSEC1_TXD1/GPIO2_14                             | AB28                                   | 0        | LV <sub>DD2</sub> |      |
| TSEC1_TXD2/GPIO2_15                             | AB25                                   | 0        | LV <sub>DD2</sub> | 26   |
| TSEC1_TXD3/GPIO2_16                             | AA27                                   | 0        | LV <sub>DD2</sub> | 21   |
| TSEC1_GTX_CLK/<br>TSEC1_TX_CLK/GPIO2_17         | AD29                                   | I/O      | LV <sub>DD2</sub> | _    |
| TSEC1_RX_DV/GPIO2_18                            | AA24                                   | I/O      | LV <sub>DD2</sub> |      |
| TSEC1_RX_CLK/GPIO2_19                           | AB29                                   | I/O      | LV <sub>DD2</sub> |      |
| TSEC1_RXD0/GPIO2_20                             | AA26                                   | I/O      | LV <sub>DD2</sub> |      |
| TSEC1_RXD1/GPIO2_21                             | Y28                                    | I/O      | LV <sub>DD2</sub> |      |
| TSEC1_RXD2/GPIO2_22                             | Y26                                    | I/O      | LV <sub>DD2</sub> | _    |
| TSEC1_RXD3/GPIO2_23                             | AA23                                   | I/O      | LV <sub>DD2</sub> | _    |
| TSEC1_GTX_CLK125/GPIO2<br>_24                   | Y29                                    | I/O      | LV <sub>DD2</sub> | _    |
|                                                 | Ethernet 2 interface (RGMII/RMII)/USB2 | 2        |                   |      |
| GPIO1_0/TSEC2_TX_EN/<br>USB2_STP                | AE26                                   | I/O      | LV <sub>DD</sub>  | 22   |
| GPIO1_1/TSEC2_TXD0/USB<br>2_D4                  | AC24                                   | I/O      | LV <sub>DD</sub>  | _    |
| GPIO1_2/TSEC2_TXD1/USB<br>2_D5                  | AD25                                   | I/O      | LV <sub>DD</sub>  | _    |
| GPIO1_3/TSEC2_TXD2/USB<br>2_D6                  | AH29                                   | I/O      | LV <sub>DD</sub>  | _    |
| GPIO1_4/TSEC2_TXD3/USB<br>2_D7                  | AF27                                   | I/O      | LV <sub>DD</sub>  | _    |
| GPIO1_5/TSEC2_GTX_CLK/<br>TSEC2_TX_CLK/USB2_CLK | AC26                                   | I/O      | LV <sub>DD</sub>  | —    |
| GPIO1_6/TSEC2_RX_DV/<br>USB2_NXT                | AC28                                   | I/O      | LV <sub>DD</sub>  | _    |
| GPIO1_7/TSEC2_RX_CLK/<br>USB2_DIR               | AB24                                   | I/O      | LV <sub>DD</sub>  | _    |

## Table 1. P1022 pinout listing (continued)

| Signal                                                             | Package pin number | Pin type | Power supply     | Note |
|--------------------------------------------------------------------|--------------------|----------|------------------|------|
| GPIO1_8/TSEC2_RXD0/USB<br>2_D0                                     | AF29               | I/O      | LV <sub>DD</sub> | _    |
| GPIO1_9/TSEC2_RXD1/USB<br>2_D1                                     | AE28               | I/O      | LV <sub>DD</sub> | _    |
| GPIO1_10/TSEC2_RXD2/US<br>B2_D2                                    | AD27               | I/O      | LV <sub>DD</sub> | _    |
| GPIO1_11/TSEC2_RXD3/US<br>B2_D3                                    | AC27               | I/O      | LV <sub>DD</sub> |      |
|                                                                    | Ethernet MI        |          |                  |      |
| EC_MDC                                                             | AG25               | 0        | LV <sub>DD</sub> | _    |
| EC_MDIO                                                            | AH25               | I/O      | LV <sub>DD</sub> | _    |
|                                                                    | 1588               |          |                  |      |
| TSEC_1588_CLK_IN/<br>USB1_PWRFAULT/GPIO1_12                        | AG28               | I/O      | LV <sub>DD</sub> | —    |
| TSEC_1588_TRIG_IN1/<br>TSEC2_GTX_CLK125/<br>USB2_PWRFAULT/GPIO1_13 | AH27               | I/O      | LV <sub>DD</sub> | _    |
| TSEC_1588_ALARM_OUT1/<br>GPIO1_14                                  | AF26               | 0        | LV <sub>DD</sub> | _    |
| TSEC_1588_CLK_OUT/GPIO<br>1_15                                     | AD24               | 0        | LV <sub>DD</sub> | 21   |
| TSEC_1588_PULSE_OUT1/G<br>PIO1_16                                  | AE24               | 0        | LV <sub>DD</sub> | 23   |
|                                                                    | eSPI/eSDHC         |          |                  |      |
| SPI_MOSI/LWE2_B/GPIO1_1<br>7                                       | C25                | I/O      | BV <sub>DD</sub> | 1    |
| SPI_MISO/LWE3_B/GPIO1_1<br>8                                       | F23                | I/O      | BV <sub>DD</sub> | 1    |
| SPI_CLK/LDP2/GPIO1_19                                              | D25                | I/O      | BV <sub>DD</sub> | 1    |
| SPI_CS0_B/SDHC_DAT4/<br>LAD28/GPIO1_20                             | B27                | I/O      | BV <sub>DD</sub> | 1    |
| SPI_CS1_B/SDHC_DAT5/<br>LAD29/GPIO1_21                             | B28                | I/O      | BV <sub>DD</sub> | 1    |
| SPI_CS2_B/SDHC_DAT6/<br>LAD30/GPIO1_22                             | C27                | I/O      | BV <sub>DD</sub> | 1    |
| SPI_CS3_B/SDHC_DAT7/<br>LAD31/GPIO1_23                             | E25                | I/O      | BV <sub>DD</sub> | 1    |
| SDHC_CMD/GPIO1_24                                                  | F24                | I/O      | OV <sub>DD</sub> |      |
| SDHC_DAT0/GPIO1_25                                                 | D26                | I/O      | OV <sub>DD</sub> |      |
| SDHC_DAT1                                                          | C28                | I/O      | OV <sub>DD</sub> | _    |

| Table 1. I | P1022 pinout | listing | (continued) |
|------------|--------------|---------|-------------|
|------------|--------------|---------|-------------|

| Signal                                   | Package pin number         | Pin type | Power supply      | Note   |
|------------------------------------------|----------------------------|----------|-------------------|--------|
| SDHC_DAT2                                | D27                        | I/O      | OV <sub>DD</sub>  | _      |
| SDHC_DAT3/GPIO1_26                       | E26                        | I/O      | OV <sub>DD</sub>  | 27     |
| SDHC_CLK/GPIO1_27                        | C29                        | I/O      | OV <sub>DD</sub>  |        |
| SDHC_CD/GPIO1_28                         | G24                        | I/O      | OV <sub>DD</sub>  |        |
| SDHC_WP/GPIO1_29                         | F25                        | I/O      | OV <sub>DD</sub>  | _      |
|                                          | DUART/I <sup>2</sup> C/SSI |          |                   |        |
| UART_SOUT0/DMA_DACK0_<br>B/<br>GPIO1_30  | F28                        | 0        | OV <sub>DD</sub>  | _      |
| UART_SIN0/DMA_DREQ0_B/<br>GPIO1_31       | D28                        | I/O      | OV <sub>DD</sub>  | —      |
| UART_CTS0_B/SSI_RCK/<br>TDM_RCLK/GPIO3_0 | K24                        | I/O      | OV <sub>DD</sub>  | _      |
| UART_RTS0_B/DMA_DDON<br>E0_B/<br>GPIO3_1 | F27                        | 0        | OV <sub>DD</sub>  | 23     |
| IIC1_SDA/SSI_RXD/TDM_RX<br>D             | J24                        | I/O      | OV <sub>DD</sub>  | 13, 20 |
| IIC1_SCL/SSI_RFS/TDM_RF<br>S             | G28                        | I/O      | OV <sub>DD</sub>  | 13, 20 |
| UART_SOUT1/GPIO3_2                       | H24                        | 0        | OV <sub>DD</sub>  | 15     |
| UART_SIN1/GPIO3_3                        | E28                        | I/O      | OV <sub>DD</sub>  |        |
| UART_CTS1_B/IIC2_SCL/GP<br>IO3_4         | J23                        | I/O      | OV <sub>DD</sub>  | 13, 20 |
| UART_RTS1_B/IIC2_SDA/GP<br>IO3_5         | H26                        | I/O      | OV <sub>DD</sub>  | 13, 20 |
| SSI_TCK/DMA_DACK1_B/<br>TDM_TCK/GPIO3_6  | G26                        | I/O      | OV <sub>DD</sub>  | —      |
| SSI_TFS/DMA_DDONE1_B/<br>TDM_TFS/GPIO3_7 | F26                        | I/O      | OV <sub>DD</sub>  | —      |
| SSI_TXD/DMA_DREQ1_B/<br>TDM_TXD/GPIO3_8  | E29                        | I/O      | OV <sub>DD</sub>  | —      |
|                                          | Reset/System control       | I        |                   |        |
| HRESET_B                                 | P27                        | I        | OV <sub>DD2</sub> |        |
| HRESET_REQ_B                             | P28                        | 0        | OV <sub>DD2</sub> | 21     |
| SRESET_B                                 | J29                        | I        | OV <sub>DD</sub>  | —      |
| CKSTP_IN0_B                              | H25                        | I        | OV <sub>DD</sub>  | 11     |
| CKSTP_IN1_B                              | G29                        | I        | OV <sub>DD</sub>  | 11     |
| CKSTP_OUT0_B                             | H27                        | 0        | OV <sub>DD</sub>  | 11,13  |

| Signal                                    | Package pin number | Pin type | Power supply      | Note       |
|-------------------------------------------|--------------------|----------|-------------------|------------|
| CKSTP_OUT1_B                              | L24                | 0        | OV <sub>DD</sub>  | 11,13      |
|                                           | Clocks             |          | •                 |            |
| SYS_CLK_IN                                | P29                | I        | OV <sub>DD2</sub> | 7          |
| RTC_CLK                                   | T29                | I        | OV <sub>DD2</sub> | _          |
| DDRCLK                                    | AD7                | I        | OV <sub>DD2</sub> | 24         |
|                                           | Interrupts         |          |                   |            |
| IRQ00/DMA_DREQ2_B/GPIO<br>2_25            | T26                | I/O      | OV <sub>DD2</sub> | —          |
| IRQ01/DMA_DACK2_B/GPIO<br>2_26            | U28                | I/O      | OV <sub>DD2</sub> | —          |
| IRQ02/DMA_DDONE2_B/GPI<br>O2_27           | U29                | I/O      | OV <sub>DD2</sub> | —          |
| IRQ03/DMA_DREQ3_B/GPIO<br>2_28            | U24                | I/O      | OV <sub>DD2</sub> | —          |
| IRQ04/DMA_DACK3_B/GPIO<br>2_29            | T28                | I/O      | OV <sub>DD2</sub> | —          |
| IRQ05/DMA_DDONE3_B/GPI<br>O2_30           | T24                | I/O      | OV <sub>DD2</sub> | —          |
| IRQ06/MSRCID0/LB_MSRCI<br>D0/<br>GPIO2_31 | K27                | I/O      | OV <sub>DD</sub>  | _          |
| IRQ07/MSRCID1/LB_MSRCI<br>D1/<br>GPIO3_9  | N25                | I/O      | OV <sub>DD</sub>  | _          |
| IRQ08/MSRCID2/LB_MSRCI<br>D2/<br>GPIO3_10 | K28                | I/O      | OV <sub>DD</sub>  |            |
| IRQ09/MSRCID3/LB_MSRCI<br>D3/<br>GPIO3_11 | L28                | I/O      | OV <sub>DD</sub>  | _          |
| IRQ10/MSRCID4/LB_MSRCI<br>D4/<br>GPIO3_12 | J26                | I/O      | OV <sub>DD</sub>  | _          |
| IRQ11/MDVAL/LB_MDVAL/<br>GPIO3_13         | J27                | I/O      | OV <sub>DD</sub>  | —          |
| MCP0_B/GPIO3_14                           | K26                | I/O      | OV <sub>DD</sub>  | —          |
| MCP1_B/GPIO3_15                           | K25                | I/O      | OV <sub>DD</sub>  | —          |
| UDE0_B/GPIO3_16                           | M24                | I/O      | OV <sub>DD</sub>  |            |
| UDE1_B/GPIO3_17                           | H28                | I/O      | OV <sub>DD</sub>  |            |
| IRQ_OUT_B/GPIO3_18                        | J28                | 0        | OV <sub>DD</sub>  | 12, 13, 21 |

| Table 1 | . P1022 | pinout | listing | (continued) |
|---------|---------|--------|---------|-------------|
|---------|---------|--------|---------|-------------|

| Signal                         | Package pin number              | Pin type | Power supply      | Note |
|--------------------------------|---------------------------------|----------|-------------------|------|
|                                | I/O VSEL                        | I        |                   |      |
| LV <sub>DD</sub> _VSEL         | R27                             | I        | OV <sub>DD2</sub> | 25   |
| BV <sub>DD</sub> _VSEL0        | R26                             | I        | OV <sub>DD2</sub> | 25   |
| BV <sub>DD</sub> _VSEL1        | P25                             | I        | OV <sub>DD2</sub> | 25   |
|                                | JTAG                            |          |                   |      |
| TCK                            | N26                             | I        | OV <sub>DD2</sub> |      |
| TDI                            | N28                             | I        | OV <sub>DD2</sub> | 18   |
| TDO                            | M28                             | 0        | OV <sub>DD2</sub> | 17   |
| TMS                            | M26                             | I        | OV <sub>DD2</sub> | 18   |
| TRST_B                         | L29                             | I        | OV <sub>DD2</sub> | 18   |
|                                | Misc debug/power management/DFT | I        |                   |      |
| SCAN_MODE_B                    | P26                             | I        | OV <sub>DD2</sub> | 28   |
| TEST_SEL_B                     | M27                             | I        | OV <sub>DD2</sub> | 2    |
| ASLEEP                         | T25                             | 0        | OV <sub>DD2</sub> | 26   |
| POWER_EN                       | U27                             | 0        | OV <sub>DD2</sub> |      |
| POWER_OK/GPIO3_19              | R24                             | I/O      | OV <sub>DD2</sub> |      |
| TRIG_IN/GPIO3_20               | L25                             | I/O      | OV <sub>DD</sub>  |      |
| TRIG_OUT/READY_P0/GPIO<br>3_21 | M25                             | 0        | OV <sub>DD2</sub> | _    |
| READY_P1/GPIO3_22              | L27                             | 0        | OV <sub>DD2</sub> | 15   |
| CLK_OUT                        | M29                             | 0        | OV <sub>DD</sub>  |      |
|                                | SerDes 1(x4)                    | I        |                   |      |
| SD1_TX0_P                      | AD9                             | 0        | XV <sub>DD</sub>  |      |
| SD1_TX1_P                      | AE10                            | 0        | XV <sub>DD</sub>  |      |
| SD1_TX2_P                      | AE14                            | 0        | XV <sub>DD</sub>  |      |
| SD1_TX3_P                      | AD15                            | 0        | XV <sub>DD</sub>  | _    |
| SD1_TX0_N                      | AE9                             | 0        | XV <sub>DD</sub>  |      |
| SD1_TX1_N                      | AF10                            | 0        | XV <sub>DD</sub>  |      |
| SD1_TX2_N                      | AF14                            | 0        | XV <sub>DD</sub>  |      |
| SD1_TX3_N                      | AE15                            | 0        | XV <sub>DD</sub>  |      |
| SD1_RX0_P                      | AH9                             | I        | SV <sub>DD</sub>  |      |
| SD1_RX1_P                      | AH11                            | I        | SV <sub>DD</sub>  |      |
| SD1_RX2_P                      | AH13                            | I        | SV <sub>DD</sub>  | —    |
| SD1_RX3_P                      | AH15                            | I        | SV <sub>DD</sub>  |      |

| Table 1. | P1022 | pinout | listing | (continued) |
|----------|-------|--------|---------|-------------|
|          |       | pinout | noung   | (oommada)   |

| Signal                  | Package pin number    | Pin type | Power supply      | Note |
|-------------------------|-----------------------|----------|-------------------|------|
| SD1_RX0_N               | AJ9                   | I        | SV <sub>DD</sub>  |      |
| SD1_RX1_N               | AJ11                  | I        | SV <sub>DD</sub>  |      |
| SD1_RX2_N               | AJ13                  | I        | SV <sub>DD</sub>  | _    |
| SD1_RX3_N               | AJ15                  | I        | SV <sub>DD</sub>  |      |
| SD1_REF_CLK             | AG12                  | I        | XV <sub>DD</sub>  |      |
| SD1_REF_CLK_B           | AF12                  | I        | XV <sub>DD</sub>  |      |
| SD1_PLL_TPD             | AE12                  | 0        | XV <sub>DD</sub>  | _    |
| SD1_IMP_CAL_TX          | AF16                  | I        | XV <sub>DD</sub>  | 3    |
| SD1_IMP_CAL_RX          | AG8                   | I        | XV <sub>DD</sub>  | 4    |
| SD1_PLL_TPA             | AD13                  | 0        | XV <sub>DD</sub>  | _    |
|                         | SerDes 2(x2)          |          |                   |      |
| SD2_TX0_P               | AE17                  | 0        | XV <sub>DD2</sub> |      |
| SD2_TX1_P               | AE21                  | 0        | XV <sub>DD2</sub> |      |
| SD2_TX0_N               | AF17                  | 0        | XV <sub>DD2</sub> |      |
| SD2_TX1_N               | AD21                  | 0        | XV <sub>DD2</sub> | _    |
| SD2_RX0_P               | AG18                  | I        | SV <sub>DD2</sub> | _    |
| SD2_RX1_P               | AH21                  | I        | SV <sub>DD2</sub> | _    |
| SD2_RX0_N               | AH18                  | I        | SV <sub>DD2</sub> | _    |
| SD2_RX1_N               | AG21                  | I        | SV <sub>DD2</sub> | _    |
| SD2_REF_CLK             | AJ20                  | I        | XV <sub>DD2</sub> | _    |
| SD2_REF_CLK_B           | AJ19                  | I        | XV <sub>DD2</sub> |      |
| SD2_PLL_TPD             | AD18                  | 0        | XV <sub>DD2</sub> | _    |
| SD2_IMP_CAL_TX          | AC20                  | I        | XV <sub>DD2</sub> | 3    |
| SD2_IMP_CAL_RX          | AJ17                  | I        | XV <sub>DD2</sub> | 4    |
| SD2_PLL_TPA             | AF19                  | 0        | XV <sub>DD2</sub> | _    |
|                         | Voltage sense/process |          |                   |      |
| SENSEVDD                | F14                   | I/O      | _                 | 6    |
| SENSEVDDC               | R28                   | I/O      |                   | 6    |
| SENSEVSS                | F15                   | I/O      | _                 | 6    |
|                         | Power                 |          | •                 |      |
| AV <sub>DD</sub> _CORE1 | G20                   | I        | —                 | 19   |
| AV <sub>DD</sub> _CORE0 | G9                    | I        | —                 | 19   |
| AV <sub>DD</sub> _DDR   | Y10                   | I        | —                 | 19   |
| AV <sub>DD</sub> _PLAT  | P24                   | I        |                   | 19   |

|                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ,        |              |      |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|------|
| Signal              | Package pin number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Pin type | Power supply | Note |
| GV <sub>DD</sub>    | A10, A4, A8, AA4, AB6, AD3, AF2, AF6, AJ6, B1,<br>C7, D1, D10, D12, E6, E8, F9, G3, J3, J6, K1, K4,<br>L5, N2, N6, P3, R5, U5, W1, Y6, Y7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I        | —            | _    |
| BV <sub>DD</sub>    | B20, B25, C15, D19, D23, E15, F16, F20, F22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I        | _            |      |
| OV <sub>DD</sub>    | E27, F29, G25, J25, K29, N27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ι        | —            | 8    |
| OV <sub>DD2</sub>   | N24, R29, T27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I        | —            | 8    |
| LV <sub>DD</sub>    | AC25, AE25, AE29, AG24, AG27, AH28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I        | —            | 8    |
| LV <sub>DD2</sub>   | AA25, V27, Y27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I        | —            | 8    |
| SV <sub>DD</sub>    | AG13, AH10, AH14, AJ12, AJ16, AJ8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | I        | —            |      |
| SV <sub>DD2</sub>   | AG22, AH17, AH19, AH20, AJ21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I        | —            |      |
| SDAV <sub>DD</sub>  | AD11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I        | _            |      |
| SDAV <sub>DD2</sub> | AD19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Ι        | —            |      |
| XV <sub>DD</sub>    | AD10, AD14, AE16, AE8, AF11, AF13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Ι        | —            |      |
| XV <sub>DD2</sub>   | AD22, AE18, AE22, AF20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Ι        | _            |      |
| VDDC                | P10, R10, T20, U20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I        | —            | 8    |
| VDD                 | K10, K11, K12, K13, K14, K15, K16, K17, K18,<br>K19, K20, L10, L20, M10, M20, N10, N20, P20,<br>R20, T10, U10, V10, V20, W10, W20, Y11, Y12,<br>Y16, Y18, Y19, Y20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I        | _            | 8    |
|                     | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |              |      |
| VSS                 | <ul> <li>A1, A2, A6, A12, A14, A23, A26, A28, A29, AA29,<br/>AA7, AB1, AB26, AC4, AC29, AD6, AD23, AE1,<br/>AE4, AE23, AE27, AF7, AF24, AF25, AF28, AG4,<br/>AG7, AG29, AH1, AH24, AJ1, AJ2, AJ3, AJ25,</li> <li>AJ28, AJ29, B3, B9, B18, B22, B29, C13, C26, D5,<br/>D17, D21, D29, E3, E9, E11, E14, E24, F4, F7,</li> <li>F13, G5, G10, G21, G27, H1, H4, H29, J2, K6, K7,<br/>K23, L3, L11, L12, L13, L14, L15, L16, L17, L18,<br/>L19, L26, M1, M4, M11, M12, M13, M14, M15,<br/>M16, M17, M18, M19, N11, N12, N13, N14, N15,</li> <li>N16, N17, N18, N19, N29, P5, P11, P12, P13, P14,<br/>P15, P16, P17, P18, P19, R11, R12, R13, R14,</li> <li>R15, R16, R17, R18, R19, R25, T3, T6, T11, T12,</li> <li>T13, T14, T15, T16, T17, T18, T19, U1, U11, U12,</li> <li>U13, U14, U15, U16, U17, U18, U19, U25, V3, V5,</li> <li>V11, V12, V13, V14, V15, V16, V17, V18, V19, W4,</li> <li>W6, W11, W12, W16, W18, W19, W25, W29, Y3,<br/>Y23, AE7, AD28</li> </ul> | Ι        |              | _    |
| SDAVSS              | AD12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I        | —            |      |
| SDAVSS2             | AE19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          | —            |      |
| XV <sub>SS</sub>    | AD16, AD8, AE11, AE13, AF15, AF8, AF9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I        | —            |      |
| XV <sub>SS2</sub>   | AC21, AD17, AD20, AE20, AF22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I        |              |      |

## Table 1. P1022 pinout listing (continued)

| Signal | Package pin number                                                                                                            | Pin type | Power supply | Note |
|--------|-------------------------------------------------------------------------------------------------------------------------------|----------|--------------|------|
| SVSS   | AG9, AG10, AG11, AG14, AG15, AG16, AH8,<br>AH12, AH16, AJ10, AJ14,                                                            | I        | —            | _    |
| SVSS2  | AF18, AF21, AG17, AG19, AG20, AH22, AJ18,<br>AJ22                                                                             | I        | —            | _    |
|        | Not connected                                                                                                                 |          |              |      |
| NC     | AC10, AC9, AF23, AG23, AG26, AH23, AH26,<br>AJ23, AJ24, AJ26, AJ27, W13, W14, W15, W17,<br>Y13, Y14, Y15, Y17, AD26, B26, A27 | NC       | _            | —    |

## Table 1. P1022 pinout listing (continued)

Note:

- 1. For eSDHC (8-bit),  $BV_{DD}$  must be 3.3V
- 2. This pin must be pulled up
- 3. Connect with 100ohm (±1%) to GND
- 4. Connect with 2000hm (±1%) to GND
- In DDR2 mode, connect MDIC[0] to GND and MDIC[1] to GVDD through 18.2Ω (full strength mode) or 36.4Ω (half strength mode) precision 1% resistors. In DDR3 mode these resistors must be 20x (full strength mode) or 40x (half strength mode). These pins are used for automatic hardware calibration of DDR I/Os.
- 6. These pins can be left unconnected if they are not used.
- 7. Also referred to as SYSCLK in this document. This is the main system clock of the device.
- 8. Switchable supplies must be derived from their continuos counterparts as shown in Section 'External Power Supply Requirements' in the *P1022 QorIQ Integrated Processor Reference Manual*.
- 9. For systems which boot from Local Bus (GPCM)-controller NOR flash or (FCM)-controlled NAND flash, a pull up on LGPL4 is required.
- 10. Disable the clocks that are not used via the DDRCLKDR register. By default, all clocks are enabled, but all clock signals might not be used in an application. DDRCLKDR is in Section "Global Utilities" in the *P1022 QorIQ Integrated Processor Reference Manual*.
- 11. It is recommended that a weak pull-up resistor (2-10k $\Omega$ ) be placed on these pins to OV<sub>DD</sub>.
- 12. If this pin is configured as IRQ\_OUT, it is recommended that a weak pull-up resistor (2-10kΩ) be placed on this pin to OV<sub>DD</sub>.
- 13. These pins CKSTP\_OUT0\_B, CKSTP\_OUT1\_B, IRQ\_OUT, IIC1\_SDA, IIC1\_SCL, IIC2\_SDA, IIC2\_SCL are open drain signals. Further GPIO pins may be programmed to operate as open-drain signals.
- 14. The value of DIU\_DE, LAD[12] and LGPL[1] during reset sets the CCB clock to SYSCLK PLL ratio. These pins require 4.7kΩ pull-up or pull-down resistors. See *P1022 QorIQ Integrated Processor Reference Manual* for clock ratio settings.
- 15. The value of LBCTL, LALE, LGPL[02], LWE[00], UART\_SOUT[01], and READY\_P1, at reset set the e500 core clock to CCB Clock PLL ratio. These pins require 4.7kΩ pull-up or pull-down resistors. See *P1022 QorlQ Integrated Processor Reference Manual* for clock ratio settings.
- 16. If these pins are configured for local bus controller use, it is recommend that a weak pull-up resistor (2-10k $\Omega$ ) be placed on these pins to BVDD, to ensure that there is no random chip select assertion due to possible noise.
- 17. These outputs are actively driven during reset rather than being tristated during reset.
- 18. These JTAG pins have weak internal pull-ups that are always enabled.
- 19. Independent supplies derived from board  $V_{DD}$ .
- 20. When used as I<sup>2</sup>C, it is recommended that an appropriate pull-up resistor be placed on these pins to OV<sub>DD</sub>.
- 21. These pins must NOT be pulled down by a resistor or the component they are connected to during power-on reset. When pulled low during POR, the device behavior may be undefined.
- 22. When eTSEC1 and eTSEC2 are used as parallel interfaces, pins TSEC1\_TX\_EN and TSEC2\_TX\_EN require an external 4.7kΩ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven.

## Table 1. P1022 pinout listing (continued)

| Signal | Package pin number | Pin type | Power supply | Note |   |
|--------|--------------------|----------|--------------|------|---|
|        |                    |          |              |      | _ |

23. The value of UART\_RTS0, 1588\_PULSE\_OUT1 and LDP0, at reset set the DDR controller Clock PLL ratio. These pins require 4.7kΩ pull-up or pull-down resistors. See *P1022 Qor/Q Integrated Processor Reference Manual* for clock ratio settings.

24. DDRCLK input is only required when the P1022 DDR controller is running in asynchronous mode. When the DDR controller is configured to run in synchronous mode via reset configuration setting cfg\_ddr\_pll[0:2]= 111, the DDRCLK input is not required. It is recommended to tie it off to GND when DDR controller is running in synchronous mode. See the *P1022 QorlQ Integrated Processor Reference Manual* for more details.

25. Incorrect settings can lead to irreversible device damage.

26. These pins are all reset configuration pins. See the Chapter "Reset Configuration" in the *P1022 QorIQ Integrated Processor Reference Manual* for details on what configuration is done by these pins. These pins require a 4.7kΩ pull-up or pull-down resistor.

27.100kΩ pull-down needed if SDHC\_DAT3 signal used as CD pin for SD cards. This pull down is not needed for MMC cards.

28. This pin requires a 1 k $\Omega$  pull-up to OV<sub>DD2</sub>

### Electrical characteristics

# 2 Electrical characteristics

This section provides the AC and DC electrical specifications for the P1022 device. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

## 2.1 Overall DC electrical characteristics

This section covers the ratings, conditions, and other characteristics.

## 2.1.1 Absolute maximum ratings

This table provides the absolute maximum ratings.

| Table 2 | . Absolute | maximum | ratings <sup>1</sup> |
|---------|------------|---------|----------------------|
|---------|------------|---------|----------------------|

|                                                                                                | Characteristic                                                                                    |                   | Symbol                                 | Max value                                    | Unit | Note |
|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------|----------------------------------------|----------------------------------------------|------|------|
| Supply voltage fo                                                                              | r DDR, eTSEC, ECM, and COP                                                                        | 1067MHz or less   | V <sub>DDC</sub>                       | -0.3 to 1.05                                 | V    | —    |
|                                                                                                |                                                                                                   | 1200MHz           |                                        | -0.3 to 1.1                                  |      |      |
| Cores and platform supply voltage (except the ones mentioned above)                            |                                                                                                   | 1067MHz or less   | V <sub>DD</sub>                        | -0.3 to 1.05                                 | V    | _    |
| mentioned above                                                                                |                                                                                                   | 1200MHz           |                                        | -0.3 to 1.1                                  |      |      |
| PLL supply voltage                                                                             | ges                                                                                               | 1067MHz or less   | AV <sub>DD</sub> _CORE0,               | -0.3 to 1.05                                 | V    | 2    |
|                                                                                                | 1200MHz AV <sub>DD</sub> _CORE1,<br>AV <sub>DD</sub> _DDR,<br>AV <sub>DD</sub> _PLAT              |                   | -0.3 to 1.1                            |                                              |      |      |
| SerDes<br>transceivers                                                                         | Main power supply for internal<br>circuitry of SerDes and pad power<br>supply for SerDes receiver | 1067MHz or less   | SV <sub>DD,</sub><br>SV <sub>DD2</sub> | -0.3 to 1.05                                 | V    | —    |
|                                                                                                |                                                                                                   | 1200MHz           |                                        | -0.3 to 1.1                                  |      |      |
|                                                                                                | Pad power supply for Serdes 1067MHz or less                                                       | XV <sub>DD,</sub> | -0.3 to 1.05                           | V                                            | —    |      |
|                                                                                                | transmitter                                                                                       | 1200MHz           | XV <sub>DD2</sub>                      | -0.3 to 1.1                                  |      |      |
|                                                                                                | PLL power supply                                                                                  | 1067MHz or less   | SDAV <sub>DD,</sub>                    | -0.3 to 1.05                                 |      | —    |
|                                                                                                |                                                                                                   | 1200MHz           | SDAV <sub>DD2</sub>                    | -0.3 to 1.1                                  |      |      |
| DDR2/3 DRAM I/                                                                                 | O voltage                                                                                         |                   | GV <sub>DD</sub>                       | -0.3 to 1.98<br>-0.3 to 1.65                 | V    | —    |
| Three-speed ethe                                                                               | ernet I/O, MII management voltage,                                                                |                   | LV <sub>DD</sub><br>LV <sub>DD2</sub>  | -0.3 to 3.63<br>-0.3 to 2.75                 | V    | —    |
| DUART, I <sup>2</sup> C, SSI, eSDHC, system control and power management, and JTAG I/O voltage |                                                                                                   |                   | OV <sub>DD,</sub><br>OV <sub>DD2</sub> | -0.3 to 3.63                                 | V    |      |
| eSPI, eSDHC, DI                                                                                | U, and eLBC I/O voltage                                                                           |                   | BV <sub>DD</sub>                       | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98 | V    |      |

| Characteristic  |                                                                                        | Core Frequency | Symbol            | Max value                              | Unit | Note |
|-----------------|----------------------------------------------------------------------------------------|----------------|-------------------|----------------------------------------|------|------|
| Input voltage   | DDR2/DDR3 DRAM signals                                                                 |                | MV <sub>IN</sub>  | -0.3 to (GV <sub>DD</sub> + 0.3)       | V    | 3, 6 |
|                 | DDR2/DDR3 DRAM reference                                                               |                | MV <sub>REF</sub> | -0.3 to (GV <sub>DD</sub> /2<br>+ 0.3) | V    | 6    |
|                 | USB and three-speed ethernet signals                                                   |                | LV <sub>IN</sub>  | -0.3 to (LV <sub>DD</sub> + 0.3)       | V    | 5, 6 |
|                 | eSPI, eSDHC, DIU, and eLBC signals                                                     |                | BV <sub>IN</sub>  | -0.3 to (BV <sub>DD</sub> + 0.3)       | —    | 7    |
|                 | DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals |                | OV <sub>IN</sub>  | -0.3 to (OV <sub>DD</sub> + 0.3)       | V    | 4, 6 |
|                 | SerDes signals                                                                         |                | SV <sub>IN</sub>  | -0.3 to (SV <sub>DD</sub><br>+ 0.3)    |      | 8    |
| Storage tempera | ature range                                                                            |                | T <sub>STG</sub>  | -55 to 150                             | °C   | _    |

## Table 2. Absolute maximum ratings<sup>1</sup> (continued)

#### Note:

- 1. Functional operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. AV<sub>DD</sub>\_CORE0, AV<sub>DD</sub>\_CORE1, AV<sub>DD</sub>\_PLAT and AV<sub>DD</sub>\_DDR are measured at the input to the filter (as shown in AN4343) and not at the pin of the device.
- 3. **Caution:** MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. **Caution:** OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5. Caution: LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 6. (M,L,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 7.
- Caution: BV<sub>IN</sub> must not exceed BV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 8. **Caution:** SV<sub>IN</sub> must not exceed XV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

## 2.1.2 Recommended operating conditions

This table provides the recommended operating conditions for this device. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed.

| Table 3. | Recommended | operating | conditions |
|----------|-------------|-----------|------------|
|----------|-------------|-----------|------------|

| Characteristic                             | Core Frequency  | Symbol           | Recommended value | Unit | Note |
|--------------------------------------------|-----------------|------------------|-------------------|------|------|
| Supply voltage for DDR, eTSEC, ECM and COP | 1067MHz or less | V <sub>DDC</sub> | 1.0 ± 50 mV       | V    |      |
|                                            | 1200MHz         |                  | 1.05 ± 50 mV      |      |      |
| Cores and Platform supply voltage          | 1067MHz or less | V <sub>DD</sub>  | 1.0 ± 50 mV       | V    |      |
|                                            | 1200MHz         |                  | 1.05 ± 50 mV      |      |      |

#### **Electrical characteristics**

|                                                                                               | Characteristic                                                                               | Core Frequency  | Symbol                                                                     | Recommended value                                 | Unit | Note |
|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------|---------------------------------------------------|------|------|
| PLL supply vo                                                                                 | bltages                                                                                      | 1067MHz or less | AV <sub>DD</sub> _CORE0                                                    | 1.0 ± 50 mV                                       | V    |      |
|                                                                                               |                                                                                              | 1200MHz         | AV <sub>DD</sub> _CORE1<br>AV <sub>DD</sub> _DDR<br>AV <sub>DD</sub> _PLAT | 1.05 ± 50 mV                                      |      |      |
| SerDes                                                                                        | Main power supply for internal                                                               | 1067MHz or less | SV <sub>DD</sub>                                                           | 1.0 ± 50 mV                                       | V    |      |
| transceivers                                                                                  | supply for SerDes receiver                                                                   | 1200MHz         | SV <sub>DD2</sub>                                                          | 1.05 ± 50 mV                                      |      |      |
|                                                                                               | Pad power supply for Serdes                                                                  | 1067MHz or less | XV <sub>DD</sub>                                                           | 1.0 ± 50 mV                                       | V    |      |
|                                                                                               | transmitter                                                                                  | 1200MHz         | XV <sub>DD2</sub>                                                          | 1.05 ± 50 mV                                      |      |      |
|                                                                                               | PLL power supply                                                                             | 1067MHz or less | SDAV <sub>DD</sub>                                                         | 1.0 ± 50 mV                                       | —    |      |
|                                                                                               |                                                                                              | 1200MHz         | SDAV <sub>DD2</sub>                                                        | 1.05 ± 50 mV                                      |      |      |
| DDR2/3 DRA                                                                                    | M I/O voltage                                                                                |                 | GV <sub>DD</sub>                                                           | 1.8 V ± 100 mV<br>1.5 V ± 75 mV                   |      | 1    |
| Three-speed ethernet I/O, MII management voltage, USB                                         |                                                                                              |                 | LV <sub>DD</sub><br>LV <sub>DD2</sub>                                      | 3.3 V ± 165 mV<br>2.5 V ± 125 mV                  |      | 1    |
| DUART, I <sup>2</sup> C, SSI, eSDHC, system control and power management and JTAG I/O voltage |                                                                                              |                 | OV <sub>DD</sub><br>OV <sub>DD2</sub>                                      | 3.3 V ± 165 mV                                    | V    | 1    |
| eSPI, eSDHC                                                                                   | , DIU, and eLBC I/O voltage                                                                  |                 | BV <sub>DD</sub>                                                           | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV | V    | 1    |
| Input voltage                                                                                 | DDR2/DDR3 DRAM signals                                                                       |                 | MV <sub>IN</sub>                                                           | GND to GV <sub>DD</sub>                           | V    | —    |
|                                                                                               | DDR3 DRAM reference                                                                          |                 | MV <sub>REF</sub>                                                          | GV <sub>DD</sub> /2 ± 2%                          | V    | _    |
|                                                                                               | DDR2 DRAM reference                                                                          |                 | MV <sub>REF</sub>                                                          | GV <sub>DD</sub> /2 ± 2%                          | V    |      |
|                                                                                               | Three-speed ethernet signals and USB                                                         |                 | LV <sub>IN</sub>                                                           | GND to LV <sub>DD</sub>                           | V    | —    |
|                                                                                               | eSPI, eSDHC, DIU, and eLBC signals                                                           |                 | BV <sub>IN</sub>                                                           | GND to BV <sub>DD</sub>                           | V    |      |
|                                                                                               | DUART, SYSCLK, system control<br>and power management, I <sup>2</sup> C, and<br>JTAG signals |                 | OV <sub>IN</sub>                                                           | GND to OV <sub>DD</sub>                           | V    | _    |
|                                                                                               | SerDes signals                                                                               |                 | SV <sub>IN</sub>                                                           | GND to SV <sub>DD</sub>                           | V    |      |
| Operational te                                                                                | emperature range                                                                             |                 | TA/TJ                                                                      | 0 to 105 Commercial<br>-40 to 125 Industrial      | °C   | 2    |

#### Note:

1. Caution: Until V<sub>DD</sub> reaches its recommended operating voltage, if L/B/G/OV<sub>DD</sub> exceeds V<sub>DD</sub> extra current may be drawn by the device.

2. Min temp is specified with TA; Max temp is specified with TJ.

- 3. All I/O pins must be interfaced with peripheral devices operating at the same voltage level.
- 4. In deep sleep power saving mode all switchable power supplies must be switched off to prevent damage to the device.

This figure shows the undershoot and overshoot voltages at the interfaces of the device.



## Figure 7. Overshoot/Undershoot voltage for BV<sub>DD</sub>/GV<sub>DD</sub>/LV<sub>DD</sub>/SV<sub>DD</sub>/OV<sub>DD</sub>

The core voltage must always be provided at nominal rated VDD (see Table 3 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 3. The input voltage threshold scales with respect to the associated I/O supply voltage.  $OV_{DD}$ ,  $BV_{DD}$  and  $LV_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR2/3 SDRAM interface uses a differential receiver referenced the externally supplied  $MV_{REF}$  signal (nominally set to  $GV_{DD}/2$ ).

## 2.1.3 Output driver characteristics

This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                                               | Output impedance<br>(Ω)       | Supply<br>voltage                                                                | Note |
|-----------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------|------|
| eSPI, eSDHC, DIU, and eLBC interface                      | 45<br>45<br>45                | BV <sub>DD</sub> = 3.3 V<br>BV <sub>DD</sub> = 2.5 V<br>BV <sub>DD</sub> = 1.8 V | 2    |
| DDR2/3 signal (Programmable)                              | 16<br>32 (half strength mode) | GV <sub>DD</sub> = 1.8 V DDR2<br>GV <sub>DD</sub> = 1.5 V DDR3                   | 1    |
| USB and eTSEC signals                                     | 45                            | LV <sub>DD</sub> = 2.5/3.3 V<br>LV <sub>DD2</sub> = 2.5/3.3 V                    | 2    |
| DUART, I <sup>2</sup> C, SSI, eSDHC, system control, JTAG | 45                            | OV <sub>DD</sub> = 3.3 V<br>OV <sub>DD2</sub> = 3.3. V                           | 2    |

 Table 4. Output drive capability

### **Electrical characteristics**

## Table 4. Output drive capability (continued)

| Driver Type | Output impedance<br>(Ω) | Supply<br>voltage | Note |
|-------------|-------------------------|-------------------|------|
|-------------|-------------------------|-------------------|------|

Note:

- 1. The drive strength of the DDR2/3 interface in half-strength mode is at  $T_i = 105^{\circ}C$  and at  $GV_{DD}$  (min)
- 2. For GPIOs multiplexed with pins on these power supplies the drive capabilities are similar to those of the primary functions of the pins.

## 2.2 Power sequencing

The device requires its power rails to be applied in a specific sequence in order to ensure proper device operation. These requirements are as follows for power up when POWER\_EN is not used to control switchable supplies:

- 1. V<sub>DDC</sub>, V<sub>DD</sub>, AV<sub>DD</sub>\_PLAT, AV<sub>DD</sub>\_DDR, LV<sub>DD2</sub>, OV<sub>DD2</sub>, AV<sub>DD</sub>\_CORE0, AV<sub>DD</sub>\_CORE1, BV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub>, SV<sub>DD</sub>, SV<sub>DD2</sub>, XV<sub>DD</sub>, XV<sub>DD2</sub>, SDAV<sub>DD2</sub>, SDAV<sub>DD2</sub>
- 2. GV<sub>DD</sub>

The requirements are as follows for power up when POWER\_EN is used to control switchable supplies:

- 1. Always ON core supply: V<sub>DDC</sub>, AV<sub>DD</sub>\_PLAT, AV<sub>DD</sub>\_DDR
- 2. Always ON I/O supply: LV<sub>DD2</sub>, OV<sub>DD2</sub>, GV<sub>DD</sub>
- Wait for POWER\_EN to assert
- 3. Switchable core supply: V<sub>DD</sub>, AV<sub>DD</sub>\_CORE0, AV<sub>DD</sub>\_CORE1
- 4. Switchable I/O supply: BV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub>, SV<sub>DD</sub>, SV<sub>DD</sub>, XV<sub>DD</sub>, XV<sub>DD</sub>, SDAV<sub>DD</sub> and SDAV<sub>DD2</sub>

The Serdes supplies  $SV_{DD}$ ,  $SV_{DD2}$ ,  $XV_{DD2}$ ,  $XV_{DD2}$ ,  $SDAV_{DD}$  and  $SDAV_{DD2}$  can come up anytime after POWER\_EN is asserted.

All supplies must be at their stable values within 50 ms.

Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90% of their value before the voltage rails on the current step reach 10% of theirs.

In order to guarantee MCKE low during power-up, the above sequencing for  $GV_{DD}$  is required. If there is no concern about any of the DDR signals being in an indeterminate state during power-up, then the sequencing for  $GV_{DD}$  is not required.

## NOTE

From a system standpoint, if any of the I/O power supplies ramp prior to the VDD core supply, the I/Os associated with that I/O supply may drive a logic one or zero during power-up, and extra current may be drawn by the device.

## 2.3 Power down requirements

The power-down cycle must complete such that power supply values are below 0.4 V before a new power-up cycle can be started.

# 2.4 **RESET** initialization

This section describes the AC electrical specifications for the RESET initialization timing requirements. This table provides the RESET initialization AC timing specifications.

| Parameter                                                                                                      | Min | Max | Unit                | Note |
|----------------------------------------------------------------------------------------------------------------|-----|-----|---------------------|------|
| Required assertion time of HRESET                                                                              | 25  | _   | μS                  | 1, 2 |
| Minimum assertion time of TRESET simultaneous to HRESET assertion                                              | 25  | _   | ns                  | 3    |
| Maximum rise/fall time of HRESET                                                                               | —   | 1   | t <sub>SYSCLK</sub> | _    |
| Minimum assertion time for SRESET                                                                              | 3   | _   | t <sub>SYSCLK</sub> | 4    |
| PLL input setup time with stable SYSCLK before HRESET negation                                                 | 100 | _   | μS                  | _    |
| Input setup time for POR configurations (other than PLL configuration) with respect to negation of HRESET      | 4   | _   | t <sub>SYSCLK</sub> | 4    |
| Input hold time for all POR configurations (including PLL configuration) with respect to negation of HRESET    | 2   | _   | <sup>t</sup> sysc∟k | 4    |
| Maximum valid-to-high impedance time for actively driven POR configurations with respect to negation of HRESET | _   | 5   | t <sub>SYSCLK</sub> | 4, 5 |

## Table 5. RESET initialization timing specifications

#### Note:

- 1. There may be some extra current leakage when driving signals high during this time.
- 2. Reset assertion timing requirements for DDR3 DRAMs may differ.
- 3. TRST is an asynchronous level sensitive signal. For guidance on how this requirement can be met, refer to the JTAG signal termination guidelines in Section 2.24, "JTAG controller."
- 4. SYSCLK is the primary clock input for the device. It must be ensured that SYSCLK is stable during HRESET assertion.
- 5. The POR pads are sampled for their POR configuration value till two cycles after HRESET deassertion. For the next 3 cycles, these pads transition from POR configuration pads to their respective primary function. During these 3 cycles, the POR pads should not be driven by external driver and the state of these pads should be ignored.

This table provides the PLL lock times.

## Table 6. PLL lock times

| Parameter      | Min | Мах | Unit | Note |
|----------------|-----|-----|------|------|
| PLL lock times |     | 100 | μS   | _    |

## 2.5 Power-on ramp rate

This section describes the AC electrical specifications for the power-on ramp rate requirements. Controlling the maximum Power-On Ramp Rate is required to avoid falsely triggering the ESD circuitry. This table provides the power supply ramp rate specifications.

| Table 7. | Power | supply | ramp | rate |
|----------|-------|--------|------|------|
|----------|-------|--------|------|------|

| Parameter                                                                                                                                                                           | Min | Max   | Unit    | Note |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------|------|
| Required ramp rate for all voltage supplies (including $OV_{DD}/OV_{DD2}$<br>$GV_{DD}/BV_{DD}/SV_{DD}/LV_{DD}/LV_{DD2}$ , All $V_{DD}$ supplies, MVREF and all $AV_{DD}$ supplies.) |     | 36000 | Volts/s | 1, 2 |

#### **Electrical characteristics**

## Table 7. Power supply ramp rate

| Parameter | Min | Мах | Unit | Note |
|-----------|-----|-----|------|------|
|           |     |     |      |      |

Note:

1. Ramp rate is specified as a linear ramp from 10 to 90%. If non-linear (for example exponential), the maximum rate of change from 200 to 500 mV is the most critical as this range might falsely trigger the ESD circuitry.

2. Over full recommended operating temperature range (see Table 3).

## 2.6 Power characteristics

During deep sleep, the maximum power consumption of the device is expected to be below 300mW. This includes 260mW consumed by core as shown in the table below and ~40mW by I/Os on  $GV_{DD}$ ,  $OV_{DD2}$  and  $LV_{DD2}$  power supplies.

This table shows the power dissipations of the VDD, VDDC, and SVDD supply for various operating platform clock frequencies versus the core and DDR clock frequencies.

| Core                | Platform            | DDR data       | V <sub>DD</sub> ,                | Junction     | Power      |                   | Power (W | /)                 | Total Core                |              |  |         |      |      |      |      |
|---------------------|---------------------|----------------|----------------------------------|--------------|------------|-------------------|----------|--------------------|---------------------------|--------------|--|---------|------|------|------|------|
| frequen<br>cy (MHz) | frequenc<br>y (MHz) | rate<br>(MT/s) | vddc,<br>S <sub>VDD</sub><br>(V) | temp<br>(°C) | mode       | VDD <sup>12</sup> | VDDC     | SVDD <sup>12</sup> | power<br>(W) <sup>1</sup> | Note         |  |         |      |      |      |      |
| 1200                | 480                 | 800            | 1.05                             | 65           | Typical    | 2.11              | 0.63     | 0.19               | 2.92                      | 2, 3         |  |         |      |      |      |      |
|                     |                     |                |                                  | 105          | Thermal    | 3.02              | 0.90     | 0.19               | 4.12                      | 5, 7         |  |         |      |      |      |      |
|                     |                     |                |                                  |              | Maximum    | 3.71              | 1.11     | 0.19               | 5.01                      | 4, 6, 7      |  |         |      |      |      |      |
|                     |                     |                |                                  | 65           | Doze       | 1.93              | 0.68     | 0.19               | 2.79                      | 8, 11        |  |         |      |      |      |      |
|                     |                     |                |                                  |              | Nap        | 1.59              | 0.75     | 0.19               | 2.52                      | 8, 11        |  |         |      |      |      |      |
|                     |                     |                |                                  |              | Sleep      | 1.40              | 0.67     | 0.08               | 2.14                      | 8, 11        |  |         |      |      |      |      |
|                     |                     |                |                                  | 35           | Deep Sleep | -                 | 0.27     | -                  | 0.27                      | 8, 9, 10, 12 |  |         |      |      |      |      |
| 1067                | 533                 | 667            | 1.0                              | 65           | Typical    | 2.06              | 0.61     | 0.19               | 2.86                      | 2, 3         |  |         |      |      |      |      |
|                     |                     |                |                                  | 105          | Thermal    | 2.96              | 0.88     | 0.19               | 4.04                      | 5, 7         |  |         |      |      |      |      |
|                     |                     |                |                                  |              |            |                   |          |                    |                           |              |  | Maximum | 3.21 | 0.96 | 0.19 | 4.36 |
|                     |                     |                |                                  | 125          | Thermal    | 3.50              | 1.05     | 0.20               | 4.74                      | 5, 7         |  |         |      |      |      |      |
|                     |                     |                |                                  |              | Maximum    | 3.63              | 1.09     | 0.20               | 4.92                      | 4, 6, 7      |  |         |      |      |      |      |
|                     |                     |                |                                  | 65           | Doze       | 1.80              | 0.67     | 0.19               | 2.65                      | 8, 11        |  |         |      |      |      |      |
|                     |                     |                |                                  |              | Nap        | 1.42              | 0.69     | 0.19               | 2.29                      | 8, 11        |  |         |      |      |      |      |
|                     |                     |                |                                  |              | Sleep      | 1.23              | 0.65     | 0.08               | 1.96                      | 8, 11        |  |         |      |      |      |      |
|                     |                     |                |                                  | 35           | Deep Sleep | 0.00              | 0.26     | 0.00               | 0.26                      | 8, 9, 10, 12 |  |         |      |      |      |      |

### Table 8. P1022 core power dissipation

| Core                | Platform            | DDR data       | V <sub>DD</sub> ,                | Junction     | Power      |                   | Power (V | V)                 | Total Core                |              |         |
|---------------------|---------------------|----------------|----------------------------------|--------------|------------|-------------------|----------|--------------------|---------------------------|--------------|---------|
| frequen<br>cy (MHz) | frequenc<br>y (MHz) | rate<br>(MT/s) | vddc,<br>S <sub>VDD</sub><br>(V) | temp<br>(°C) | mode       | VDD <sup>12</sup> | VDDC     | SVDD <sup>12</sup> | power<br>(W) <sup>1</sup> | Note         |         |
| 800                 | 400                 | 667            | 1.0                              | 65           | Typical    | 1.72              | 0.51     | 0.19               | 2.42                      | 2, 3         |         |
|                     |                     |                |                                  | 105          | Thermal    | 2.63              | 0.78     | 0.19               | 3.60                      | 5, 7         |         |
|                     |                     |                |                                  |              |            | Maximum           | 2.79     | 0.83               | 0.19                      | 3.81         | 4, 6, 7 |
|                     |                     |                |                                  | 125          | Thermal    | 3.06              | 0.90     | 0.20               | 4.16                      | 5, 7         |         |
|                     |                     |                |                                  |              |            | Maximum           | 3.16     | 0.94               | 0.20                      | 4.30         | 4, 6, 7 |
|                     |                     |                |                                  | 65           | Doze       | 1.62              | 0.60     | 0.19               | 2.40                      | 8, 11        |         |
|                     |                     |                |                                  |              | Nap        | 1.36              | 0.62     | 0.62 0.19          | 2.17                      | 8, 11        |         |
|                     |                     |                |                                  |              | Sleep      | 1.20              | 0.59     | 0.08               | 1.87                      | 8, 11        |         |
|                     |                     |                |                                  | 35           | Deep Sleep | 0.00              | 0.26     | 0.00               | 0.26                      | 8, 9, 10, 12 |         |
| 600                 | 400                 | 667            | 1.0                              | 65           | Typical    | 1.58              | 0.47     | 0.19               | 2.23                      | 2, 3         |         |
|                     |                     |                |                                  | 105          | Thermal    | 2.48              | 0.74     | 0.19               | 3.42                      | 5, 7         |         |
|                     |                     |                |                                  |              | Maximum    | 2.78              | 0.83     | 0.19               | 3.80                      | 4, 6, 7      |         |
|                     |                     |                |                                  | 125          | Thermal    | 3.02              | 0.90     | 0.20               | 4.12                      | 5, 7         |         |
|                     |                     |                |                                  |              | Maximum    | 3.15              | 0.94     | 0.20               | 4.29                      | 4, 6, 7      |         |
|                     |                     |                |                                  | 65           | Doze       | 1.54              | 0.57     | 0.19               | 2.19                      | 8, 11        |         |
|                     |                     |                |                                  |              | Nap        | 1.32              | 0.58     | 0.19               | 2.09                      | 8, 11        |         |
|                     |                     |                |                                  |              | Sleep      | 1.19              | 0.56     | 0.08               | 1.83                      | 8, 11        |         |
|                     |                     |                |                                  | 35           | Deep Sleep | 0.00              | 0.26     | 0.00               | 0.26                      | 8, 9, 10, 12 |         |

Table 8. P1022 core power dissipation (continued)

#### Note:

- 1. Combined power of VDDC, VDD and SVDDx with DDR Controller and all SerDes banks active. Does not include I/O power.
- 2. Typical power assumes Dhrystone running with activity factor of 80% (on all cores) and executing DMA on the platform with 90% activity factor.
- 3. Typical power is based on nominal processed device.
- 4. Maximum power assumes Multicore Dhrystone activity factor at 100% (on all cores) and executing DMA on the platform at 100% activity factor.
- 5. Thermal power assumes Multicore Dhrystone activity factor of 80% (on all cores) and executing DMA on the platform with 90% activity factor.
- 6. Maximum power is provided for power supply design sizing.
- 7. Thermal and Maximum power are based on worst case processed device.
- 8. All low power mode numbers are based on worst case processed device.
- Deep Sleep power is the maximum number measured with USB1, eTSEC1 and DDR blocks enabled. It is characterized at 105<sup>0</sup>C.
- 10. Deep Sleep power is measured with DDR PLL disabled using DSCR[DDR\_pll\_disable].
- 11. These values specify the power consumption at nominal voltage and are meant for reference only.
- 12. VDD and SVDD are switched off during deep sleep mode.

## 2.6.1 I/O DC power supply recommendation

This table provides estimated I/O power numbers for each block: DDR, PCI Express, eLBC, eTSEC, SGMII, eSDHC, USB, eSPI, DUART, I<sup>2</sup>C, DIU, SSI, SATA, and GPIO.

| Interface        | Parameter          | Symbol                     | Typical <sup>1</sup> | Maximum <sup>7</sup> | Deep Sleep | Unit | Note       |
|------------------|--------------------|----------------------------|----------------------|----------------------|------------|------|------------|
| DDR2             | 400MT/s data rate  | GV <sub>DD</sub> (1.8 V)   | 0.700                | 1.000                | —          | W    | 2, 6       |
| DDR3             | 600 MT/s data rate | GV <sub>DD</sub> (1.5 V)   | 0.600                | 1.050                | 0.003      | W    | 2, 6, 8    |
|                  | 667 MT/s data rate | GV <sub>DD</sub> (1.5 V)   | 0.700                | 1.100                | 0.003      | W    | 2, 6, 8    |
|                  | 800 MT/s data rate | GV <sub>DD</sub> (1.5 V)   | 0.800                | 1.200                | 0.003      | W    | 1, 2, 6, 8 |
| PCI Express      | ×1, 2.5 G-baud     | XV <sub>DD</sub> (1.0 V)   | 0.020                | 0.020                | —          | W    | —          |
|                  | ×2, 2.5 G-baud     | XV <sub>DD</sub> (1.0 V)   | 0.037                | 0.037                | —          | W    | —          |
|                  | ×4, 2.5 G-baud     | XV <sub>DD</sub> (1.0 V)   | 0.075                | 0.075                | —          | W    | —          |
| SGMII            | ×1, 1.25G-baud     | XV <sub>DD</sub> (1.0 V)   | 0.014                | 0.014                | —          | W    | —          |
| SATA             | 3.0G-baud          | XV <sub>DD2</sub> (1.0 V)  | 0.022                | 0.022                | —          | W    | —          |
| eLBC             | 32-bit, 83MHz      | BV <sub>DD</sub> (1.8 V)   | 0.040                | 0.100                | —          | W    | 3          |
|                  |                    | BV <sub>DD</sub> (2.5 V)   | 0.060                | 0.160                | _          | W    | 3          |
|                  |                    | BV <sub>DD</sub> (3.3 V)   | 0.100                | 0.230                | —          | W    | 3          |
| eLBC             | 16-bit, 83MHz      | BV <sub>DD</sub> (1.8 V)   | 0.017                | 0.025                | —          | W    | 3          |
|                  |                    | BV <sub>DD</sub> (2.5 V)   | 0.030                | 0.038                | _          | W    | 3          |
|                  |                    | BV <sub>DD</sub> (3.3 V)   | 0.047                | 0.063                | —          | W    | 3          |
| eTSEC1           | RGMII              | LV <sub>DD2</sub> (2.5 V)  | 0.075                | 0.100                | 0.015      | W    | 3          |
|                  |                    | LV <sub>DD2</sub> (3.3 V)  | 0.124                | 0.150                | _          | W    | 3          |
| eTSEC2           | RGMII              | LV <sub>DD</sub> (2.5 V)   | 0.075                | 0.100                | —          | W    | 3          |
|                  |                    | LV <sub>DD</sub> (3.3 V)   | 0.124                | 0.150                | —          | W    | 3          |
| eSDHC            | —                  | O/BV <sub>DD</sub> (3.3 V) | 0.014                | 0.018                | —          | W    | 3          |
| USB1             | —                  | LV <sub>DD2</sub> (3.3 V)  | 0.012                | 0.015                | —          | W    | 3          |
|                  |                    | LV <sub>DD2</sub> (2.5 V)  | 0.008                | 0.010                | 0.005      | W    | 3          |
| USB2             | —                  | LV <sub>DD</sub> (3.3 V)   | 0.012                | 0.015                | —          | W    | 3          |
|                  |                    | LV <sub>DD</sub> (2.5 V)   | 0.008                | 0.010                | —          | W    | 3          |
| eSPI             | —                  | BV <sub>DD</sub> (1.8 V)   | 0.004                | 0.005                | —          | W    | 3          |
|                  |                    | BV <sub>DD</sub> (2.5 V)   | 0.006                | 0.008                | —          | W    | 3          |
|                  |                    | BV <sub>DD</sub> (3.3 V)   | 0.010                | 0.013                | —          | W    | 3          |
| DIU              | —                  | BV <sub>DD</sub> (3.3 V)   | 0.180                | 0.225                | —          | W    | 3          |
| l <sup>2</sup> C | —                  | OV <sub>DD</sub> (3.3 V)   | 0.002                | 0.003                | —          | W    | 3          |
| DUART            | —                  | OV <sub>DD</sub> (3.3 V)   | 0.006                | 0.008                | _          | W    | 3          |
| SSI              | —                  | OV <sub>DD</sub> (3.3 V)   | 0.005                | 0.006                | _          | W    | 3          |
| TDM              |                    | OV <sub>DD</sub> (3.3 V)   | 0.004                | 0.005                | —          | W    | 3          |

| Table 9 | . I/O | power | supply | estimated | values |
|---------|-------|-------|--------|-----------|--------|
|---------|-------|-------|--------|-----------|--------|

#### **Electrical characteristics**

| Interface                                            | Parameter | Symbol                    | Typical <sup>1</sup> | Maximum <sup>7</sup> | Deep Sleep | Unit | Note |
|------------------------------------------------------|-----------|---------------------------|----------------------|----------------------|------------|------|------|
| IEEE1588                                             | —         | LV <sub>DD</sub> (2.5 V)  | 0.004                | 0.005                | —          | W    | 3    |
|                                                      |           | LV <sub>DD</sub> (3.3 V)  | 0.007                | 0.009                | —          | W    | 3    |
| GPIO                                                 | x8        | 3.3 V                     | 0.009                | 0.011                | —          | W    | 3, 5 |
|                                                      | x8        | 2.5 V                     | 0.007                | 0.009                | —          | W    | 3, 5 |
|                                                      | x8        | 1.8 V                     | 0.005                | 0.006                | —          | W    | 3, 5 |
| Others<br>(Reset, System<br>Clock, JTAG and<br>Misc) | _         | OV <sub>DD2</sub> (3.3 V) | 0.030                | 0.036                | 0.015      | W    | 3, 5 |

### Table 9. I/O power supply estimated values (continued)

#### Note:

- 1. Typical values are estimates based on simulations at 65°C
- 2. Typical DDR power numbers are based on 1Rank DIMM with 40% utilization.
- 3. Assuming 15 pF total capacitance load per pin.
- 4. GPIOs are supported on OV<sub>DD2</sub>, OV<sub>DD</sub>, LV<sub>DD</sub>, LV<sub>DD2</sub> and BV<sub>DD</sub> power rails.
- 5. Maximum DDR power numbers are based on 2 Rank DIMM with 75% utilization.
- 6. Maximum values are estimates based on simulations at 105 °C. The values are not intended to be used as the maximum guaranteed current.
- 7. Assuming DDR I/Os tristated in deep sleep.

## 2.7 Input clocks

This table provides the system clock (SYSCLK) and DDR clock (DDRCLK) DC specifications for the device.

## Table 10. SYSCLK/DDRCLK DC electrical characteristics (OV<sub>DD2</sub> = 3.3 V ± 165 mV)

| Parameter                                               | Symbol          | Min | Typical | Мах | Unit | Note |
|---------------------------------------------------------|-----------------|-----|---------|-----|------|------|
| High-level input voltage                                | V <sub>IH</sub> | 2.0 | —       | _   | V    | 1    |
| Low-level input voltage                                 | V <sub>IL</sub> | —   | —       | 0.8 | V    | 1    |
| Input Capacitance                                       | C <sub>IN</sub> | —   | 7       | 15  | pf   | —    |
| Input current ( $V_{IN}$ = 0 V or $V_{IN}$ = $V_{DD}$ ) | I <sub>IN</sub> | —   | —       | ±50 | μΑ   | 2    |

#### Note:

1. The max  $V_{\text{IH}},$  and min  $V_{\text{IL}}$  values can be found in Table 3.

2. The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 3.

This table provides the system clock (SYSCLK) and DDR clock (DDRCLK) AC timing specifications for the device.

### Table 11. SYSCLK/DDRCLK AC timing specifications

At recommended operating conditions (see Table 3) with  $OV_{DD2} = 3.3 \text{ V} \pm 165 \text{ mV}$ .

| Parameter/Condition | Symbol              | Min | Тур | Max | Unit | Note |
|---------------------|---------------------|-----|-----|-----|------|------|
| SYSCLK frequency    | f <sub>SYSCLK</sub> | 66  | —   | 133 | MHz  | 1, 2 |
| SYSCLK cycle time   | t <sub>SYSCLK</sub> | 7.5 | —   | 15  | ns   | 1, 2 |
| DDRCLK frequency    | f <sub>DDRCLK</sub> | 66  | —   | 133 | MHz  | 1, 2 |
| DDRCLK cycle time   | t <sub>DDRCLK</sub> | 7.5 | —   | 15  | ns   | 1, 2 |

#### **Electrical characteristics**

## Table 11. SYSCLK/DDRCLK AC timing specifications (continued)

At recommended operating conditions (see Table 3) with  $OV_{DD2} = 3.3 \text{ V} \pm 165 \text{ mV}$ .

| Parameter/Condition                                 | Symbol                                            | Min | Тур | Мах   | Unit | Note |
|-----------------------------------------------------|---------------------------------------------------|-----|-----|-------|------|------|
| SYSCLK/DDRCLK duty cycle                            | t <sub>KHK</sub> /<br>t <sub>SYSCLK</sub> /DDRCLK | 40  | _   | 60    | %    | 2    |
| SYSCLK/DDRCLK slew rate                             | —                                                 | 1   | _   | 4     | V/ns | 3    |
| SYSCLK/DDRCLK peak period jitter                    | —                                                 | _   | _   | ± 150 | ps   | _    |
| SYSCLK/DDRCLK jitter phase<br>noise at – 56dBc      | _                                                 |     |     | 500   | KHz  | 4    |
| AC Input Swing Limits at 3.3 V<br>OV <sub>DD2</sub> | $\Delta V_{AC}$                                   | 1.9 | _   | _     | V    | _    |

Note:

1. **Caution:** The relevant clock ratio settings must be chosen such that the resulting SYSCLK/DDRCLK frequency, do not exceed their respective maximum or minimum operating frequencies.

- 2. Measured at the rising edge and/or the falling edge at  $OV_{DD2}/2$ .
- 3. Slew rate as measured from ±0.3  $\Delta V_{AC}$  at center of peak to peak voltage at clock input.
- 4. Phase noise is calculated as FFT of TIE jitter.

## 2.7.1 Spread spectrum sources

Spread spectrum clock sources are an increasingly popular way to control electromagnetic interference emissions (EMI) by spreading the emitted noise to a wider spectrum and reducing the peak noise magnitude in order to meet industry and government requirements. These clock sources intentionally add long-term jitter in order to diffuse the EMI spectral content. The jitter specification given in Table 11 considers short-term (cycle-to-cycle) jitter only and the clock generator's cycle-to-cycle output jitter should meet P1022's input cycle-to-cycle jitter requirement. Frequency modulation and spread are separate concerns, and P1022 is compatible with spread spectrum sources if the recommendations listed in Table 11 are observed.

### Table 12. Spread spectrum clock source recommendations

At recommended operating conditions (see Table 3) with  $OV_{DD2} = 3.3 \text{ V} \pm 165 \text{ mV}$ .

| Parameter            | Min | Max | Unit | Note |
|----------------------|-----|-----|------|------|
| Frequency modulation | —   | 60  | kHz  | —    |
| Frequency spread     | —   | 1.0 | %    | 1, 2 |

Note:

1. SYSCLK frequencies resulting from frequency spreading, and the resulting core frequency, must meet the minimum and maximum specifications given in Table 11.

2. Maximum spread spectrum frequency may not result in exceeding any maximum operating frequency of the device

## CAUTION

The processor's minimum and maximum SYSCLK/DDRCLK and core/DDR memory frequencies must not be exceeded regardless of the type of clock source. Therefore, systems in which the processor is operated at its maximum rated core/DDR memory frequency should avoid violating the stated limits by using down-spreading only.

## 2.7.2 Real time clock timing

The real time clock timing (RTC\_CLK) input is sampled by the core complex bus clock (CCB\_clk). The output of the sampling latch is then used as an input to the counters of the PIC and the time base unit of the e500; there is no need for jitter specification. The minimum pulse width of RTC\_CLK must be greater than 16x of the CCB clock. That is minimum clock high time is  $16 \times t_{CCB\_clk}$ , and minimum clock low time is  $16 \times t_{CCB\_clk}$ . There is no minimum RTC\_CLK frequency; RTC\_CLK may be grounded if not needed. If used the edge rate for RTC\_CLK must be within 10ns ± 2%.

## 2.7.3 eTSEC Gigabit reference clock timing

This table provides the eTSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications for the device.

## Table 13. EC\_GTX\_CLK125 AC timing specifications

At recommended operating conditions with LVDD =  $2.5 \pm 0.125$  mV/ 3.3 V  $\pm 165$  mV

| Parameter/Condition                                                  | Symbol                                 | Min | Typical | Мах         | Unit | Note |
|----------------------------------------------------------------------|----------------------------------------|-----|---------|-------------|------|------|
| EC_GTX_CLK125 frequency                                              | t <sub>G125</sub>                      | —   | 125     | —           | MHz  | _    |
| EC_GTX_CLK125 cycle time                                             | t <sub>G125</sub>                      | —   | 8       | —           | ns   | —    |
| EC_GTX_CLK125 rise and fall time $LV_{DD} = 2.5 V$ $LV_{DD} = 3.3 V$ | t <sub>G125R</sub> /t <sub>G125F</sub> | _   | _       | 0.75<br>1.0 | ns   | 1    |
| EC_GTX_CLK125 duty cycle                                             | t <sub>G125H</sub> /t <sub>G125L</sub> | 47  | —       | 53          | %    | 2    |
| EC_GTX_CLK125 total jitter                                           |                                        | _   | _       | ±150        | ps   | 2    |

Note:

- 1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5 and 2.0 V for LV<sub>DD</sub> = 2.5 V, and from 0.6 and 2.7 V for LV<sub>DD</sub> = 3.3 V
- EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC GTX\_CLK. See Table 34 for duty cycle for 10Base-T and 100Base-T reference clock.

## 2.7.4 Other input clocks

A description of the overall clocking of this device is available in the *P1022 QorIQ Integrated Processor Reference Manual* in the form of a Clock Subsystem Block Diagram. For information on the input clock requirements of functional blocks sourced external of the device, such as SerDes, Ethernet Management, eSDHC, enhanced Local Bus, see the specific interface section.

# 2.8 DDR2 and DDR3 SDRAM controller

This section describes the DC and AC electrical specifications for the DDR2 and DDR3 SDRAM controller interface of the device. Note that the required  $GV_{DD}(typ)$  voltage is 1.8V or 1.5V when interfacing to DDR2 or DDR3 SDRAM respectively.

## 2.8.1 DDR2 and DDR3 SDRAM interface DC electrical characteristics

This table provides the recommended operating conditions for the DDR SDRAM Controller of the device when interfacing to DDR2 SDRAM.

Table 14. DDR2 SDRAM Interface DC electrical characteristics for GV<sub>DD</sub>(typ) = 1.8 V<sup>1</sup>

| Parameter/Condition   | Symbol | Min                  | Max                   | Unit | Noto    |
|-----------------------|--------|----------------------|-----------------------|------|---------|
| Farameter/Condition   | Symbol | IVIIII               | IVIAX                 | Unit | Note    |
| I/O reference voltage | MVREFn | $0.49 	imes GV_{DD}$ | $0.51 \times GV_{DD}$ | V    | 2, 3, 4 |

| Table 14. DDIX2 SDIXAW INternace DC electrical characteristics for $Ov_{DD}(typ) = 1.0 v$ (continued) | Table 14. DDR | 2 SDRAM Interfac | e DC electrica | I characteristics | for GV <sub>DD</sub> (typ) = | 1.8 V <sup>1</sup> (continued) |
|-------------------------------------------------------------------------------------------------------|---------------|------------------|----------------|-------------------|------------------------------|--------------------------------|
|-------------------------------------------------------------------------------------------------------|---------------|------------------|----------------|-------------------|------------------------------|--------------------------------|

| Parameter/Condition                              | Symbol          | Min            | Мах            | Unit | Note |
|--------------------------------------------------|-----------------|----------------|----------------|------|------|
| Input high voltage                               | V <sub>IH</sub> | MVREFn + 0.125 | _              | V    | 5    |
| Input low voltage                                | V <sub>IL</sub> | —              | MVREFn – 0.125 | V    | 5    |
| I/O leakage current                              | I <sub>OZ</sub> | -50            | 50             | μA   | 8    |
| Output high current (V <sub>OUT</sub> = 1.370 V) | I <sub>OH</sub> | —              | -13.4          | mA   | 6, 7 |
| Output low current (V <sub>OUT</sub> = 0.330 V)  | I <sub>OL</sub> | 13.4           | _              | mA   | 6, 7 |

Note:

1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.

 MVREFn is expected to be equal to 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MVREFn may not exceed ±2% of the DC value.

- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MVREFn *with min value of* MVREFn 0.04, and max value of MVREFn + 0.04. This rail should track variations in the DC level of MVREFn.
- 4. The voltage regulator for MVREFn must meet the specifications stated in Table 17.
- 5. Input capacitance load for DQ, DQS and DQS are available in the IBIS models,
- 6. IOH and IOL are measured at GVDD = 1.7 V
- 7. Refer to the IBIS model for the complete output IV curve characteristics.
- 8. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>

This table provides the recommended operating conditions for the DDR SDRAM Controller of the device when interfacing to DDR3 SDRAM.

### Table 15. DDR3 SDRAM interface DC electrical characteristics for GV<sub>DD</sub>(typ) = 1.5 V<sup>1</sup>

| Parameter/Condition   | Symbol          | Min                  | Max                   | Unit | Note    |
|-----------------------|-----------------|----------------------|-----------------------|------|---------|
| I/O reference voltage | MVREFn          | $0.49 	imes GV_{DD}$ | $0.51 \times GV_{DD}$ | V    | 2, 3, 4 |
| Input high voltage    | V <sub>IH</sub> | MVREFn + 0.100       | GV <sub>DD</sub>      | V    | 5       |
| Input low voltage     | V <sub>IL</sub> | GND                  | MVREFn - 0.100        | V    | 5       |
| I/O leakage current   | I <sub>OZ</sub> | -50                  | 50                    | μA   | 6       |

Note:

1. GV<sub>DD</sub> is expected to be within 50 mV of the DRAM's voltage supply at all times. The DRAM's and memory controller's voltage supply may or may not be from the same source.

2. MVREFn is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on MVREFn may not exceed ±1% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MVREFn *with min value of* MVREFn – 0.04, and max value of MVREFn + 0.04. This rail should track variations in the DC level of MVREFn.

4. The voltage regulator for MVREFn must meet the specifications stated in Table 17.

- 5. Input capacitance load for DQ, DQS and DQS are available in the IBIS models
- 6. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.
This table provides the DDR Controller interface capacitance for DDR2 and DDR3.

Table 16. DDR2/DDR3 SDRAM capacitance for GV<sub>DD</sub>(typ) = 1.8 V and 1.5 V

| Parameter/Condition                          | Symbol           | Min | Мах | Unit | Note |
|----------------------------------------------|------------------|-----|-----|------|------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1, 2 |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1, 2 |

#### Note:

1. This parameter is sampled.  $GV_{DD}$  = 1.8 V ± 0.1 V (for DDR2), f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

2. This parameter is sampled.  $GV_{DD}$  = 1.5 V ± 0.075 V (for DDR3), f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.150V.

This table provides the current draw characteristics for MVREFn.

Table 17. Current draw characteristics for MVREFn

| Parameter/Condition                    | Symbol | Min | Мах  | Unit | Note |
|----------------------------------------|--------|-----|------|------|------|
| Current draw for DDR2 SDRAM for MVREFn | MVREFn | —   | 1500 | μA   | _    |
| Current draw for DDR3 SDRAM for MVREFn | MVREFn | —   | 1250 | μA   |      |

## 2.8.2 DDR2 and DDR3 SDRAM interface AC electrical characteristics

This section provides the AC electrical characteristics for the DDR SDRAM Controller interface. The DDR controller supports both DDR2 and DDR3 memories.

## 2.8.3 DDR2 and DDR3 SDRAM interface input AC timing specifications

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR2 SDRAM.

### Table 18. DDR2 SDRAM interface input AC timing specifications

At recommended operating conditions with GVDD of 1.8 V  $\pm$  5%

| Param                 | eter                      | Symbol            | Min           | Мах           | Unit | Note |
|-----------------------|---------------------------|-------------------|---------------|---------------|------|------|
| AC input low voltage  | > 533 MT/s data rate      | V <sub>ILAC</sub> | —             | MVREFn – 0.20 | V    | —    |
|                       | $\leq$ 533 MT/s data rate |                   | _             | MVREFn – 0.25 |      |      |
| AC input high voltage | > 533 MT/s data rate      | VIHAC             | MVREFn + 0.20 | —             | V    | —    |
|                       | $\leq$ 533 MT/s data rate |                   | MVREFn + 0.25 | —             |      |      |

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR3 SDRAM.

### Table 19. DDR3 SDRAM interface input AC timing specifications

At recommended operating conditions with GVDD of 1.5 V  $\pm$  5%

| Parameter             | Symbol            | Min            | Max            | Unit | Note |
|-----------------------|-------------------|----------------|----------------|------|------|
| AC input low voltage  | V <sub>ILAC</sub> | —              | MVREFn – 0.175 | V    | —    |
| AC input high voltage | V <sub>IHAC</sub> | MVREFn + 0.175 | —              | V    | —    |

This table provides the input AC timing specifications for the DDR controller when interfacing to DDR2 and DDR3 SDRAM.

### Table 20. DDR2 and DDR3 SDRAM interface input AC timing specifications

At recommended operating conditions with  $GV_{DD}$  of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3.

| Parameter                         | Symbol              | Min  | Мах | Unit | Note |
|-----------------------------------|---------------------|------|-----|------|------|
| Controller Skew for MDQS—MDQ/MECC | t <sub>CISKEW</sub> | —    | _   | ps   | 1    |
| 800 MT/s data rate                |                     | -350 | 350 |      |      |
| 667 MT/s data rate                |                     | -390 | 390 | —    | _    |
| Tolerated Skew for MDQS—MDQ/MECC  | t <sub>DISKEW</sub> | —    | _   | ps   | 2    |
| 800 MT/s data rate                |                     | -275 | 275 |      |      |
| 667 MT/s data rate                |                     | -360 | 360 | —    | _    |

### Note:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This must be subtracted from the total timing budget.

 The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called tDISKEW. This can be determined by the following equation: tDISKEW = ±(T/4 – abs(tCISKEW)) where T is the clock period and abs(tCISKEW) is the absolute value of tCISKEW.

This figure shows the DDR2 and DDR3 SDRAM interface input timing diagram.



Figure 8. DDR SDRAM interface input timing diagram

# 2.8.4 DDR2 and DDR3 SDRAM interface output AC timing specifications

This table contains the output AC timing targets for the DDR2 and DDR3 SDRAM interface.

### Table 21. DDR2 and DDR3 SDRAM interface output AC timing specifications

At recommended operating conditions with GV\_{DD} of 1.8 V  $\pm$  5% for DDR2 or 1.5 V  $\pm$  5% for DDR3.

| Parameter                                      | Symbol <sup>1</sup>                         | Min                 | Max                 | Unit | Note |
|------------------------------------------------|---------------------------------------------|---------------------|---------------------|------|------|
| MCK[n] cycle time                              | t <sub>MCK</sub>                            | 3                   | 5                   | ns   | 2    |
| ADDR/CMD output setup with respect to MCK      | t <sub>DDKHAS</sub>                         |                     |                     | ns   | 3    |
| 800 MT/s data rate                             |                                             | 0.767               | —                   |      |      |
| 667 MT/s data rate                             |                                             | 0.95                | —                   |      |      |
| ADDR/CMD output hold with respect to MCK       | t <sub>DDKHAX</sub>                         |                     |                     | ns   | 3    |
| 800 MT/s data rate                             |                                             | 0.767               | —                   |      |      |
| 667 MT/s data rate                             |                                             | 0.95                | —                   |      |      |
| MCS[n] output setup with respect to MCK        | t <sub>DDKHCS</sub>                         |                     |                     | ns   | 3    |
| 800 MT/s data rate                             |                                             | 0.767               | —                   |      |      |
| 667 MT/s data rate                             |                                             | 0.95                | —                   |      |      |
| MCS[n] output hold with respect to MCK         | t <sub>DDKHCX</sub>                         |                     |                     | ns   | 3    |
| 800 MT/s data rate                             |                                             | 0.767               | —                   |      |      |
| 667 MT/s data rate                             |                                             | 0.95                | —                   |      |      |
| MCK to MDQS Skew                               | t <sub>DDKHMH</sub>                         |                     |                     | ns   | 4    |
| 800 MT/s data rate                             |                                             | -0.525              | 0.525               |      |      |
| 667 MT/s data rate                             |                                             | -0.6                | 0.6                 |      |      |
| MDQ/MECC/MDM output setup with respect to MDQS | t <sub>DDKHDS,</sub><br>t <sub>DDKLDS</sub> |                     |                     | ps   | 5    |
| 800 MT/s data rate                             |                                             | 225                 | —                   |      |      |
| 667 MT/s data rate                             |                                             | 325                 | —                   |      |      |
| MDQ/MECC/MDM output hold with respect to MDQS  | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> |                     |                     | ps   | 5    |
| 800 MT/s data rate                             |                                             | 225                 | —                   |      |      |
| 667 MT/s data rate                             |                                             | 325                 | —                   |      |      |
| MDQS preamble                                  | t <sub>DDKHMP</sub>                         | $0.9 	imes t_{MCK}$ | —                   | ns   |      |
| MDQS postamble                                 | t <sub>DDKHME</sub>                         | $0.4 	imes t_{MCK}$ | $0.6 	imes t_{MCK}$ | ns   |      |

### Table 21. DDR2 and DDR3 SDRAM interface output AC timing specifications (continued)

At recommended operating conditions with  $GV_{DD}$  of 1.8 V ± 5% for DDR2 or 1.5 V ± 5% for DDR3.

|  | Parameter Symbol <sup>1</sup> Min Max Unit Note |
|--|-------------------------------------------------|
|--|-------------------------------------------------|

#### Note:

- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS.
- 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the MDQS override bits (called WR\_DATA\_DELAY) in the TIMING\_CFG\_2 register. This is typically set to the same delay as in DDR\_SDRAM\_CLK\_CNTL[CLK\_ADJUST]. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the *P1022 QorlQ Integrated Processor Reference Manual* for a description and understanding of the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe must be centered inside of the data eye at the pins of the microprocessor.

#### NOTE

For the ADDR/CMD setup and hold specifications in Table 21, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle.

This figure shows the DDR2 and DDR3 SDRAM Interface output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>).



Figure 9. Timing diagram for t<sub>DDKHMH</sub>

This figure shows the DDR2 and DDR3 SDRAM output timing diagram.





This figure provides the AC test load for the DDR2 and DDR3 Controller bus.





## 2.8.5 DDR2 and DDR3 SDRAM differential timing specifications

This section describes the DC and AC differential electrical specifications for the DDR2 and DDR3SDRAM controller interface of the device.



### Figure 12. DDR2 and DDR3 SDRAM differential timing specifications

### NOTE

VTR specifies the true input signal (such as MCK or MDQS) and VCP is the complementary input signal (such as  $\overline{MCK}$  or  $\overline{MDQS}$ ).

This table provides the differential specifications for P1022 differential signals MDQS/MDQS and MCK/MCK in DDR2 mode.

| Parameter/Condition                        | Symbol            | Min                         | Max                                        | Unit | Note |
|--------------------------------------------|-------------------|-----------------------------|--------------------------------------------|------|------|
| Input AC Differential Cross-point Voltage  | V <sub>IXAC</sub> | $0.5 	imes GV_{DD} - 0.175$ | $0.5 \times \text{GV}_{\text{DD}} + 0.175$ | V    | 1    |
| Output AC Differential Cross-point Voltage | V <sub>OXAC</sub> | $0.5 	imes GV_{DD} - 0.125$ | $0.5 	imes GV_{DD} - 0.125$                | V    | 1    |

Note:

1. I/O drivers are calibrated before making measurements.

This table provides the differential specifications for the differential signals MDQS/MDQS and MCK/MCK in DDR3 mode.

Table 23. DDR3 SDRAM differential electrical characteristics

| Parameter/Condition                        | Symbol            | Min                         | Мах                                        | Unit | Note |
|--------------------------------------------|-------------------|-----------------------------|--------------------------------------------|------|------|
| Input AC Differential Cross-point Voltage  | V <sub>IXAC</sub> | $0.5 	imes GV_{DD} - 0.150$ | $0.5 \times \text{GV}_{\text{DD}} + 0.150$ | V    | 1    |
| Output AC Differential Cross-point Voltage | V <sub>OXAC</sub> | $0.5 	imes GV_{DD} - 0.115$ | $0.5 	imes GV_{DD} - 0.115$                | V    | 1    |

Note:

1. I/O drivers are calibrated before making measurements.

# 2.9 eSPI

This section describes the DC and AC electrical specifications for the eSPI of the device.

## 2.9.1 eSPI DC electrical characteristics

This table provides the DC electrical characteristics for the eSPI interface operating at 3.3 V.

| Characteristic      | Symbol          | Condition                                  | Min | Max | Unit | Note |
|---------------------|-----------------|--------------------------------------------|-----|-----|------|------|
| Input high voltage  | V <sub>IH</sub> | —                                          | 2.0 | _   | V    | 1    |
| Input low voltage   | V <sub>IL</sub> | —                                          | _   | 0.8 | V    | 1    |
| Input current       | I <sub>IN</sub> | $V_{IN} = 0V \text{ or } V_{IN} = BV_{DD}$ | _   | ±40 | μA   | 2    |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2.0 mA                  | 2.4 | _   | V    |      |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 2.0 mA                   | _   | 0.4 | V    | _    |

### Table 24. eSPI DC electrical characteristics (3.3 V)

Note:

1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $BV_{DD}$  values found in Table 2.

2. The symbol V<sub>IN</sub>, represents BV<sub>DD</sub> referenced in Table 2.

This table provides the DC electrical characteristics for the eSPI interface operating at 2.5 V.

### Table 25. eSPI DC electrical characteristics (2.5 V)

| Characteristic      | Symbol          | Condition                                  | Min | Max | Unit | Note |
|---------------------|-----------------|--------------------------------------------|-----|-----|------|------|
| Input high voltage  | V <sub>IH</sub> | —                                          | 1.7 | _   | V    | 1    |
| Input low voltage   | V <sub>IL</sub> | —                                          | —   | 0.7 | V    | 1    |
| Input current       | I <sub>IN</sub> | $V_{IN} = 0V \text{ or } V_{IN} = BV_{DD}$ | _   | ±40 | μΑ   | 2    |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -1.0 mA                  | 2.0 | _   | V    | —    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA                   | —   | 0.4 | V    | _    |

Note:

1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $BV_{DD}$  values found in Table 2.

2. The symbol  $V_{IN}$ , represents  $BV_{DD}$  referenced in Table 2.

This table provides the DC electrical characteristics for the eSPI interface operating at 1.8 V.

Table 26. eSPI DC electrical characteristics (1.8 V)

| Characteristic      | Symbol          | Condition                                  | Min  | Мах | Unit | Note |
|---------------------|-----------------|--------------------------------------------|------|-----|------|------|
| Input high voltage  | V <sub>IH</sub> | —                                          | 1.25 | _   | V    | 1    |
| Input low voltage   | V <sub>IL</sub> | —                                          | _    | 0.6 | V    | 1    |
| Input current       | I <sub>IN</sub> | $V_{IN} = 0V \text{ or } V_{IN} = BV_{DD}$ | _    | ±40 | μΑ   | 2    |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -0.5 mA                  | 1.35 | _   | V    | —    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 0.5 mA                   | _    | 0.4 | V    | _    |

### Table 26. eSPI DC electrical characteristics (1.8 V) (continued)

| Characteristic | Symbol | Condition | Min | Max | Unit | Note |
|----------------|--------|-----------|-----|-----|------|------|
|                |        |           |     |     |      |      |

#### Note:

1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $BV_{DD}$  values found in Table 2.

2. The symbol  $V_{IN}$ , represents  $BV_{DD}$  referenced in Table 2.

# 2.9.2 eSPI AC timing specifications

This table and provide the eSPI input and output AC timing specifications.

Table 27. eSPI AC Timing Specifications<sup>1</sup>

| Characteristic                                           | Symbol <sup>2</sup>  | Min                                                              | Мах                                                        | Unit | Note |
|----------------------------------------------------------|----------------------|------------------------------------------------------------------|------------------------------------------------------------|------|------|
| SPI_MOSI output—Master data (internal clock) hold time   | t <sub>NIKHOX</sub>  | 0.5+(t <sub>PLATFORM</sub><br><u>CLK</u><br>*SPMODE[HO_<br>ADJ]) | _                                                          | ns   | 1, 3 |
| SPI_MOSI output—Master data (internal clock) delay       | t <sub>NIKHOV</sub>  | _                                                                | 5.5+(t <sub>PLATFORM_</sub><br>CLK<br>*SPMODE[HO_<br>ADJ]) | ns   | 1, 3 |
| SPI_CS outputs—Master data (internal clock) hold time    | t <sub>NIKHOX2</sub> | 0                                                                | —                                                          | ns   | 1    |
| SPI_CS outputs—Master data (internal clock) delay        | t <sub>NIKHOV2</sub> | —                                                                | 5.5                                                        | ns   | 1    |
| SPI inputs—Master data (internal clock) input setup time | t <sub>NIIVKH</sub>  | 5                                                                | —                                                          | ns   | —    |
| SPI inputs—Master data (internal clock) input hold time  | t <sub>NIIXKH</sub>  | 0                                                                | —                                                          | ns   |      |

#### Note:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the NMSI outputs internal timing (NI) for the time t<sub>SPI</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are valid (V).
- 3. See P1022 QorIQ Integrated Processor Reference Manual for detail about the register SPMODE.

This figure provides the AC test load for the eSPI.



Figure 13. eSPI AC test load

This figure represents the AC timing from Table 27 in master mode (internal clock). (It apply when SPMODEx[CIx] = 0, SPMODEx[CPx] = 0.) Note that the clock edge is selectable on SPI.



1. SPICLK appears on the interface only after CS assertion.

### Figure 14. SPI AC timing in master mode (internal clock) diagram

## 2.10 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the device.

## 2.10.1 DUART DC electrical characteristics

This table provides the DC electrical characteristics for the DUART interface.

Table 28. DUART DC electrical characteristics

| Parameter                                                       | Symbol          | Min | Max | Unit | Note |
|-----------------------------------------------------------------|-----------------|-----|-----|------|------|
| High-level input voltage                                        | V <sub>IH</sub> | 2   | —   | V    | 1    |
| Low-level input voltage                                         | V <sub>IL</sub> | —   | 0.8 | V    | 1    |
| Input current ( $OV_{IN} = 0 V \text{ or } OV_{IN} = OV_{DD}$ ) | I <sub>IN</sub> | —   | ±40 | μA   | 2    |
| High-level output voltage ( $OV_{DD} = min, I_{OH} = -2 mA$ )   | V <sub>OH</sub> | 2.4 | —   | V    | —    |
| Low-level output voltage ( $OV_{DD} = min, I_{OL} = 2 mA$ )     | V <sub>OL</sub> | —   | 0.4 | V    | —    |

Note:

1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $OV_{IN}$  respective values found in Table 3.

2. The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 3.

# 2.10.2 DUART AC electrical specifications

This table provides the AC timing parameters for the DUART interface.

| Table 29. | DUART | AC | timing | specifications |
|-----------|-------|----|--------|----------------|
|-----------|-------|----|--------|----------------|

| Parameter Value   |                             | Unit | Note |
|-------------------|-----------------------------|------|------|
| Minimum baud rate | f <sub>CCB</sub> /1,048,576 | baud | 1    |
| Maximum baud rate | f <sub>CCB</sub> /16        | baud | 1, 2 |
| Oversample rate   | 16                          | _    | 3    |

### Note:

- 1. f<sub>CCB</sub> refers to the internal platform clock.
- 2. Actual attainable baud rate is limited by the latency of interrupt processing.
- 3. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 2.11 Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII management

This section provides the AC and DC electrical characteristics for enhanced three-speed Ethernet controller and the MII management interface.

# 2.11.1 RMII/RGMII DC electrical characteristics

All RMII/RGMII drivers and receivers comply with the DC parametric attributes specified in Table 30 and Table 31.

| Table 30. RMII DC electrical characteristics | @ LV <sub>DD</sub> | = 3.3 V |
|----------------------------------------------|--------------------|---------|
|----------------------------------------------|--------------------|---------|

| Parameter                                                             | Symbol           | Min  | Мах                    | Unit | Note |
|-----------------------------------------------------------------------|------------------|------|------------------------|------|------|
| Supply voltage, 3.3 V                                                 | LV <sub>DD</sub> | 3.13 | 3.47                   | V    | _    |
| Output high voltage (LV <sub>DD</sub> = min, $I_{OH}$ = -4.0 mA)      | V <sub>OH</sub>  | 2.1  | LV <sub>DD</sub> + 0.3 | V    | —    |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 4.0 mA) | V <sub>OL</sub>  | GND  | 0.50                   | V    | —    |
| Input high voltage RMII                                               | V <sub>IH</sub>  | 2.0  | —                      | V    | —    |
| Input low voltage                                                     | V <sub>IL</sub>  | _    | 0.90                   | V    | —    |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> )              | I <sub>IH</sub>  | —    | 40                     | μΑ   | 1    |
| Input low current (V <sub>IN</sub> = GND)                             | I <sub>IL</sub>  | -600 | —                      | μΑ   | 1    |

Note:

1. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbols referenced iin Table 2 and Table 3.

### Table 31. RMII/RGMII DC electrical characteristics @ LV<sub>DD</sub> = 2.5 V

| Parameters                                                            | Symbol           | Min       | Мах                    | Unit | Note |
|-----------------------------------------------------------------------|------------------|-----------|------------------------|------|------|
| Supply voltage, 2.5 V                                                 | LV <sub>DD</sub> | 2.37      | 2.63                   | V    | 1    |
| Output high voltage (LV <sub>DD</sub> = min, $I_{OH}$ = -1.0 mA)      | V <sub>OH</sub>  | 2.00      | LV <sub>DD</sub> + 0.3 | V    | _    |
| Output low voltage (LV <sub>DD</sub> = min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub>  | GND – 0.3 | 0.40                   | V    | _    |
| Input high voltage                                                    | V <sub>IH</sub>  | 1.70      |                        | V    | _    |

| Parameters | Symbol | Min | Max | Unit |  |  |
|------------|--------|-----|-----|------|--|--|

| Parameters                                               | Symbol          | Min | Мах  | Unit | Note |
|----------------------------------------------------------|-----------------|-----|------|------|------|
| Input low voltage                                        | V <sub>IL</sub> | _   | 0.70 | V    | _    |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ) | I <sub>IH</sub> | _   | 10   | μΑ   |      |
| Input low current (V <sub>IN</sub> = GND)                | ۱ <sub>۱۲</sub> | -15 | —    | μΑ   | 1    |

#### Note:

1. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbols referenced in Table 2 and Table 3.

#### **RMII/RGMII AC timing specifications** 2.11.2

This section describes the RMII transmit and receive AC timing specifications and then the RGMII AC timing specifications

#### **RMII transmit AC timing specifications** 2.11.2.1

The RMII transmit AC timing specifications are in this table.

### Table 32. RMII transmit AC timing specifications

For recommended operating conditions, ses Table 3.

| Parameter/Condition                                      | Symbol             | Min | Тур  | Max  | Unit |
|----------------------------------------------------------|--------------------|-----|------|------|------|
| TSEC <i>n</i> _TX_CLK clock period                       | t <sub>RMT</sub>   | —   | 20.0 | —    | ns   |
| TSEC <i>n</i> _TX_CLK duty cycle                         | t <sub>RMTH</sub>  | 35  | —    | 65   | %    |
| TSEC <i>n</i> _TX_CLK peak-to-peak jitter                | t <sub>RMTJ</sub>  | —   | —    | 250  | ps   |
| Rise time TSEC <i>n</i> _TX_CLK (20%–80%)                | t <sub>RMTR</sub>  | 1.0 | —    | 5.0  | ns   |
| Fall time TSEC <i>n</i> _TX_CLK (80%–20%)                | t <sub>RMTF</sub>  | 1.0 | —    | 5.0  | ns   |
| TSEC <i>n</i> _TX_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub> | 2.0 | —    | 10.0 | ns   |

This figure shows the RMII transmit AC timing diagram.



Figure 15. RMII transmit AC timing diagram

## 2.11.2.2 RMII receive AC timing specifications

This table lists the RMII receive AC timing specifications. In RMII mode the reference clock must be fed to  $TSECn_TX_CLK$ . The reference clock is used for both transmit and receive.

| Parameter/Condition                                                     | Symbol             | Min | Тур  | Max | Unit |
|-------------------------------------------------------------------------|--------------------|-----|------|-----|------|
| TSEC <i>n</i> _TX_CLK clock period                                      | t <sub>RMR</sub>   | —   | 20.0 | —   | ns   |
| TSEC <i>n</i> _TX_CLK duty cycle                                        | t <sub>RMRH</sub>  | 35  | —    | 65  | %    |
| TSEC <i>n</i> _TX_CLK peak-to-peak jitter                               | t <sub>RMRJ</sub>  | —   | —    | 250 | ps   |
| Rise time TSEC <i>n</i> _TX_CLK (20%–80%)                               | t <sub>RMRR</sub>  | 1.0 | —    | 5.0 | ns   |
| Fall time TSEC <i>n</i> _TX_CLK (80%–20%)                               | t <sub>RMRF</sub>  | 1.0 | —    | 5.0 | ns   |
| RXD[1:0], CRS_DV, RX_ER setup time to TSEC <i>n</i> _TX_CLK rising edge | t <sub>RMRDV</sub> | 4.0 | —    | —   | ns   |
| RXD[1:0], CRS_DV, RX_ER hold time to TSEC <i>n</i> _TX_CLK rising edge  | t <sub>RMRDX</sub> | 2.0 | —    | —   | ns   |

Table 33. RMII receive AC timing specifications

This figure provides the AC test load for eTSEC.



Figure 16. eTSEC AC test load

This figure shows the RMII receive AC timing diagram.



Figure 17. RMII receive AC timing diagram

## 2.11.2.3 RGMII AC timing specifications

This table presents the RGMII AC timing specifications.

 Table 34. RGMII AC timing specification

| Parameter/Condition                        | Symbol <sup>1</sup>   | Min  | Тур | Max | Unit | Note |
|--------------------------------------------|-----------------------|------|-----|-----|------|------|
| Data to clock output skew (at transmitter) | t <sub>SKRGT_TX</sub> | -500 | 0   | 500 | ps   | 5    |
| Data to clock input skew (at receiver)     | t <sub>SKRGT_RX</sub> | 1.0  | —   | 2.8 | ns   | 2    |
| Clock period duration                      | t <sub>RGT</sub>      | 7.2  | 8.0 | 8.8 | ns   | 3    |

| Parameter/Condition                    | Symbol <sup>1</sup>                 | Min | Тур | Max  | Unit | Note |
|----------------------------------------|-------------------------------------|-----|-----|------|------|------|
| Duty cycle for 10BASE-T and 100BASE-TX | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40  | 50  | 60   | %    | 3, 4 |
| Duty cycle for Gigabit                 | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45  | 50  | 55   | %    | _    |
| Rise time (20%–80%)                    | t <sub>RGTR</sub>                   | _   | —   | 0.75 | ns   | _    |
| Fall time (20%–80%)                    | t <sub>RGTF</sub>                   | _   | —   | 0.75 | ns   | _    |

Table 34. RGMII AC timing specification (continued)

Note:

In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing. For example, the subscript of t<sub>RGT</sub> represents the receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).

2. This implies that PC board design requires clocks to be routed such that an additional trace delay of greater than 1.5 ns is added to the associated clock signal. Many PHY vendors already incorporate the necessary delay inside their chip. If so, additional PCB delay is probably not needed.

3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns ± 40 ns and 40 ns ± 4 ns, respectively.

 Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between.

5. The frequency of RX\_CLK should not exceed the frequency of GTX\_CLK125 by more than 300 ppm.

This figure shows the RGMII AC timing and multiplexing diagrams.



Figure 18. RGMII AC Timing and Multiplexing Diagrams

### WARNING

Freescale guarantees timings generated from the MAC. Board designers must ensure delays needed at the PHY or the MAC.

## 2.11.3 MII management DC electrical characteristics

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in this table.

| Parameter                                                           | Symbol          | Min  | Мах  | Unit | Note |
|---------------------------------------------------------------------|-----------------|------|------|------|------|
| Input high voltage                                                  | V <sub>IH</sub> | 2.0  | —    | V    | 1    |
| Input low voltage                                                   | V <sub>IL</sub> | —    | 0.90 | V    | 1    |
| Input high current (LV <sub>DD</sub> = Max, $V_{IN}$ = 2.1 V)       | I <sub>IH</sub> | —    | 40   | μΑ   | 2    |
| Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V) | ۱ <sub>IL</sub> | -600 | —    | μΑ   | _    |
| Output high voltage (LV <sub>DD</sub> = Min, $I_{OH}$ = -1.0 mA)    | V <sub>OH</sub> | 2.10 | —    | V    | _    |
| Output low voltage ( $LV_{DD} = Min$ , $I_{OL} = 1.0 mA$ )          | V <sub>OL</sub> | —    | 0.50 | V    |      |

Table 35. MII Management DC electrical characteristics (LV<sub>DD</sub>= 3.3V)

Note:

1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3.

2. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Table 2.

The MDC and MDIO are defined to operate at a supply voltage of 2.5 V. The DC electrical characteristics for MDIO and MDC are provided in this table.

Table 36. MII management DC electrical characteristics (LV<sub>DD</sub> = 2.5V)

| Parameters                                                               | Symbol          | Min  | Мах  | Unit | Note |
|--------------------------------------------------------------------------|-----------------|------|------|------|------|
| Input high voltage                                                       | V <sub>IH</sub> | 1.70 | _    | V    | 1    |
| Input low voltage                                                        | V <sub>IL</sub> | —    | 0.70 | V    | 1    |
| Input high current (V <sub>IN</sub> = LV <sub>DD</sub> ,)                | I <sub>IH</sub> | —    | 10   | μΑ   | 2    |
| Input low current (V <sub>IN</sub> = GND)                                | ۱ <sub>IL</sub> | -15  | —    | μΑ   | —    |
| Output high voltage ( $LV_{DD} = Min$ , $I_{OH} = -1.0$ mA)              | V <sub>OH</sub> | 2.00 | _    | V    | _    |
| Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0<br>mA) | V <sub>OL</sub> | —    | 0.40 | V    | —    |

Note:

1. The min V<sub>IL</sub> and max V<sub>IH</sub> values are based on the respective min and max LV<sub>IN</sub> values found in Table 3.

2. The symbol  $V_{IN}$ , in this case, represents the  $LV_{IN}$  symbol referenced in Table 2.

## 2.11.4 MII management AC electrical specifications

This table provides the MII management AC timing specifications.

At recommended operating conditions with  $LV_{DD}$  is 3.3 V ± 5%.

| Parameter/Condition        | Symbol <sup>1</sup> | Min                            | Тур | Max                            | Unit | Note |
|----------------------------|---------------------|--------------------------------|-----|--------------------------------|------|------|
| MDC frequency              | f <sub>MDC</sub>    | —                              | 2.5 | —                              | MHz  | 2    |
| MDC period                 | t <sub>MDC</sub>    | —                              | 400 | —                              | ns   | _    |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32                             | _   | —                              | ns   | _    |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | $(16 \times t_{plb\_clk}) - 3$ | _   | $(16 \times t_{plb\_clk}) + 3$ | ns   | 3, 4 |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 6                              | _   | —                              | ns   | —    |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0                              | _   | —                              | ns   | _    |
| MDC rise time              | t <sub>MDCR</sub>   | —                              | _   | 10                             | ns   | —    |
| MDC fall time              | t <sub>MDHF</sub>   | —                              |     | 10                             | ns   | —    |

#### Note:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub></sub>

2. This parameter is dependent on the platform clock frequency (MIIMCFG [MgmtClk] field determines the clock frequency of the MgmtClk Clock EC\_MDC).

3. This parameter is dependent on the platform clock frequency. The delay is equal to 16 platform clock periods ±3 ns. For example, with a platform clock of 333 MHz, the min/max delay is 48 ns ± 3 ns. Similarly, if the platform clock is 400 MHz, the min/max delay is 40 ns ± 3 ns).

4. t<sub>plb clk</sub> is the platform (CCB) clock.

This figure shows the MII management interface timing diagram.



Figure 19. MII management interface timing Diagram

# 2.11.5 eTSEC IEEE Std 1588™ timing specifications

Table 38 provides the IEEE 1588 AC timing specifications.

This figure shows the data and command output AC timing diagram.



**Note:** The output delay is counted starting at the rising edge if t<sub>T1588CLKOUT</sub> is noninverting. Otherwise, it is counted starting at the falling edge.

### Figure 20. eTSEC IEEE 1588 output AC timing

This figure shows the data and command input AC timing diagram.



Figure 21. eTSEC IEEE 1588 input AC timing

## 2.11.5.1 eTSEC IEEE Std 1588 AC electrical characteristics

This table provides the IEEE 1588 AC timing specifications.

### Table 38. eTSEC IEEE 1588 AC timing specifications

| Parameter/Condition                | Symbol                                                              | Min                       | Тур | Мах                    | Unit | Note       |
|------------------------------------|---------------------------------------------------------------------|---------------------------|-----|------------------------|------|------------|
| TSEC_1588_CLK clock period         | t <sub>T1588CLK</sub>                                               | 3.3                       | —   | $T_{RX\_CLK} \times 7$ | ns   | 1, 2, 3, 4 |
| TSEC_1588_CLK duty cycle           | <sup>t</sup> T1588CLKH <sup>/</sup><br><sup>t</sup> T1588CLK        | 40                        | 50  | 60                     | %    | —          |
| TSEC_1588_CLK peak-to-peak jitter  | t <sub>T1588CLKINJ</sub>                                            | —                         | —   | 250                    | ps   | —          |
| Rise time eTSEC_1588_CLK (20%-80%) | t <sub>T1588CLKINR</sub>                                            | 1.0                       | —   | 2.0                    | ns   | —          |
| Fall time eTSEC_1588_CLK (80%–20%) | t <sub>T1588</sub> CLKINF                                           | 1.0                       | —   | 2.0                    | ns   | —          |
| TSEC_1588_CLK_OUT clock period     | t <sub>T1588CLKOUT</sub>                                            | 2 × t <sub>T1588CLK</sub> | —   | —                      | ns   | —          |
| TSEC_1588_CLK_OUT duty cycle       | t <sub>T1588</sub> CLKOTH <sup>/</sup><br>t <sub>T1588</sub> CLKOUT | 30                        | 50  | 70                     | %    | —          |

|                                             | 1                        |                                             |     |     |      |      |
|---------------------------------------------|--------------------------|---------------------------------------------|-----|-----|------|------|
| Parameter/Condition                         | Symbol                   | Min                                         | Тур | Мах | Unit | Note |
| TSEC_1588_PULSE_OUT,<br>TSEC_1588_ALARM_OUT | t <sub>T1588OV</sub>     | 0.5                                         | —   | 3.0 | ns   |      |
| TSEC_1588_TRIG_IN pulse width               | t <sub>T1588</sub> TRIGH | $2 \times t_{\text{T1588CLK}_{\text{MAX}}}$ | —   | _   | ns   | 2    |

Table 38. eTSEC IEEE 1588 AC timing specifications (continued)

Note:

 T<sub>RX\_CLK</sub> is the maximum clock period of eTSEC receiving clock selected by TMR\_CTRL[CKSEL]. See the P1022 QorIQ Integrated Processor Reference Manual, for a description of TMR\_CTRL registers.

- It needs to be at least two times the clock period of the clock selected by TMR\_CTRL[CKSEL]. See the P1022 QorlQ Integrated Processor Reference Manual, for a description of TMR\_CTRL registers.
- The maximum value of t<sub>T1588CLK</sub> is not only defined by the value of T<sub>RX\_CLK</sub>, but also defined by the recovered clock. For example, for 10/100/1000 Mbps modes, the maximum value of t<sub>T1588CLK</sub> is 2800, 280, and 56 ns, respectively.
- 4. It needs to be greater than half of the platform (CCB) clock period. This places a higher minimum value of the t<sub>T1588CLK</sub> when operating at higher platform frequencies.

## 2.11.5.2 eTSEC IEEE Std 1588 DC electrical characteristics

This table shows eTSEC IEEE Std 1588 DC electrical characteristics when operating at  $LV_{DD} = 3.3$  V supply.

### Table 39. eTSEC IEEE 1588 DC electrical characteristics (LV<sub>DD</sub> = 3.3 V)

For recommended operating conditions with  $LV_{DD} = 3.3$  V.

| Parameter                                                             | Symbol          | Min  | Мах | Unit | Note |
|-----------------------------------------------------------------------|-----------------|------|-----|------|------|
| Input high voltage                                                    | V <sub>IH</sub> | 2.0  | _   | V    | 2    |
| Input low voltage                                                     | V <sub>IL</sub> | —    | 0.9 | V    | 2    |
| Input high current (LV <sub>DD</sub> = Max, $V_{IN}$ = 2.1 V)         | IIH             | —    | 40  | μΑ   | 1    |
| Input low current (LV <sub>DD</sub> = Max, V <sub>IN</sub> = 0.5 V)   | Ι <sub>ΙL</sub> | -600 | —   | μΑ   | 1    |
| Output high voltage (LV <sub>DD</sub> = Min, $I_{OH} = -1.0$ mA)      | V <sub>OH</sub> | 2.4  | —   | V    | —    |
| Output low voltage (LV <sub>DD</sub> = Min, I <sub>OL</sub> = 1.0 mA) | V <sub>OL</sub> | —    | 0.4 | V    | —    |

Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 2 and Table 3.

2. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective  $LV_{IN}$  values found in Table 3.

This table shows the IEEE 1588 DC electrical characteristics when operating at  $LV_{DD} = 2.5$  V supply.

### Table 40. eTSEC IEEE 1588 DC electrical characteristics (LV<sub>DD</sub> = 2.5 V)

For recommended operating conditions with  $LV_{DD} = 2.5 V$ 

| Parameter                                                        | Symbol          | Min  | Max  | Unit | Note |
|------------------------------------------------------------------|-----------------|------|------|------|------|
| Input high voltage                                               | V <sub>IH</sub> | 1.70 | —    | V    | —    |
| Input low voltage                                                | V <sub>IL</sub> | —    | 0.70 | V    | —    |
| Input current ( $LV_{IN} = 0$ V or $LV_{IN} = LV_{DD}$ )         | IIH             | —    | ±40  | μΑ   | 2    |
| Output high voltage (LV <sub>DD</sub> = min, $I_{OH}$ = -1.0 mA) | V <sub>OH</sub> | 2.00 | —    | V    | —    |
| Output low voltage ( $LV_{DD}$ = min, $I_{OL}$ = 1.0 mA)         | V <sub>OL</sub> | —    | 0.40 | V    | —    |

### Table 40. eTSEC IEEE 1588 DC electrical characteristics (LV<sub>DD</sub> = 2.5 V) (continued)

For recommended operating conditions with  $LV_{DD} = 2.5 V$ 

|  | Parameter | Symbol | Min | Мах | Unit | Note |
|--|-----------|--------|-----|-----|------|------|
|--|-----------|--------|-----|-----|------|------|

Note:

1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.

2. The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> symbols referenced in Table 2 and Table 3.

## 2.11.6 SGMII interface electrical characteristics

Each SGMII port features a 4-wire AC-Coupled serial link from the SerDes interface of the P1022, as shown in Figure 22, where  $C_{TX}$  is the external (on board) AC-Coupled capacitor. Each output pin of the SerDes transmitter differential pair features 50- $\Omega$  output impedance. Each input of the SerDes receiver differential pair features 50- $\Omega$  on-die termination to the ground. The reference circuit of the SerDes transmitter and receiver is shown in Figure 50.

## 2.11.6.1 DC requirements for SGMII SD*n*\_REF\_CLK and SD*n*\_REF\_CLK

The characteristics and DC requirements of the separate SerDes reference clock are described in Section 2.21.3, "DC level requirement for SerDes reference clocks."

## 2.11.6.2 AC requirements for SGMII SD*n*\_REF\_CLK and SD*n*\_REF\_CLK

Note that the SGMII clock requirements for  $SDn_REF_CLK$  and  $\overline{SDn_REF_CLK}$  are intended to be used within the clocking guidelines specified by Section 2.21.3.1, "AC requirements for SerDes reference clocks."

## 2.11.6.3 SGMII transmitter electrical characteristics

This section contains the following subsections:

- Section 2.11.6.3.1, "SGMII transmit DC timing specifications"
- Section 2.11.6.3.2, "SGMII transmit AC timing specifications"

### 2.11.6.3.1 SGMII transmit DC timing specifications

Table 41 and Table 43 describe the SGMII SerDes transmitter and receiver AC-Coupled DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs  $(SDn_TX[n])$  and  $\overline{SDn_TX[n]}$  as shown in Figure 23.

| Parameter           | Symbol          | Min                                                   | Тур | Мах                                                   | Unit | Note |
|---------------------|-----------------|-------------------------------------------------------|-----|-------------------------------------------------------|------|------|
| Output high voltage | V <sub>OH</sub> |                                                       | —   | XV <sub>DD</sub> -Typ/2 +<br> V <sub>OD</sub>  -max/2 | mV   | 1    |
| Output low voltage  | V <sub>OL</sub> | XV <sub>DD</sub> -Typ/2 –<br> V <sub>OD</sub>  -max/2 | —   | —                                                     | mV   | 1    |

### Table 41. SGMII DC transmitter electrical characteristics

| Parameter                                 | Symbol          | Min | Тур | Мах | Unit | Note                        |
|-------------------------------------------|-----------------|-----|-----|-----|------|-----------------------------|
|                                           |                 | 320 | 500 | 725 |      | Equalization setting: 1.0x. |
|                                           |                 | 294 | 459 | 665 |      | Equalization setting: 1.09x |
|                                           |                 | 267 | 417 | 604 |      | Equalization setting: 1.2x  |
|                                           |                 | 241 | 376 | 545 |      | Equalization setting: 1.33x |
|                                           |                 | 213 | 333 | 483 |      | Equalization setting: 1.5x  |
| Output differential voltage <sup>2,</sup> | V <sub>OD</sub> | 187 | 292 | 424 | mV   | Equalization setting: 1.71x |
| 3, 4                                      |                 | 160 | 250 | 362 |      | Equalization setting: 2.0x  |
| (XV <sub>DD</sub> -Typ at 1.0V)           |                 |     |     |     |      |                             |
| Output impedance<br>(single-ended)        | R <sub>O</sub>  | 40  | 50  | 60  | Ω    | —                           |

Table 41. SGMII DC transmitter electrical characteristics (continued)

### Note:

1. This does not align to DC-coupled SGMII.

2.  $|V_{OD}| = |V_{SDn_TXn} - V_{\overline{SDn_TXn}}|$ .  $|V_{OD}|$  is also referred to as output differential peak voltage.  $V_{TX-DIFFp-p} = 2^*|V_{OD}|$ 3. The  $|V_{OD}|$  value shown in the table assumes the following transmit equalization setting in the TXEQ0, TXEQ1 (for SerDes lanes 0 and 1) or TXEQ2, TXEQ3 (for SerDes lanes 2 and 3) bit field of P1022SerDes 0,1control register:

The above bit field is set based on the equalization setting shown in table.

4. The  $|V_{OD}|$  value shown in the Typ column is based on the condition of  $XV_{DD}$ -Typ = 1.0V, no common mode offset variation, SerDes transmitter is terminated with  $100-\Omega$  differential load between SD\_TX[n] and SD\_TX[n].



Figure 22. 4-Wire AC-coupled SGMII serial link connection example



Figure 23. SGMII transmitter DC measurement circuit

### 2.11.6.3.2 SGMII transmit AC timing specifications

This table provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include RefClk jitter.

#### Table 42. SGMII transmit AC timing specifications

At recommended operating conditions with  $XV_{DD} = 1.0 V \pm 5\%$ .

| Parameter             | Symbol          | Min    | Тур | Max    | Unit   | Note |
|-----------------------|-----------------|--------|-----|--------|--------|------|
| Deterministic Jitter  | JD              | —      | —   | 0.17   | UI p-p | —    |
| Total Jitter          | JT              | —      | —   | 0.35   | UI p-p | 2    |
| Unit Interval         | UI              | 799.92 | 800 | 800.08 | ps     | 1    |
| AC coupling capacitor | C <sub>TX</sub> | 10     | —   | 200    | nF     | 3    |

Note:

1. Each UI is 800 ps  $\pm$  100 ppm.

2. See Figure 25 for single frequency sinusoidal jitter limits.

3. The external AC coupling capacitor is required. It is recommended that it be placed near the device transmitter outputs.

## 2.11.6.4 SGMII AC measurement details

Transmitter and receiver AC characteristics are measured at the transmitter outputs (SD\_TX[n] and  $\overline{SD_TX}[n]$ ) or at the receiver inputs (SD\_RX[n] and  $\overline{SD_RX}[n]$ ) as depicted in this figure, respectively.



Figure 24. SGMII AC test/measurement Load

## 2.11.7 SGMII receiver timing specifications

Table 43 and Table 44 provide the SGMII receive DC and AC timing specifications. Source synchronous clocking is not supported. Clock is recovered from the data.

## 2.11.7.1 SGMII DC receiver timing specification

This table lists the SGMII DC receiver electrical characteristics.

| Parameter                   |            | Symbol                  | Min | Тур | Max  | Unit | Note |
|-----------------------------|------------|-------------------------|-----|-----|------|------|------|
| DC Input voltage range      |            | _                       |     | N/A |      | _    | 1    |
| Input differential voltage  | LSTS = 001 | V <sub>RX_DIFFp-p</sub> | 100 |     | 1200 | mV   | 2, 4 |
|                             | LSTS = 100 |                         | 175 | _   |      |      |      |
| Loss of signal threshold    | LSTS = 001 | VLOS                    | 30  | _   | 100  | mV   | 3, 4 |
|                             | LSTS = 100 |                         | 65  | —   | 175  |      |      |
| Receiver differential input | impedance  | Z <sub>RX_DIFF</sub>    | 80  | —   | 120  | Ω    | —    |

### Table 43. SGMII DC receiver electrical characteristics<sup>5</sup>

#### Note:

1. Input must be externally AC-coupled.

- 2. V<sub>RX\_DIFFp-p</sub> is also referred to as peak-to-peak input differential voltage.
- 3. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in PCI Express. Refer to PCI Express Differential Receiver (RX) Input Specifications section for further explanation.
- 4. The LSTS shown in the table refers to the EIC0[0:2] or EIC1[0:2] bit field of P1022's SerDes2 Control Register 3 and EIC2[0:2] or EIC3[0:2] bit field of P1022's SerDes1 Control Register 4

5. The supply voltage is 1.0 V.

## 2.11.7.2 SGMII receiver AC timing specification

This table provides the SGMII receiver AC timing specifications. The AC timing specifications do not include RefClk jitter. Source synchronous clocking is not supported. Clock is recovered from the data.

### Table 44. SGMII receive AC timing specifications

At recommended operating conditions with SV<sub>DD</sub> = 1.0 V  $\pm$  5%.

| Parameter                                          | Symbol | Min    | Тур    | Мах               | Unit   | Note |
|----------------------------------------------------|--------|--------|--------|-------------------|--------|------|
| Deterministic Jitter Tolerance                     | JD     | 0.37   | —      | —                 | UI p-p | 1, 3 |
| Combined Deterministic and Random Jitter Tolerance | JDR    | 0.55   | —      | —                 | UI p-p | 1, 3 |
| Total Jitter Tolerance                             | JT     | 0.65   | —      | —                 | UI p-p | 1,3  |
| Bit Error Ratio                                    | BER    | —      | —      | 10 <sup>-12</sup> | —      | _    |
| Unit Interval                                      | UI     | 799.92 | 800.00 | 800.08            | ps     | 2    |

Note:

- 1. Measured at receiver.
- 2. Each UI is  $800 \text{ ps} \pm 100 \text{ ppm}$ .

3. Refer to RapidIO<sup>TM</sup> 1x/4x LP Serial Physical Layer Specification for interpretation of jitter specifications.

The sinusoidal jitter in the total jitter tolerance may have any amplitude and frequency in the unshaded region of this figure.



Figure 25. Single frequency sinusoidal jitter limits

# 2.12 USB

This section provides the AC and DC electrical specifications for the USB interfaces of the device.

This table provides the DC electrical characteristics for the ULPI interface when operating at 3.3 V.

### Table 45. USB DC electrical characteristics (3.3 V)

For recommended operating conditions refer to Table 3.

| Parameter                                                     | Symbol          | Min | Max | Unit | Note |
|---------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                            | V <sub>IH</sub> | 2   | —   | V    | 1    |
| Input low voltage                                             | V <sub>IL</sub> | —   | 0.8 | V    | 1    |
| Input current ( $V_{IN} = 0 V \text{ or } V_{IN} = OV_{DD}$ ) | I <sub>IN</sub> | —   | ±40 | μΑ   | 2    |
| Output high voltage ( $LV_{DD}$ = min, $I_{OH}$ = -2 mA)      | V <sub>OH</sub> | 2.8 | —   | V    | _    |
| Output low voltage ( $LV_{DD}$ = min, $I_{OL}$ = 2 mA)        | V <sub>OL</sub> | —   | 0.3 | V    | —    |

Note:

1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.

2. The symbol LV<sub>IN</sub> represents the input voltage of the supply, and is referenced in Table 3.

This table provides the DC electrical characteristics for the ULPI interface when operating at 2.5 V.

### Table 46. USB DC electrical characteristics (2.5 V)

For recommended operating conditions, see Table 3.

| Parameter                                                     | Symbol          | Min | Max | Unit | Note |
|---------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                            | V <sub>IH</sub> | 1.7 | _   | V    | 1    |
| Input low voltage                                             | V <sub>IL</sub> | _   | 0.7 | V    | 1    |
| Input current ( $V_{IN} = 0 V \text{ or } V_{IN} = LV_{DD}$ ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2    |
| Output high voltage ( $LV_{DD} = min, I_{OH} = -1 mA$ )       | V <sub>OH</sub> | 2.0 | _   | V    | —    |
| Output low voltage ( $OV_{DD} = min, I_{OL} = 1 mA$ )         | V <sub>OL</sub> |     | 0.4 | V    |      |

Note:

1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $LV_{IN}$  values found in Table 3.

2. The symbol LV<sub>IN</sub> represents the input voltage of the supply, and is referenced in Table 3.

## 2.12.1 USB AC electrical specifications

This table describes the general timing parameters of the USB interface of the device.

Table 47. USB general timing parameters

| Parameter                              | Symbol              | Min | Max | Unit | Note       |
|----------------------------------------|---------------------|-----|-----|------|------------|
| USB clock cycle time                   | t <sub>USCK</sub>   | 15  | _   | ns   | 2, 3, 4, 5 |
| Input setup to USB clock—all inputs    | t <sub>USIVKH</sub> | 4   | _   | ns   | 2, 3, 4, 5 |
| input hold to USB clock—all inputs     | t <sub>USIXKH</sub> | 1   | _   | ns   | 2, 3, 4, 5 |
| USB clock to output valid— all outputs | t <sub>USKHOV</sub> | —   | 7   | ns   | 2, 3, 4, 5 |
| Output hold from USB clock—all outputs | t <sub>USKHOX</sub> | 2   | _   | ns   | 2, 3, 4, 5 |

### Table 47. USB general timing parameters (continued)

| Parameter | Symbol | Min | Max | Unit | Note |
|-----------|--------|-----|-----|------|------|
|           |        |     |     |      |      |

Note:

- The symbols for timing specifications follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing (US) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the USB clock reference (K) to go high (H) with respect to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to USB clock.
- 3. All signals are measured from  $LV_{DD}/2$  of the rising edge of the USB clock to  $0.4 \times LV_{DD}$  of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification.
- 6. When switching the data pins from outputs to inputs using the USBn\_DIR pin, the output timings is violated on that cycle because the output buffers are tristated asynchronously. This must not be a problem, because the PHY must not be functionally looking at these signals on that cycle as per ULPI specifications.

The following two figures provide the AC test load and signals for the USB.





Figure 26. USB AC test load

This table provides the USB clock input (USB\_CLK\_IN) AC timing specifications.

| Parameter                                 | Condition                                                                                 | Symbol                  | Min   | Тур | Max   | Unit |
|-------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------|-------|-----|-------|------|
| Frequency range                           | Steady state                                                                              | f <sub>USB_CLK_IN</sub> | 59.97 | 60  | 60.03 | MHz  |
| Clock frequency tolerance                 | —                                                                                         | t <sub>CLK_TOL</sub>    | -0.05 | 0   | 0.05  | %    |
| Reference clock duty<br>cycle             | Measured at 1.6 V                                                                         | t <sub>CLK_DUTY</sub>   | 40    | 50  | 60    | %    |
| Total input jitter/time<br>interval error | Peak-to-peak value measured with a second-order,<br>high-pass filter of 500 kHz bandwidth | t <sub>CLK_PJ</sub>     | _     | _   | 200   | ps   |

 Table 48. USB\_CLK\_IN AC timing specifications

# 2.13 Enhanced local bus interface

This section describes the DC and AC electrical specifications for the eLBC interface of the device.

## 2.13.1 Enhanced local bus DC electrical specifications

This table provides the DC electrical characteristics for the eLBC interface operating at  $BV_{DD} = 3.3 \text{ V DC}$ .

Table 49. Enhanced local bus DC electrical specifications (3.3 V DC)

| Parameter                                                                      | Symbol          | Min | Мах | Unit |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|
| High-level input voltage                                                       | V <sub>IH</sub> | 2   | _   | V    |
| Low-level input voltage                                                        | V <sub>IL</sub> | —   | 0.8 | V    |
| Input current ( $V_{IN} = 0 V \text{ or } V_{IN} = BV_{DD}$ )                  | I <sub>IN</sub> | —   | ±40 | μΑ   |
| High-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4 | _   | V    |
| Low-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)   | V <sub>OL</sub> | _   | 0.4 | V    |

This table provides the DC electrical characteristics for the eLBC interface operating at  $BV_{DD} = 2.5 \text{ V DC}$ .

Table 50. Enhanced local bus DC electrical specifications (2.5 V DC)

| Parameter                                                                      | Symbol          | Min | Мах | Unit |
|--------------------------------------------------------------------------------|-----------------|-----|-----|------|
| High-level input voltage                                                       | V <sub>IH</sub> | 1.7 | _   | V    |
| Low-level input voltage                                                        | V <sub>IL</sub> | —   | 0.7 | V    |
| Input current ( $V_{IN} = 0 V \text{ or } V_{IN} = BV_{DD}$ )                  | I <sub>IN</sub> | —   | ±40 | μΑ   |
| High-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = –1 mA) | V <sub>OH</sub> | 2.0 | —   | V    |
| Low-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 1 mA)   | V <sub>OL</sub> | _   | 0.4 | V    |

This table provides the DC electrical characteristics for the eLBC interface operating at  $BV_{DD} = 1.8 \text{ V DC}$ .

| Parameter                                                                        | Symbol          | Min  | Мах | Unit |
|----------------------------------------------------------------------------------|-----------------|------|-----|------|
| High-level input voltage                                                         | V <sub>IH</sub> | 1.25 | _   | V    |
| Low-level input voltage                                                          | V <sub>IL</sub> | —    | 0.6 | V    |
| Input current ( $V_{IN} = 0 V \text{ or } V_{IN} = BV_{DD}$ )                    | I <sub>IN</sub> | —    | ±40 | μA   |
| High-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OH</sub> = -0.5 mA) | V <sub>OH</sub> | 1.35 | —   | V    |
| Low-level output voltage<br>(BV <sub>DD</sub> = min, I <sub>OL</sub> = 0.5 mA)   | V <sub>OL</sub> | _    | 0.4 | V    |

 Table 51. Enhanced local bus DC electrical specifications (1.8 V DC)

## 2.13.2 Enhanced local bus AC electrical specifications

## 2.13.3 Test condition

This figure provides the AC test load for the enhanced local bus.



Figure 28. Enhanced local bus AC test load

## 2.13.4 Local bus AC electrical specification

All the output signal timings are relative to the falling edge of any LCLKs for PLL bypass mode. The external circuit must use the rising edge of the LCLKs to latch the data.

All the input timings except LGTA/LUPWAIT/LFRB are relative to the rising edge of LCLKs. LGTA/LUPWAIT/LFRB are relative to the falling edge of LCLKs.

This table describes the timing parameters of the local bus interface.

Table 52. Enhanced local bus timing parameters ( $BV_{DD}$  = 3.3V, 2.5V and 1.8V)

| Parameter                                 | Symbol                              | Min | Мах | Unit | Note |
|-------------------------------------------|-------------------------------------|-----|-----|------|------|
| Local bus cycle time                      | t <sub>LBK</sub>                    | 12  | —   | ns   | _    |
| Local bus duty cycle                      | t <sub>LBKH</sub> /t <sub>LBK</sub> | 45  | 55  | %    | —    |
| LCLK[n] skew to LCLK[m]                   | t <sub>LBKSKEW</sub>                | —   | 150 | ps   | 2    |
| Input setup<br>(except LGTA/LUPWAIT/LFRB) | t <sub>LBIVKH</sub>                 | 6   | —   | ns   | —    |
| Input hold<br>(except LGTA/LUPWAIT/LFRB)  | t <sub>LBIXKH</sub>                 | 1   | —   | ns   | —    |
| Input setup<br>(for LGTA/LUPWAIT/LFRB)    | t <sub>LBIVKL</sub>                 | 6   | —   | ns   | —    |
| Input hold<br>(for LGTA/LUPWAIT/LFRB)     | t <sub>LBIXKL</sub>                 | 1   | —   | ns   | —    |

| Parameter                                                           | Symbol              | Min                  | Мах | Unit                     | Note |
|---------------------------------------------------------------------|---------------------|----------------------|-----|--------------------------|------|
| Output delay<br>(Except LALE)                                       | t <sub>LBKLOV</sub> | —                    | 1.5 | ns                       | —    |
| Output hold<br>(Except LALE)                                        | t <sub>LBKLOX</sub> | -3.5                 | _   | ns                       | 5    |
| Local bus clock to output high impedance for LAD/LDP                | t <sub>lbkloz</sub> | —                    | 2   | ns                       | 3    |
| LALE output negation to LAD/LDP output transition (LATCH hold time) | t <sub>lbonot</sub> | 1<br>(LBCR[AHD] = 0) | _   | eLBC controller<br>clock | 4    |

Note:

1. All signals are measured from  $BV_{DD}/2$  of rising/falling edge of LCLK to  $BV_{DD}/2$  of the signal in question

2. Skew measured between complementary signals at BV<sub>DD</sub>/2.

3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

 t<sub>LBONOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. t<sub>LBONOT</sub> is determined by LBCR[AHD]. The unit is the eLBC controller clock. The ratio between the platform clock and eLBC controller clock is 1:1. After power on reset, LBCR[AHD] defaults to 0, eLBC runs at maximum hold time.

5. Output hold is negative. This means that output transition happens earlier than the falling edge of LCLK.

This figure shows the AC timing diagram.



Figure 29. Enhanced local bus signals

Figure 29 AC timing diagram applies to all three controllers that eLBC supports: GPCM, UPM and FCM. For input signals, the AC timings data are used directly for all three controllers.

For output signals, each type of controller provides its own unique method to control the timing of the signals. The final signal delay value for output signals is the programmed delay plus the AC timing delay. For example, for GPCM, LCS can be programmed to delay by  $t_{acs}$  (0, 1/4, 1/2, 1, 1+1/4, 1+1/2, 2, 3 cycles), so the final delay is  $t_{acs} + t_{LBKLOV}$ .

This figure shows how the AC timing diagram applies to GPCM in PLL bypass mode. Same principle applies to UPM and FCM.



Figure 30. GPCM timing diagram

<sup>1</sup> t<sub>addr</sub> is programmable and determined by LCRR[EADC] and ORx[EAD].

<sup>2</sup> t<sub>arcs</sub>, t<sub>awcs</sub>, t<sub>aoe</sub>, t<sub>rc</sub>, t<sub>oen</sub>, t<sub>awe</sub>, t<sub>wc</sub>, t<sub>wen</sub> are determined by ORx. See the *P1022 QorIQ Integrated Processor Reference Manual*.

# 2.14 Enhanced secure digital host controller (eSDHC)

This section describes the DC and AC electrical specifications for the eSDHC (SDIO) interface of the device.

## 2.14.1 eSDHC DC electrical characteristics

This table provides the DC electrical characteristics for the eSDHC interface of the device.

Table 53. eSDHC interface DC Electrieal characteristics

| Characteristic               | Symbol                           | Condition | Min                                  | Мах                                | Unit | Note |
|------------------------------|----------------------------------|-----------|--------------------------------------|------------------------------------|------|------|
| Input high voltage           | V <sub>IH</sub>                  | —         | $0.625 \times \text{OV}_{\text{DD}}$ | —                                  | V    | 1    |
| Input low voltage            | V <sub>IL</sub>                  | —         | —                                    | $0.25\times \text{OV}_{\text{DD}}$ | V    | 1    |
| Input/Output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | —         | -50                                  | 50                                 | uA   |      |

| Characteristic      | Symbol          | Condition                                          | Min                    | Max                    | Unit | Note |
|---------------------|-----------------|----------------------------------------------------|------------------------|------------------------|------|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 uA<br>@OV <sub>DD</sub> min | $0.75 \times OV_{DD}$  | —                      | V    | —    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 100uA<br>@OV <sub>DD</sub> min   | —                      | $0.125 \times OV_{DD}$ | V    | _    |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100 uA                          | OV <sub>DD</sub> - 0.2 | —                      | V    | 2    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA                             | —                      | 0.3                    | V    | 2    |

Table 53. eSDHC interface DC Electrieal characteristics (continued)

#### Note:

1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Figure 3.

2. Open drain mode for MMC cards only.

## 2.14.2 eSDHC AC timing specifications

This table provides the eSDHC AC timing specifications as defined in Figure 31 and Figure 32.

Table 54. eSDHC AC timing specifications

| Parameter                                                                                       | Symbol <sup>1</sup>                         | Min  | Max            | Unit | Note |
|-------------------------------------------------------------------------------------------------|---------------------------------------------|------|----------------|------|------|
| SD_CLK clock frequency:<br>SD/SDIO Full speed/high speed mode<br>MMC Full speed/high speed mode | f <sub>sнscк</sub>                          | 0    | 25/50<br>20/52 | MHz  | 2, 4 |
| SD_CLK clock low time - High speed/Full speed mode                                              | t <sub>SHSCKL</sub>                         | 7/10 | —              | ns   | 4    |
| SD_CLK clock high time - High speed/Full speed mode                                             | t <sub>SHSCKH</sub>                         | 7/10 | —              | ns   | 4    |
| SD_CLK clock rise and fall times                                                                | t <sub>SHSCKR∕</sub><br>t <sub>SHSCKF</sub> | _    | 3              | ns   | 4    |
| Input setup time: SD_CMD, SD_DATx, SD_CD to SD_CLK                                              | t <sub>SHSIVKH</sub>                        | 5    | —              | ns   | 4    |
| Input hold time: SD_CMD, SD_DATx, SD_CD to SD_CLK                                               | t <sub>SHSIXKH</sub>                        | 2.5  | —              | ns   | 3,4  |
| Output delay time: SD_CLK to SD_CMD, SD_DATx valid                                              | t <sub>SHSKHOV</sub>                        | -3   | 3              | ns   | 4    |

Note:

 The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first three letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>FHSKHOV</sub> symbolizes eSDHC high speed mode device timing (SHS) clock reference (K) going to the high (H) state, with respect to the output (O) reaching the invalid state (X) or output hold time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

 In full speed mode, clock frequency value can be 0 - 25 MHz for a SD/SDIO card and 0 - 20 MHz for a MMC card. In high speed mode, clock frequency value can be 0 - 50 MHz for a SD/SDIO card and 0 - 52MHz for a MMC card.

3. To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2ns.

4.  $C_{CARD} \leq 10 \text{ pF}$ , (1 card), and  $C_L = C_{BUS} + C_{HOST} + C_{CARD} \leq 40 \text{ pF}$ 

This figure provides the eSDHC clock input timing diagram.



Figure 31. eSDHC clock input timing diagram

This figure provides the data and command input/output timing diagram.



VM = Midpoint Voltage ( $OV_{DD}/2$ )

Figure 32. eSDHC data and command input/output timing diagram referenced to clock

## 2.15 Display interface unit

This section describes the DIU DC and AC electrical specifications.

## 2.15.1 DIU DC electrical characteristics

This table provides the DIU DC electrical characteristics.

| Table 55. | DIU | DC | electrical | characteristi | cs |
|-----------|-----|----|------------|---------------|----|
|-----------|-----|----|------------|---------------|----|

| Parameter                                                                   | Symbol          | Min                    | Мах | Unit |
|-----------------------------------------------------------------------------|-----------------|------------------------|-----|------|
| High-level input voltage                                                    | V <sub>IH</sub> | 2                      | —   | V    |
| Low-level input voltage                                                     | V <sub>IL</sub> | —                      | 0.8 | V    |
| Input current $(V_{IN}^{1} = 0 \text{ V or } V_{IN} = BV_{DD})$             | I <sub>IN</sub> | —                      | ±40 | μΑ   |
| High-level output voltage (BV <sub>DD</sub> = min, $I_{OH}$ = -100 $\mu$ A) | V <sub>OH</sub> | BV <sub>DD</sub> - 0.2 | —   | V    |
| Low-level output voltage (BV <sub>DD</sub> = min, $I_{OL}$ = 100 $\mu$ A)   | V <sub>OL</sub> | —                      | 0.2 | V    |

Note:

1. The symbol  $V_{IN}$ , in this case, represents the  $BV_{IN}$  symbol referenced in Table 2 and Table 3.

# 2.15.2 DIU AC timing specifications

This figure depicts the horizontal timing (timing of one line), including both the horizontal sync pulse and the data. All parameters shown in the diagram are programmable. This timing diagram corresponds to positive polarity of the DIU\_CLK\_OUT signal and active-high polarity of the DIU\_HSYNC, DIU\_VSYNC, and DIU\_DE signals. By default, all control signals and the display data are generated at the rising edge of the internal pixel clock, and the DIU\_CLK\_OUT output to drive the panel has the same polarity with the internal pixel clock. User can select the polarity of the DIU\_HSYNC and DIU\_VSYNC signal (via the SYN\_POL register), whether active-high or active-low, the default is active-high.



Figure 33. TFT DIU/LCD interface timing diagram—horizontal sync pulse

This figure depicts the vertical timing (timing of one frame), including both the vertical sync pulse and the data. All parameters shown in the diagram are programmable.



This table shows timing parameters of signals presented in Figure 33 and Figure 34.

| Parameter                  | Symbol           | Value                                           | Unit | Note |
|----------------------------|------------------|-------------------------------------------------|------|------|
| Display pixel clock period | t <sub>PCP</sub> | 7.5 (minimum)                                   | ns   | 1    |
|                            |                  |                                                 |      | —    |
| HSYNC width                | t <sub>PWH</sub> | $PW_H \times t_{PCP}$                           | ns   | —    |
| HSYNC back porch width     | t <sub>BPH</sub> | $BP_H \times t_{PCP}$                           | ns   | —    |
| HSYNC front porch width    | t <sub>FPH</sub> | $FP_H \times t_{PCP}$                           | ns   | —    |
| Screen width               | t <sub>SW</sub>  | $DELTA_X \times t_{PCP}$                        | ns   | —    |
| HSYNC (line) period        | t <sub>HSP</sub> | $(PW_H + BP_H + DELTA_X + FP_H) \times t_{PCP}$ | ns   | _    |
|                            |                  |                                                 |      | —    |
| VSYNC width                | t <sub>PWV</sub> | $PW_V \times t_{HSP}$                           | ns   | —    |
| VSYNC back porch width     | t <sub>BPV</sub> | $BP_V \times t_{HSP}$                           | ns   | —    |
| VSYNC front porch width    | t <sub>FPV</sub> | $FP_V \times t_{HSP}$                           | ns   | —    |
| Screen height              | t <sub>SH</sub>  | $DELTA_Y \times t_{HSP}$                        | ns   | —    |
| VSYNC (frame) period       | t <sub>VSP</sub> | $(PW_V + BP_V + DELTA_Y + FP_H) \times t_{HSP}$ | ns   | —    |

### Table 56. DIU interface AC timing parameters—pixel level

Note:

1. Display pixel clock frequency must also be less than or equal to 1/3 of the platform clock

The DELTA\_X and DELTA\_Y parameters are programmed via the DISP\_SIZE register. The PW\_H, BP\_H, and FP\_H parameters are programmed via the HSYN\_PARA register; and the PW\_V, BP\_V, and FP\_V parameters are programmed via the VSYN\_PARA register.

This figure depicts the synchronous display interface timing for access level, and Table 57 lists the timing parameters.



Figure 35. LCD interface timing diagram—access level

NOTE

The DIU\_OUT\_CLK edge and phase delay is selectable via the Global Utilities CLKDVDR register.

| Parameter                                  | Symbol               | Min                   | Тур                 | Max                  | Unit |
|--------------------------------------------|----------------------|-----------------------|---------------------|----------------------|------|
| LCD interface pixel clock high time        | t <sub>CKH</sub>     | $0.35 \times t_{PCP}$ | $0.5 	imes t_{PCP}$ | $0.65 	imes t_{PCP}$ | ns   |
| LCD interface pixel clock low time         | t <sub>CKL</sub>     | $0.35 	imes t_{PCP}$  | $0.5 	imes t_{PCP}$ | $0.65 	imes t_{PCP}$ | ns   |
| LCD interface pixel clock to output valid  | t <sub>DIUKHOV</sub> | —                     | —                   | 2                    | ns   |
| LCD interface output hold from pixel clock | t <sub>DIUKHOX</sub> | t <sub>PCP</sub> – 2  | —                   | —                    | ns   |

 Table 57. LCD interface timing parameters—access level

# 2.16 Synchronous Serial Interface (SSI)

This section describes the DC and AC electrical specifications for the SSI interface of the device.

# 2.16.1 SSI DC electrical characteristics

The following table provides SSI DC electrical characteristics.

### Table 58. SSI DC electrical characteristics

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol          | Min | Max | Unit | Note |
|---------------------------------------------------------------------|-----------------|-----|-----|------|------|
| High-level input voltage                                            | V <sub>IH</sub> | 2   | —   | V    | 1    |
| Low-level input voltage                                             | V <sub>IL</sub> | —   | 0.8 | V    | 1    |
| Input current ( $OV_{IN}^{1} = 0 V \text{ or } OV_{IN} = OV_{DD}$ ) | I <sub>IN</sub> | —   | ±40 | μΑ   | 2    |
| High-level output voltage ( $OV_{DD} = min, I_{OH} = -2 mA$ )       | V <sub>OH</sub> | 2.4 | —   | V    | —    |
| Low-level output voltage ( $OV_{DD} = min, I_{OL} = 2 mA$ )         | V <sub>OL</sub> | —   | 0.4 | V    | —    |

Note:

1. The min VIL and max VIH values are based on the respective min and max OVIN values found in Table 3.

2. The symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

# 2.16.2 SSI AC timing specifications

All timings for the SSI are given:

- for a noninverted serial clock polarity (STCR[TSCKP] = 0, SRCR[RSCKP] = 1) and
- for a noninverted frame sync (STCR[TFSI], SRCR[RFSI] = 1).

If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK, SRCK and/or the frame sync STFS, SRFS shown in the following tables and figures. See the *P1022 QorlQ Integrated Processor Reference Manual* for more information.

## 2.16.2.1 SSI transmitter timing

This table provides the transmitter timing parameters.

Table 59. SSI transmitter timing parameters

| Parameter         | Symbol           | Min  | Мах | Unit | Note |
|-------------------|------------------|------|-----|------|------|
| STCK clock period | t <sub>SSI</sub> | 81.4 | _   | ns   | _    |

| Parameter                                   | Symbol                 | Min  | Max  | Unit | Note |  |
|---------------------------------------------|------------------------|------|------|------|------|--|
| STCK clock high period                      | t <sub>SSI_HIGH</sub>  | 36.0 | —    | ns   | _    |  |
| STCK clock rise time                        | t <sub>SSIKH</sub>     | _    | 6.0  | ns   | _    |  |
| STCK clock low period                       | t <sub>SSI_LOW</sub>   | 36.0 | —    | ns   | —    |  |
| STCK clock fall time                        | t <sub>SSIKL</sub>     | —    | 6.0  | ns   | —    |  |
| STCK high to STFS valid                     | t <sub>SSIFSKHOV</sub> | —    | 12.0 | ns   | 1    |  |
| STFS hold time                              | t <sub>SSIFSKHOX</sub> | -3.0 |      | ns   | 1    |  |
| STCK high to STXD valid from high impedance | t <sub>SSITXKHOV</sub> | —    | 12.0 | ns   | 1    |  |
| STXD hold time                              | t <sub>SSITXKHOX</sub> | -3.0 |      | ns   | 1    |  |
| STFS input setup time                       | t <sub>SSIFSIVKH</sub> | 10.0 |      | ns   | —    |  |
| STFS input hold time                        | t <sub>SSIFSIXKH</sub> | 15.0 |      | ns   | —    |  |
| Synchronous Clock Operation                 |                        |      |      |      |      |  |
| SRXD setup time                             | t <sub>SSIRXIVKH</sub> | 10.0 | —    | ns   | —    |  |
| SRXD hold time                              | t <sub>SSIRXIXKH</sub> | 2.0  | _    | ns   | —    |  |

Table 59. SSI transmitter timing parameters (continued)

#### Note:

1. Output values are based on 25pF capacitive load.

This figure shows the SSI transmit signal timing.



#### Note:

All timings shown are with respect to STCK
 SRXD input shown for synchronous mode



## 2.16.2.2 SSI receiver timing

This table provides the receiver timing parameters.

| Table 60. | SSI | receiver | timing | parameters |
|-----------|-----|----------|--------|------------|
|-----------|-----|----------|--------|------------|

| Parameter               | Symbol                 | Min  | Мах  | Unit | Note |
|-------------------------|------------------------|------|------|------|------|
| SRCK clock period       | t <sub>SSI</sub>       | 81.4 | _    | ns   | —    |
| SRCK clock high period  | t <sub>SSI_HIGH</sub>  | 36.0 | _    | ns   | —    |
| SRCK clock rise time    | t <sub>SSIKH</sub>     | —    | 6.0  | ns   | —    |
| SRCK clock low period   | t <sub>SSI_LOW</sub>   | 36.0 | _    | ns   | —    |
| SRCK clock fall time    | t <sub>SSIKL</sub>     | —    | 6.0  | ns   | —    |
| SRCK high to SRFS valid | t <sub>SSIFSKHOV</sub> | —    | 12.0 | ns   | 1    |
| SRFS hold time          | t <sub>SSIFSKHOX</sub> | -3.0 |      | ns   | 1    |
| SRXD setup time         | t <sub>SSIRXIVKH</sub> | 10.0 | _    | ns   | —    |
| SRXD hold time          | t <sub>SSIRXIXKH</sub> | 2.0  | _    | ns   | —    |
| SRFS input setup time   | t <sub>SSIFSIVKH</sub> | 10.0 | _    | ns   | —    |
| SRFS input hold time    | t <sub>SSIFSIXKH</sub> | 15.0 | _    | ns   | —    |

Note:

1. Output values are based on 25pF capacitive load.

This figure shows the SSI receiver timing.



Note: All timings shown are with respect to SRCK

Figure 37. SSI receiver timing diagram
# 2.17 Programmable Interrupt Controller (PIC) specifications

This section describes the DC and AC electrical specifications for PIC on the device.

### 2.17.1 PIC DC specifications

This table provides the DC electrical characteristics for the PIC interface.

| Parameter                                                                  | Symbol          | Min | Мах | Unit | Note |
|----------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| High-level input voltage                                                   | V <sub>IH</sub> | 2   | —   | V    | 1    |
| Low-level input voltage                                                    | V <sub>IL</sub> | —   | 0.8 | V    | 1    |
| Input current ( $OV_{IN} = 0 V \text{ or } OV_{IN} = OV_{DD} / OV_{DD2}$ ) | I <sub>IN</sub> | —   | ±40 | μΑ   | 2    |
| High-level output voltage ( $OV_{DD}/OV_{DD2} = min$ , $I_{OH} = -2 mA$ )  | V <sub>OH</sub> | 2.4 | —   | V    | —    |
| Low-level output voltage ( $OV_{DD} = min, I_{OL} = 2 mA$ )                | V <sub>OL</sub> | —   | 0.4 | V    | —    |

Note:

1. The min VIL and max VIH values are based on the min and max OVIN respective values found in Table 2.

2. The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 3.

### 2.17.2 PIC AC timing specifications

This table provides the PIC input and output AC timing specifications.

#### Table 62. PIC input AC timing specifications

| Characteristic                 | Symbol             | Min | Мах | Unit    | Note |
|--------------------------------|--------------------|-----|-----|---------|------|
| PIC inputs—minimum pulse width | t <sub>PIWID</sub> | 3   | —   | SYSCLKs | 1    |

#### Note:

 PIC inputs and outputs are asynchronous to any visible clock. IPIC outputs must be synchronized before use by any external synchronous logic. IPIC inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation when working in edge triggered mode

# 2.18 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interfaces of the device.

### 2.18.1 I<sup>2</sup>C DC electrical characteristics

This table provides the DC electrical characteristics for the  $I^2C$  interfaces.

 Table 63. I<sup>2</sup>C DC electrical characteristics

| Parameter                                                      | Symbol          | Min | Мах | Unit | Note |
|----------------------------------------------------------------|-----------------|-----|-----|------|------|
| High-level input voltage                                       | V <sub>IH</sub> | 2   | —   | V    | 1    |
| Low-level input voltage                                        | V <sub>IL</sub> | _   | 0.8 | V    | 1    |
| Low-level output voltage ( $OV_{DD} = min$ , $I_{OL} = 2 mA$ ) | V <sub>OL</sub> | 0   | 0.4 | V    | 2    |

| Table 63. I <sup>2</sup> C DC electrical characteristic | cs (continued) |
|---------------------------------------------------------|----------------|
|---------------------------------------------------------|----------------|

| Pulse width of spikes which must be suppressed by the input filter                                       | t <sub>I2KHKL</sub> | 0   | 50 | ns | 3 |
|----------------------------------------------------------------------------------------------------------|---------------------|-----|----|----|---|
| Input current each I/O pin (input voltage is between $0.1 \times OV_{DD}$ and $0.9 \times OV_{DD}$ (max) | lı                  | -10 | 10 | μΑ | 4 |
| Capacitance for each I/O pin                                                                             | Cl                  | —   | 10 | pF | — |

Note:

1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $OV_{IN}$  respective values found in Table 2.

2. Output voltage (open drain or open collector) condition = 3 mA sink current.

3. See the P1022 QorIQ Integrated Processor Reference Manual for information on the digital filter used.

4. I/O pins obstruct the SDA and SCL lines if OV<sub>DD</sub> is switched off.

### 2.18.2 I<sup>2</sup>C AC electrical specifications

This table provides the AC timing parameters for the  $\mathrm{I}^2\mathrm{C}$  interfaces.

#### Table 64. I<sup>2</sup>C AC electrical specifications

At recommended operating conditions with  $OV_{DD}$  of 3.3 V ± 5%. All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 63)

| Parameter                                                                                    | Symbol <sup>1</sup> | Min                  | Max              | Unit             |
|----------------------------------------------------------------------------------------------|---------------------|----------------------|------------------|------------------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0                    | 400              | kHz <sup>4</sup> |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3                  | _                | μS               |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6                  | _                | μS               |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6                  | —                | μS               |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6                  | —                | μS               |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100                  | _                | ns               |
| Data input hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices             | t <sub>i2DXKL</sub> | $\overline{0^2}$     |                  | μS               |
| Data output delay time                                                                       | t <sub>I2OVKL</sub> | —                    | 0.9 <sup>3</sup> | μS               |
| Setup time for STOP condition                                                                | t <sub>I2PVKH</sub> | 0.6                  | _                | μS               |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub> | 1.3                  | —                | μS               |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>     | $0.1 \times OV_{DD}$ | —                | V                |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | V <sub>NH</sub>     | $0.2 \times OV_{DD}$ |                  | V                |
| Capacitive load for each bus line                                                            | Cb                  | —                    | 400              | pF               |

#### Table 64. I<sup>2</sup>C AC electrical specifications (continued)

At recommended operating conditions with OV<sub>DD</sub> of 3.3 V ± 5%. All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 63)

| Parameter Symbol <sup>1</sup> Min Max | Unit |
|---------------------------------------|------|
|---------------------------------------|------|

#### Note:

- 1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>I2DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the START condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>I2PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the STOP condition (P) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time.</sub></sub>
- 2. As a transmitter, the device provides a delay time of at least 300 ns for the SDA signal (referred to the V<sub>IH</sub>min of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of START or STOP condition. When the device acts as the I<sup>2</sup>C bus master while transmitting, the device drives both SCL and SDA. As long as the load on SCL and SDA are balanced, the device would not cause unintended generation of START or STOP condition. Therefore, the 300 ns SDA output delay time is not a concern. If, under some rare condition, the 300 ns SDA output delay time is required for the device as transmitter, application note AN2919 referred to in note 4 below is recommended.
- 3. The maximum  $t_{I2OVKL}$  has only to be met if the device does not stretch the LOW period ( $t_{I2CL}$ ) of the SCL signal.
- The requirements for I<sup>2</sup>C frequency calculation must be followed. Refer to Freescale application note AN2919, Determining the I<sup>2</sup>C Frequency Divider Ratio for SCL.

This figure provides the AC test load for the  $I^2C$ .



Figure 38. I<sup>2</sup>C AC test load

This figure shows the AC timing diagram for the I<sup>2</sup>C bus.



Figure 39. I<sup>2</sup>C bus AC timing diagram

### 2.19 GPIO

This section describes the DC and AC electrical characteristics for the GPIO interface of the device. There are GPIO pins on various power supplies in this device. For the rest of this section,  $BV_{IN}$  and  $BV_{DD}$  would stand in for any power supply that the GPIO is running off.

### 2.19.1 GPIO DC electrical characteristics

This table provides the DC electrical characteristics for the GPIO interface when operating from a 3.3 V supply.

#### Table 65. GPIO DC electrical characteristics (3.3 V)

For recommended operating conditions, see Table 3.

| Parameter                                                           | Symbol          | Min | Max | Unit | Note |
|---------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                  | V <sub>IH</sub> | 2   | —   | V    | 1    |
| Input low voltage                                                   | V <sub>IL</sub> | —   | 0.8 | V    | 1    |
| Input current ( $BV_{IN} = 0 V \text{ or } BV_{IN} = BV_{DD}$ )     | I <sub>IN</sub> | —   | ±40 | μΑ   | 2    |
| Output high voltage ( $BV_{DD} = min, I_{OH} = -2 mA$ )             | V <sub>OH</sub> | 2.4 | —   | V    | —    |
| Output low voltage (BV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA) | V <sub>OL</sub> | —   | 0.4 | V    | —    |

Note:

1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the min and max BV<sub>IN</sub> respective values found in Table 3.

2. The symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

This table provides the DC electrical characteristics for the GPIO interface when operating from a 2.5 V supply.

#### Table 66. GPIO DC electrical characteristics (2.5 V)

For recommended operating conditions, see Table 3.

| Parameter                                                      | Symbol          | Min | Max | Unit | Note |
|----------------------------------------------------------------|-----------------|-----|-----|------|------|
| High-level input voltage                                       | V <sub>IH</sub> | 1.7 | _   | V    | 1    |
| Low-level input voltage                                        | V <sub>IL</sub> | _   | 0.7 | V    | 1    |
| Input current ( $V_{IN} = 0 V \text{ or } V_{IN} = BV_{DD}$ )  | I <sub>IN</sub> | _   | ±40 | μΑ   | 2    |
| High-level output voltage ( $BV_{DD} = min, I_{OH} = -2 mA$ )  | V <sub>OH</sub> | 1.7 | _   | V    | _    |
| Low-level output voltage ( $BV_{DD} = min$ , $I_{OL} = 2 mA$ ) | V <sub>OL</sub> | _   | 0.7 | V    | _    |

#### Note:

1. The min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the min and max BV<sub>IN</sub> respective values found in Table 3.

2. The symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

This table provides the DC electrical characteristics for the GPIO interface when operating from a 1.8 V supply.

#### Table 67. GPIO DC electrical characteristics (1.8 V)

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min  | Max | Unit | Note |
|-------------------------------------------------------------------------------|-----------------|------|-----|------|------|
| High-level input voltage                                                      | V <sub>IH</sub> | 1.2  | —   | V    | 1    |
| Low-level input voltage                                                       | V <sub>IL</sub> | —    | 0.6 | V    | 1    |
| Input current (BV <sub>IN</sub> = 0 V or BV <sub>IN</sub> = BV <sub>DD)</sub> | I <sub>IN</sub> | —    | ±40 | μΑ   | 2    |
| High-level output voltage ( $BV_{DD} = min$ , $I_{OH} = -0.5 mA$ )            | V <sub>OH</sub> | 1.35 | —   | V    | —    |
| Low-level output voltage ( $BV_{DD} = min, I_{OL} = 0.5 mA$ )                 | V <sub>OL</sub> | —    | 0.4 | V    | —    |

#### Note:

1. The min  $V_{IL}$  and max  $V_{IH}$  values are based on the min and max  $BV_{IN}$  respective values found in Table 3.

2. The symbol BV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

### 2.19.2 GPIO AC electrical specifications

This table provides the GPIO input and output AC timing specifications.

| Table 68 | . GPIO ir | put AC | timing | specifications |
|----------|-----------|--------|--------|----------------|
|----------|-----------|--------|--------|----------------|

| Parameter                       | Symbol             | Min | Unit | Note |
|---------------------------------|--------------------|-----|------|------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20  | ns   | 1    |

#### Note:

GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs must be synchronized before use by any
external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> to ensure proper operation.

This figure provides the AC test load for the GPIO.



Figure 40. AC test load for GPIO

### 2.20 TDM

This section describes the DC and AC electrical specifications for the TDM of the device.

### 2.20.1 TDM DC timing specifications

This table provides the DC electrical characteristics for the TDM interface.

Table 69. TDM DC electrical characteristics

| Parameter                                                       | Symbol          | Min | Мах | Unit | Note |
|-----------------------------------------------------------------|-----------------|-----|-----|------|------|
| High-level input voltage                                        | V <sub>IH</sub> | 2   | —   | V    | 1    |
| Low-level input voltage                                         | V <sub>IL</sub> | —   | 0.8 | V    | 1    |
| Input current ( $OV_{IN} = 0 V \text{ or } OV_{IN} = OV_{DD}$ ) | I <sub>IN</sub> | —   | ±40 | μA   | 2    |
| High-level output voltage ( $OV_{DD} = min, I_{OH} = -2 mA$ )   | V <sub>OH</sub> | 2.4 | —   | V    | _    |
| Low-level output voltage ( $OV_{DD} = min, I_{OL} = 2 mA$ )     | V <sub>OL</sub> | —   | 0.4 | V    | —    |

Note:

1. Note that the min V<sub>IL</sub>and max V<sub>IH</sub> values are based on the min and max OV<sub>IN</sub> respective values found in Table 2.

2. Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 3.

### 2.20.2 TDM AC timing specifications

This table provides the input and output AC timing specifications for the TDM interface.

#### Table 70. TDM AC timing specifications

| Characteristic  | Symbol          | Min  | Max | Unit | Note |
|-----------------|-----------------|------|-----|------|------|
| TDMxRCK/TDMxTCK | t <sub>DM</sub> | 62.5 |     | ns   | 5    |

| Characteristic                               | Symbol            | Min | Мах  | Unit | Note |
|----------------------------------------------|-------------------|-----|------|------|------|
| TDMxRCK/TDMxTCK high pulse width             | tdm_high          | 8.0 | —    | ns   |      |
| TDMxRCK/TDMxTCK low pulse width              | tdm_low           | 8.0 | _    | ns   |      |
| TDM all input setup time                     | tdмivкн           | 3.0 | _    | ns   |      |
| TDMxRD hold time                             | tdmrdixkh         | 3.5 | —    | ns   |      |
| TDMxTFS/TDMxRFS input hold time              | <b>t</b> DMFSIXKH | 2.0 | —    | ns   |      |
| TDMxTCK High to TDMxTD output active         | tdm_outac         | 4.0 | —    | ns   |      |
| TDMxTCK High to TDMxTD output valid          | tdmtkhov          | —   | 14.0 | ns   |      |
| TDMxTD hold time                             | tdmtkhox          | 2.0 |      | ns   |      |
| TDMxTCK High to TDMxTD output high impedance | tdm_outhi         | —   | 10.0 | ns   |      |
| TDMxTFS/TDMxRFS output valid                 | <b>t</b> DMFSKHOV | —   | 13.5 | ns   |      |
| TDMxTFS/TDMxRFS output hold time             | <b>t</b> DMFSKHOX | 2.5 | —    | ns   | —    |

#### Table 70. TDM AC timing specifications (continued)

Note:

 The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>HIKHOX</sub> symbolizes the outputs internal timing (HI) for the time t<sub>serial</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).
</sub>

- 2. Output values are based on 30 pF capacitive load.
- 3. Inputs are referenced to the sampling that the TDM is programmed to use. Outputs are referenced to the programming edge they are programmed to use. Use of the rising edge or falling edge as a reference is programmable. TDMxTCK and TDMxRCK are shown using the rising edge.
- 4. All values are based on a maximum TDM interface frequency of 50 MHz.
- 5. The rise / fall time on TDM clock inputs should not exceed 5ns. Rise time refers to signal transitions from 10% to 90% of Vcc; fall time refers to transitions from 90% to 10% of Vcc.

This figure shows the TDM receive signal timing.



This figure shows the TDM transmit signal timing.



Figure 42. TDM transmit signals

### 2.21 High-Speed Serial Interfaces (HSSI)

The device features two serializer/deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. The two SerDes can be configured as various combinations of PCI Express, SATA and SGMII.

This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes Reference Clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown.

### 2.21.1 Signal terms definition

The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals.

Figure 43 shows how the signals are defined. For illustration purposes, only one SerDes lane is used for description. Figure 43 shows the waveform for either a transmitter output (SD*n*\_TX and  $\overline{SDn}_T\overline{X}$ ) or a receiver input (SD*n*\_RX and  $\overline{SDn}_R\overline{X}$ ). Each signal swings between A Volts and B Volts where A > B.

Using this waveform, the definitions are as follows. To simplify the illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment:

- Single-ended swing: The transmitter output signals and the receiver input signals SDn\_TX, SDn\_TX, SDn\_RX and SDn\_RX each have a peak-to-peak swing of A B Volts. This is also referred as each signal wire's Single-Ended Swing.
- 2. **Differential output voltage**,  $V_{OD}$  (or **differential output swing**): The Differential Output Voltage (or Swing) of the transmitter,  $V_{OD}$ , is defined as the difference of the two complimentary output voltages:  $V_{SDn_TX} V_{\overline{SDn_TX}}$ . The  $V_{OD}$  value can be either positive or negative.
- 3. **Differential input voltage**,  $V_{ID}$  (or **differential input swing**): The Differential Input Voltage (or Swing) of the receiver,  $V_{ID}$ , is defined as the difference of the two complimentary input voltages:  $V_{SDn_RX} V_{\overline{SDn_RX}}$ . The  $V_{ID}$  value can be either positive or negative.
- 4. **Differential peak voltage**,  $V_{DIFFp}$ : The peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak Voltage,  $V_{DIFFp} = |A B|$  Volts.

- 5. Differential peak-to-peak, V<sub>DIFFp-p</sub>: Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A B to –(A B) Volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as Differential Peak-to-Peak Voltage, V<sub>DIFFp-p</sub> = 2\*V<sub>DIFFp</sub> = 2 \* |(A B)| Volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as V<sub>TX-DIFFp-p</sub> = 2\*|V<sub>OD</sub>|.
- 6. **Differential waveform:** The differential waveform is constructed by subtracting the inverting signal ( $\overline{SDn_TX}$ , for example) from the non-inverting signal ( $SDn_TX$ , for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 43 as an example for differential waveform.
- 7. **Common mode voltage**  $V_{cm}$ **:** The Common Mode Voltage is equal to one half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,  $V_{cm_out} = (V_{SDn_TX} + V_{\overline{SDn_TX}})/2 = (A + B)/2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. It may be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset on some occasions.





To illustrate these definitions using real values, consider the case of a current mode logic (CML) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and  $\overline{\text{TD}}$ , has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or  $\overline{\text{TD}}$ ) is 500 mV p-p, which is referred to as the single-ended swing for each signal. In this example, because the differential signaling environment is fully symmetrical, the transmitter output's differential swing (V<sub>OD</sub>) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and -500 mV. In other words, V<sub>OD</sub> is 500 mV in one phase and -500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp</sub>) is 1000 mV p-p.

### 2.21.2 SerDes reference clocks

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clock inputs are SD1\_REF\_CLK and SD2\_REF\_CLK for the two SerDes on P1022. These can be configured to be used by PCI Express, SATA the SGMII interface. See the *P1022 QorIQ Integrated Processor Reference Manual* for configuration details.

The following sections describe the SerDes reference clock requirements and some application information.

### 2.21.2.1 SerDes reference clock receiver characteristics

This figure shows a receiver reference diagram of the SerDes reference clocks.



Figure 44. Receiver of SerDes reference clocks

The characteristics are as follows:

- The supply voltage requirements for  $SV_{DD}$  and  $SV_{DD2}$  are specified in Table 2 and Table 3.
- SerDes Reference Clock Receiver Reference Circuit Structure
  - The SD*n*\_REF\_CLK and  $\overline{SDn_REF_CLK}$  are internally AC-coupled differential inputs as shown in Figure 44. Each differential clock input (SD*n*\_REF\_CLK or  $\overline{SDn_REF_CLK}$ ) has on-chip 50-Ω termination to SV<sub>SS</sub>*n* followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.
  - The SerDes reference clock input can be either differential or single-ended. Refer to the Differential Mode and Single-ended Mode description below for further detailed requirements.
- The maximum average current requirement that also determines the common mode voltage range.
  - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), because the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V/50 = 8 mA)while the minimum common mode input level is 0.1 V above  $\text{SV}_{\text{SS}}n$ . For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV.
  - If the device driving the SD*n*\_REF\_CLK and  $\overline{\text{SD}n_\text{REF}\text{-}\text{CLK}}$  inputs cannot drive 50  $\Omega$  to SV<sub>SS</sub>*n* DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip.
- The input amplitude requirement is as follows:
  - This requirement is described in detail in the following sections.

### 2.21.3 DC level requirement for SerDes reference clocks

The DC level requirement for the P1022 SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below:

- Differential mode
  - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have

a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.

- For external DC-coupled connection, as described in Section 2.21.2.1, "SerDes reference clock receiver characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV. Figure 45 shows the SerDes reference clock input requirement for DC-coupled connection scheme.
- For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SV<sub>SS</sub>n. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage (SV<sub>SS</sub>n). Figure 46 shows the SerDes reference clock input requirement for AC-coupled connection scheme.
- Single-ended mode
  - The reference clock can also be single-ended. The SDn\_REF\_CLK input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-peak (from V<sub>MIN</sub> to V<sub>MAX</sub>) with SDn\_REF\_CLK either left unconnected or tied to ground.
  - The SDn\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 47 shows the SerDes reference clock input requirement for single-ended signaling mode.
  - To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC-coupled externally. For the best noise performance, the reference of the clock could be DC or AC-coupled into the unused phase (SDn\_REF\_CLK) through the same source impedance as the clock input (SDn\_REF\_CLK) in use.











Figure 47. Single-ended reference clock input DC requirements

### 2.21.3.1 AC requirements for SerDes reference clocks

This table lists AC requirements for the PCI Express and SGMII SerDes reference clocks to be guaranteed by the customer's application design.

| Parameter                                                                                                         | Symbol                                 | Min  | Typical | Мах  | Unit | Note |
|-------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|---------|------|------|------|
| SD_REF_CLK/ SD_REF_CLK frequency range                                                                            | <sup>t</sup> CLK_REF                   | —    | 100/125 | —    | MHz  | 1    |
| SD_REF_CLK/ SD_REF_CLK clock frequency tolerance                                                                  | <sup>t</sup> CLK_TOL                   | -350 | _       | +350 | ppm  | _    |
| SD_REF_CLK/ SD_REF_CLK reference clock duty cycle                                                                 | t <sub>CLK_DUTY</sub>                  | 40   | 50      | 60   | %    | 4    |
| SD_REF_CLK/ <u>SD_REF_CLK</u> max deterministic<br>peak-peak Jitter at 10 <sup>-6</sup> BER                       | <sup>t</sup> clk_dj                    | _    |         | 42   | ps   | _    |
| SD_REF_CLK/ SD_REF_CLK total reference clock jitter at 10 <sup>-6</sup> BER (Peak-to-peak jitter at refClk input) | <sup>t</sup> clk_tj                    | _    | _       | 86   | ps   | 2    |
| SD_REF_CLK/ SD_REF_CLK rising/falling edge rate                                                                   | <sup>t</sup> clkrr <sup>/t</sup> clkfr | 1    |         | 4    | V/ns | 3    |

Table 71. SD\_REF\_CLK and SD\_REF\_CLK input clock requirements

#### Note:

- 1. Only 100/125 have been tested, other in between values do not work correctly with the rest of the system.
- 2. Limits from PCI Express CEM Rev 2.0
- Measured from -200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 48.
- 4. Measurement taken from differential waveform
- 5. Measurement taken from single-ended waveform
- 6. Matching applies to rising edge for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds that the oscilloscope uses for the edge rate calculations. The rise edge rate of SDn\_REF\_CLK must be compared to the fall edge rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 49.



Figure 48. Differential measurement points for rise and fall time



Figure 49. Single-ended measurement points for rise and fall time matching

### 2.21.4 SerDes transmitter and receiver reference circuits

This figure shows the reference circuits for SerDes data lane's transmitter and receiver.



Figure 50. SerDes transmitter and receiver reference circuits

The DC and AC specification of SerDes data lanes are defined in each interface protocol section below (PCI Express, SGMII and SATA) in this document based on the application usage:

- Section 2.11.6, "SGMII interface electrical characteristics"
- Section 2.22, "PCI express"
- Section 2.23, "Serial ATA (SATA)"

Note that external AC Coupling capacitor is required for the above three serial transmission protocols per the protocol's standard requirements.

### 2.21.5 Clocking dependencies

The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a  $\pm 300$  ppm tolerance.

### 2.22 PCI express

This section describes the DC and AC electrical specifications for the PCI Express bus of the device.

### 2.22.1 DC requirements for PCI express SerDes reference clocks

For more information, see Section 2.21.3, "DC level requirement for SerDes reference clocks."

### 2.22.2 AC requirements for PCI express SerDes reference clocks

For more information, see Section 2.21.3.1, "AC requirements for SerDes reference clocks."

### 2.22.2.1 PCI express physical layer transmitter specifications

The following is a summary of the specifications for the physical layer of PCI Express on this device.

### 2.22.2.1.1 PCI express (2.5Gb/s) differential transmitter (TX) output

This table defines the PCI Express (2.5 Gb/s) DC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins.

| Symbol                       | Parameter                                          | Min | Typical | Max  | Unit | Comments                                                                                                                                                           |
|------------------------------|----------------------------------------------------|-----|---------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>TX-DIFFp-p</sub>      | Differential peak-to-peak<br>output voltage        | 800 | 1000    | 1200 | mV   | $V_{TX-DIFFp-p} = 2^*  V_{TX-D+} - V_{TX-D-} $ See Note 1.                                                                                                         |
| V <sub>TX-DE-RATI</sub><br>O | De- emphasized differential output voltage (ratio) | 3.0 | 3.5     | 4.0  | dB   | Ratio of the $V_{TX-DIFFp-p}$ of the second and following bits after a transition divided by the $V_{TX-DIFFp-p}$ of the first bit after a transition. See Note 1. |
| Z <sub>TX-DIFF-DC</sub>      | DC differential TX<br>impedance                    | 80  | 100     | 120  | Ω    | TX DC Differential mode low impedance                                                                                                                              |
| Z <sub>TX-DC</sub>           | Transmitter DC impedance                           | 40  | 50      | 60   | Ω    | Required TX D+ as well as D- DC impedance during all states                                                                                                        |

#### Table 72. PCI express (2.5Gb/s) differential transmitter (TX) output DC specifications

Note:

1. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 51 and measured over any 250 consecutive TX UIs.

This table defines the PCI Express (2.5Gb/s) AC specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

| Symbol                                        | Parameter                                                                                    | Min    | Typical | Max        | Unit | Comments                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------|----------------------------------------------------------------------------------------------|--------|---------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                                            | Unit interval                                                                                | 399.88 | 400.00  | 400.1<br>2 | ps   | Each UI is 400 ps $\pm$ 300 ppm. UI does not account for Spread Spectrum Clock dictated variations. See Note 1.                                                                                                                                                                                                                                                     |
| T <sub>TX-EYE</sub>                           | Minimum TX<br>eye width                                                                      | 0.70   | —       | _          | UI   | The maximum Transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3 UI.$<br>See Notes 2 and 3.                                                                                                                                                                                                                                               |
| T <sub>TX-EYE</sub> -MEDIAN-to-<br>MAX-JITTER | Maximum time<br>between the<br>jitter median<br>and maximum<br>deviation from<br>the median. | _      | _       | 0.15       | UI   | Jitter is defined as the measurement variation of the crossing points ( $V_{TX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2 and 3. |
| Стх                                           | AC coupling capacitor                                                                        | 75     | _       | 200        | nF   | All Transmitters are AC coupled. The AC coupling is required either within the media or within the transmitting component itself. See Note 4.                                                                                                                                                                                                                       |

 Table 73. PCI Express (2.5Gb/s) differential transmitter (TX) output AC specifications

#### Note:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 51 and measured over any 250 consecutive TX UIs.
- 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the Transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value.
- 4. P1022 SerDes transmitter does not have CTX built-in. An external AC Coupling capacitor is required.

### 2.22.3 PCI express physical layer receiver specifications

This section contains the following subsections:

- Section 2.22.3.1, "PCI express (2.5 Gb/s) differential receiver (RX) input specifications"
- Section 2.22.4, "Compliance test and measurement load"

### 2.22.3.1 PCI express (2.5 Gb/s) differential receiver (RX) input specifications

This table defines the DC specifications for the PCI Express (2.5 Gb/s) differential input at all receivers (RXs). The parameters are specified at the component pins.

#### Table 74. PCI Exprees (2.5 Gb/s) differential receiver (RX) input DC specifications

| Symbol                  | Parameter                                  | Min | Typical | Max  | Unit | Comments                                                          |
|-------------------------|--------------------------------------------|-----|---------|------|------|-------------------------------------------------------------------|
| V <sub>RX-DIFFp-p</sub> | Differential input<br>peak-to-peak voltage | 235 | —       | 1200 | mV   | $V_{RX-DIFF_{p-p}} = 2^{*} V_{RX-D+} - V_{RX-D-} $<br>See Note 1. |
| Z <sub>RX-DIFF-DC</sub> | DC differential input<br>impedance         | 80  | 100     | 120  | Ω    | RX DC Differential mode impedance.<br>See Note 2                  |

| Symbol                               | Parameter                          | Min  | Typical | Max | Unit | Comments                                                                                                         |
|--------------------------------------|------------------------------------|------|---------|-----|------|------------------------------------------------------------------------------------------------------------------|
| Z <sub>RX-DC</sub>                   | DC input impedance                 | 40   | 50      | 60  | Ω    | Required RX D+ as well as D- DC<br>Impedance (50 $\pm$ 20% tolerance). See<br>Notes 1 and 2.                     |
| Z <sub>RX-HIGH-IMP-DC</sub>          | Powered down DC<br>input impedance | 50 k | _       | _   | Ω    | Required RX D+ as well as D- DC<br>Impedance when the Receiver<br>terminations do not have power. See<br>Note 3. |
| V <sub>RX-IDLE-DET-DIFF</sub><br>p-p | Electrical idle detect threshold   | 65   | _       | 235 | mV   | $V_{RX-IDLE-DET-DIFF_{P}} = 2^{*} V_{RX-D+} - V_{RX-D-} $<br>Measured at the package pins of the<br>Receiver     |

Table 74. PCI Exprees (2.5 Gb/s) differential receiver (RX) input DC specifications (continued)

Note:

1. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 51 must be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.

2. Impedance during all LTSSM states. When transitioning from a Fundamental Reset to Detect (the initial state of the LTSSM) there is a 5 ms transition time before Receiver termination values must be met on all un-configured Lanes of a Port.

3. The RX DC Common Mode Impedance that exists when no power is present or Fundamental Reset is asserted. This helps ensure that the Receiver Detect circuit does not falsely assume a Receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.

This table defines the AC specifications for the PCI Express (2.5 Gb/s) differential input at all receivers (RXs). The parameters are specified at the component pins. The AC timing specifications do not include RefClk jitter.

| Symbol                                       | Parameter                                                                                 | Min        | Typical | Max    | Unit | Comments                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------|-------------------------------------------------------------------------------------------|------------|---------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UI                                           | Unit interval                                                                             | 399.8<br>8 | 400.00  | 400.12 | ps   | Each UI is 400 ps $\pm$ 300 ppm. UI does not account for Spread Spectrum Clock dictated variations. See Note 1.                                                                                                                                                                                                                                                        |
| T <sub>RX-EYE</sub>                          | Minimum receiver<br>eye width                                                             | 0.4        | _       | _      | UI   | The maximum interconnect media and Transmitter jitter that can be tolerated by the Receiver can be derived as $T_{RX-MAX-JITTER} = 1 - T_{RX-EYE} = 0.6$ UI. See Notes 2 and 3.                                                                                                                                                                                        |
| T <sub>RX-EYE-MEDIAN-t</sub><br>o-MAX-JITTER | Maximum time<br>between the jitter<br>median and<br>maximum deviation<br>from the median. |            |         | 0.3    | UI   | Jitter is defined as the measurement variation of the crossing points ( $V_{RX-DIFFp-p} = 0$ V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. See Notes 2, 3 and 4. |

Table 75. PCI express (2.5 Gb/s) differential receiver (RX) input AC specifications

Table 75. PCI express (2.5 Gb/s) differential receiver (RX) input AC specifications (continued)

| Symbol | Parameter | Min | Typical | Max | Unit | Comments |
|--------|-----------|-----|---------|-----|------|----------|
|--------|-----------|-----|---------|-----|------|----------|

Note:

- 1. No test load is necessarily associated with this value.
- Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 51 must be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The TRX-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

### 2.22.4 Compliance test and measurement load

The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in Figure 51.

### NOTE

The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D– not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D– package pins.



Figure 51. Compliance test/measurement load

### 2.23 Serial ATA (SATA)

This section describes the DC and AC electrical specifications for the serial ATA (SATA) of the device. External cabled applications or long backplane applications (Gen1x & Gen 2x) are not supported for the device.

### 2.23.1 AC requirements for SATA reference clock

The AC requirements for the SATA reference clock are listed in the Table 76 to be guaranteed by the customer's application design.

| Parameter                                                                     | Symbol                | Conditions                            | Min  | Typical | Max  | Unit | Note |
|-------------------------------------------------------------------------------|-----------------------|---------------------------------------|------|---------|------|------|------|
| SD_REF_CLK/ SD_REF_CLK frequency range                                        | t <sub>CLK_REF</sub>  | —                                     |      | 100/125 | _    | MHz  | 1    |
| SD_REF_CLK/ SD_REF_CLK clock frequency tolerance                              | t <sub>CLK_TOL</sub>  | —                                     | -350 | —       | +350 | ppm  | —    |
| SD_REF_CLK/ SD_REF_CLK reference clock duty cycle                             | t <sub>CLK_DUTY</sub> | Measured at<br>1.6 V                  | 40   | 50      | 60   | %    | —    |
| SD_REF_CLK/ SD_REF_CLK cycle to cycle Clock jitter (period jitter)            | t <sub>CLK_CJ</sub>   | Cycle to cycle at<br>RefClk input     | —    | —       | 100  | ps   | —    |
| SD_REF_CLK/ SD_REF_CLK total reference clock jitter, phase jitter (peak-peak) | t <sub>CLK_PJ</sub>   | Peak-to-peakjitter<br>at refClk input | -50  | —       | +50  | ps   | 2, 3 |

 Table 76. SATA reference clock Input Requirements

Note:

1. Only 100/125 MHz have been tested; other in-between values do not work correctly with the rest of the system.

2. In a frequency band from 150 kHz to 15 MHz at BER of 10<sup>-12</sup>

3. Total peak to peak Deterministic Jitter "DJ" must be less than or equal to 50ps.

### 2.23.2 Transmitter (TX) output characteristics

### 2.23.3 Gen1i/1.5G transmitter (TX) specifications

This table provides the DC differential transmitter (TX) output DC characteristics for the SATA interface at Gen1i or 1.5 Gbits/s transmission.

### Table 77. Gen1i/1.5G transmitter (TX) DC specifications

| Parameter                      | Symbol                     | Min | Typical | Мах | Unit   | Note |
|--------------------------------|----------------------------|-----|---------|-----|--------|------|
| TX diff output voltage         | V <sub>SATA_TXDIFF</sub>   | 400 | 500     | 600 | mV p-p | 1    |
| TX differential pair impedance | Z <sub>SATA_TXDIFFIM</sub> | 85  | 100     | 115 | Ω      | 2    |

Note:

1. Terminated by 50  $\Omega$  load.

2. DC Impedance

This table provides the differential transmitter (TX) output AC characteristics for the SATA interface at Gen1i or 1.5 Gbits/s transmission. The AC timing specifications do not include RefClk jitter.

#### Table 78. Gen1i/1.5G transmitter (TX) AC specifications

| Parameter                           | Symbol                      | Min      | Typical  | Max      | Unit   | Note |
|-------------------------------------|-----------------------------|----------|----------|----------|--------|------|
| Channel speed                       | t <sub>CH_SPEED</sub>       | —        | 1.5      | _        | Gbps   |      |
| Unit interval                       | Τ <sub>UI</sub>             | 666.4333 | 666.6667 | 670.2333 | ps     | _    |
| Total jitter data-data 5UI          | U <sub>SATA_TXTJ5UI</sub>   | —        | _        | 0.355    | UI p-p | 1    |
| Total jitter, data-data 250UI       | U <sub>SATA_TXTJ250UI</sub> | —        | _        | 0.47     | UI p-p | 1    |
| Deterministic jitter, data-data 5UI | U <sub>SATA_TXDJ5UI</sub>   | —        | _        | 0.175    | UI p-p | 1    |

#### Table 78. Gen1i/1.5G transmitter (TX) AC specifications

| Parameter                             | Symbol                      | Min | Typical | Max  | Unit   | Note |
|---------------------------------------|-----------------------------|-----|---------|------|--------|------|
| Deterministic jitter, data-data 250UI | U <sub>SATA_TXDJ250UI</sub> |     | _       | 0.22 | UI p-p | 1    |

Note:

1. Measured at Tx output pins peak to peak phase variation, Random data pattern

### 2.23.4 Gen2i/3G transmitter (TX) specifications

This table provides the differential transmitter (TX) output DC characteristics for the SATA interface at Gen2i or 3.0 Gbits/s transmission.

| Parameter                      | Symbol                     | Min | Typical | Max | Unit   | Note |
|--------------------------------|----------------------------|-----|---------|-----|--------|------|
| TX Diff Output Voltage         | V <sub>SATA_TXDIFF</sub>   | 400 | 550     | 700 | mV p-p | 1    |
| TX Differential pair impedance | Z <sub>SATA_TXDIFFIM</sub> | 85  | 100     | 115 | Ω      | _    |

Table 79. Gen 2i/3G transmitter (TX) DC specifications

Note:

1. Terminated by 50  $\Omega$  load.

This table provides the differential transmitter (TX) output AC characteristics for the SATA interface at Gen2i or 3.0 Gbits/s transmission. The AC timing specifications do not include RefClk jitter.

Table 80. Gen 2i/3G transmitter (TX) AC specifications

| Parameter                                 | Symbol                        | Min      | Typical  | Max      | Unit   | Note |
|-------------------------------------------|-------------------------------|----------|----------|----------|--------|------|
| Channel Speed                             | t <sub>CH_SPEED</sub>         |          | 3.0      |          | Gbps   | —    |
| Unit Interval                             | T <sub>UI</sub>               | 333.2167 | 333.3333 | 335.1167 | ps     | _    |
| Total Jitter fC3dB=fBAUD/10               | U <sub>SATA_TXTJfB/10</sub>   | —        | —        | 0.3      | UI p-p | 1    |
| Total Jitter fC3dB=fBAUD/500              | U <sub>SATA_TXTJfB/500</sub>  | —        | —        | 0.37     | UI p-p | 1    |
| Total Jitter fC3dB=fBAUD/1667             | U <sub>SATA_TXTJfB/1667</sub> | —        | —        | 0.55     | UI p-p | 1    |
| Deterministic jitter,<br>fC3dB=fBAUD/10   | U <sub>SATA_TXDJfB/10</sub>   | —        | —        | 0.17     | UI p-p | 1    |
| Deterministic jitter,<br>fC3dB=fBAUD/500  | U <sub>SATA_TXDJfB/500</sub>  | —        | —        | 0.19     | UI p-p | 1    |
| Deterministic jitter,<br>fC3dB=fBAUD/1667 | U <sub>SATA_TXDJfB/1667</sub> | —        | —        | 0.35     | UI p-p | 1    |

Note:

1. Measured at Tx output pins peak to peak phase variation, Random data pattern

### 2.23.5 Differential receiver (RX) input characteristics

### 2.23.5.1 Gen1i/1.5G receiver (RX) specifications

This table provides the Gen1i or 1.5Gbits/s differential receiver (RX) input DC characteristics for the SATA interface.

| Parameter                       | Symbol                   | Min | Typical | Max | Unit   | Note |
|---------------------------------|--------------------------|-----|---------|-----|--------|------|
| Differential input voltage      | V <sub>SATA_RXDIFF</sub> | 240 | 500     | 600 | mV p-p | 1    |
| Differential RX input impedance | Z <sub>SATA_RXSEIM</sub> | 85  | 100     | 115 | Ω      | _    |
| OOB signal detection threshold  | V <sub>SATA_OOB</sub>    | 50  | 120     | 240 | mV p-p | —    |

Table 81. Gen1i/1.5G receiver (RX) input DC specifications

Note:

1. Voltage relative to common of either signal comprising a differential pair

This table provides the Gen1i or 1.5 Gbits/s differential receiver (RX) input AC characteristics for the SATA interface. The AC timing specifications do not include RefClk jitter.

| Table 82. Gen 1i/1.5G receiver (RX) AC specifications |
|-------------------------------------------------------|
|-------------------------------------------------------|

| Parameter                             | Symbol                      | Min      | Typical  | Мах      | Unit   | Note |
|---------------------------------------|-----------------------------|----------|----------|----------|--------|------|
| Unit interval                         | Τ <sub>UI</sub>             | 666.4333 | 666.6667 | 670.2333 | ps     | _    |
| Total jitter data-data 5UI            | U <sub>SATA_TXTJ5UI</sub>   | —        | —        | 0.43     | UI p-p | 1    |
| Total jitter, data-data 250UI         | U <sub>SATA_TXTJ250UI</sub> | —        | —        | 0.60     | UI p-p | 1    |
| Deterministic jitter, data-data 5UI   | U <sub>SATA_TXDJ5UI</sub>   | —        | —        | 0.25     | UI p-p | 1    |
| Deterministic jitter, data-data 250UI | U <sub>SATA_TXDJ250UI</sub> | —        | —        | 0.35     | UI p-p | 1    |

Note:

1. Measured at Receiver

### 2.23.5.2 Gen2i/3G receiver (RX) specifications

This table provides the Gen2i or 3Gbits/s differential receiver (RX) input DC characteristics for the SATA interface.

Table 83. Gen2i/3G receiver (RX) input DC specifications

| Parameter                       | Symbol                   | Min | Typical | Max | Unit   | Note |
|---------------------------------|--------------------------|-----|---------|-----|--------|------|
| Differential input voltage      | V <sub>SATA_RXDIFF</sub> | 275 | 500     | 750 | mV p-p | 1    |
| Differential RX input impedance | Z <sub>SATA_RXSEIM</sub> | 85  | 100     | 115 | ohm    | 2    |
| OOB signal detection threshold  | V <sub>SATA_OOB</sub>    | 75  | 120     | 275 | mV p-p | 3    |

Note:

1. Voltage relative to common of either signal comprising a differential pair

2. DC Impedance

3. Measured at package pins of the receiver

This table provides the differential receiver (RX) input AC characteristics for the SATA interface at Gen2i or 3.0 Gbits/s transmission. The AC timing specifications do not include RefClk jitter.

#### Table 84. Gen 2i/3G receiver (RX) AC specifications

| Parameter                    | Symbol                       | Min      | Typical  | Max      | Unit   | Note |
|------------------------------|------------------------------|----------|----------|----------|--------|------|
| Unit interval                | Τ <sub>UI</sub>              | 333.2167 | 333.3333 | 335.1167 | ps     |      |
| Total jitter fC3dB=fBAUD/10  | U <sub>SATA_TXTJfB/10</sub>  | _        | _        | 0.46     | UI p-p | 1    |
| Total jitter fC3dB=fBAUD/500 | U <sub>SATA_TXTJfB/500</sub> |          |          | 0.60     | UI p-p | 1    |

| Parameter                              | Symbol                        | Min | Typical | Мах  | Unit   | Note |
|----------------------------------------|-------------------------------|-----|---------|------|--------|------|
| Total jitter fC3dB=fBAUD/1667          | U <sub>SATA_TXTJfB/1667</sub> | —   | —       | 0.65 | UI p-p | 1    |
| Deterministic jitter, fC3dB=fBAUD/10   | U <sub>SATA_TXDJfB/10</sub>   | _   | —       | 0.35 | UI p-p | 1    |
| Deterministic jitter, fC3dB=fBAUD/500  | U <sub>SATA_TXDJfB/500</sub>  | _   | —       | 0.42 | UI p-p | 1    |
| Deterministic jitter, fC3dB=fBAUD/1667 | U <sub>SATA_TXDJfB/1667</sub> |     | _       | 0.35 | UI p-p | 1    |

Table 84. Gen 2i/3G receiver (RX) AC specifications (continued)

Note:

1. Measured at Receiver

### 2.24 JTAG controller

This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the device. Table 86 provides the JTAG AC timing specifications as defined in Figure 52 through Figure 55.

### 2.24.1 JTAG DC electrical characteristics

This table provides the JTAG DC electrical characteristics.

#### Table 85. JTAG DC electrical characteristics

For recommended operating conditions, see Table 3.

| Parameter                                                                     | Symbol          | Min | Max | Unit | Note |
|-------------------------------------------------------------------------------|-----------------|-----|-----|------|------|
| Input high voltage                                                            | V <sub>IH</sub> | 2   | —   | V    | 1    |
| Input low voltage                                                             | V <sub>IL</sub> | _   | 0.8 | V    | 1    |
| Input current (OV <sub>IN</sub> = 0V or OV <sub>IN</sub> = OV <sub>DD</sub> ) | I <sub>IN</sub> | _   | ±40 | μΑ   | 2    |
| Output high voltage ( $OV_{DD}$ = min, $I_{OH}$ = -2 mA)                      | V <sub>OH</sub> | 2.4 | —   | V    | —    |
| Output low voltage (OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)           | V <sub>OL</sub> |     | 0.4 | V    | —    |

Note:

1. Note that the min  $V_{IL}$  and max  $V_{IH}$  values are based on the respective min and max  $OV_{IN}$  values found in Table 3.

2. Note that the symbol OV<sub>IN</sub> represents the input voltage of the supply. It is referenced in Table 3.

### 2.24.2 JTAG AC timing specifications

This table provides the JTAG AC timing specifications as defined in Figure 52 through Figure 55.

### Table 86. JTAG AC timing specifications <sup>1</sup>

At recommended operating conditions (see Table 3).

| Parameter                                        | Symbol <sup>2</sup>                   | Min | Max  | Unit | Note |
|--------------------------------------------------|---------------------------------------|-----|------|------|------|
| JTAG external clock frequency of operation       | f <sub>JTG</sub>                      | 0   | 33.3 | MHz  | —    |
| JTAG external clock cycle time                   | t <sub>JTG</sub>                      | 30  | —    | ns   | —    |
| JTAG external clock pulse width measured at 1.4V | t <sub>JTKHKL</sub>                   | 15  | _    | ns   | —    |
| JTAG external clock rise and fall times          | t <sub>JTGR</sub> & t <sub>JTGF</sub> | 0   | 2    | ns   | —    |
| TRST assert time                                 | t <sub>TRST</sub>                     | 25  | _    | ns   | 3    |

#### Table 86. JTAG AC timing specifications (continued)<sup>1</sup>

At recommended operating conditions (see Table 3).

| Parameter          | Symbol <sup>2</sup> | Min | Max | Unit | Note |
|--------------------|---------------------|-----|-----|------|------|
| Input setup times  | t <sub>JTDVKH</sub> | 4   |     | ns   |      |
| Input hold times   | t <sub>JTDXKH</sub> | 10  | _   | ns   |      |
| Output valid times | t <sub>JTKLDV</sub> | _   | 10  | ns   | 1    |
| Output hold times  | t <sub>JTKLDX</sub> | 0   | _   | ns   | 1    |

Note:

- All outputs are measured from the midpoint voltage of the falling edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 2. The symbols used for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.

This figure provides the AC test load for TDO and the boundary-scan outputs of the device.



Figure 52. AC test load for the JTAG interface

This figure provides the JTAG clock input timing diagram.



Figure 53. JTAG clock input timing diagram

This figure provides the  $\overline{\text{TRST}}$  timing diagram.



Figure 54. TRST timing diagram

This figure provides the boundary-scan timing diagram.

#### Thermal



VM = Midpoint Voltage (OV<sub>DD2</sub>/2)

#### Figure 55. Boundary-scan timing diagram

# 3 Thermal

This section describes the thermal specifications of the device.

### 3.1 Thermal characteristics

This table provides the package thermal characteristics.

#### Table 87. Package thermal characteristics

| Characteristic                         | JEDEC Board             | Symbol              | Value | Unit | Note    |
|----------------------------------------|-------------------------|---------------------|-------|------|---------|
| Junction-to-ambient Natural Convection | Single layer board (1s) | $R_{	ext{	heta}JA}$ | 22    | °C/W | 1, 2    |
| Junction-to-ambient Natural Convection | Four layer board (2s2p) | $R_{	ext{	heta}JA}$ | 17    | °C/W | 1, 2, 3 |
| Junction-to-ambient (at 200 ft/min)    | Single layer board (1s) | $R_{\thetaJA}$      | 16    | °C/W | 1, 3    |
| Junction-to-ambient (at 200 ft/min)    | Four layer board (2s2p) | $R_{	ext{	heta}JA}$ | 13    | °C/W | 1, 3    |
| Junction-to-board thermal              | —                       | $R_{\theta JB}$     | 9     | °C/W | 4       |
| Junction-to-case thermal               | —                       | $R_{	ext{	heta}JC}$ | 6     | °C/W | 5       |
| Junction-to-package top thermal        | Natural Convection      | $\Psi_{JT}$         | 6     | °C/W | 6       |

Note:

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.

3. Per JEDEC JESD51-6 with the board horizontal.

4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

5. Thermal resistance between the active surface of the die and the case top surface determined by the cold plate method (MIL SPEC-883 Method 1012.1).

6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

This table provides the thermal resistance with heat sink in open flow.

| Heat Sink with Thermal Grease                 | Air Flow           | Thermal Resistance (°C/W) |
|-----------------------------------------------|--------------------|---------------------------|
| Wakefield $53 \times 53 \times 25$ mm Pin Fin | Natural Convection | 10.3                      |
|                                               | 0.5 m/s            | 8.3                       |
|                                               | 1 m/s              | 7.4                       |
|                                               | 2 m/s              | 7.0                       |
|                                               | 4 m/s              | 6.7                       |
| Aavid 35 $\times$ 31 $\times$ 23 mm Pin Fin   | Natural Convection | 11.7                      |
|                                               | 0.5 m/s            | 9.1                       |
|                                               | 1 m/s              | 8.3                       |
|                                               | 2 m/s              | 7.8                       |
|                                               | 4 m/s              | 7.4                       |
| Aavid $30 \times 30 \times 9.4$ mm Pin Fin    | Natural Convection | 13.7                      |
|                                               | 0.5 m/s            | 11.2                      |
|                                               | 1 m/s              | 9.9                       |
|                                               | 2 m/s              | 8.8                       |
|                                               | 4 m/s              | 8.1                       |
| Aavid $43 \times 41 \times 16.5$ mm Pin Fin   | Natural Convection | 12.0                      |
|                                               | 0.5 m/s            | 9.6                       |
|                                               | 1 m/s              | 8.4                       |
|                                               | 2 m/s              | 7.6                       |
|                                               | 4 m/s              | 7.1                       |

 Table 88. Thermal resistance with heat sink in open flow

Simulations with heat sinks were done with the package mounted on the 2s2p thermal test board. A power value of 4.5 W was used for the heat sink simulations. The thermal interface material was a typical thermal grease such as Dow Corning 340 or Wakefield 120 grease.

Simulation Details:

The 1/8 symmetry model included the following package parameters:

Four layer Substrate

Substrate solder mask thickness: 0.030 mm

Substrate metal thicknesses: 0.030mm, 0.064mm, 0.064mm, 0.030 mm

Substrate core thickness: 0.115mm, 0.100mm, 0.115 mm

Core via I.D: 0.118 mm, Core via plating 0.016 mm

Flag: trace style with ground balls under the die connected to the flag

Die Attach: 0.033 mm conductive die attach, k = 1.5 W/m K

Mold Compound: generic mold compound, k = 0.9 W/m K

Package information

# 4 Package information

This section provides the package parameters and ordering information.

### 4.1 Package parameters for the P1022WB-TePBGA II

The package parameters are provided in the following list. The package type is  $31 \text{ mm} \times 31 \text{ mm}$ , 689 plastic ball grid array (WB-TePBGA).



#### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14. 5M-1994.
- 3. Maximum solder ball diameter measured parallel to Datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.
- 5. Parallelism measurement shall exclude any effect of mark on top surface of package.

## 4.2 Ordering information

This table provides the Freescale part numbering nomenclature for the P1022. Each part number also contains a revision code which refers to the die mask revision number.

| Р          | 1        | 02                                       | 2          | q                                                                  | t                            | е                                            | n                         | dd                                                                     | r                   |
|------------|----------|------------------------------------------|------------|--------------------------------------------------------------------|------------------------------|----------------------------------------------|---------------------------|------------------------------------------------------------------------|---------------------|
| Generation | Platform | Number<br>of<br>cores                    | Derivative | Qualification<br>status                                            | Temperature<br>range         | Encryption                                   | Package<br>type           | CPU/CCB/DDR<br>frequency (MHz)                                         | Silicon<br>revision |
| P = 45nm   | 1–5      | 01 = Single<br>Core<br>02 = Dual<br>Core | 0–9        | P = Prototype<br>N = Qualified to<br>industrial tier<br>S= Special | S = Std temp<br>X = Ext temp | E = SEC<br>present<br>N = SEC Not<br>present | 2 =<br>TEPBGAII<br>Pbfree | EF=600/400/667<br>HF=800/400/667<br>LF=1067/533/667<br>MH=1200/480/800 | A = 1.0<br>B = 1.1  |

#### Table 89. P1022 part numbers

#### Note:

- 1. See Section 4, "Package information," for more information on available package types.
- Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.
- 3) Extended temperature range only supported for DDR3
- 4) Only standard temperature range is supported for 1200MHz CPU

### 4.3 Part marking

Parts are marked as the example shown in this figure.



Notes:

P1022xtenddr is the orderable part number

\*MMMMM is the mask number

YWWLAZ is the assembly traceability code.

CCCCC is the country code

ATWLYYWW is the standard assembly, test, year, and work week codes.

#### Figure 57. Part marking for WB-TePBGA II device

#### Product documentation

# 5 **Product documentation**

This data sheet is labeled as a particular type: Product Preview, Advance Information, or Technical Data. Definitions of these types are available at: http://www.freescale.com.

The following documents are required for a complete description of the device and are needed to design properly with the part:

- *P1022 QorIQ Integrated Processor Reference Manual* (document number P1022RM)
- e500 PowerPC Core Family Reference Manual (E500CORERM)

# 6 Revision history

This table summarizes a revision history for this document.

#### Table 90. Revision history

| <ul> <li>⊢125°C and –40°C</li> <li>range to</li> <li>to Figure 7.</li> <li>nent for serdes</li> <li>red typical value of</li> <li>00".</li> <li>0:2] or EIC1[0:2] bit</li> <li>of P1022's SerDes1</li> </ul> |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                              |
|                                                                                                                                                                                                              |
| n re 00:0:0:0:0:0:0:0:0:0:0:0:0:0:0:0:0:0:0                                                                                                                                                                  |

#### How to Reach Us:

Home Page: www.freescale.com Web Support: http://www.freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, CodeWarrior, ColdFire, EPowerQUICC,QorIQ,StarCore, Symphony,and VortiQa are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. CoreNet,and QUICC Engineare trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2011-2013 Freescale Semiconductor, Inc.



Document Number: P1022EC Rev. 2, 9/2013

