SCAS127B - MARCH 1990 - REVISED APRIL 1996

| <ul> <li>Members of the Texas Instruments<br/>Widebus<sup>™</sup> Family</li> </ul>                 | 74ACT16646.          | WD PACKAGE<br>DL PACKAGE<br>? VIEW) |
|-----------------------------------------------------------------------------------------------------|----------------------|-------------------------------------|
| <ul> <li>Inputs Are TTL-Voltage Compatible</li> </ul>                                               |                      |                                     |
| <ul> <li>Independent Registers for A and B Buses</li> </ul>                                         | 1DIR 🛛 1             | 56 1 10E                            |
| <ul> <li>Multiplexed Real-Time and Stored Data</li> </ul>                                           | 1CLKAB 🛛 2           | 55 🛛 1CLKBA                         |
| <ul> <li>Flow-Through Architecture Optimizes</li> </ul>                                             | 1SAB [ 3             | 54 🛛 1SBA                           |
| PCB Layout                                                                                          | GND [ 4              | 53 🛛 GND                            |
| <ul> <li>Distributed V<sub>CC</sub> and GND Pin Configuration</li> </ul>                            | 1A1 [ 5              | 52 🛛 1B1                            |
| Minimizes High-Speed Switching Noise                                                                | 1A2 🚺 6              | 51 🛛 1B2                            |
| EPIC <sup>™</sup> (Enhanced-Performance Implanted                                                   | V <sub>CC</sub> [] 7 | 50 🛛 V <sub>CC</sub>                |
| CMOS) 1-µm Process                                                                                  | 1A3 🛮 8              | 49 🛛 1B3                            |
| <ul> <li>500-mA Typical Latch-Up Immunity at</li> </ul>                                             | 1A4 🛛 9              | 48 🛛 1B4                            |
| 125°C                                                                                               | 1A5 🛛 10             | 47 <b>1</b> B5                      |
|                                                                                                     |                      |                                     |
| i dendige optione mendee i lactie eee init                                                          | 1A6 [] 12            | 45 <b>1</b> B6                      |
| Shrink Small-Outline (DL) Packages Using<br>25-mil Center-to-Center Pin Spacings and                | 1A7 [] 13            | 44 <b>1</b> 1B7                     |
| 380-mil Fine-Pitch Ceramic Flat (WD)                                                                | 1A8 14               | 43 <b>1</b> 1B8                     |
| Packages Using 25-mil Center-to-Center                                                              | 2A1 [ 15             | 42 2B1                              |
| Pin Spacings                                                                                        | 2A2 🛛 16<br>2A3 🗍 17 | 41   2B2<br>40   2B3                |
|                                                                                                     | GND 11<br>18         | 40    263<br>39    GND              |
| description                                                                                         | 2A4 1 19             | 39 ] GND<br>38 ] 2B4                |
| -                                                                                                   | 2A4 [ 19<br>2A5 [ 20 | 37 1 2B5                            |
| The 'ACT16646 are 16-bit bus transceivers                                                           | 2A5 [ 20<br>2A6 [ 21 | 36 2B6                              |
| consisting of D-type flip-flops and control circuitry                                               | V <sub>CC</sub> [ 22 | 35 V <sub>CC</sub>                  |
| with 3-state outputs arranged for multiplexed<br>transmission of data directly from the data bus or | 2A7 [] 23            | 34 🛛 2B7                            |

transmission of data directly from the data bus or from the internal storage registers. The devices can be used as two 8-bit transceivers or one 16-bit transceiver. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental busmanagement functions that can be performed with the bus transceivers and registers.

| 2A2 L             | 16 | 41 | J 2B2            |
|-------------------|----|----|------------------|
| 2A3 [             | 17 | 40 | ] 2B3            |
| GND [             | 18 | 39 | ] GND            |
| 2A4 [             | 19 | 38 | ] 2B4            |
| 2A5 [             | 20 | 37 | ] 2B5            |
| 2A6 🛛             | 21 | 36 | ] 2B6            |
| V <sub>CC</sub> [ | 22 | 35 | ]V <sub>CC</sub> |
| 2A7 [             | 23 | 34 | ] 2B7            |
| 2A8 [             | 24 | 33 | ] 2B8            |
| GND [             | 25 | 32 | ] GND            |
| 2SAB [            | 26 | 31 | 2SBA             |
| 2CLKAB            | 27 | 30 | 2CLKBA           |
| 2DIR [            | 28 | 29 | 20E              |
|                   |    |    |                  |

Output-enable (OE) and direction-control (DIR) inputs are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port may be stored in either register or in both. The select controls (SAB and SBA) can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when  $\overline{\mathsf{OE}}$  is low. In the isolation mode ( $\overline{\mathsf{OE}}$ high), A data may be stored in one register and/or B data may be stored in the other register.

When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B, may be driven at a time.

The 74ACT16646 is packaged in TI's shrink small-outline package, which provides twice the functionality of standard small-outline packages in the same printed-circuit-board area.

The 54ACT16646 is characterized for operation over the full military temperature range of -55°C to 125°C. The 74ACT16646 is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC and Widebus are trademarks of Texas Instruments Incorporated.

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all narameters



Copyright © 1996, Texas Instruments Incorporated

SCAS127B - MARCH 1990 - REVISED APRIL 1996







SCAS127B - MARCH 1990 - REVISED APRIL 1996

|    |     |            |            |     |     | FUNCTION TAE | BLE         |                                     |
|----|-----|------------|------------|-----|-----|--------------|-------------|-------------------------------------|
|    |     | INP        | UTS        |     |     | DATA         | a I/o†      | OPERATION OR FUNCTION               |
| OE | DIR | CLKAB      | CLKBA      | SAB | SBA | A1–A8        | B1–B8       | OPERATION OR FUNCTION               |
| Х  | Х   | $\uparrow$ | Х          | Х   | Х   | Input        | Unspecified | Store A, B unspecified <sup>†</sup> |
| Х  | Х   | Х          | $\uparrow$ | Х   | Х   | Unspecified  | Input       | Store B, A unspecified <sup>†</sup> |
| Н  | Х   | $\uparrow$ | $\uparrow$ | Х   | Х   | Input        | Input       | Store A and B data                  |
| Н  | Х   | H or L     | H or L     | Х   | Х   | Input        | Input       | Isolation, hold storage             |
| L  | L   | Х          | Х          | Х   | L   | Output       | Input       | Real-time B data to A bus           |
| L  | L   | Х          | H or L     | Х   | Н   | Output       | Input       | Stored B data to A bus              |
| L  | Н   | Х          | Х          | L   | Х   | Input        | Output      | Real-time A data to B Bus           |
| L  | н   | H or L     | Х          | Н   | Х   | Input        | Output      | Stored A data to bus                |

<sup>†</sup> The data-output functions may be enabled or disabled by various signals at OE or DIR. Data-input functions are always enabled, i.e., data at the bus terminals is stored on every low-to-high transition of the clock inputs.



SCAS127B - MARCH 1990 - REVISED APRIL 1996

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



## 54ACT16646, 74ACT16646 **16-BIT BUS TRANSCEIVERS AND REGISTERS** WITH 3-STATE OUTPUTS SCAS127B – MARCH 1990 – REVISED APRIL 1996

### logic diagram (positive logic)





SCAS127B - MARCH 1990 - REVISED APRIL 1996

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                         | –0.5 V to 7 V                     |
|-----------------------------------------------------------------------------------------------|-----------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                              | –0.5 V to V <sub>CC</sub> + 0.5 V |
| Output voltage range, V <sub>O</sub> (see Note 1)                                             | –0.5 V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                                 | ±20 mA                            |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )                                | ±50 mA                            |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                                 | ±50 mA                            |
| Continuous current through V <sub>CC</sub> or GND                                             | ±400 mA                           |
| Maximum package power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2): DL pack | kage 1.4 W                        |
| Storage temperature range, T <sub>stg</sub>                                                   | –65°C to 150°C                    |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils.

### recommended operating conditions (see Note 3)

|                     |                                    | 54ACT      | 16646 | 74ACT | 16646 | UNIT |
|---------------------|------------------------------------|------------|-------|-------|-------|------|
|                     |                                    | MIN        | MAX   | MIN   | MAX   | UNIT |
| VCC                 | Supply voltage (see Note 4)        | 4.5        | 5.5   | 4.5   | 5.5   | V    |
| VIH                 | High-level input voltage           | 2          | N     | 2     |       | V    |
| VIL                 | Low-level input voltage            |            | 0.8   |       | 0.8   | V    |
| VI                  | Input voltage                      | 0          | Vcc   | 0     | VCC   | V    |
| Vo                  | Output voltage                     | 0          | Vcc   | 0     | VCC   | V    |
| ЮН                  | High-level output current          | 200        | -24   |       | -24   | mA   |
| IOL                 | Low-level output current           | 301        | 24    |       | 24    | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | <b>Q</b> 0 | 10    | 0     | 10    | ns/V |
| ТĄ                  | Operating free-air temperature     | -55        | 125   | -40   | 85    | °C   |

NOTES: 3. Unused inputs must be held high or low to prevent them from floating.

4. All V<sub>CC</sub> and GND pins must be connected to the proper voltage power supply.



SCAS127B - MARCH 1990 - REVISED APRIL 1996

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DA              |                           |                                                               | V     | T,   | <b>₄ = 25°C</b> | ;    | 54AC1 | 16646        | 74ACT | 16646 | LINUT |
|-----------------|---------------------------|---------------------------------------------------------------|-------|------|-----------------|------|-------|--------------|-------|-------|-------|
| PA              | ARAMETER                  | TEST CONDITIONS                                               | Vcc   | MIN  | TYP             | MAX  | MIN   | MAX          | MIN   | MAX   | UNIT  |
|                 |                           |                                                               | 4.5 V | 4.4  |                 |      | 4.4   |              | 4.4   |       |       |
|                 |                           | I <sub>OH</sub> = -50 μA                                      | 5.5 V | 5.4  |                 |      | 5.4   |              | 5.4   |       |       |
|                 | 1 04 mA                   |                                                               | 4.5 V | 3.94 |                 |      | 3.7   |              | 3.8   |       | V     |
| VOH             |                           | I <sub>OH</sub> = -24 mA                                      | 5.5 V | 4.94 |                 |      | 4.7   |              | 4.8   |       | V     |
|                 |                           | $I_{OH} = -50 \text{ mA}^{\dagger}$                           |       |      |                 |      | 3.85  |              |       |       |       |
|                 |                           | $I_{OH} = -75 \text{ mA}^{\dagger}$                           | 5.5 V |      |                 |      |       | 2            | 3.85  |       |       |
|                 |                           | 1                                                             | 4.5 V |      |                 | 0.1  |       | 0.1          |       | 0.1   |       |
|                 |                           | I <sub>OL</sub> = 50 μA                                       |       |      |                 | 0.1  |       | 0.1          |       | 0.1   |       |
| .,              |                           | 1                                                             | 4.5 V |      |                 | 0.36 | , L   | <b>Q</b> 0.5 |       | 0.44  | V     |
| VOL             |                           | I <sub>OL</sub> = 24 mA                                       | 5.5 V |      |                 | 0.36 | Ś     | 0.5          |       | 0.44  | V     |
|                 |                           | $I_{OL} = 50 \text{ mA}^{\dagger}$                            | 5.5 V |      |                 |      | 00    | 1.65         |       |       |       |
|                 |                           | I <sub>OL</sub> = 75 mA <sup>†</sup>                          | 5.5 V |      |                 |      | 44    |              |       | 1.65  |       |
| Ц               | Control inputs            | $V_{I} = V_{CC}$ or GND                                       | 5.5 V |      |                 | ±0.1 |       | ±1           |       | ±1    | μA    |
| Ioz             | A or B ports <sup>‡</sup> | $V_{O} = V_{CC}$ or GND                                       | 5.5 V |      |                 | ±0.5 |       | ±10          |       | ±5    | μA    |
| ICC             |                           | $V_{I} = V_{CC} \text{ or } GND, \qquad I_{O} = 0$            | 5.5 V |      |                 | 8    |       | 160          |       | 80    | μA    |
| ∆ICC§           |                           | One input at 3.4 V,<br>Other inputs at GND or V <sub>CC</sub> | 5.5 V |      |                 | 0.9  |       | 1            |       | 1     | mA    |
| Ci              | Control inputs            | $V_I = V_{CC}$ or GND                                         | 5 V   |      | 4               |      |       |              |       |       | pF    |
| C <sub>io</sub> | A or B ports              | $V_{O} = V_{CC}$ or GND                                       | 5 V   |      | 12              |      |       |              |       |       | pF    |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

<sup>‡</sup> For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

§ This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature, (unless otherwise noted) (see Figure 2)

|                 |                                                                   |                                          | T <sub>A</sub> = 2 | 25°C | 54ACT | 16646 | 74ACT | 16646 | UNIT |
|-----------------|-------------------------------------------------------------------|------------------------------------------|--------------------|------|-------|-------|-------|-------|------|
|                 |                                                                   |                                          | MIN                | MAX  | MIN   | MAX   | MIN   | MAX   | UNIT |
| fclock          | Clock frequency                                                   |                                          | 0                  | 90   | 0     | 90    | 0     | 90    | MHz  |
| tw              | Pulse duration, CLKAB or CLKBA high or low                        | lse duration, CLKAB or CLKBA high or low |                    |      |       |       | 5.5   |       | ns   |
|                 |                                                                   | Data high                                | 4                  |      | 4     |       | 4     |       | -    |
| t <sub>su</sub> | Setup time, A before CLKAB↑ or B before CLKBA↑                    |                                          | 6                  |      | 6     |       | 6     |       | ns   |
| t <sub>h</sub>  | Hold time, A before CLKAB $\uparrow$ or B before CLKBA $\uparrow$ |                                          | 1.5                |      | 1.5   |       | 1.5   |       | ns   |



SCAS127B - MARCH 1990 - REVISED APRIL 1996

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, (unless otherwise noted) (see Figure 2)

| PARAMETER         | FROM                    | то       | T,  | <b>Α = 25°</b> Ο | ;    | 54ACT | 16646 | 74ACT | 16646 | UNIT |
|-------------------|-------------------------|----------|-----|------------------|------|-------|-------|-------|-------|------|
| PARAMETER         | (INPUT)                 | (OUTPUT) | MIN | TYP              | MAX  | MIN   | MAX   | MIN   | MAX   | UNIT |
| f <sub>max</sub>  |                         |          | 90  |                  |      | 90    |       | 90    |       | MHz  |
| <sup>t</sup> PLH  | A or B                  | B or A   | 3.9 | 7.5              | 9.4  | 3.9   | 11.5  | 3.9   | 10.6  | ns   |
| <sup>t</sup> PHL  | AOIB                    | BOIA     | 3.4 | 7.6              | 10.6 | 3.4   | 12.2  | 3.4   | 11.4  | 115  |
| <sup>t</sup> PZH  | OE                      | A or B   | 3.2 | 7.7              | 10.8 | 3.2   | 12.9  | 3.2   | 11.9  | ns   |
| <sup>t</sup> PZL  |                         | AOIB     | 4.2 | 9                | 12.2 | 4.2   | 14.6  | 4.2   | 13.5  | 115  |
| <sup>t</sup> PHZ  | OE                      | A or B   | 5.3 | 7.7              | 9.6  | 5.3   | 10.4  | 5.3   | 10.2  | ns   |
| <sup>t</sup> PLZL | UE                      | AUB      | 4.9 | 7.3              | 9.2  | 4.9   | 10.3  | 4.9   | 9.9   | 115  |
| <sup>t</sup> PLH  | CLKBA or CLKAB          | A or B   | 4.9 | 8.9              | 11.1 | 4.9   | 13.1  | 4.9   | 12.2  | ns   |
| <sup>t</sup> PHL  | CERBA OF CERAB          | AUD      | 5.1 | 9                | 11   | 5.1   | 13.1  | 5.1   | 12.3  | 115  |
| <sup>t</sup> PLH  | SAB or SBA <sup>†</sup> | A or B   | 5.2 | 10.3             | 13.8 | 5.2   | 17.2  | 5.2   | 15.6  | ns   |
| <sup>t</sup> PHL  | (with A or B high)      | AUD      | 4.9 | 8.2              | 10.6 | 4.9   | 12.5  | 4.9   | 11.7  | 115  |
| <sup>t</sup> PLH  | SBA or SAB <sup>†</sup> | A or B   | 4.3 | 7.8              | 9.9  | 4.3   | 12.1  | 4.3   | 11.1  | ns   |
| <sup>t</sup> PHL  | (with A or B high)      | AUD      | 5.9 | 11.2             | 14.9 | 5.9   | 18.2  | 5.9   | 16.7  | 115  |
| <sup>t</sup> PZH  | DIR                     | A or B   | 4.5 | 9.5              | 13.6 | 4.5   | 16.2  | 4.5   | 15.2  | ns   |
| <sup>t</sup> PZL  |                         | 7010     | 4.3 | 9.2              | 11.8 | 4.3   | 14.2  | 4.3   | 13.1  | 115  |
| <sup>t</sup> PHZ  | DIR                     | A or B   | 4.5 | 7.9              | 10.2 | 4.5   | 11.2  | 4.5   | 10.8  | ns   |
| <sup>t</sup> PLZ  |                         |          | 4.4 | 7.5              | 9.8  | 4.4   | 10.8  | 4.4   | 10.4  | 115  |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite to that of the bus input.

## operating characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C

|                                                               | PARAMETER       | TEST CON                | TYP                     | UNIT |            |
|---------------------------------------------------------------|-----------------|-------------------------|-------------------------|------|------------|
| C <sub>pd</sub> Power dissipation capacitance per transceiver | Outputs enabled | $C_{1} = 50 \text{ pF}$ | f = 1 MHz               | 58   | <b>2</b> 5 |
|                                                               |                 | Outputs disabled        | C <sub>L</sub> = 50 pF, |      | 13         |



SCAS127B - MARCH 1990 - REVISED APRIL 1996



### PARAMETER MEASUREMENT INFORMATION

- NOTES: A. CL includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> = 3 ns, t<sub>f</sub> = 3 ns. D. The outputs are measured one at a time with one input transition per measurement.

### Figure 2. Load Circuit and Voltage Waveforms





### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| 74ACT16646DL     | LIFEBUY       | SSOP         | DL                 | 56   | 20             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | ACT16646                |         |
| 74ACT16646DLR    | ACTIVE        | SSOP         | DL                 | 56   | 1000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | ACT16646                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74ACT16646DLR | SSOP            | DL                 | 56 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74ACT16646DLR | SSOP         | DL              | 56   | 1000 | 367.0       | 367.0      | 55.0        |



www.ti.com

5-Jan-2022

### TUBE



#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 74ACT16646DL | DL           | SSOP         | 56   | 20  | 473.7  | 14.24  | 5110   | 7.87   |

DL (R-PDSO-G56)

PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
  - This drawing is subject to change without notice. В.
  - Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). C.
  - D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated