

## STCC5011, STCC5021

# USB charging controller with integrated power switch and attach detector

Datasheet - production data



VFQFPN 16L - 3 x 3 x 0.8 mm

### **Features**

- Compliant with USB charging specifications BC1.2, USB 2.0 and USB 3.0 standards
- Compliant with Chinese telecommunications industry standard YD/T 1591-2009
- Compatible with proprietary charging mode (Apple<sup>®</sup> 1 A / 2 A, BlackBerry<sup>®</sup>, Korean tablets)
- Wide bandwidth, low-loss USB 2.0 data switch
- Integrated  $V_{BUS}$  power switch with low  $R_{ON}$  of 65 m $\Omega$
- Constant current mode overcurrent protection
- · Soft-start to limit inrush current
- Adjustable current limit up to 2.8 A
- Short-circuit, thermal and undervoltage protection
- Reverse voltage and reverse current protection
- Deglitched fault reporting output
- Supports remote wakeup in S3
- Charging indication output in DCP and CDP modes
- 3-hour safety counter for charging in S5
- Device attachment detection in G3 state
- Available in VFQFPN 16L
   3 x 3 x 0.8 mm package with exposed pad
- Temperature range: -40 up to 85 °C
- UL and CB recognized components (UL file number: E354278)

## **Applications**

- USB ports/hubs
- Personal computers, all-in-one PCs
- Monitors
- Notebooks, ultrabooks
- Tablet PCs
- Universal wall charging adapters

## **Description**

The STCC5011/STCC5021 device integrates, in one package, a USB charger controller, a wide bandwidth data switch and a high current power switch. The device emulates several profiles compatible with the USB battery charging standard BC1.2, Chinese telecommunications standard YD/T 1591-2009 and proprietary charger modes.

The device can detect peripheral device attachment when the host is in S4/S5 deep sleep/off states or in G3 shutdown state. It asserts the CHARGING/ATTACH output after the attach event, allowing the host to turn on the high power DC-DC converter and start charging.

This device also asserts the CHARGING/ATTACH output in DCP modes if the charging current is above the threshold. In CDP mode, it asserts the CHARGING/ATTACH output after the CDP negotiation if the charging current is above the threshold.

After the current drops below the threshold, the output is deasserted. This allows the host to turn off the high power DC-DC converter and reduce overall consumption in S4/S5 or in G3 states which is critical when the host is battery-supplied.

These two features permit the host system to reduce consumption while no device is attached or when there is no charging.

## **Contents**

| 1 | Fund  | ctional description                            | 3    |
|---|-------|------------------------------------------------|------|
| 2 | Pin ( | description                                    | 5    |
| 3 | Abs   | olute maximum ratings and operating conditions | 6    |
| 4 | Elec  | trical characteristics                         | 7    |
| 5 | Арр   | lication information                           | . 12 |
|   | 5.1   | Supported modes                                | . 13 |
|   | 5.2   | Remote wakeup in S3                            | . 14 |
|   | 5.3   | V <sub>BUS</sub> discharge                     | . 14 |
|   | 5.4   | State machine                                  | . 15 |
|   | 5.5   | Attach detection                               | . 16 |
|   | 5.6   | Charging detection and safety timer            | . 17 |
|   | 5.7   | Power switch                                   | . 20 |
|   | 5.8   | EN functionality                               | . 21 |
|   | 5.9   | Input and output capacitors                    | . 22 |
| 6 | Турі  | cal operating characteristics                  | . 23 |
| 7 | Pacl  | kage information                               | . 33 |
| 8 | Orde  | ering information                              | . 35 |
| 9 | Revi  | ision history                                  | . 36 |

## 1 Functional description

The STCC5011 and STCC5021 devices integrate, in one package, a complete solution to charge portable devices through USB ports. Functions include:

- Charger emulator compatible with USB battery charging BC1.2 standard, Chinese telecommunications standard YD/T 1591-2009 and proprietary chargers such as Apple<sup>®</sup> divider mode, BlackBerry<sup>®</sup> and Korean tablet charging mode.
- The Apple divider mode comes in 2 profiles:
  - 1 A max. current drawn: for Apple iPod<sup>®</sup>, iPhone<sup>®</sup> (STCC5011)
  - 2 A max. current drawn: for Apple iPad<sup>®</sup>, supporting also Apple iPod and iPhone (STCC5021)
- 3 control pins, CTL1, CTL2, CTL3 allowing the host to select the emulation profile.
   These pins may be controlled directly from the host USB controller or from the embedded controller.
- USB data switch with wide bandwidth up to 1100 MHz compliant with USB 2.0 standard. This wide bandwidth switch features low capacitance and low R<sub>ON</sub> resistance, allowing signals to pass with minimum edge and phase distortion.
- N-channel power switch with low R<sub>ON</sub> resistance of 65 mΩtyp., high current limiter accuracy and high current output capability, 2.5 A typ. The current limit threshold can be adjusted with a good accuracy by an external resistor in the range 500 mA to 2.8 A. Constant current mode protection is used to protect the device and the host system against overcurrent or short-circuit. Other protection includes reverse current and reverse voltage protection, undervoltage lockout and thermal shutdown.
- A deglitched output (FAULT) reporting the failure events of overcurrent, thermal shutdown and reverse current (backdrive) to V<sub>IN</sub>.
- Charging current sensing circuit. The output CHARGING/ATTACH is asserted if charging current is above 20 mA in CDP and DCP modes. In CDP mode the charging flag is asserted only if the CDP handshaking between the portable device and the host is performed before the current is above the threshold. Moreover, in S4/S5 power states and battery supplied, there is an additional safety timer to stop the charging process when the "end of charge" timeout is reached. This timer is started only after a device attachment event and can be disabled by toggling the pin ATTACH\_EN to low if the timer is not wanted. If the timeout or current is below the threshold, the signal CHARGING/ATTACH is deasserted: in both cases, the host system can disable the high power DC-DC converter and therefore reduce power consumption. This is crucial when the host is battery supplied.
- Attach detector circuit to monitor device attachment.
   This circuit is enabled by driving the <u>ATTACH\_EN pin high</u> and EN low. When a device attachment is detected, the output CHARGING/ATTACH is asserted for a t<sub>ATTACH</sub> period (25 s typ.). The attach detection block is supplied by the V<sub>DD</sub> power supply pin.
- An enable input (EN) to enable/disable the device, except the attach detection switch which is also managed by the ATTACH\_EN input.

The device is offered in a small, RoHS-compliant VFQFPN 16L ( $3 \times 3 \times 0.8$  mm) package with an exposed pad for effective cooling.



DP\_OUT DP\_IN USB data Emulation DM\_OUT switch profiles DM\_IN  $V_{DD} V_{IN}$ Thermal FAULT control CHARGING/ATTACH  $V_{IN}$ ILIM **UVLO** ATTACH\_EN Logic control EN CTL1 CTL2  $v_{\text{IN}}$ Reverse current CTL3  $V_{IN}$ Power IN OUT switch  $V_{DD}$ Output Attach  $V_{DD}$ discharge detector GND AM00460

Figure 1. Block diagram





STCC5011, STCC5021 Pin description

## 2 Pin description

Table 1. Pin description

| Pin<br>no. | Name             | Туре | Description                                                                                                                                      |
|------------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | IN               | PWR  | Device and USB port power supply input                                                                                                           |
| 2, 3       | DM_OUT, DP_OUT   | I/O  | USB 2.0 data connection to system USB transmitter (DM = D-, DP = D+)                                                                             |
| 4          | ATTACH_EN        | I    | Logic level control input to turn on/off the attach detector (see <i>Table 6</i> ). It can also disable (logic low) the 3-hour timer if started. |
| 5          | EN               | I    | Logic level control input. When EN is low, power switch, data switch and emulator are OFF.                                                       |
| 6, 7, 8    | CTL1, CTL2, CTL3 | I    | Logic level control inputs to select charger mode (see <i>Table 5</i> ).                                                                         |
| 9          | CHARGING/ATTACH  | 0    | Active low open drain output, asserted when device attachment or charging current is detected.                                                   |
| 10, 11     | DP_IN, DM_IN     | I/O  | USB 2.0 data connection to system USB connector (DM = D-, DP = D+)                                                                               |
| 12         | OUT              | PWR  | USB port power supply output (V <sub>BUS</sub> )                                                                                                 |
| 13         | FAULT            | 0    | Active low open drain output, asserted when overcurrent, overtemperature or reverse voltage are detected.                                        |
| 14         | GND              | -    | Ground                                                                                                                                           |
| 15         | V <sub>DD</sub>  | PWR  | Attach detector power supply.  V <sub>DD</sub> must <b>always</b> be supplied before V <sub>IN</sub> .                                           |
| 16         | I <sub>LIM</sub> | I    | Current limit threshold programming resistor terminal                                                                                            |

## 3 Absolute maximum ratings and operating conditions

Stressing the device beyond the rating listed in *Table 2: Absolute maximum ratings (AMR)* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in *Table 3: Operating conditions* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 2. Absolute maximum ratings (AMR)

| Symbol                                                                                 | Parameter                                                                                                   | Value                        | Unit |
|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------|------|
| V <sub>IN</sub> , V <sub>DD</sub> , V <sub>OUT</sub>                                   | Supply voltage                                                                                              |                              |      |
| V <sub>EN</sub> , V <sub>ATTACH_EN</sub> , V <sub>CTLx</sub>                           | Logical input voltage                                                                                       | -0.3 to 6.5                  | V    |
| V <sub>FAULT</sub> ,<br>V <sub>CHARGING/ATTACH</sub>                                   | Pull-up resistor voltage (FAULT, CHARGING/ATTACH)                                                           |                              |      |
| V <sub>DP_OUT</sub> , V <sub>DM_OUT</sub> ,<br>V <sub>DP_IN</sub> , V <sub>DM_IN</sub> | Data switch pin voltage to ground                                                                           | -0.3 to V <sub>IN</sub> +0.3 | V    |
| I <sub>DP_OUT</sub> , I <sub>DM_OUT</sub> , I <sub>DP_IN</sub> , I <sub>DM_IN</sub>    | Data switch current, switch ON                                                                              | ±50                          | mA   |
| I <sub>O(OUT)</sub>                                                                    | Maximum power switch output current, power switch ON                                                        | Internally limited           | Α    |
| I <sub>O(FAULT)</sub> ,<br>I <sub>O(CHARGING/ATTACH</sub> )                            | Logical output sink current                                                                                 | 25                           | mA   |
| T <sub>STG</sub>                                                                       | Storage temperature (V <sub>IN</sub> OFF, V <sub>DD</sub> OFF)                                              | -55 to +150                  |      |
| T <sub>SLD</sub>                                                                       | Lead solder temperature for 10 second temperature (V <sub>IN</sub> OFF, V <sub>DD</sub> OFF) <sup>(1)</sup> | 260                          | °C   |
| R <sub>thja</sub>                                                                      | Thermal resistance junction-to-ambient VFQFPN 16L <sup>(2)</sup>                                            | 60                           | °C/W |
| T <sub>j</sub>                                                                         | Maximum junction temperature range (internally limited)                                                     | -40 to T <sub>STOP</sub>     | °C   |
| V <sub>ESD(OUT, DP_IN, DM_IN)</sub>                                                    | IEC61000-4-2 contact discharge (OUT, DP_IN, DM_IN pins) <sup>(3)</sup>                                      | 8                            | kV   |
| V                                                                                      | JEDEC human body model (all pins)                                                                           | 2                            | IX V |
| V <sub>ESD</sub>                                                                       | JEDEC machine model (all pins)                                                                              | 200                          | V    |

Reflow at temperatures of 255 °C to 260 °C for time < 30 seconds (total thermal budget not to exceed 180 °C for a period from 90 to 150 seconds).

**Table 3. Operating conditions** 

| Symbol          | Parameter                      | Value       | Unit |
|-----------------|--------------------------------|-------------|------|
| V <sub>IN</sub> | Supply voltage                 | 4.5 to 5.5  | V    |
| $V_{DD}$        | Supply voltage                 | 1.7 to 5.5  | ]    |
| T <sub>A</sub>  | Ambient operating temperature  | -40 to +85  | °C   |
| T <sub>J</sub>  | Junction operating temperature | -40 to +125 |      |

<sup>2.</sup> R<sub>th</sub> are typical values, given when mounted on a 4-layer PCB with vias.

<sup>3.</sup> Measured in a recommended application circuit with a 1  $\mu$ F ceramic capacitor + 150  $\mu$ F low ESR electrolytic capacitor connected between OUT and GND pins (see *Figure 4*).

## 4 Electrical characteristics

Table 4. Electrical characteristics  $V_{IN}$  = 4.5 V to 5.5 V,  $V_{DD}$  = 1.7 V to 5.5 V, -40 °C <  $T_{J}$  < 125 °C (unless otherwise specified)

| Symbol                                       | Parameter                                                                  | Conditions                                                                                 | Min. | Тур.       | Max.       | Unit |  |  |
|----------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------|------------|------------|------|--|--|
| Current consumption (V <sub>IN</sub> domain) |                                                                            |                                                                                            |      |            |            |      |  |  |
|                                              |                                                                            | Mode CDP (111)                                                                             |      | 110        | 160        |      |  |  |
|                                              |                                                                            | Mode SDP (110 - 010)                                                                       |      | 100        | 150        | μΑ   |  |  |
| I <sub>IN(ACTIVE)</sub>                      | Supply current in active state (EN = 1)                                    | Mode DCP auto-detect (001)  – Divider mode  – BC1.2                                        |      | 260<br>110 | 290<br>180 |      |  |  |
|                                              |                                                                            | Mode DCP BC1.2 (100)                                                                       |      | 110        | 180        |      |  |  |
|                                              |                                                                            | Mode DCP divider (101)                                                                     |      | 210        | 290        |      |  |  |
|                                              |                                                                            | CTLx <> 000, OUT floating                                                                  |      | 0.1        | 5          |      |  |  |
| I <sub>IN(DISABLED)</sub>                    | Supply current in disable state (EN = 0)                                   | CTLx = 000 or OUT grounded,<br>$T_J = 25 ^{\circ}\text{C}$                                 |      | 0.2        | 5          | μΑ   |  |  |
|                                              |                                                                            | T <sub>J</sub> = 125 °C                                                                    |      |            | 60         |      |  |  |
| Power switch - DC parameters                 |                                                                            |                                                                                            |      |            |            |      |  |  |
| 5                                            | Static on-resistance                                                       | T <sub>J</sub> = 25 °C                                                                     |      | 65         |            |      |  |  |
| $R_{ON}$                                     |                                                                            | -40 °C < T <sub>J</sub> < 125 °C                                                           |      |            | 95         | mΩ   |  |  |
| I <sub>REVERSE</sub>                         | Reverse leakage current in disabled state (absolute                        | $V_{OUT}$ = 5.5 V, $V_{IN}$ = 0,<br>$T_{J}$ = 25 °C, $V_{EN}$ = 0,<br>measured at IN       |      | 1          | 5          | μA   |  |  |
| ,                                            | value)                                                                     | T <sub>J</sub> = 125 °C, other conditions the same as above                                |      |            | 70         |      |  |  |
| V <sub>REVERSE</sub>                         | Reverse voltage protection threshold (V <sub>OUT</sub> - V <sub>IN</sub> ) | V <sub>UVLO</sub> < V <sub>IN</sub> < V <sub>OUT</sub> , EN = 1,<br>power switch ON -> OFF |      | 60         |            | mV   |  |  |
|                                              |                                                                            | R <sub>ILIM</sub> = 96 kΩ                                                                  | 340  | 500        | 625        |      |  |  |
| Las                                          | Current limiter threshold                                                  | $R_{ILIM}$ = 33 k $\Omega$                                                                 | 1290 | 1450       | 1595       | mA   |  |  |
| l <sub>os</sub>                              | Current infiniter timesmold                                                | $R_{ILIM}$ = 19.6 k $\Omega$                                                               | 2255 | 2450       | 2645       | шл   |  |  |
|                                              |                                                                            | $R_{ILIM}$ = 17.2 k $\Omega$                                                               |      | 2800       |            |      |  |  |
| T <sub>STOP</sub>                            | Emergency OFF temperature                                                  |                                                                                            | 140  | 150        | 160        | °C   |  |  |
| T <sub>HYST</sub>                            | Thermal shutdown hysteresis                                                |                                                                                            |      | 20         |            | )    |  |  |
| $R_{EN}$                                     | EN input pull-down resistor                                                |                                                                                            |      | 250        |            | kΩ   |  |  |
| $V_{EN}$                                     | Enable input turn-on, turn-off threshold voltage                           |                                                                                            | 0.4  |            | 1.6        | >    |  |  |
| V <sub>HYST(EN)</sub>                        | Enable input turn-on, turn-off voltage hysteresis                          |                                                                                            |      | 500        |            | mV   |  |  |
| V <sub>OL(FAULT)</sub>                       | FAULT output low voltage                                                   | I <sub>FAULT</sub> = 1 mA                                                                  |      |            | 180        |      |  |  |

Table 4. Electrical characteristics  $V_{IN}$  = 4.5 V to 5.5 V,  $V_{DD}$  = 1.7 V to 5.5 V, -40 °C < T<sub>J</sub> < 125 °C (unless otherwise specified) (continued)

| Symbol                           | Parameter                                                                               | Conditions                                                                               | Min. | Тур. | Max. | Unit |
|----------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>OL(FAULT)</sub>           | FAULT output leakage current                                                            | V <sub>IN</sub> = 5.5 V, V <sub>DD</sub> = 5.5 V,<br>V <sub>FAULT</sub> = 5 V            |      |      | 1    | μA   |
| t <sub>FAULT</sub>               | FAULT output deglitch delay                                                             | FAULT assertion / deassertion delay in overcurrent condition                             | 7    | 9    | 12   | ms   |
| V <sub>UVLO</sub>                | Undervoltage lockout                                                                    | V <sub>IN</sub> rising                                                                   | 3.9  | 4.1  | 4.3  | V    |
| V <sub>HYST(UVLO)</sub>          | Undervoltage lockout hysteresis                                                         | T <sub>J</sub> = 25 °C                                                                   |      | 100  |      | mV   |
| Power switch - AC pa             | rameters <sup>(1)</sup>                                                                 |                                                                                          |      |      |      |      |
| t <sub>ON</sub>                  | Turn-on, EN to OUT delay                                                                |                                                                                          |      | 0.8  |      |      |
| t <sub>OFF</sub>                 | Turn-off, EN to OUT delay                                                               | $C_{LOAD}$ = 1 $\mu$ F, $R_{LOAD}$ = 100 $\Omega$                                        |      | 0.3  |      |      |
| t <sub>R</sub>                   | OUT (V <sub>BUS</sub> ) rise time                                                       | $C_{LOAD}$ = 1 $\mu$ F, $R_{LOAD}$ = 100 $\Omega$                                        |      | 0.4  |      | ms   |
| t <sub>F</sub>                   | OUT (V <sub>BUS</sub> ) fall time                                                       | $C_{LOAD}$ = 1 $\mu$ F, $R_{LOAD}$ = 100 $\Omega$                                        |      | 0.2  |      |      |
| t <sub>IOS</sub>                 | Current limiter response time to short-circuit                                          | V <sub>IN</sub> = 5.5 V                                                                  |      | 3.5  |      | μs   |
| Output discharge                 |                                                                                         |                                                                                          |      | I    |      |      |
| R <sub>DISCHARGE</sub>           | Discharge resistor                                                                      | ATTACH_EN = EN = 0                                                                       | 140  | 200  | 300  | Ω    |
| Attach detector                  |                                                                                         |                                                                                          |      |      |      |      |
| V <sub>DD</sub>                  | Supply voltage                                                                          |                                                                                          | 1.7  |      | 5.5  | V    |
| I <sub>DD(ACTIVE)</sub>          | Supply current in active state                                                          | $V_{DD}$ = 1.7 V to 5.5 V, $V_{EN}$ = 0, $V_{ATTACH\_EN}$ = $V_{DD}$ , $V_{J}$ = 25 °C   |      | 15   | 30   |      |
| I <sub>DD(DISABLED)</sub>        | Supply current in disabled state                                                        | $V_{DD}$ = 1.7 to 5.5 V, $V_{EN}$ = 0, $V_{ATTACH\_EN}$ = 0                              |      | 0.1  | 3    | μA   |
| I <sub>ATT_REVERSE</sub>         | Detector switch reverse current (V <sub>OUT</sub> to V <sub>DD</sub> ) (absolute value) | $V_{DD}$ = 0, $V_{OUT}$ = 5.5 V,<br>IN floating, measured at $V_{DD}$                    |      | 0.1  | 3    |      |
| R <sub>ON_ATT</sub>              | Static on-resistance $V_{DD}$ to $V_{OUT}$                                              | T <sub>J</sub> = 25 °C                                                                   |      | 100  |      | Ω    |
| V <sub>ATTACH_EN</sub>           | Enable input turn-on, turn-off threshold voltage                                        |                                                                                          | 0.4  |      | 1.6  | V    |
| V <sub>HYST(ATTACH_EN)</sub>     | Enable input threshold hysteresis                                                       |                                                                                          |      | 500  |      | mV   |
| I <sub>ATTACH_EN</sub>           | ATTACH_EN input leakage current                                                         | V <sub>DD</sub> = 5.5 V, V <sub>IN</sub> = 5.5 V,<br>V <sub>ATTACH_EN</sub> = 0 V or 5 V | -1   |      | 1    | μA   |
| V <sub>OL(CHARGING/ATTACH)</sub> | CHARGING/ATTACH output low voltage                                                      | Device attachment detected,<br> CHARGING/ATTACH = 1 mA                                   |      |      | 180  | mV   |
| I <sub>OL(CHARGING/ATTACH)</sub> | CHARGING/ATTACH output leakage current                                                  | $V_{IN} = 5.5 \text{ V}, V_{DD} = 5.5 \text{ V},$<br>$V_{CHARGING/ATTACH} = 5 \text{ V}$ |      |      | 1    | μA   |

Table 4. Electrical characteristics  $V_{IN}$  = 4.5 V to 5.5 V,  $V_{DD}$  = 1.7 V to 5.5 V, -40 °C < T<sub>J</sub> < 125 °C (unless otherwise specified) (continued)

| Symbol                                 | Parameter                          | Conditions                                                                                                | Min.    | Тур. | Max.   | Unit  |  |  |  |  |
|----------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------|---------|------|--------|-------|--|--|--|--|
| Зуньон                                 | CHARGING/ATTACH                    | Conditions                                                                                                | IVIIII. | ıyμ. | IVIAX. | Offic |  |  |  |  |
| t <sub>ATTACH</sub>                    |                                    |                                                                                                           |         | 25   |        | s     |  |  |  |  |
| ligh-speed data switch - DC parameters |                                    |                                                                                                           |         |      |        |       |  |  |  |  |
| R <sub>ON</sub>                        | Data switch on-resistance          | Switch closed, V <sub>IN</sub> = 5 V,<br>I <sub>S</sub> = 8 mA, test voltage on<br>DP_OUT, DM_OUT = 0.4 V |         | 2.5  | 4      | 0     |  |  |  |  |
| R <sub>ON</sub>                        | Data switch on-resistance          | Switch closed, V <sub>IN</sub> = 5 V,<br>I <sub>S</sub> = 8 mA, test voltage on<br>DP_OUT, DM_OUT = 3 V   |         | 2.7  | 4      | Ω     |  |  |  |  |
| l <sub>OFF</sub>                       | OFF state leakage current          | V <sub>EN</sub> = 0 V, VDP/DM_IN = 3.6 V,<br>VDP/DM_OUT = 0 V, measure<br>IDP/DM_OUT                      |         |      | 1.5    | μA    |  |  |  |  |
| High-speed data swit                   | cch - AC parameters <sup>(1)</sup> |                                                                                                           | I       | I    |        |       |  |  |  |  |
| X <sub>TALK</sub>                      | DP, DM crosstalk                   | $R_{TERM}$ = 50 $\Omega$ $C_{LOAD}$ = 5 pF,<br>$V_{S}$ = 1 $V_{rms}$ , signal = 0 dBm,<br>f = 250 MHz     |         | 47   |        | dB    |  |  |  |  |
| O <sub>IRR</sub>                       | OFF state isolation                | $R_{TERM}$ = 50 $\Omega$ $C_{LOAD}$ = 5 pF,<br>$V_{S}$ = 1 $V_{rms}$ , signal = 0 dBm,<br>f = 250 MHz     |         | 17   |        | uБ    |  |  |  |  |
| $B_w$                                  | Bandwidth -3 dB                    | $R_{TERM}$ = 50 $\Omega$ $C_{LOAD}$ = 5 pF, signal = 0 dBm                                                |         | 1100 |        | MHz   |  |  |  |  |
| Charger emulator - B                   | C1.2 DCP mode                      |                                                                                                           |         |      |        |       |  |  |  |  |
| R <sub>DCP_RES</sub>                   | DP_IN to DM_IN short resistance    | CTLx configured for DCP BC1.2                                                                             |         | 100  | 170    | Ω     |  |  |  |  |
| Charger emulator - d                   | ivider mode                        |                                                                                                           |         |      |        |       |  |  |  |  |
| V <sub>DM_1A</sub>                     | DM_IN output voltage               | STCC5011, device set to DCP auto-detect mode or divider                                                   | 2.65    | 2.7  | 2.75   | V     |  |  |  |  |
| $V_{DP\_1A}$                           | DP_IN output voltage               | mode, V <sub>IN</sub> = 5.0 V                                                                             | 1.96    | 2    | 2.04   | V     |  |  |  |  |
| R <sub>DM_1A</sub>                     | DM_IN output resistance            | STCC5011, device set to DCP auto-detect mode or divider                                                   |         | 27   |        | kΩ    |  |  |  |  |
| R <sub>DP_1A</sub>                     | DP_IN output resistance            | mode, V <sub>IN</sub> = 5.0 V                                                                             |         | 27   |        | N22   |  |  |  |  |
| V <sub>DM_2A</sub>                     | DM_IN output voltage               | STCC5021, device set to DCP auto-detect mode or divider                                                   | 1.96    | 2    | 2.04   | V     |  |  |  |  |
| V <sub>DP_2A</sub>                     | DP_IN output voltage               | mode, V <sub>IN</sub> = 5.0 V                                                                             | 2.65    | 2.7  | 2.75   | ٧     |  |  |  |  |

Table 4. Electrical characteristics  $V_{IN}$  = 4.5 V to 5.5 V,  $V_{DD}$  = 1.7 V to 5.5 V, -40 °C < T<sub>J</sub> < 125 °C (unless otherwise specified) (continued)

| 0                         | ·                                                              | e specified) (continued)                                                                                      |      | <b>T</b> . |      | 11.22 |
|---------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|------------|------|-------|
| Symbol                    | Parameter                                                      | Conditions                                                                                                    | Min. | Тур.       | Max. | Unit  |
| R <sub>DM_2A</sub>        | DM_IN output resistance                                        | STCC5021, device set to DCP auto-detect mode or divider                                                       |      | 27         |      | kΩ    |
| R <sub>DP_2A</sub>        | DP_IN output resistance                                        | mode, V <sub>IN</sub> = 5.0 V                                                                                 |      | 27         |      | 1132  |
| Charger emulator - E      | 3C1.2 CDP mode                                                 |                                                                                                               |      |            |      |       |
| V <sub>DM_SRC</sub>       | Voltage source on DM_IN for CDP detection                      | V <sub>DP_IN</sub> = 0.6 V, device in CDP<br>BC1.2 mode                                                       | 0.5  | 0.6        | 0.7  | V     |
| V <sub>DAT_REF</sub>      | DP_IN rising voltage threshold to turn on V <sub>DM_SRC</sub>  |                                                                                                               | 0.25 | 0.32       | 0.4  | V     |
| V <sub>DAT_REF_HYST</sub> | V <sub>DAT_REF</sub> hysteresis                                | $I_{DM\ IN}$ = -250 $\mu$ A, device in CDP                                                                    |      | 40         |      | mV    |
| V <sub>LGC_SRC</sub>      | DP_IN rising voltage threshold to turn off V <sub>DM_SRC</sub> | BC1.2 mode                                                                                                    | 0.8  |            | 1    | V     |
| V <sub>LGC_SRC_HYST</sub> | V <sub>LGC_SRC</sub> hysteresis                                |                                                                                                               |      | 40         |      | mV    |
| I <sub>DP_SINK</sub>      | DP_IN sink current                                             | 0.4 < V <sub>DP_IN</sub> < 0.8 V, device in CDP BC1.2 mode                                                    | 50   | 75         | 150  | μΑ    |
| Charger emulator - t      | imings                                                         |                                                                                                               |      |            |      |       |
| t <sub>CHG_DGL_ON</sub>   | Charging indication ON deglitch delay                          | From I <sub>OUT</sub> > I <sub>OUT_TH</sub> to<br>CHARGING/ATTACH asserted                                    |      | 0.5        |      | s     |
| t <sub>CHG_DGL_OFF</sub>  | Charging indication OFF deglitch delay                         | From I <sub>OUT</sub> < I <sub>OUT_TH</sub> to CHARGING deasserted                                            |      | 5          |      | 5     |
| t <sub>VDM_SRC_ON</sub>   | DM_IN voltage source turn-<br>on time                          | From $V_{DP\_IN}$ 0 V -> 0.6 V to $V_{DM\_IN} = V_{DM\_SRC}$ , CTLx configured for CDP BC1.2                  |      | 8          |      |       |
| t <sub>VDM_SRC_OFF</sub>  | DM_IN voltage source turn-<br>off time                         | From $V_{DP\ IN}$ 0.6 V -> 0 V to $V_{DM\ IN}$ = $\overline{0}$ V, CTLx configured for $\overline{CDP}$ BC1.2 |      | 1.3        |      | ms    |
| tvbus_reapp               | OUT discharge pulse width                                      | From V <sub>OUT</sub> falling to 0.7 V during discharge to V <sub>OUT</sub> returning to 90%.                 | 300  | 350        | 400  |       |
| Charger emulator - o      | control pins CTLx                                              |                                                                                                               |      |            |      |       |
| V <sub>CTLx</sub>         | CTLx pins threshold voltage                                    |                                                                                                               | 0.4  |            | 1.6  | V     |
| V <sub>HYST(CTLx)</sub>   | Hysteresis voltage on CTLx pins                                |                                                                                                               |      | 500        |      | mV    |
| I <sub>CTLx</sub>         | Leakage current                                                | V <sub>DD</sub> = 5.5 V, V <sub>IN</sub> = 5.5 V,<br>V <sub>CTLx</sub> = 0 V or 5 V                           | -1   |            | 1    | μΑ    |

Table 4. Electrical characteristics  $V_{IN}$  = 4.5 V to 5.5 V,  $V_{DD}$  = 1.7 V to 5.5 V, -40 °C < T<sub>J</sub> < 125 °C (unless otherwise specified) (continued)

| Symbol                                         | Parameter                                       | Conditions                                                                                                                                                                | Min. | Тур. | Max. | Unit  |  |  |
|------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|--|--|
| Charger emulator - charging indication         |                                                 |                                                                                                                                                                           |      |      |      |       |  |  |
| I <sub>OUT_TH</sub>                            | Output current threshold for charging detection | DCP mode, CDP mode                                                                                                                                                        |      | 20   |      | mA    |  |  |
| V <sub>OL(CHARGING/ATTACH)</sub>               | CHARGING/ATTACH output low voltage              | Charging detected (I <sub>OUT</sub> > I <sub>OUT_TH</sub> ) and charging time in S5 < t <sub>EOCH</sub> (end of charge safety timer),   <sub>CHARGING/ATTACH</sub> = 1 mA |      |      | 180  | mV    |  |  |
| I <sub>OL(CHARGING/ATTACH)</sub>               | CHARGING/ATTACH output leakage current          | $V_{DD}$ = 5.5 V, $V_{IN}$ = 5.5 V, $V_{\overline{CHARGING/ATTACH}}$ = 5 V                                                                                                |      |      | 1    | μΑ    |  |  |
| Charger emulator - safety timer <sup>(1)</sup> |                                                 |                                                                                                                                                                           |      |      |      |       |  |  |
| t <sub>EOCH</sub>                              | Charging timeout after attach detection         | From I <sub>OUT</sub> > I <sub>OUT_TH</sub> after attach detection to CHARGING/ATTACH deasserted                                                                          |      | 3    |      | hours |  |  |

<sup>1.</sup> Guaranteed by design. Not tested in production.

Figure 3. Timing waveforms



## 5 Application information

The STCC5011 and STCC5021 devices are designed to be implemented into the PC on a USB port in order to emulate the wall charger adapter when the PC is in standby mode or OFF, and to allow higher charge current when the USB interface is used for data communication. In order to handle these functionalities, the STCC5011/STCC5021 devices rely on USB BC1.2 specifications, Chinese telecommunications industry standard YD/T 1591-2009 and proprietary implementations

- BC1.2 charging profiles are:
  - CDP: charging downstream port providing data communication plus charging (active USB data communications with 1.5 A support)
  - SDP: standard downstream port providing data communication with no charging (active USB 3.0 data communications with 900 mA support or USB 2.0 data communications with 500 mA support)
  - DCP: dedicated charging port (wall charger emulation with no data communication and 500 mA to 1.5 A support)
- · Chinese telecommunications standard
  - D+ and D- shorted to allow charging
- Apple divider mode comes in 2 profiles
  - 1 A max. current drawn by Apple iPod, iPhone (STCC5011)
  - 2 A max. current drawn by Apple iPad, supporting also Apple iPod and iPhone (STCC5021)
- BlackBerry emulator mode
- Legacy mode (allowing 500 mA charging current)
- Korean tablet charging mode (D+ and D- shorted and pulled up to a certain voltage)



Figure 4. Typical application diagram

1.  $C_{VBUS}$  required by the USB specification.



## 5.1 Supported modes

For more information refer to Section 5.4: State machine.

The STCC5011/STCC5021 device supports the following modes:

- SDP BC1.2
- CDP BC1.2
- SDP with remote wakeup for all USB devices
- CDP with remote wakeup for low-speed USB devices with automatic transition to DCP auto-mode if a full-speed/high-speed USB device attached or after a USB device detached
- DCP auto-detect: this mode permits auto-detection of charging modes between DCP BC1.2 (shorted D+, D-) and divider charging mode. It also supports BlackBerry charging mode and can charge legacy devices and Korean tablets.
- Forced DCP BC1.2 mode
- Forced DCP divider mode

The auto-detect mode starts in divider mode. If a charging negotiation attempt is detected, there is an automatic transition to DCP BC1.2 mode. It is preceded by a  $V_{BUS}$  discharge pulse to initialize the proper BC1.2 handshake process. If the BC1.2 device is detached, the circuit automatically returns to divider mode after a 10 s (typ.) timeout.

Note: From the application point of view it means that after removing one device the user should wait for approx. 15 s before attaching another device.

Selection between these modes is made through the CTLx control pins. The CTLx pins may be controlled by the host in different ways:

- GPIO from the embedded controller
- Hardware signals from the USB host controller (SLP\_S3#, SLP\_S4#) and the AC\_adapter signal from the embedded controller
- Hardware signal SUSPEND from the embedded controller and AC ADAPTER.

CTL1 CTL2 CTL3 Host state Mode description 0 0 0 Device off, output discharge S0, S1 (S3)(2) 1 1 0 SDP S0. S1. (S3)(2) 1 CDP BC1.2 with charging detection. S3, (S0, S1)<sup>(2)</sup> 0 0 SDP with remote wakeup for all USB devices CDP with remote wakeup for low-speed USB devices / DCP auto-mode S3 0 1 1 for full-speed or high-speed USB devices or after a USB device detached. S4, S5 0 0 1 DCP auto-detect mode without remote wakeup, with charging detection S4. S5 1 0 1 Forced DCP divider mode with charging detection S4, S5 Forced DCP BC1.2 mode with charging detection 1

Table 5. Truth table control pins CTLx<sup>(1)</sup>

2. See Section 5.2 for further information.



<sup>1.</sup> On the transition from the CTLx = 111 to CTLx = 001, a synchronous transition of the CTL1 and CTL2 must be ensured.

## 5.2 Remote wakeup in S3

For more information refer to Section 5.4: State machine.

If the CTLx pins are controlled by hardware signals (such as SLP\_Sx# or SUSPEND), the CTLx combination changes when the host transitions from S0 to S3 and back. In this case, the STCC5011/STCC5021 device can support remote wakeup of portable devices for the following transitions (i.e. no  $V_{BUS}$  discharge pulse and data switch ON):

- SDP S0 (CTLx = 110) to and from SDP S3 (CTLx = 010) for all USB devices
- SDP (CTLx = x10) and CDP S0 (CTLx = 111) to and from CDP S3 (CLx = 011) for low-speed USB devices only.

If the host system is in S3 mode (CTLx = 011), the system automatically turns into DCP auto-mode for already attached full-speed / high-speed USB devices or after any USB device is detached. Thus, already attached full-speed / high-speed devices or newly attached devices are charged without the need of CTLx transition.

If the S0 to S3 transition is managed by GPIO from the embedded controller, the easiest solution is to keep the same levels on the CTLx pins (SDP or CDP modes). Therefore, remote wakeup in S3 is supported for all USB devices but the system does not automatically turn into DCP auto-mode.

## 5.3 V<sub>BUS</sub> discharge

The  $V_{BUS}$  discharge pulse lasts for 350 ms typ. ( $t_{VBUS\_REAPP}$ ) and is performed for any transitions between the modes listed in *Table 5*, except the modes allowing remote wakeup in S3 [transitions (x10) and (111) to/from (011)].

Permanent output discharge is provided in the following modes:

- EN = 0, ATTACH EN = 0, CTLx = xxx (ignored)
- EN = 1, ATTACH\_EN = 0, CTLx = 000.

#### 5.4 State machine

Figure 5. State machine



### 5.5 Attach detection

The STCC5011-STCC5021 can detect peripheral device attachments when the host system is in S4/S5 deep sleep states or in G3 shutdown state.

In these states, when no peripheral device is attached, the host system can save power by switching off the high-power DC-DC converter and switching on a low-power LDO on the IN pin of the device. When an attach event is detected, the device asserts the CHARGING/ATTACH output allowing the host system to turn off the low power LDO and turn on the high power DC-DC converter and start charging.

The attach detection feature is enabled with the combination of logic low level on EN and logic high on ATTACH\_EN (see *Table 6*). The devices already attached when activating the attach detection circuit (EN = 0, ATTACH\_EN = 1) are ignored and their current consumption is limited to 500  $\mu$ A. Only devices attached after activation of the attach detection circuit are detected.

| ATTACH_EN | ATTACH_EN EN |     |
|-----------|--------------|-----|
| 0         | Х            | OFF |
| 1         | 1            | OFF |
| 1         | 0            | ON  |

Table 6. Attach detector truth table

The attach detection block is supplied by the  $V_{DD}$  power supply pin. It has a very low consumption (12  $\mu$ A typ.) and accepts a wide supply voltage range (1.7 V up to 5.5 V). The  $V_{DD}$  power supply must be provided by a dedicated low power LDO.

The attach detector monitors voltage drop across a bypass switch between  $V_{DD}$  and the OUT pin. The bypass switch is enabled only when the attach detector is turned on. This voltage drop is caused either by the supply current of the attached device or by inrush current for charging device internal capacitors.

The open drain active low output CHARGING/ATTACH is asserted upon device detection, alerting the host system of device attachment. It stays asserted for the t<sub>ATTACH</sub> delay (25 s typically). During this time, the host system may switch the IN pin from low power LDO to 5 V high-power supply and set proper CTLx configuration (see *Figure 6*).

The attached device can start charging keeping CHARGING/ATTACH asserted. If charging does not occur, the flag is deasserted after the t<sub>ATTACH</sub> (the attached device removed or charging current drops below threshold or safety timer expires - see Section 5.6).

The supply voltage of the low-power LDO connected to the IN pin, when the system is in power saving mode, must not be lower than the  $V_{DD}$  power supply voltage level and must not be greater than 5.5 V.





Figure 6. Attach and charging detection - Timing diagram

## 5.6 Charging detection and safety timer

The STCC5011-STCC5021 devices continuously monitor current drawn by the portable device. While programmed in CDP or DCP mode, the STCC5011-STCC5021 devices send a charging flag to the system if the current through the USB power <a href="mailto:switch is above the">switch is above the</a> charging threshold, set at 20 mA typ.: open drain active low output <a href="mailto:CHARGING/ATTACH">CHARGING/ATTACH</a> is asserted.

Note:

In CDP mode the charging flag is asserted only if the CDP handshaking between the portable device and the host is performed before the current is above threshold.

If the CHARGING/ATTACH output is already asserted because of attachment detection (while the host is in S4/S5 states or G3 state), this output stays unchanged.

For systems in S5 providing current charge while being battery supplied, there is a safety timer integrated into the STCC5011-STCC5021 devices. This timer is started only after an attach event with input ATTACH\_EN enabled.

The safety timer is stopped in the following conditions:

- Charging current below threshold (see Figure 7). The CHARGING/ATTACH output is deasserted.
- End of 3 hours (timer expires). The CHARGING/ATTACH output is deasserted.
- ATTACH\_EN transition to 0 (see *Figure 8*). The CHARGING/ATTACH output is intact and the charging can continue without any time limit.

Attach detector ON

EN

Attach detected

CHARGING/ATTACH

ICHG > OUT\_TH

ICHG > OUT\_TH

ICHG\_DGL\_ON = 0.5 s

TCHG\_DGL\_OFF = 5 s

3-hours timer stop

AM07606

Figure 7. 3-hour timer - start and stop





### Use case 1: device charging in CDP, notebook is then turned off

If a device is charging while the system is turned off and the battery supplied, the risk is that the charging <u>process stops before</u> the end of charge due to the system power-off. To avoid this, the flag <u>CHARGING/ATTACH</u> can be used by the host to prevent the switching-off of the high power DC-DC converter when the host goes to S5 state, even if battery supplied. In this case the 3-h timer is not started.

## Use case 2: charging in S5, battery supplied

Once device attachment has been detected and the host has woken up, supplying  $V_{BUS}$  voltage to the portable device allows the charging process to start in DCP mode. The flag CHARGING/ATTACH stays asserted for the  $t_{ATTACH}$  period (25 s typ.) after attach. During this period, the charging must be established (charging current above the  $t_{OUT\_TH}$  threshold) to keep the CHARGING/ATTACH output asserted. The 3-h safety timer is started if ATTACH EN is kept high.

If, for whatever reason, there is no charging current (or if it is below 20 mA), CHARGING/ATTACH is deasserted (while ATTACH\_EN is still high). The host can return to its previous state by switching off the high power supply and switching on the low-power LDO, to reduce consumption, and setting the EN pin to 0. Therefore, the attach detector is ON. At this stage, the STCC5011-STCC5021 devices can detect if the device is still attached or has been removed (see *Figure* 9).

- If the device is still attached, the attach detector circuit waits for device removal.
- If the device is removed, the circuit goes back into attach detection mode till the next attachment.



Figure 9. Attach detection



Figure 10. Reset of CHARGING/ATTACH and 3-hour timer after EN -> 0 event

#### 5.7 **Power switch**

### Overcurrent conditions

When an overcurrent condition is detected, the device maintains a constant output current and reduces the voltage accordingly. There are two overload conditions:

- The first one occurs when a short-circuit or a partial short-circuit is already present when the device is being powered up or enabled. The output voltage is held near zero potential with respect to ground and the STCC50x1 device ramps the output current to I<sub>OS</sub> until the overload condition is removed or the device starts thermal cycle.
- The second condition is when a short-circuit, a partial short-circuit, or a transient overload occurs while the device is already enabled and powered-on. The STCC50x1 device responds to the overcurrent condition within time t<sub>IOS</sub>. The current sense amplifier is overdriven during this time and momentarily disables the internal current limit MOSFET. It then recovers and ramps the output current to I<sub>OS</sub>. Similar to the previous condition, it limits output current to I<sub>OS</sub> until the overload condition is removed or thermal cycle starts.

### Thermal protection

The STCC50x1 devices have an internal thermal sensing circuit which monitors the operating temperature of the circuit. It disables power switch operation if die temperature exceeds temperature threshold T<sub>STOP</sub>, set at 150 °C. The thermal sensor has a hysteresis of 20 °C. The switch turns on if the temperature has cooled down by 20 °C.

## **Undervoltage lockout**

The UVLO circuit disables the circuit until the input voltage reaches the UVLO turn-on threshold. Built-in hysteresis prevents unwanted on/off cycling due to input voltage drop during turn-on.

DocID024660 Rev 6 20/37



## **FAULT** functionality

The FAULT open drain active low output is asserted during overcurrent or overtemperature conditions. Signal is asserted until the fault is removed.

For overcurrent conditions, the STCC50x1 device is designed to eliminate false FAULT reporting, by using an internal deglitch delay (9 ms typ.).

In the case of overtemperature, there is no deglitch delay and the FAULT signal is asserted immediately. It is deasserted with delay after the device has cooled down and begins to turn on. This unidirectional glitch immunity prevents FAULT oscillation during an overtemperature event.

In the case of fault condition, the host may disable the power switch by toggling EN input to logic low (see *Figure 10*).

### **Current limit programming**

Current limit can be adjusted by an external resistor in the range 500 mA to 2.8 A (typ.). The programming resistor may be calculated using *Equation 1* to *Equation 3*:

### **Equation 1**

$$I_{OS(typ)} = \frac{48000}{R_{ILIM}} (mA, k\Omega)$$

### **Equation 2**

$$I_{OS(min)} = \frac{48000}{R_{ILIM}^{1.037}} (mA, k\Omega)$$

### **Equation 3**

$$I_{OS(max)} = \frac{48000}{R_{II,IM}^{0.962}} (mA, k\Omega)$$

*Equation 2* and *Equation 3* allow the minimum and maximum variation to be estimated around the typical value predefined by the external resistor, R<sub>ILIM</sub>, given in *Equation 1*.

Equation 2 and Equation 3 do not take into consideration external resistor variations.

## 5.8 EN functionality

The enable input (EN, active high) serves to turn off the STCC50x1 device and achieve the lowest current consumption.

The behavior of the STCC50x1 device in disabled state (EN = 0) is as follows:

- Power switch, USB data switch and emulation profiles are turned off
- The FAULT and CHARGING/ATTACH flags are cleared (the FAULT and CHARGING/ATTACH outputs are set to Hi-Z mode)
- If ATTACH\_EN = 0, permanent output discharge is turned on
- If ATTACH EN = 1, the device turns into the attach detection mode.



## 5.9 Input and output capacitors

For proper functionality the STCC50x1 device requires 1  $\mu$ F decoupling ceramic capacitors  $C_{IN}$ ,  $C_{VDD}$  and  $C_{OUT}$  (see *Figure 4*). These capacitors should be placed as close as possible to the corresponding pins.

The electrolytic capacitor  $C_{VBUS}$  (see *Figure 4*) is required by the USB specification to suppress the voltage and current transients caused by hot plugging/unplugging the peripheral devices. This capacitor should be placed as close as possible to the USB connector. The recommended value is 150  $\mu$ F, low ESR type is preferred.

If the  $V_{IN}$  supply path is longer than approx. 150 mm, an additional capacitor is required to be connected in parallel to the  $C_{IN}$  to suppress  $V_{IN}$  overvoltage transients caused by supply path inductance and fast current changes. The minimum value is 10  $\mu$ F, low ESR type is preferred.



## **6** Typical operating characteristics

Figure 11. Power switch ON resistance vs. temperature



Figure 12. OUT discharge resistance vs. temperature





Figure 13. OUT short-circuit current limit vs. temperature (R $_{\rm ILIM}$  = 96 k $\Omega$ )







Figure 15. OUT short-circuit current limit vs. temperature (R $_{\rm ILIM}$  = 19.6 k $\Omega$ )







Figure 17. Enabled IN supply current vs. temperature (SDP mode)







Figure 19. Enabled IN supply current vs. temperature (DCP auto-mode)







Figure 21. Enabled IN supply current vs. temperature (DCP divider mode)





577



Figure 23. Eye diagram using USB compliance test pattern - without STCC50x1 (deskew line + cable)







Figure 25. Turn-on response (R<sub>ILIM</sub> = 20 k $\Omega$ , R<sub>LOAD</sub> = 5  $\Omega$ , C<sub>LOAD</sub> = 150  $\mu$ F)





5/



Figure 27. Device enabled into short-circuit ( $R_{ILIM}$  = 80.6 k $\Omega$ )







Figure 29. Short-circuit to full load recovery (R<sub>ILIM</sub> = 20 k $\Omega$ , R<sub>LOAD</sub> = 5  $\Omega$ , C<sub>LOAD</sub> = 150  $\mu$ F)

577

### **Package information** 7

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

R (OPTIONAL) BOTTOM VIEW EXPOSED PAD 10 11 E m mim m 16 15 14 13 ·L 16x IDENTIFICATION b 16x (4 LEADS PER SIDE) // 0.1 C A3 SEATING PLANE Ċ △ 0.08 C 16 15 14 13 LEADS COPLANARITY 1 12 2 3 4 TOP VIEW VFQFPN16L

Figure 30. VFQFPN 16L - 3 x 3 x 0.8 mm with exposed pad 1.7 - package outline

Table 7. VFQFPN 16L - 3 x 3 x 0.8 mm with exposed pad 1.7 - package mechanical data $^{(1)}$ ,  $^{(2)}$ ,  $^{(3)}$ ,  $^{(4)}$ 

|        | Dimensions |                |      |     |
|--------|------------|----------------|------|-----|
| Symbol |            | Data book (mm) |      |     |
|        | Nom.       | Min.           | Max. | 1   |
| Α      | 0.75       | 0.70           | 0.80 |     |
| A1     | 0.02       | 0              | 0.05 |     |
| А3     | 0.20       |                |      |     |
| b      | 0.25       | 0.18           | 0.30 |     |
| D      | 3          | 2.90           | 3.10 |     |
| D2     | 1.70       | 1.50           | 1.80 |     |
| E      | 3          | 2.90           | 3.10 |     |
| E2     | 1.70       | 1.50           | 1.80 |     |
| е      | 0.50       |                |      |     |
| L      | 0.40       | 0.30           | 0.50 | (5) |

- 1. VFQFPN standard for "thermally enhanced very thin fine pitch quad flat package no leads".
- 2. The lead size is comprehensive of the thickness of the lead finishing material.
- 3. Dimensions do not include mold protrusion, not to exceed 0.15 mm.
- 4. Package outline exclusive of metal burr dimensions.
- 5. The value of "L" a JEDEC norm is min. 0.35 max. 0.45.

Figure 31. VFQFPN 16L - 3 x 3 x 0.8 mm with exposed pad 1.7 - recommended footprint



## 8 Ordering information

Table 8. Order codes

| Order code   | Apple divider mode | Temperature range | Marking | Package    | Packaging     |
|--------------|--------------------|-------------------|---------|------------|---------------|
| STCC5011IQTR | 1 A                | -40 to 85 °C      | 5011CC  | VFQFPN 16L | Tape and reel |
| STCC5021IQTR | 2 A                | -40 to 65 C       | 5021CC  | VEQUENTOL  | Tape and ree  |

## 9 Revision history

Table 9. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20-May-2013 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                |
| 24-Jun-2013 | 2        | Updated Features on page 1 (added UL and CB recognized components).  Updated note 3. below Table 2 (updated data, added cross-reference to Figure 4).  Updated Table 4 (updated parameters and conditions to   IREVERSE   , IOL(FAULT), IOL(CHARGING/ATTACH), ICTLx, IOL(CHARGING/ATTACH) symbols, added IATTACH_EN symbol).  Added Figure 4 on page 12.  Added Note: in Section 5.1 on page 13.  Added Section 5.9 on page 22. |
| 06-Dec-2013 | 3        | Updated <i>Table 4</i> (updated min. conditions for $I_{OS}$ - $R_{ILIM}$ 96 $k\Omega$ and $R_{ILIM}$ 33 $k\Omega$ ). Updated <i>Table 5</i> (updated Host state column, added footnote 1. and 2.below table). Updated <i>Section 5.7</i> (replaced equation by <i>Equation 1</i> to <i>Equation 3</i> ). Minor modifications throughout document.                                                                              |
| 06-Feb-2014 | 4        | Replaced adjustable current limit with 2.8 A throughout document<br>Table 4: added current limiter threshold condition " $R_{ILIM} = 17.2 \text{ k}\Omega$ "                                                                                                                                                                                                                                                                    |
| 25-Feb-2014 | 5        | Section 5.7: Power switch: updated Equation 2 and Equation 3 and added explanation of same.  Table 8: Order codes: added "Marking"                                                                                                                                                                                                                                                                                              |
| 26-Aug-2014 | 6        | Description: added information about S4/S5 deep sleep off states and G3 shutdown state.  Section 5.5: Attach detection: added information about S4/S5 deep sleep off states and G3 shutdown state; replaced Figure 6.  Section 5.6: Charging detection and safety timer: updated text with respect to S4/S5 states and switching on the low-power LDO; replaced Figure 9.                                                       |

### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2014 STMicroelectronics - All rights reserved

