

# 50 GHz to 95 GHz, GaAs, pHEMT, MMIC, Wideband Power Amplifier

**Data Sheet** 

**ADPA7001CHIPS** 

#### **FEATURES**

Gain: 14.5 dB typical at 50 GHz to 70 GHz S11: 22 dB typical at 50 GHz to 70 GHz S22: 19 dB typical at 50 GHz to 70 GHz P1dB: 17 dBm typical at 50 GHz to 70 GHz

P<sub>SAT</sub>: 21 dBm typical

OIP3: 25 dBm typical at 70 GHz to 90 GHz

Supply voltage: 3.5 V at 350 mA 50  $\Omega$  matched input/output

Die size: 2.5 mm  $\times$  3.32 mm  $\times$  0.05 mm

#### **APPLICATIONS**

Test instrumentation
Military and space
Telecommunications infrastructure

#### **GENERAL DESCRIPTION**

The ADPA7001CHIPS is a gallium arsenide (GaAs), pseudomorphic high electron mobility transistor (pHEMT), monolithic microwave integrated circuit (MMIC), balanced medium power amplifier, with an integrated temperature compensated on-chip power detector that operates from 50 GHz to 95 GHz. In the lower band of 50 GHz to 70 GHz, the ADPA7001CHIPS provides 14.5 dB (typical) of gain, 25.5 dBm output third-order intercept (OIP3), and 17 dBm of output power for 1 dB gain compression.

### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

In the upper band of 70 GHz to 90 GHz, the ADPA7001CHIPS provides 14 dB (typical) of gain, 25 dBm output IP3, and 17.5 dBm of output power for 1 dB gain compression. The ADPA7001CHIPS requires 350 mA from a 3.5 V supply. The ADPA7001CHIPS amplifier inputs/outputs are internally matched to 50  $\Omega$ , facilitating integration into multichip modules (MCMs). All data is taken with the chip connected via one 0.076 mm (3 mil) ribbon bond of 0.076 mm (3 mil) minimal length.

Trademarks and registered trademarks are the property of their respective owners.

# **TABLE OF CONTENTS**

| Applications                                             |
|----------------------------------------------------------|
| Functional Block Diagram 1                               |
| General Description                                      |
| Revision History                                         |
| Specifications                                           |
| 50 GHz to 70 GHz Frequency Range                         |
| 70 GHz to 90 GHz Frequency Range3                        |
| 90 GHz to 95 GHz Frequency Range4                        |
| Absolute Maximum Ratings                                 |
| Thermal Resistance5                                      |
| ESD Caution                                              |
|                                                          |
| REVISION HISTORY                                         |
| 10/2019—Rev. A to Rev. B                                 |
| Added Figure 19 and Figure 22; Renumbered Sequentially 9 |
| 3/2019—Rev. 0 to Rev. A                                  |
| Changes to Figure 44                                     |

| Pin Configuration and Function Descriptions                   | 6  |
|---------------------------------------------------------------|----|
| Interface Schematics                                          | 7  |
| Typical Performance Characteristics                           | 8  |
| Theory of Operation                                           | 13 |
| Applications Information                                      | 14 |
| Mounting and Bonding Techniques for Millimeterwave GaAs MMICs | 14 |
| Typical Application Circuit                                   | 16 |
| Assembly Diagram                                              | 17 |
| Outline Dimensions                                            | 18 |
| Ordering Guide                                                | 18 |

8/2018—Revision 0: Initial Version

### **SPECIFICATIONS**

### **50 GHz TO 70 GHz FREQUENCY RANGE**

 $T_{\text{DIE BOTTOM}} = 25^{\circ}\text{C}, V_{\text{DD}} = V_{\text{DD}}1A = V_{\text{DD}}2A = V_{\text{DD}}3A = V_{\text{DD}}4A = 3.5 \text{ V} \text{ and supply current } (I_{\text{DQ}}) = I_{\text{DQ1A}} + I_{\text{DQ2A}} + I_{\text{DQ3A}} + I_{\text{DQ4A}} = 350 \text{ mA}, \text{ unless otherwise noted.}$  otherwise noted. Adjust  $V_{\text{GG}} = V_{\text{GG}}12A = V_{\text{GG}}34A \text{ from } -1.5 \text{ V} \text{ to 0 V} \text{ to achieve the desired } I_{\text{DQ}}$ . Typical  $V_{\text{GG}} = -0.5 \text{ V}$  for  $I_{\text{DQ}} = 350 \text{ mA}$ .

Table 1.

| Parameter                         | Symbol          | Min  | Тур  | Max | Unit  | Test Conditions/Comments                                            |
|-----------------------------------|-----------------|------|------|-----|-------|---------------------------------------------------------------------|
| FREQUENCY RANGE                   |                 | 50   |      | 70  | GHz   |                                                                     |
| GAIN                              |                 | 12.5 | 14.5 |     | dB    |                                                                     |
| Gain Variation over Temperature   |                 |      | 0.02 |     | dB/°C |                                                                     |
| RETURN LOSS                       |                 |      |      |     |       |                                                                     |
| Input                             | S11             |      | 22   |     | dB    |                                                                     |
| Output                            | S22             |      | 19   |     | dB    |                                                                     |
| OUTPUT                            |                 |      |      |     |       |                                                                     |
| Output Power for 1 dB Compression | P1dB            | 15.5 | 17   |     | dBm   |                                                                     |
| Saturated Output Power            | $P_{SAT}$       |      | 21   |     | dBm   |                                                                     |
| Output Third-Order Intercept      | OIP3            |      | 25.5 |     | dBm   | Output power ( $P_{OUT}$ ) per tone = 0 dBm with 1 MHz tone spacing |
| INPUT                             |                 |      |      |     |       |                                                                     |
| Input Third-Order Intercept       | IIP3            |      | 11.5 |     | dBm   | P <sub>OUT</sub> per tone = 0 dBm with 1 MHz tone spacing           |
| SUPPLY                            |                 |      |      |     |       |                                                                     |
| Current                           | I <sub>DQ</sub> |      | 350  | 400 | mA    | Adjust $V_{GG}$ to achieve $I_{DQ} = 350$ mA typical                |
| Voltage                           | $V_{DD}$        | 1.5  | 3.5  | 4.0 | V     |                                                                     |

### **70 GHz TO 90 GHz FREQUENCY RANGE**

 $T_{\text{DIE BOTTOM}} = 25^{\circ}\text{C}, V_{\text{DD}} = V_{\text{DD}}1A = V_{\text{DD}}2A = V_{\text{DD}}3A = V_{\text{DD}}4A = 3.5 \text{ V} \text{ and } I_{\text{DQ}} = I_{\text{DQ1A}} + I_{\text{DQ2A}} + I_{\text{DQ3A}} + I_{\text{DQ4A}} = 350 \text{ mA}, \text{ unless otherwise noted.}$  Adjust  $V_{\text{GG}} = V_{\text{GG}}12A = V_{\text{GG}}34A \text{ from } -1.5 \text{ V} \text{ to a Chieve the desired } I_{\text{DQ}}. \text{ Typical } V_{\text{GG}} = -0.5 \text{ V for } I_{\text{DQ}} = 350 \text{ mA}.$ 

Table 2.

| Parameter                         | Symbol           | Min | Тур  | Max | Unit  | Test Conditions/Comments                                           |
|-----------------------------------|------------------|-----|------|-----|-------|--------------------------------------------------------------------|
| FREQUENCY RANGE                   |                  | 70  | •    | 90  | GHz   |                                                                    |
| GAIN                              |                  | 12  | 14   |     | dB    |                                                                    |
| Gain Variation over Temperature   |                  |     | 0.02 |     | dB/°C |                                                                    |
| RETURN LOSS                       |                  |     |      |     |       |                                                                    |
| Input                             | S11              |     | 18   |     | dB    |                                                                    |
| Output                            | S22              |     | 13   |     | dB    |                                                                    |
| OUTPUT                            |                  |     |      |     |       |                                                                    |
| Output Power for 1 dB Compression | P1dB             | 16  | 17.5 |     | dBm   |                                                                    |
| Saturated Output Power            | P <sub>SAT</sub> |     | 21   |     | dBm   |                                                                    |
| Output Third-Order Intercept      | OIP3             |     | 25   |     | dBm   | Pout per tone = 0 dBm with 1 MHz tone spacing                      |
| INPUT                             |                  |     |      |     |       |                                                                    |
| Input Third-Order Intercept       | IIP3             |     | 11   |     | dBm   | $P_{OUT}$ per tone = 0 dBm with 1 MHz tone spacing                 |
| SUPPLY                            |                  |     |      |     |       |                                                                    |
| Current                           | $I_{DQ}$         |     | 350  | 400 | mA    | Adjust V <sub>GG</sub> to achieve I <sub>DQ</sub> = 350 mA typical |
| Voltage                           | $V_{DD}$         | 1.5 | 3.5  | 4.0 | V     |                                                                    |

### 90 GHz TO 95 GHz FREQUENCY RANGE

 $T_{\text{DIE BOTTOM}} = 25^{\circ}\text{C}, \ V_{\text{DD}} = V_{\text{DD}}1A = V_{\text{DD}}2A = V_{\text{DD}}3A = V_{\text{DD}}4A = 3.5 \text{ V}, \ \text{and} \ I_{\text{DQ}} = I_{\text{DQ1A}} + I_{\text{DQ2A}} + I_{\text{DQ3A}} + I_{\text{DQ4A}} = 350 \text{ mA}, \ \text{unless otherwise noted}. \ Adjust \ V_{\text{GG}} = V_{\text{GG}}12A = V_{\text{GG}}34A \ \text{from} \ -1.5 \ \text{V to} \ 0 \ \text{V to} \ \text{achieve the desired} \ I_{\text{DQ}}. \ \text{Typical} \ V_{\text{GG}} = -0.5 \ \text{V for} \ I_{\text{DQ}} = 350 \ \text{mA}.$ 

Table 3.

| Parameter                       | Symbol   | Min | Тур  | Max | Unit  | Test Conditions/Comments                             |
|---------------------------------|----------|-----|------|-----|-------|------------------------------------------------------|
| FREQUENCY RANGE                 |          | 90  |      | 95  | GHz   |                                                      |
| GAIN                            |          |     | 15   |     | dB    |                                                      |
| Gain Variation over Temperature |          |     | 0.02 |     | dB/°C |                                                      |
| RETURN LOSS                     |          |     |      |     |       |                                                      |
| Input                           | S11      |     | 15   |     | dB    |                                                      |
| Output                          | S22      |     | 12   |     | dB    |                                                      |
| SUPPLY                          |          |     |      |     |       |                                                      |
| Current                         | $I_{DQ}$ |     | 350  | 400 | mA    | Adjust $V_{GG}$ to achieve $I_{DQ} = 350$ mA typical |
| Voltage                         | $V_{DD}$ | 1.5 | 3.5  | 4.0 | V     |                                                      |

### **ABSOLUTE MAXIMUM RATINGS**

### Table 4.

| 14516 1.                                                                                                             |                 |
|----------------------------------------------------------------------------------------------------------------------|-----------------|
| Parameter                                                                                                            | Rating          |
| Drain Bias Voltage (V <sub>DD</sub> )                                                                                | 4.5 V           |
| Gate Bias Voltage (V <sub>GG</sub> )                                                                                 | –2 V to 0 V dc  |
| Radio Frequency (RF) Input Power (RFIN)                                                                              | 17 dBm          |
| Continuous Power Dissipation ( $P_{DISS}$ ),<br>at $T_{DIE BOTTOM} = 85^{\circ}C$ (Derate 26.95 mW/°C<br>Above 85°C) | 2.4 W           |
| Storage Temperature Range (Ambient)                                                                                  | −65°C to +150°C |
| Operating Temperature Range (Die Bottom)                                                                             | −55°C to +85°C  |
| ESD Sensitivity                                                                                                      |                 |
| Human Body Model (HBM)                                                                                               | Class 0 125 V   |
| Channel Temperature to Maintain 1 Million<br>Hour Mean Time to Failure (MTTF)                                        | 175°C           |
| Nominal Channel Temperature at $T_{DIE BOTTOM} = 85^{\circ}C$ , VDD = 3.5 V                                          | 130.4°C         |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.  $\theta_{JC}$  is the junction-to-case thermal resistance.

**Table 5. Thermal Resistance** 

| Package Type | θις  | Unit |
|--------------|------|------|
| C-16-2       | 37.1 | °C/W |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pad Configuration

**Table 6. Pad Function Descriptions** 

| Pad No.    | Mnemonic                                  | Description                                                                                                                                                                                                                                       |
|------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | RFIN                                      | RF Input. This pad is ac-coupled and matched to 50 $\Omega$ . See Figure 3 for the interface schematic.                                                                                                                                           |
| 2          | V <sub>GG</sub> 12A                       | Gate Control Pad for the First and Second Stage Amplifiers. See Figure 4 for the interface schematic.                                                                                                                                             |
| 3, 4       | V <sub>DD</sub> 1A,<br>V <sub>DD</sub> 2A | Drain Bias Voltage Pads for the First and Second Stage Amplifiers. External bypass capacitors of 100 pF, 0.1 $\mu$ F, and 4.7 $\mu$ F are required on these pads. Connect these pads to a 3.5 V supply. See Figure 5 for the interface schematic. |
| 5          | V <sub>GG</sub> 34A                       | Gate Control Pad for the Third and Fourth Stage Amplifiers. See Figure 4 for the interface schematic.                                                                                                                                             |
| 6, 7       | V <sub>DD</sub> 3A,<br>V <sub>DD</sub> 4A | Drain Bias Voltage Pads for the Third and Fourth Stage Amplifiers. External bypass capacitors of 100 pF, 0.1 $\mu$ F, and 4.7 $\mu$ F are required on these pads. Connect these pads to a 3.5 V supply. See Figure 5 for the interface schematic. |
| 8          | RFOUT                                     | RF Output. This pad is ac-coupled and matched to 50 $\Omega$ . See Figure 9 for the interface schematic.                                                                                                                                          |
| 9          | V <sub>DET</sub>                          | DC Voltage Representing the RF Output Power. This pad is rectified by the diode that is biased through an external resistor. See Figure 9 for the interface schematic.                                                                            |
| 10         | $V_{REF}$                                 | DC Voltage of the Diode. This pad is biased through an external detector circuit used for temperature compensation of $V_{DET}$ . See Figure 10 for the interface schematic.                                                                      |
| 11, 12     | $V_{DD}4B$ , $V_{DD}3B$                   | Drain Bias Voltage Pads for the Fourth and Third Stage Alternative Bias Configuration. External bypass capacitors of 100 pF, 0.1 $\mu$ F, and 4.7 $\mu$ F are required. See Figure 7 for the interface schematic.                                 |
| 13         | V <sub>GG</sub> 34B                       | Gate Control Pad for the Third and Fourth Stage Alternative Bias Configuration. Coupling capacitors are required. See Figure 8 for the interface schematic.                                                                                       |
| 14, 15     | $V_{DD}2B$ , $V_{DD}1B$                   | Drain Bias Voltage Pads for the Second and First Stage Alternative Bias Configuration. External bypass capacitors of 100 pF, 0.1 µF, and 4.7 µF are required. See Figure 7 for the interface schematic.                                           |
| 16         | V <sub>GG</sub> 12B                       | Gate Control Pad for the First and Second Stage Alternative Bias Configuration. Coupling capacitors are required. See Figure 8 for the interface schematic.                                                                                       |
| Die Bottom | GND                                       | Ground. Die bottom must be connected to RF/dc ground. See Figure 6 for the interface schematic.                                                                                                                                                   |

### **INTERFACE SCHEMATICS**



Figure 3. RFIN Interface Schematic



Figure 4. V<sub>GG</sub>12A and V<sub>GG</sub>34A Interface Schematic



Figure 5. V<sub>DD</sub>1A to V<sub>DD</sub>4A Interface Schematic



Figure 6. GND Interface Schematic



Figure 7.  $V_{DD}1B$  to  $V_{DD}4B$  Interface Schematic



Figure 8.  $V_{GG}$ 12B and  $V_{GG}$ 34B Interface Schematic



Figure 9. RFOUT and V<sub>DET</sub> Interface Schematic



Figure 10. V<sub>REF</sub> Interface Schematic

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 11. Broadband Gain and Return Loss vs. Frequency



Figure 12. Gain vs. Frequency for Various Temperatures



Figure 13. Gain vs. Frequency for Various IDQ Values



Figure 14. Gain vs. Frequency for Various V<sub>DD</sub> Values



Figure 15. Input Return Loss vs. Frequency at Various Temperatures



Figure 16. Input Return Loss vs. Frequency for Various IDQ Values



Figure 17. Input Return Loss vs. Frequency for Various V<sub>DD</sub> Values



Figure 18. Output Return Loss vs. Frequency at Various Temperatures



Figure 19. P1dB vs. Frequency at Various Temperatures



Figure 20. Output Return Loss vs. Frequency for Various V<sub>DD</sub> Values



Figure 21. Output Return Loss vs. Frequency for Various IDQ Values



Figure 22. P<sub>SAT</sub> vs. Frequency at Various Temperatures



Figure 23. P1dB vs. Frequency for Various IDQ Values



Figure 24. P1dB vs. Frequency for Various  $V_{DD}$  Values



Figure 25. IIP3 vs. Frequency at Various Temperatures



Figure 26. P<sub>SAT</sub> vs. Frequency for Various I<sub>DQ</sub> Values



Figure 27. P<sub>SAT</sub> vs. Frequency for Various V<sub>DD</sub> Values



Figure 28. IIP3 vs. Frequency for Various IDQ Values



Figure 29. IIP3 vs. Frequency for Various  $V_{DD}$  Values



Figure 30. OIP3 vs. Frequency at Various Temperatures



Figure 31. OIP3 vs. Frequency for Various IDQ Values



Figure 32. OIP3 vs. Frequency for Various V<sub>DD</sub> Values



Figure 33. P<sub>DISS</sub> vs. Input Power at 85°C for Various Frequencies



Figure 34. Drain Supply Current vs. RF Input Power for Various Frequencies



Figure 35. Reverse Isolation vs. Frequency at Various Temperatures



Figure 36. Detector Voltage  $(V_{REF} - V_{DET})$  vs. Output Power for Various Temperatures at 70 GHz



Figure 37. Gate Supply Current vs. RF Input Power



Figure 38. Drain Supply Current vs. Gate Supply Voltage

### THEORY OF OPERATION

The architecture of the ADPA7001CHIPS medium power amplifier is shown in Figure 39. The ADPA7001CHIPS uses four cascaded, four-stage amplifiers operating in quadrature between six  $90^{\circ}$  hybrids.

The input signal is divided evenly into two. Then, each signal is again divided into two, and each of these paths is amplified through four independent gain stages. Then, the amplified signals are combined at the output. This balanced amplifier approach forms an amplifier with a combined gain of 14 dB and a  $P_{\text{SAT}}$  value of 21 dBm.

A portion of the RF output signal is directionally coupled to a diode for detection of the RF output power. When the diode is dc biased, it rectifies the RF power and makes it available for measurement as a dc voltage at  $V_{\rm DET}$ . To allow temperature compensation of  $V_{\rm DET}$ , an identical and symmetrically located circuit, minus the coupled RF power, is available via  $V_{\rm REF}$ . Taking the difference of  $V_{\rm REF}$  –  $V_{\rm DET}$  provides a temperature compensated signal that is proportional to the RF output. (see Figure 36).

The 90° hybrids ensure that the input and output return losses are greater than or equal to 15 dB and 12 dB, respectively. See the application circuits shown in Figure 43 and Figure 44 for further details on biasing the various blocks.



Figure 39. ADPA7001CHIPS Architecture

### APPLICATIONS INFORMATION

The ADPA7001CHIPS is a GaAs, pHEMT, MMIC power amplifier. Capacitive bypassing is required for  $V_{\rm DD}1A$  through  $V_{\rm DD}4A$  and  $V_{\rm DD}1B$  through  $V_{\rm DD}4B$  (see Figure 43).  $V_{\rm GG}12A$  is the gate bias pad for the first and second gain stages.  $V_{\rm GG}34A$  is the gate bias pad for the third and fourth gain stages. Apply a gate bias voltage to  $V_{\rm GG}12A$  and  $V_{\rm GG}34A$ , and use capacitive bypassing as shown in Figure 43.

All measurements for this device were taken using the typical application circuit (see Figure 43) and configured as shown in the assembly diagram (Figure 45).

The following is the recommended bias sequence during power-up:

- 1. Connect GND to RF/dc ground.
- 2. Set the gate bias voltage to -1.5 V.
- 3. Set all the drain bias voltages,  $V_{DD} = 3.5 \text{ V}$ .
- 4. Increase the gate bias voltage to achieve a quiescent current,  $I_{DQ} = 350$  mA.
- 5. Apply the RF signal.

The following is the recommended bias sequence during power-down:

- 1. Turn off the RF signal.
- 2. Decrease the gate bias voltage to -1.5 V to achieve  $I_{DQ} = 0$  mA (approximately).
- 3. Decrease all of the drain bias voltages to 0 V.
- 4. Increase the gate bias voltage to 0 V.



Figure 40. Simplified Block Diagram

Simplified bias pad connections to dedicated gain stages and dependence and independence among pads are shown in Figure 40.

Table 7. Power Selection Table 1,2

| I <sub>DQ</sub> (mA) | Gain<br>(dB) | P1dB<br>(dBm) | OIP3<br>(dBm) | P <sub>DISS</sub> (mW) | V <sub>GG</sub> (V) |
|----------------------|--------------|---------------|---------------|------------------------|---------------------|
| 200                  | 10           | 11            | 22            | 700                    | -0.64               |
| 250                  | 11.5         | 13.5          | 23            | 875                    | -0.59               |
| 300                  | 13           | 15.5          | 24            | 1050                   | -0.54               |
| 350                  | 14           | 16.5          | 25            | 1225                   | -0.48               |
| 400                  | 15           | 17.5          | 26            | 1400                   | -0.44               |
| 450                  | 16           | 18            | 27            | 1575                   | -0.39               |

<sup>&</sup>lt;sup>1</sup> Data taken at the following nominal bias conditions:  $V_{DD} = 3.5 \text{ V}$ ,  $T = 25^{\circ}\text{C}$ .

The  $V_{\rm DD}$  = 3.5 V and  $I_{\rm DD}$  = 350 mA bias conditions are recommended to optimize overall performance. Unless otherwise noted, the data shown was taken using the recommended bias conditions. Operation of the ADPA7001CHIPS at different bias conditions may provide performance that differs from what is shown in Table 1 and Table 2. Biasing the ADPA7001CHIPS for higher drain current typically results in higher P1dB, output IP3, and gain at the expense of increased power consumption (see Table 7).

# MOUNTING AND BONDING TECHNIQUES FOR MILLIMETERWAVE GaAs MMICS

Attach the die directly to the ground plane with conductive epoxy (see the Handling Precautions section, the Mounting section, and the Wire Bonding section).

Microstrip, 50  $\Omega$  transmission lines on 0.127 mm (5 mil) thick alumina, thin film substrates are recommended for bringing the radio frequency to and from the chip. Raise the die 0.075 mm (3 mil) to ensure that the surface of the die is coplanar with the surface of the substrate.

Place microstrip substrates as close to the die as possible to minimize ribbon bond length. Typical die to substrate spacing is 0.076 mm to 0.152 mm (3 mil to 6 mil). To ensure wideband matching, a 15 fF capacitive stub is recommended on the PCB board before the ribbon bond.



Figure 41. High Frequency Input Wideband Matching

 $<sup>^2</sup>$  Adjust  $V_{\text{GG1}}2A$  and  $V_{\text{GG}}34A$  from  $-1.5\,\text{V}$  to 0 V to achieve the desired drain current.



Figure 42. High Frequency Output Wideband Matching

Place microstrip substrates as close to the die as possible to minimize bond wire length. Typical die to substrate spacing is 0.076 mm to 0.152 mm (3 mil to 6 mil).

### **Handling Precautions**

To avoid permanent damage, follow these storage, cleanliness, static sensitivity, transient, and general handling precautions:

 Place all bare die in either waffle or gel-based ESD protective containers and then seal the die in an ESD protective bag for shipment. After the sealed ESD protective bag is opened, store all die in a dry nitrogen environment.

- Handle the chips in a clean environment. Do not attempt to clean the chip using liquid cleaning systems.
- Follow ESD precautions to protect against ESD strikes.
- While bias is applied, suppress instrument and bias supply transients. Use shielded signal and bias cables to minimize inductive pickup.
- Handle the chip along the edges with a vacuum collet or with a sharp pair of tweezers. The surface of the chip have fragile air bridges and must not be touched with vacuum collet, tweezers, or fingers.

### Mounting

Before epoxy die is attached, apply a minimum amount of epoxy to the mounting surface so that a thin epoxy fillet is observed around the perimeter of the chip after it is placed into position. Cure the epoxy per the schedule of the manufacturer.

### **Wire Bonding**

RF bonds made with 0.003 in.  $\times$  0.0005 in. gold ribbon are recommended for the RF ports. These bonds must be thermosonically bonded with a force of 40 g to 60 g. DC bonds of 0.001 in. (0.025 mm) diameter, thermosonically bonded, are recommended. Create ball bonds with a force of 40 g to 50 g and wedge bonds with a force of 18 g to 22 g. Create all bonds with a nominal stage temperature of 150°C. Apply a minimum amount of ultrasonic energy to achieve reliable bonds. Keep all bonds as short as possible, less than 12 mil (0.31 mm).

Alternatively, short (≤3 mil) RF bonds made with two 1 mil wires can be used.

### **TYPICAL APPLICATION CIRCUIT**

The drain and gate voltages can be applied to either the north or the south side of the circuit.



V<sub>DD</sub>1A V<sub>DD</sub>4A V<sub>GG</sub>12A TO O V<sub>GG</sub>34A V

Figure 44. Alternate Application Circuit

# **ASSEMBLY DIAGRAM**



Figure 45. Assembly Diagram

# **OUTLINE DIMENSIONS**



Figure 46. 16-Pad Bare Die [CHIP] (C-16-2) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model            | Temperature Range | Package Description    | Package Option |
|------------------|-------------------|------------------------|----------------|
| ADPA7001CHIPS    | −55°C to +85°C    | 16-Pad Bare Die [CHIP] | C-16-2         |
| ADPA7001CHIPS-SX | −55°C to +85°C    | 16-Pad Bare Die [CHIP] | C-16-2         |