



# USB PD Port Controller with Five Configurable PDOs and Load-Shedding

#### **DESCRIPTION**

The MP5031 is a USB power delivery (PD) controller that is compatible with USB Type-C 2.0 and USB PD 3.0 specifications. The MP5031 is designed for downward-facing port (DFP) applications, such as USB PD charging ports.

The MP5031's backward compatibility supports dedicated charging port (DCP) schemes for Quick Charge 3.0 (QC3.0), Huawei Fast Charge Protocol (FCP), BC1.2, Apple divider 3 mode, and 1.2V/1.2V mode without outside user interaction. It also supports BC1.2 charging data port (CDP) handshaking. The I<sup>2</sup>C interface and GPIO pins provide communication with an external power converter.

The MP5031 supports up to 100W of PD power. It can also support a programmable power supply (PPS). The power data object (PDO) list and charging protocols can be flexibly configured via the I<sup>2</sup>C. The I<sup>2</sup>C also selects the slave devices and protection mode.

The two NTC pins monitor abnormal temperature rises, such as a temperature rise on the Type-C receptacle or the PCB board. The power-sharing function supports smart power budget management between two USB PD ports. If a car battery voltage is low, then the PDO capacity is reduced. The high-voltage I/O pins support short-circuit protection (SCP) for the DC/DC converter (i.e. battery short protection and V<sub>BUS</sub> short protection).

The MP5031 is available in a QFN-20 (4mmx4mm) package with wettable flanks.

#### **FEATURES**

- 4.6V to 5.5V VCC Supply Voltage Range
- 3.3V to 21V Bus Voltage (V<sub>BUS</sub>) Range
- Integrated Physical Layer for Biphase Mark Code (BMC)
- Integrated Protocol Layer
- Integrated Policy Engine
- Supports One Type-C Downward-Facing Port (DFP) with USB PD 3.0 and a Programmable Power Supply (PPS)
- Supports Dedicated Charging Port (DCP)
   Schemes for BC1.2, Apple Divider 3 Mode, and 1.2V/1.2V Mode
- Supports Quick Charge 3.0 (QC3.0) and Huawei Fast Charge Protocol (FCP)
- Low 100μA Standby Quiescent Current (I<sub>Q</sub>)
- V<sub>BUS</sub> Isolation N-Channel MOSFET Driver
- EN Off Timer Up to 120 Minutes
- I<sup>2</sup>C Master/Slave Interface and Interrupt Function
- Load-Shedding with Thermal Sense and Low Battery Detection
- High-Voltage Pins: CC1, CC2, DP, and DM
- Integrated High-Voltage V<sub>CONN</sub> Power MOSFET
- 60W/100W USB-IF PPS Certified
- Available in a QFN-20 (4mmx4mm)
   Package with Wettable Flanks

#### **APPLICATIONS**

- USB Power Delivery (PD) Charging Ports
- Car Chargers
- Multi-Port Wall Chargers

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



# **TYPICAL APPLICATION**





#### ORDERING INFORMATION

| Part Number*     | Package   | Top Marking | MSL |
|------------------|-----------|-------------|-----|
| MP5031GRE-00A3   | QFN-20    | Coo Bolow   | 1   |
| MP5031GRE-xxxx** | (4mmx4mm) | See Below   |     |
| EVKT-MP5031      | -         | -           | -   |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP5031GRE-xxxx-Z).

### **TOP MARKING**

**MPSYWW** 

MP5031

LLLLLL

E

MPS: MPS prefix Y: Year code WW: Week code MP5031: Part number LLLLLL: Lot number E: Wettable lead flank

#### **EVKT-MP5031 EVALUATION KIT**

EVKT-MP5031 kit contents (items listed below can be ordered separately):

| # | Part Number         | Item                                                                                          | Quantity |
|---|---------------------|-----------------------------------------------------------------------------------------------|----------|
| 1 | EVL5031-4247-RE-00A | MP5031 + MP4247 evaluation board                                                              | 1        |
| 2 | EVKT-USBI2C-02 bag  | Includes USB to I <sup>2</sup> C communication interface, one USB cable, and one ribbon cable | 1        |
| 3 | MP5031GRE-00A3      | IC with default configuration                                                                 | 2        |
| 4 | MP4247GQV-0002      | IC with default configuration                                                                 | 2        |

### Order directly from MonolithicPower.com or our distributors.



Figure 1: EVKT-MP5031 Evaluation Kit Set-Up

<sup>\*\* &</sup>quot;xxxx" is the configuration code identifier for the register setting stored in the OTP. Each "x" can be a hexadecimal value between 0 and F.



# **PACKAGE REFERENCE**





# **PIN FUNCTIONS**

| Pin #   | Name         | I/O      | Description                                                                                                              |
|---------|--------------|----------|--------------------------------------------------------------------------------------------------------------------------|
| 1       | SDA          | I/O      | I <sup>2</sup> C data line.                                                                                              |
| -       |              |          | I <sup>2</sup> C clock signal input. If the MP5031 is selected as the I <sup>2</sup> C master, then the SCL              |
| 2       | SCL          | I/O      | pin is an output pin.                                                                                                    |
|         |              |          | General-purpose I/O 1. The GPIO1 pin is a low-voltage pin that supports 5.5V                                             |
| 3       | GPIO1        | I/O      | operation. For more information on GPIO1's configurable functions, see the CTL3                                          |
|         | G 10 .       | ., 0     | register description on page 34.                                                                                         |
|         |              |          | <b>General-purpose I/O 5.</b> The GPIO5 pin can be configured via the I <sup>2</sup> C. For more                         |
| 4       | GPIO5        | I/O      | information on GPIO5's configurable functions, see the CTL4 register description                                         |
|         |              |          | on page 35.                                                                                                              |
|         |              |          | I2C operation mode setting. Float or pull the I2C_MODE pin low to set the                                                |
|         | IOC          |          | MP5031 as the master. Pull I2C_MODE high to set the MP5031 as the slave. If the                                          |
| 5       | I2C_<br>MODE | Input    | MP5031 is in slave mode, then the GPIO5 and GPIO6 slave functions are disabled.                                          |
|         | MODE         |          | The SDA and SCL pins are the I <sup>2</sup> C slave entrance. I2C_MODE has a $1M\Omega$ internal                         |
|         |              |          | pull-down resistor.                                                                                                      |
| 6       | VDD          | Output   | 1.8V internal LDO output. Decouple the VDD pin with a 0.47µF capacitor.                                                  |
|         |              |          | <b>5V power supply for the internal circuitry.</b> The MP5031 operates from a 4.5V to                                    |
| 7       | VCC          | Input    | 5.5V input voltage ( $V_{IN}$ ). A 4.7 $\mu$ F ceramic capacitor ( $C_{IN}$ ) is required to supply power                |
|         |              |          | to the internal circuitry (including VCONN).                                                                             |
| 8       | GND          | N/A      | Ground.                                                                                                                  |
|         |              |          | General-purpose I/O 3. The GPIO3 pin is a low-voltage pin that supports 5.5V                                             |
| 9       | GPIO3        | I/O      | operation and has an internal ESD Zener diode. GPIO3 can be configured via the                                           |
| 9       | GFIOS        | 1/0      | I <sup>2</sup> C. For more information on GPIO3's configurable functions, see the CTL3 register                          |
|         |              |          | description on page 33.                                                                                                  |
|         |              |          | General-purpose I/O 4. The GPIO4 pin can be configured via the I2C. For more                                             |
| 10      | GPIO4        | I/O      | information on GPIO4's configurable functions, see the CTL3 register description                                         |
|         |              |          | on page 33.                                                                                                              |
|         |              |          | General-purpose I/O 2. The GPIO2 pin is a low-voltage pin that can be configured                                         |
| 11      | GPIO2        | I/O      | via the I <sup>2</sup> C. For more information on GPIO2's configurable functions, see the CTL3                           |
|         |              |          | register description on page 33.                                                                                         |
|         |              |          | <b>General-purpose I/O 6.</b> The GPIO6 pin can be configured via the I <sup>2</sup> C. For more                         |
| 12      | GPIO6        | I/O      | information on GPIO6's configurable functions, see the CTL4 register description                                         |
|         |              |          | on page 35.                                                                                                              |
|         |              |          | <b>External temperature-sense pin.</b> The NTC pin sets the negative temperature                                         |
| 13      | NTC          | Input    | coefficient (NTC) behavior. For more information on the NTC settings, see the CTL4                                       |
|         |              |          | register description on page 34.                                                                                         |
| 14      | CC2          | I/O      | Configuration channel. The CC2 pin detects, configures, and manages the                                                  |
|         |              | ., 0     | connections across a USB Type-C cable.                                                                                   |
| 15      | CC1          | I/O      | Configuration channel. The CC1 pin detects, configures, and manages the                                                  |
| . •     |              | ., 0     | connections across a USB Type-C cable.                                                                                   |
| 16      | DP           | I/O      | D+ data line to USB connector. The DP pin is an input and output used for                                                |
| . •     |              | ., 0     | handshaking with portable devices.                                                                                       |
| 17      | DM           | I/O      | D- data line to USB connector. The DM pin is an input and output used for                                                |
|         |              |          | handshaking with portable devices.                                                                                       |
| 40      | 00:07        | 1/0      | General purpose I/O 7. The GPIO7 pin is a low-voltage pin that can be configured                                         |
| 18      | GPIO7        | I/O      | via the I <sup>2</sup> C. For more information on GPIO7's configurable functions, see the CTL4                           |
|         |              |          | register description on page 34.                                                                                         |
|         |              |          | External N-channel MOSFET gate driver signal. If the sink is attached, then the                                          |
| 19      | VDRV         | Output   | VDRV pin turns the external N-channel MOSFET on, and power flows from the                                                |
|         |              |          | DC/DC output to the sink. If the sink is detached, VDRV turns the external Nebannel MOSEET off to isolate the power path |
| 20      | VBUS P       | Innut    | channel MOSFET off to isolate the power path.                                                                            |
| Exposed |              | Input    | Bus voltage (V <sub>BUS</sub> ) sensing and discharge pin.                                                               |
| pad     | N/A          | N/A      | <b>Exposed pad.</b> Connect the exposed pad to GND.                                                                      |
| pau     |              | <u> </u> |                                                                                                                          |



# ABSOLUTE MAXIMUM RATINGS (1) VBUS P .....-0.3V (-5V for <10ns) to +24V VDRV ......VBUS P + 5V VDD.....-0.3V to +3V DM, DP, CC1, CC2..... .....-0.3V (-5V for <10ns) to +24V GPIO4, GPIO6, NTC .....-0.3V to +5.5V All other pins.....-0.3V to +6V Continuous power dissipation ( $T_A = 25$ °C) (2) QFN-20 (4mmx4mm)......2.1W Junction temperature .......150°C Storage temperature.....-65°C to +150°C ESD Ratings Human body model (HBM) .....±2kV Charged device model (CDM).....±750V Recommended Operating Conditions (3) Power supply to VCC......5V/25mA Operating junction temp (T<sub>J</sub>) .... -40°C to +125°C

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the device may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB. The value of  $\theta_{JA}$  given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7 and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.



# **ELECTRICAL CHARACTERISTICS**

 $V_{CC} = 5V$ ,  $T_J = -40$ °C to +125°C, typical values are tested at  $T_J = 25$ °C, unless otherwise noted.

| Parameter                                         | Symbol                       | Condition                                                                                                                                                                         | Min  | Тур  | Max  | Units |
|---------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Standby supply current                            | I <sub>STB</sub>             | VCC current, not attached                                                                                                                                                         |      | 100  |      | μΑ    |
| On supply current                                 | Ion                          | CC1 to GND with $5.1k\Omega$ R <sub>D</sub> (as defined by the USB Type-C Cable and Connector Specification, Revision 2.0, which can be downloaded from the official USB website) |      | 3.5  | 4.5  | mA    |
| Thermal shutdown (5)                              | T <sub>SD</sub>              |                                                                                                                                                                                   |      | 150  |      | °C    |
| Thermal hysteresis (5)                            | T <sub>SD_HYS</sub>          |                                                                                                                                                                                   |      | 20   |      | °C    |
| VDD regulator                                     | $V_{DD}$                     |                                                                                                                                                                                   | 1.7  | 1.8  | 1.9  | V     |
| VDD load regulation                               | V <sub>DD_REG</sub>          | $I_{DD} = 5mA$                                                                                                                                                                    |      | 3    |      | %     |
| VCC under-voltage lockout (UVLO) rising threshold | Vcc_uvlo_rising              |                                                                                                                                                                                   | 4    | 4.3  | 4.6  | V     |
| VCC UVLO threshold hysteresis                     | Vcc_uvlo_hys                 |                                                                                                                                                                                   |      | 350  |      | mV    |
| VBUS_P UVLO falling threshold <b>GPIO7</b>        | V <sub>BUS_UVLO</sub>        | VBUS_UV_THD = 0b                                                                                                                                                                  | 2.79 | 2.97 | 3.15 | V     |
| Discharge output high                             | V <sub>DIS</sub> HIGH        | Discharge turns on, 50kΩ load                                                                                                                                                     |      | 4.4  |      | V     |
| Discharge output low                              | V <sub>DIS_LOW</sub>         | District Griff College Total                                                                                                                                                      |      | 3.3  |      | kΩ    |
| Adjustable sink current                           | I <sub>ADJ</sub>             | GPIO3 ISENS+ = 1.5V                                                                                                                                                               | 1    | 2    | 3    | μΑ    |
| EN_OUT_MID voltage                                | V <sub>EN_OUT_MID</sub>      | 100kΩ, pull-up resistor to 12V                                                                                                                                                    | 0.8  | 1    | 1.2  | V     |
| EN_OUT_HIGH voltage                               | VEN_OUT_HIGH                 | Open drain, 100kΩ,<br>pull-up resistor to VCC                                                                                                                                     | 4.5  |      |      | V     |
| EN OUT LOW voltage                                | VEN OUT LOW                  | pair up recieter to 100                                                                                                                                                           |      |      | 0.4  | V     |
| GPIO5 and GPIO6                                   | 1211_001_2011                |                                                                                                                                                                                   |      | ı    |      |       |
| VBUS_UV_FIXPDO falling threshold                  | V <sub>BUS_UV_FIXPDO</sub>   | V <sub>BUS</sub> = 5V                                                                                                                                                             | 0.91 | 0.96 | 1.01 | V     |
| PWM current (I <sub>PWM</sub> ) duty cycle        | I <sub>PWM_DUTY</sub>        | 4.7kΩ, pull-up resistor to VCC,<br>3A power data object (PDO)                                                                                                                     |      | 50   |      | %     |
| SYNC_OUT1 frequency                               | fsync_out1                   | 4.7kΩ, pull-up resistor to VCC                                                                                                                                                    |      | 450  |      | kHz   |
| SYNC OUT2 frequency                               | fsync_out2                   | 4.7kΩ, pull-up resistor to VCC                                                                                                                                                    |      | 450  |      | kHz   |
| I <sup>2</sup> C_SLV_SDA/SCL<br>frequency         | fi2C_SLV_SDA/SCL             | 4.7kΩ, pull-up resistor to VCC                                                                                                                                                    |      | 400  |      | kHz   |
| VSEL2 output low                                  | V <sub>SEL2_LOW</sub>        | 100kΩ to VCC                                                                                                                                                                      |      |      | 0.4  | V     |
| GPIO4, GPIO3                                      |                              |                                                                                                                                                                                   |      |      |      |       |
| EN UVLO rising                                    | VEN_UVLO_RISING              |                                                                                                                                                                                   | 1.33 | 1.43 | 1.53 | V     |
| threshold                                         | V EN_UVLO_RISING             |                                                                                                                                                                                   | 1.33 | 1.43 | 1.55 | V     |
| EN UVLO falling hysteresis voltage                | V <sub>EN_UVLO_FALLING</sub> |                                                                                                                                                                                   |      | 220  |      | mV    |
| EN off timer delay                                | ten_off_delay                | EN_OFF_TIMER = 010b                                                                                                                                                               |      | 22   |      | min   |
| V <sub>BATT</sub> low falling threshold           | VBATT_LOW_FALLING            | GPIO4 = 11b                                                                                                                                                                       | 1.07 | 1.12 | 1.17 | V     |
| V <sub>BATT</sub> low rising threshold            | VBATT_LOW_RISING             | GPIO4 = 11b                                                                                                                                                                       | 1.12 | 1.18 | 1.24 | V     |
| ATTACH output high                                | Vattach_out_high             |                                                                                                                                                                                   | 4.5  |      |      | V     |
| ATTACH output low                                 | VATTACH_OUT_LOW              | Sink is attached                                                                                                                                                                  | 1.0  |      | 0.4  | V     |
| IPWM duty cycle                                   | IPWM DUTY                    | 4.7kΩ, pull-up resistor to VCC, 3A PDO                                                                                                                                            |      |      | J.7  |       |
| Plug orientation (POL) output low                 | V <sub>POL_LOW</sub>         | CC1 = $5.1k\Omega$                                                                                                                                                                |      |      | 0.4  | V     |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{CC} = 5V$ ,  $T_J = -40$ °C to +125°C, typical values are tested at  $T_J = 25$ °C, unless otherwise noted.

| Parameter              | Symbol                     | Condition                                                  | Min  | Тур      | Max  | Units |
|------------------------|----------------------------|------------------------------------------------------------|------|----------|------|-------|
| POL output high        | V <sub>POL</sub> OUT HIGH  | CC2 = $5.1k\Omega$ , $10k\Omega$ , pull-up resistor to VCC | 4.5  |          |      | V     |
| GPIO2                  | -10L_001_HIGH              | , , , , , , , , , , , , , , , , , , , ,                    |      | l        |      | -     |
| Power share input low  | V <sub>PS_LOW</sub>        | 10kΩ pull-up resistor to VCC                               |      |          | 0.4  | V     |
| Power share input high | V <sub>PS_HIGH</sub>       | 10kΩ pull-up resistor to VCC                               | 3    |          |      | V     |
| POL output low         | V <sub>POL_OUT_LOW</sub>   | CC1 = 5.1kΩ                                                |      |          | 0.4  | V     |
| POL output high        | VPOL_OUT_HIGH              | CC2 = 5.1kΩ, $10kΩ$ , pull-up resistor to VCC              | 4.5  |          | 0.1  | V     |
| QC_12 pull-down        |                            | ·                                                          | 1.0  |          |      |       |
| resistance             | R <sub>QC_12</sub>         | DP/DM enter QC 12V                                         |      | 8        |      | Ω     |
| I2C MODE               |                            | <u> </u>                                                   |      |          |      |       |
| Logic high threshold   | V <sub>I2C_HIGH</sub>      | Slave mode                                                 | 1    | 1.2      | 1.4  | V     |
| Logic high hysteresis  | VI2C HIGH HYS              | Clave mode                                                 |      | 100      |      | mV    |
| Resistance             | RI2C MODE                  |                                                            |      | 1        |      | MΩ    |
| GPIO1                  | T tizo_wiode               |                                                            | l    | '        |      | 10122 |
| VSEL1 pull-down        |                            |                                                            |      |          |      |       |
| resistance             | R <sub>VSEL1</sub>         | 12V PDO is selected                                        |      | 100      |      | kΩ    |
| VSEL1 output high      | V <sub>SEL1_OUT_HIGH</sub> | 100kΩ to VCC                                               | 4.5  |          |      | V     |
| INT logic high         | VINT HIGH                  | 10002210 700                                               | 4.5  |          |      | V     |
| INT logic low          | VINT LOW                   |                                                            | 7.5  |          | 0.4  | V     |
| INT leakage            | I <sub>INT_LKG</sub>       |                                                            |      |          | 1    | μA    |
| PDO SEL OUTPUT (SI     |                            | SFL - 101h)                                                |      |          |      | μΛ    |
| PDO2 SEL OUT to        |                            |                                                            |      |          |      |       |
| PDO3 SEL OUT pull-     | R <sub>PDO2_LOW</sub>      |                                                            |      | 7        |      | Ω     |
| down resistance        | TTPDO2_LOW                 |                                                            |      | <b>'</b> |      | 32    |
| PDO2 SEL OUT to        |                            |                                                            |      |          |      |       |
| PDO4 SEL OUT           | V <sub>PDO</sub> HIGH      | 5V PDO is selected                                         |      |          | 1    | μΑ    |
| leakage                | V FDO_HIGH                 | OV 1 DO 10 SCICOLOU                                        |      |          |      | μπ    |
| NTC and NTC2           |                            |                                                            |      | I        |      |       |
| External thermal-sense |                            |                                                            |      |          |      |       |
| rising threshold       | VNTC_RISING                | $R_P = 47k\Omega$ , $R_{NTC} = 4.72k\Omega$ (100°C)        | 7.5  | 9.1      | 10.5 | %Vcc  |
| External thermal-sense |                            |                                                            |      |          |      |       |
| falling threshold      | Vntc_falling               | $R_P = 47k\Omega$ , $R_{NTC} = 9.45k\Omega$ (80°C)         |      | 16.7     |      | %Vcc  |
| Gate Driver (VDRV)     |                            |                                                            |      | I.       |      |       |
| Gate driver voltage    | V <sub>DRV</sub>           | V <sub>DRV</sub> - V <sub>BUS</sub>                        |      | 4.85     |      | V     |
| Gate driver voltage at |                            |                                                            |      |          |      |       |
| 15µA                   | $V_{DRV\_1}$               | Isource = 15µA                                             |      | 4.4      |      | V     |
| Pull-down resistor     | R <sub>PULL_DOWN</sub>     |                                                            |      | 5        |      | kΩ    |
| BC1.2 DCP Mode         | . 011_00                   |                                                            |      |          |      |       |
| DP and DM short        | _                          |                                                            |      |          |      | _     |
| resistance             | Rdp/dm_short               | $V_{DP} = 0.8V$ , $I_{DM} = 1mA$ , $T_{J} = 25^{\circ}C$   |      | 25       | 40   | Ω     |
| Apple Divider 3 Mode   | I.                         |                                                            | 1    | l        |      |       |
| DP output voltage      | V <sub>DIVIDER_DP</sub>    | $V_{OUT} = 5V$                                             | 2.55 | 2.75     | 2.95 | V     |
| DM output voltage      | VDIVIDER_DM                | Vout = 5V                                                  | 3.35 | 3.6      | 3.85 | V     |
| DP output resistance   | RDIVIDER DP                |                                                            |      | 22       |      | kΩ    |
| DM output resistance   | RDIVIDER_DM                |                                                            |      | 22       |      | kΩ    |
| 1.2V/1.2V Mode         |                            |                                                            | 1    |          |      |       |
| DP and DM output       | .,                         |                                                            |      |          | 4 == |       |
| voltage                | V <sub>DP/DM_1.2V</sub>    | $V_{OUT} = 5V$                                             | 1.05 | 1.20     | 1.35 | V     |
| DP and DM output       | _                          |                                                            |      |          |      |       |
| resistance             | R <sub>DP/DM_1.2V</sub>    |                                                            |      | 300      |      | kΩ    |
| .00.010100             | 1                          | <u>l</u>                                                   | 1    | l        |      |       |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{CC}$  = 5V,  $T_J$  = -40°C to +125°C, typical values are tested at  $T_J$  = 25°C, unless otherwise noted.

| Parameter                                    | Symbol                     | Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Min  | Тур      | Max      | Units |
|----------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|----------|-------|
| Quick Charge 3.0 (QC3.0) Mode                | e                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |          |          |       |
| DP and DM low voltage                        | $V_{QC\_LOW}$              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.2  | 0.3      | 0.4      | V     |
| DP and DM high voltage                       | V <sub>QC_HIGH</sub>       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.8  | 2        | 2.2      | V     |
| DP output resistance                         | R <sub>DP QC</sub>         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 350      | 1500     | kΩ    |
| DM output resistance                         | R <sub>DM_QC</sub>         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 20       | 1000     | kΩ    |
| DM deglitch low time (5)                     | tDEGLITCH_DM_LOW           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 10       |          | ms    |
| DP deglitch high time                        |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1000 | 10       | 1500     | ms    |
| Output voltage changed                       | tDEGLITCH_DP_HIGH          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1000 |          | 1300     | 1115  |
| deglitch time (5)                            | tvout_deglitch_            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20   | 40       | 60       | ms    |
| Bus voltage step (5)                         | CHANGE                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 150  | 200      | 250      | mV    |
|                                              | V <sub>BUS_CONT_STEP</sub> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 130  | 200      | 230      | IIIV  |
| V <sub>BUS</sub> discharge time to 5V when   | tv_unplug                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |          | 500      | ms    |
| DP < 0.6V (5)  Fast Charge Protocol (FCP) Mo | ndo.                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |          |          |       |
|                                              |                            | D - 15k0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0.55 | 1        | -        |       |
| DM T <sub>x</sub> high voltage               | V <sub>FCP_TX_HIGH</sub>   | $R_{LOAD} = 15k\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.55 |          | 5        | V     |
| DM Tx low voltage                            | V <sub>FCP_TX_LOW</sub>    | $R_{LOAD} = 15k\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |          | 0.4      | V     |
| DM R <sub>x</sub> high voltage               | V <sub>FCP_RX_HIGH</sub>   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.5  |          | 5        | V     |
| DM R <sub>x</sub> low voltage                | V <sub>FCP_RX_LOW</sub>    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |          | 1        | V     |
| DM pull-low resistance (5)                   | R <sub>PD_DM</sub>         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 15       |          | kΩ    |
| PHY unit interval (5)                        | tui_PHY                    | f <sub>CLK</sub> = 125kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 144  | 160      | 176      | μs    |
| <b>Charging Data Port (CDP) Mod</b>          | e (CDP_EN = 1)             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |          |          |       |
| DM CDP output voltage                        | $V_{DM\_SRC}$              | $V_{DP} = 0.6V, DM_SINK = 250\mu A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0.5  | 0.6      | 0.7      | V     |
| DP rising lower window                       | V247 DEE                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.25 | 0.35     | 0.45     | V     |
| threshold for V <sub>DM_SRC</sub>            | V <sub>DAT_REF</sub>       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.25 | 0.33     | 0.45     | V     |
| DP rising lower window                       | \/ ····-                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 50       |          | mV    |
| threshold hysteresis                         | V <sub>DAT_REF_HYS</sub>   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 50       |          | IIIV  |
| DP rising upper window                       | V                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.0  | 0.05     | 4.4      | V     |
| threshold for V <sub>DM_SRC</sub>            | V <sub>LGC_SRC</sub>       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.8  | 0.95     | 1.1      | V     |
| DP rising upper window                       | M                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 00       |          | \/    |
| threshold hysteresis                         | V <sub>LGC_SRC_HYS</sub>   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 80       |          | mV    |
| USB Type-C (CC1 and CC2 pin                  | s)                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | •        | •        |       |
| CC pull-up current 1                         | I <sub>RP1</sub>           | V <sub>BUS</sub> = 5V/3A, T <sub>J</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 304  | 330      | 356      | μΑ    |
| CC pull-up current 2                         | I <sub>RP2</sub>           | V <sub>BUS</sub> = 5V/1.5A, T <sub>J</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 162  | 180      | 198      | μA    |
| CC voltage to enable VCONN for               |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |          | 0.75     | · ·   |
| 3A Type-C mode                               | $V_{RA1}$                  | $T_J = 25$ °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |          | 0.75     | V     |
| CC voltage to enable VBUS P                  |                            | T 0500                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0.05 |          | 0.45     | .,    |
| for 3A Type-C mode                           | V <sub>RD1</sub>           | T <sub>J</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0.85 |          | 2.45     | V     |
| CC detach threshold for 3A                   | .,                         | T 0500                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0.75 |          |          | .,    |
| Type-C mode                                  | V <sub>OPEN1</sub>         | T <sub>J</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.75 |          |          | V     |
| CC voltage falling debounce                  |                            | V 1 19 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 400  | 450      | 200      |       |
| timer                                        | tcc_debounce               | V <sub>BUS</sub> deglitch enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 100  | 150      | 200      | ms    |
| CC voltage rising debounce                   |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _    | 4.0      |          |       |
| timer                                        | tpd_debounce               | V <sub>BUS</sub> deglitch disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 5    | 10       | 15       | ms    |
| V <sub>CONN</sub> output power               | P <sub>V_CONN</sub>        | VCC supplies V <sub>CONN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0.1  |          |          | W     |
| USB PD                                       | - V_00/11V                 | The company of the control of the co |      | <u>l</u> | <u>l</u> | 1     |
| Unit interval                                | tuı                        | $T_J = 25^{\circ}C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3    | 3.35     | 3.7      | μs    |
| Transmitter                                  | 1 .01                      | 1.0 =0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      | 0.00     | <u> </u> | , p.o |
| Biphase mark code (BMC) end                  |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |          | _        |       |
| drive (5)                                    | ted_bmc                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |          | 23       | μs    |
| Fall time (5)                                | tfall                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 300  |          |          | ns    |
| Rise time (5)                                | trall<br>trise             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 300  |          |          |       |
| BMC hold low (5)                             |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1    |          |          | ns    |
| DIVIO HOIG IOW (3)                           | thlbmc                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | l I  | <u> </u> | <u> </u> | μs    |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{CC} = 5V$ ,  $T_J = -40$ °C to +125°C, typical values are tested at  $T_J = 25$ °C, unless otherwise noted.

| Parameter                                          | Symbol                    | Condition | Min | Тур  | Max | Units |
|----------------------------------------------------|---------------------------|-----------|-----|------|-----|-------|
| Logic voltage high                                 | V <sub>LOGIC_HIGH</sub>   |           | 1   | 1.15 | 1.3 | V     |
| Logic voltage low                                  | V <sub>LOGIC_LOW</sub>    |           |     |      | 100 | mV    |
| Output resistance                                  | R <sub>TX</sub>           |           |     | 50   |     | Ω     |
| Receiver (5)                                       |                           |           |     |      |     |       |
| CC receiver capacitance                            | Creceiver                 |           |     |      | 600 | рF    |
| Signal detection transitions                       | N <sub>TRANSITION</sub>   |           | 3   |      |     | edges |
| R <sub>X</sub> bandwidth limiting filter           | t <sub>RX_FILTER</sub>    |           | 100 |      |     | ns    |
| Time window for detecting                          | ttransition_              |           | 12  |      | 20  | -10   |
| non-idle mode                                      | WINDOW                    |           | 12  |      | 20  | μs    |
| Receiver input resistance                          | R <sub>BMC_RX</sub>       |           | 1   |      |     | ΜΩ    |
| I <sup>2</sup> C Interface Specifications          | (5)                       |           |     |      |     |       |
| Input logic high                                   | V <sub>N_LOGIC_HIGH</sub> |           | 1.4 |      |     | V     |
| Input logic low                                    | V <sub>IN_LOGIC_LOW</sub> |           |     |      | 0.6 | V     |
| Output logic low                                   | Vout_logic_low            |           |     |      | 0.4 | V     |
| SCL clock frequency                                | fscL                      |           |     | 400  |     | kHz   |
| SCL time high                                      | tніgн                     |           | 60  |      |     | ns    |
| SCL time low                                       | tLOW                      |           | 160 |      |     | ns    |
| Data set-up time                                   | tsu_dat                   |           | 10  |      |     | ns    |
| Data hold time                                     | thd_dat                   |           |     | 70   |     | ns    |
| Repeated start set-up time                         | tsu_start                 |           | 160 |      |     | ns    |
| Repeated start hold time                           | thold_start               |           | 160 |      |     | ns    |
| Bus free time between a start and a stop condition | tbus_free                 |           | 160 |      |     | ns    |
| Stop condition set-up time                         | t <sub>su.sто</sub>       |           | 160 |      |     | ns    |
| SCL and SDA rise time                              | t <sub>RISE</sub>         |           | 100 |      | 300 | ns    |
| SCL and SDA fall time                              | trise                     |           | 10  |      | 300 | ns    |
| Suppressed spike pulse width                       | tsp                       |           | 0   |      | 50  | ns    |
| Capacitance bus for each bus line                  | Св                        |           |     |      | 400 | pF    |

#### Note:

5) Guaranteed by characterization.



#### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{CC}$  = 5V,  $V_{BUS}$  = 5V to 20V,  $T_A$  = 25°C, unless otherwise noted. Connect the MP5031's VBUS\_P pin to the MP4245's output.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{CC}$  = 5V,  $V_{BUS}$  = 5V to 20V,  $T_A$  = 25°C, unless otherwise noted. Connect the MP5031's VBUS\_P pin to the MP4245's output.



© 2021 MPS. All Rights Reserved.



# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{CC}$  = 5V,  $V_{BUS}$  = 5V to 20V,  $T_A$  = 25°C, unless otherwise noted. Connect the MP5031's VBUS\_P pin to the MP4245's output.





# **FUNCTIONAL BLOCK DIAGRAM**



Figure 2: Functional Block Diagram



#### **OPERATION**

#### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the MP5031 from operating at an insufficient supply voltage. The UVLO comparator monitors the VCC input voltage ( $V_{CC}$ ).

#### **VCC and VDD Regulator**

The VCC pin is biased via an external 5V supply (e.g. the DC/DC converter's VCC pin). A  $1\mu$ F to  $10\mu$ F decoupling capacitor is required for VCC.

The 1.8V internal VDD regulator uses VCC as the input. The VDD pin powers most of the digital circuitries, and requires a  $0.47\mu F$  decoupling capacitor.

# Charge Mode Auto-Detection Legacy USB 2.0 Mode

The MP5031 has a USB-dedicated charging port auto-detection function. This function recognizes most mainstream portable devices, and supports the following charging schemes:

- USB Battery Charging Specification BC1.2, Chinese Telecommunications Industry Standard YD/T 1591-2009
- Apple divider 3 mode
- 1.2V/1.2V mode
- Quick Charge 3.0 (QC3.0), Class A (3.3V to 12V)
- Huawei Fast Charge Protocol (FCP), Class A

The auto-detection function is a state machine that supports the dedicated charging port schemes listed above. The state machine starts in divider 3 mode. If a device compliant with divider 3 mode is attached, then the MP5031 remains in divider 3 mode. Then 3.6V is applied to the DM pin, and 2.7V is applied to the DP pin.

If a BC1.2 device is attached, then the MP5031 operates in 1.2V/1.2V mode or BC1.2 DCP mode. DM and DP are shorted with a resistance below  $40\Omega$ . The MP5031 remains in 1.2V/1.2V mode or BC1.2 DCP until the device releases the data line, at which point the device returns to divider 3 mode.

If a QC3.0 or FCP device without power delivery (PD) is attached, then the MP5031 operates in high-voltage quick-charge (QC) mode.

The MP5031 supports BC1.2 charging data port

(CDP) handshaking, which can be enabled via the I<sup>2</sup>C. If CDP handshaking is enabled, then dedicated charging port mode should be disabled (LEGACY\_CHARGING\_MODE\_SEL = 11b).

If a USB PD contract is established once the sink is attached, then QC3.0 functionality is disabled and BC1.2 short mode remains enabled.

#### **USB Type-C Port**

The USB Type-C receptacle, plug, and cable solution (USB Type-C port) uses a configuration process to detect a downward-facing port (DFP) to upward-facing port (UFP) connection. This connection is for  $V_{\text{BUS}}$  management and determining the host-to-device relationship.

The DFP-to-UFP attachment is detected via the host (DFP) once either the CC1 or CC2 pin senses a specified resistance to ground (GND) at the USB Type-C receptacle. The UFP-to-DFP detachment is detected once CC1 or CC2 is terminated at the USB Type-C receptacle and is no longer connected to GND.

Power is not applied to the USB Type-C host  $(V_{BUS})$  or hub receptacle  $(V_{CONN})$  until the DFP detects the presence of an attached device port (UFP). If a DFP-to-UFP attachment is detected, then the DFP powers the receptacle and begins normal USB operation with the attached device. If a DFP-to-UFP detachment is detected, then the port sourcing  $V_{BUS}$  stops powering the receptacle.

The MP5031 is a DFP (host only) with a default 5V/3A power supply capability. The DFP provides  $V_{\text{CONN}}$  to power the cables and electronics in the plug. If a Type-C host is connected, then one of the CCx pins is confirmed as the cable configuration channel (CC) wire, and the other unconnected CCx pin (VCONN) powers the plug.  $V_{\text{CONN}}$  has a 100mW maximum power output.

 $V_{\text{CONN}}$  is disabled until the pull-down resistor connected from CC1 or CC2 to GND (R<sub>A</sub>) is detected. R<sub>A</sub>'s resistance should be below 1.2k $\Omega$ .

#### **USB Power Delivery (PD)**

In USB PD mode, pairs of directly attached ports use the CC wire as a communication channel to determine the voltage, current, and direction of



power flow across the USB cable. These ports operate independently of other USB methods that are used to determine power.

Type-C connectors can support the CC wire as the communication channel. The USB PD engine is disabled until a valid Type-C connection is established. Figure 3 shows a USB PD communication stack.



Figure 3: USB PD Communication Stack

The following tables list the MP5031's supported commands. Table 1 lists the control messages.

**Table 1: Control Message** 

| Transmitted Message | Received Message |
|---------------------|------------------|
| ACCEPT              | GET_PPS_STATUS   |
| GET_SINK_CAP        | GET_SOURCE_CAP   |
| GET_SINK_CAP_       | GET_SOURCE_CAP_  |
| EXTENDED            | EXTENDED         |
| GET_STATUS          | GET_STATUS       |
| GOODCRC             | GOODCRC          |
| GOTOMIN             | NOT_SUPPORTED    |
| NOT_SUPPORTED       | REJECT           |
| PS_RDY              | SOFT_RESET       |
| REJECT              | VCONN_SWAP       |
| SOFT_RESET          | N/A              |

Table 2 lists the data messages.

**Table 2: Data Messages** 

| Transmitted Message | Received Message  |
|---------------------|-------------------|
| SOURCE_CAPABILITIES | SINK_CAPABILITIES |
| BIST                | REQUEST           |
| ALERT               | BIST              |
| N/A                 | ALERT             |

Table 3 lists the extended messages.

**Table 3: Extended Messages** 

| Transmitted Message              | Received Message |
|----------------------------------|------------------|
| STATUS                           | N/A              |
| PPS_STATUS                       | N/A              |
| SOURCE_CAPABILITIES_<br>EXTENDED | N/A              |

The MP5031 also supports soft reset, hard reset, and cable discovery for VDM signals. Figure 4 shows the device policy manager.





Figure 4: Device Policy Manager



#### **PD Contract Handshake**

Figure 5 shows the MP5031's PD contract handshake sequence.

| #  | CH  | OS   | Power  | Data | Cable Plug | Туре                |
|----|-----|------|--------|------|------------|---------------------|
| 0  | CC2 | SOP' |        |      | UFP or DFP | Vendor_Defined      |
| 1  | CC2 | SOP' |        |      | Cable Plug | GoodCRC             |
| 2  | CC2 | SOP' |        |      | Cable Plug | Vendor_Defined      |
| 3  | CC2 | SOP' |        |      | UFP or DFP | GoodCRC             |
| 4  | CC2 | SOP  | Source | DFP  |            | Source_Capabilities |
| 5  | CC2 | SOP  | Sink   | UFP  |            | GoodCRC             |
| 6  | CC2 | SOP  | Sink   | UFP  |            | Request             |
| 7  | CC2 | SOP  | Source | DFP  |            | GoodCRC             |
| 8  | CC2 | SOP  | Source | DFP  |            | Accept              |
| 9  | CC2 | SOP  | Sink   | UFP  |            | GoodCRC             |
| 10 | CC2 | SOP  | Source | DFP  |            | PS_RDY              |
| 11 | CC2 | SOP  | Sink   | UFP  |            | GoodCRC             |

Figure 5: PD Contract Handshake

#### V<sub>BUS</sub> and V<sub>CONN</sub> Discharge

If the sink is detached or a hard reset occurs, then the MP5031 turns the DC/DC regulator's output voltage ( $V_{\text{OUT}}$ ) off and discharges  $V_{\text{BUS}}$  via its 200 $\Omega$  discharge resistor for 200ms. The GPIO7 pin can also control an external MOSFET to discharge  $V_{\text{OUT}}$  for 200ms. Meanwhile,  $V_{\text{CONN}}$  is discharged via a 1k $\Omega$  discharge resistor for 30ms.

#### **VBUS P Under-Voltage Lockout (UVLO)**

If a DC/DC converter with an  $I^2C$  interface is selected, then VBUS\_P UVLO is enabled by monitoring PG\_STATUS. If  $V_{BUS}$  is below the UVLO falling threshold (2.97V or 4.5V) during programmable power supply (PPS) operation, then VBUS\_UVLO is set to 1 internally, and a hard reset is triggered.

If a DC/DC converter without an I²C interface is selected, then PPS functionality is disabled. During fixed power data object (PDO) operation, the GPIO5 pin can be configured via VBUS\_UV\_FIXPDO. To detect VBUS, connect GPIO5 to VBUS\_P via a 1/5 resistor divider. Table 4 lists how to set the VBUS\_P UVLO threshold in a fixed PDO state. If VBUS drops below the UVLO threshold, then VBUS\_UV\_FIXPDO is set to 1 internally, and a hard reset is triggered.

Table 4: VBUS\_P UVLO Threshold (Only Valid for DC/DC Converters without an I<sup>2</sup>C)

| Sink<br>Requested               | VBUS_UV_<br>FIXPDO Threshold | VBUS_P UVLVO<br>Threshold |
|---------------------------------|------------------------------|---------------------------|
| V <sub>OUT</sub> = 5V (default) | 0.96V                        | 4.8V                      |
| $V_{OUT} = 9V$                  | 1.743V                       | 8.715V                    |
| V <sub>OUT</sub> = 15V          | 2.938V                       | 14.69V                    |
| V <sub>OUT</sub> = 20V          | 3.88V                        | 19.4V                     |

Figure 6 shows VBUS\_P UVLO detection for DC/DC applications without an I<sup>2</sup>C.



Figure 6: VBUS\_P UVLO Detection for DC/DC Applications without an I<sup>2</sup>C

#### Start-Up and Shutdown Timing

The GPIO3, GPIO4, and GPIO6 pins can be configured as the EN input function that turns the MP5031 on and off.

If  $V_{CC}$  exceeds 4.3V and the GPIOx\_EN pin is pulled high, then the PD engine is enabled. The MP5031's start-up time begins after the DC/DC converter start-up time. Its shutdown time begins before the converter's shutdown time (see Figure 7).



Figure 7: MP5031 Start-Up and Shutdown Timing



If the MP298x, MP424x, or MP4255 is used as the DC/DC converter, then the MP5031's  $V_{\rm CC}$  is powered by the converter's 5V LDO output powers. If the MP28167-A is the DC/DC converter, then an external 5V LDO regulator is required to power the MP5031. The external 5V LDO regulator's start-up time should begin after the MP28167-A's start-up time.

In an MP298x, MP4255, or MP28167-A PD solution, GPIOx\_EN can control the PD engine's start-up and shutdown times.

If GPIOx\_EN is connected to the DC/DC converter's VIN pin, then the PD's start-up sequence input voltage  $(V_{IN\_ON})$  can be calculated with Equation (1):

$$V_{IN\_ON}(V) = 1.43V \times (R_{DN2} + R_{UP2}) / R_{DN2}(1)$$

The PD's shutdown sequence  $V_{IN}$  ( $V_{IN\_OFF}$ ) can be calculated with Equation (2):

$$V_{IN OFF}(V) = 1.21V \times (R_{DN2} + R_{UP2}) / R_{DN2}(2)$$

Figure 8 shows the MP5031's start-up time schematic.



Figure 8: MP5031 Start-Up Time Schematic

Table 5 lists the  $V_{\text{IN}}$  start-up and shutdown thresholds.

Table 5: V<sub>IN</sub> Start-Up and Shutdown Thresholds

|                    | DC/DC EN<br>Divider (kΩ) | MP5031 EN<br>Divider (kΩ) | DC/DC<br>Start-Up (V) | DC/DC<br>Shutdown (V) | MP5031<br>Start-Up (V) | MP5031<br>Shutdown (V) |
|--------------------|--------------------------|---------------------------|-----------------------|-----------------------|------------------------|------------------------|
| MP5031 +<br>MP2984 | 100/30                   | 100/28.4                  | 5.85                  | 5.07                  | 6.47                   | 5.47                   |
| MP5031 +<br>MP4255 | 100/39                   | 100/28.4                  | 5.7                   | 4.9                   | 6.47                   | 5.47                   |

#### **EN Off Delay Timer**

The GPIO3 pin can be configured for EN\_OFF\_DELAY\_OUT functionality. If EN is high, then the MP5031 turns on. If the external EN\_OFF signal is received, then EN\_OFF\_DELAY\_OUT remains high for 22min to enable the upstream DC/DC converter (EN\_OFF\_TIMER = 010b). After the 22min delay

time, the USB PD engine turns off and CLK is disabled after a 200ms delay (see Figure 9). Figure 10 and Figure 11 on page 19 show the timing sequence.

If EN\_OFF\_DELAY functionality is not required, configure the GPIO3 for a function that is not EN\_OFF\_DELAY\_OUT.



Figure 9: EN Off Timer





Figure 10: State Machine Diagram



Figure 11: Attached Timing Sequence



#### **VCONN Over-Current Protection (OCP)**

The VCC to  $V_{CONN}$  switch has a  $20\Omega$  resistance and a 50mA over-current protection (OCP) threshold. If  $V_{CONN}$  OCP is triggered, then  $V_{CONN}$ 's  $V_{OUT}$  latches off. The following actions can reenable  $V_{CONN}$ :

- Cycling power on VIN and EN
- Hard reset
- Detaching and reattaching the USB Type-C device

#### Bidirectional I<sup>2</sup>C Interface

The MP5031's SDA and SCL pins support I<sup>2</sup>C master and slave functions. If operating with an external buck-boost converter (e.g. the MP4245), then the MP5031 operates in I<sup>2</sup>C

master mode. Select I<sup>2</sup>C slave mode to configure the I<sup>2</sup>C register.

Float the I2C\_MODE pin or pull it to GND to set the MP5031 to I²C master mode. Pull I2C\_MODE to VCC to set the MP5031 to I²C slave mode. The digital clock is always on in I²C slave mode (I2C\_MODE = VCC). The I²C is active once  $V_{\rm CC}$  exceeds the VCC UVLO rising threshold. The Type-C sink does not have to be attached.

The GPIO5 and GPIO6 pins can be configured as a second I<sup>2</sup>C slave entrance. However, the internal clock must be turned on for full I<sup>2</sup>C functionality. The SDA, SCL, GPIO5, and GPIO6 pins cannot operate simultaneously in slave mode (see Table 6).

Table 6: SDA, SCL, GPIO5, and GPIO6 I2C Functions

| I2C_MODE Input | SDA and SCL Function        | GPIO5, GPIO6 Function                   | Internal Clock                                                                                |
|----------------|-----------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------|
| VCC            | I <sup>2</sup> C slave mode | I <sup>2</sup> C functionality disabled | Always on                                                                                     |
| GND            |                             | clock must be on for full I2C           | Use the USB Type-C attachment or write "0x55AA" to register 0x14 to enable the internal clock |

#### **Battery Low-Voltage Detection**

The GPIO4 and GPIO2 pins can be configured as an input battery voltage-sense pin. If the battery voltage ( $V_{BATT}$ ) drops below a certain level (this level is configurable), then the USB PD engine updates the source capability based on I<sup>2</sup>C control bits VBATT\_LOW\_PULL\_PS\_EN and VBATT\_LOW\_PULL\_NTC\_EN (see Table 7). Once  $V_{BATT}$  recovers, the USB PD engine changes the source capabilities to normal. If VBATT\_LOW\_PULL\_NTC\_EN = 1, then the

source capability returns to normal after a 16s delay.

This function can also be disabled via I<sup>2</sup>C control bits VBATT\_LOW\_PULL\_PS\_EN and VBATT\_LOW\_PULL\_NTC\_EN.

It is recommended to have a 1/10 resistor divider ratio for VBATT\_SENSE. The internal comparator's falling threshold is 1.12V, and its rising threshold is 1.18V with a  $20\mu s$  deglitch time.

**Table 7: Battery Low Update Source Capability** 

| VBATT_LOW_PULL<br>_PS_EN  | 0                                                      | 0                                                 | 1                                                                             |
|---------------------------|--------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------|
| VBATT_LOW_PULL<br>_NTC_EN | 0                                                      | 1                                                 | 0                                                                             |
| Low Battery<br>Voltage    | The PDO list is based on the PDO_TYPE register setting | Update PDO1 to 5V/2A, the other PDOs are disabled | Disable the PDO with a power rating greater than or equal to PWR_SHARE_TO_PDP |



The low battery voltage ( $V_{BATT\_LOW}$ ) can be calculated with Equation (3):

 $V_{BATT\_LOW}(V) = 1.12V \times (R_{DN} + R_{UP}) / R_{DN}$  (3)

Figure 12 shows the VBATT\_SENSE resistor divider.



Figure 12: VBATT\_SENSE Resistor Divider

#### **Load-Shedding Entry and Recovery**

If the NTC or NTC2 (NTC2\_PS\_EN = 0) falling threshold is triggered (NTC\_MODE = 0), then the Type-C resistor pull-up current ( $R_P$ ) changes

from  $330\mu A$  to  $180\mu A$ . This occurs regardless of whether there is a PD contract or not.

If the MP424x device is selected (SLAVE\_DEVICE\_SEL = 001b), an OT\_WARNING signal is sent and a PD contract exists, then  $R_P$  changes from 330 $\mu$ A to 180 $\mu$ A and the Type-C detection threshold changes accordingly. If a PD contract exists, then the USB PD PDO is updated to 5V/2A, and all other PDOs are disabled.

If the NTC or NTC2 voltage recovers to a normal value and the external DC/DC converter OT\_WARNING = 0 after a 16s delay, then  $R_{\text{P}}$  returns to 330 $\mu\text{A}$ . If there was originally a PD contract, then the MP5031 USB PD engine sends the default PDOs again. If NTC2\_PS\_EN = 1 and the NTC2 falling threshold is triggered, then the MP5031 updates the PDO list based on PWR\_SHARE\_TO\_PDP.



Figure 13: Load-Shedding State Machine (6)



Figure 14: Load-Shedding Logic (6)

#### Note:

6) NTC2\_PS\_EN = 0.



#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. If the die temperature exceeds 150°C or the NTC/NTC2 falling threshold is triggered (NTC\_MODE = 1), then the MP5031 resets the USB PD engine and turns off the DC/DC converter via the I²C or by pulling the converter's enable (EN) pin low. Once the temperature falls below its lower threshold (about 130°C), then the chip turns on again for CCx detection. If the sink is attached, then the MP5031 starts up the USB PD engine. The I²C slave remains operational during thermal shutdown.

#### **Power Sharing**

The GPIO2 pin can be configured for power-sharing input functions. If GPIO2 (POWER\_SHARE) is pulled low, then the USB PD engine disables the PDO (if the power rating meets or exceeds PWR\_SHARE\_TO\_PDP). All PPS augmented PDOs (APDOs) are disabled.

The GPIO3, GPIO5, or GPIO7 pins can be configured for ATTACH indication. If using multiple devices, and the first MP5031 (MP5031 #1) detects that a sink is attached, then GPIO3 is pulled low. At the same time, the second MP5031 (MP5031 #2) pulls its GPIO2 pin low. MP5031 #2 disables the PDO with a power rating that meets or exceeds PWR\_SHARE\_TO\_PDP, and all PPS APDOs are disabled.

The GPIO2 pin can also be used for power-sharing output functions. If the MP5031's sink-requested PDO power rating meets or exceeds PWR\_SHARE\_OUTPUT\_THLD, then GPIO2 is pulled low (see Figure 15).



Figure 15: Power-Share Connection between Two MP5031s (7)

#### Note:

7) Cut total power to 50% per MP5031 device.

#### I<sup>2</sup>C Arbitration

The GPIO3 pin can be configured for I<sup>2</sup>C arbitration (I2C\_ARB) functions. If MP5031 #1 sends an I<sup>2</sup>C command, then GPIO3 is pulled down. GPIO3 is pulled high again after MP5031 #1's I<sup>2</sup>C command is complete. MP5031 #2 checks the GPIO3 status and sends an I<sup>2</sup>C command until GPIO3 is pulled high (see Figure 16). The MP5031's I<sup>2</sup>C arbitration function can be used in the MP4255 reference design.



Figure 16: I<sup>2</sup>C Arbitration Connection

#### **Charging Data Port (CDP) Mode**

The MP5031 integrates CDP mode handshaking. Set CDP\_EN = 1 to enable CDP mode handshaking. Disable Apple divider 3 mode, FCP, 1.2V/1.2V mode, and any other DCP schemes on the DP and DM pins (LEGACY\_CHARGING\_MODE\_SEL = 11b) (see Figure 17).



Figure 17: CDP Mode Set-Up

#### **Smart Line Drop Compensation**

The MP5031 has smart line drop compensation for when the MP424x or MP298x DC/DC converter is attached. Line drop compensation is active for both fixed PDO or non-PD conditions. If a PPS condition occurs, then line drop compensation is disabled. If the other DC/DC converter is selected, then the line drop compensation is determined by the converter's set-up, and the MP5031 does not disable line drop compensation in a PPS state.



If an MP424x device is selected (SLAVE\_DEVICE\_SEL = 001b), then the line drop compensation value is determined by the MP424x's set-up. The MP5031 disables MP424x line drop compensation after entering PPS.

If an MP298x device is selected (SLAVE\_DEVICE\_SEL = 000B), then the MP5031's GPIO3 pin can be configured for

ISENS+ functions, which sense the MP298x's COMP pin voltage ( $V_{\text{COMP}}$ ). GPIO7 can be configured for adjustable functions, which sinks the 2 $\mu$ A current on the MP298x's FB pin once  $V_{\text{COMP}}$  exceeds 1.2V.

Figure 18 shows the PDO reduced logic and state machine.



Figure 18: PDO Reduced Logic and State Machine (8)

#### Note:

8) If NTC and PWR\_SHARE\_TO\_PDP events (GPIO2\_PS pulls low, the battery voltage low, or NTC2) are triggered at the same time, then the PDO lists are updated based on the NTC set-up. If NTC\_MODE = 1, then the device shuts down. If NTC\_MODE = 0, then the PDO list is updated to 5V/2A.



#### I<sup>2</sup>C Transfer Data

Every byte put on the SDA line must be 8 bits long. Each byte must be followed by an acknowledge (ACK) bit. The master generates the ACK-related clock pulse. The transmitter releases the SDA line (high) during the ACK clock pulse. The receiver must pull down the SDA line during the ACK clock pulse to remain stable (low) during the clock pulse's high period.

Figure 19 shows the complete data transfer format. After a start command (S) is sent, a slave

address is sent. This address is 7 bits long and is followed by an 8th data direction bit (R/W). A 0 indicates a transmission (write), and a 1 indicates a request for data (read). A data transfer is always terminated via a stop command (P) that is generated by the master. For a master to continue communicating on a bus, it can generate a repeated start command (Sr) and address another slave without first generating a stop command.



Figure 19: Complete Data Transfer

The MP5031 includes a full I<sup>2</sup>C slave controller. The I<sup>2</sup>C slave complies with the I<sup>2</sup>C specification requirements. It requires a start command, valid I<sup>2</sup>C address, register address byte, and data byte for a single data update. After receiving each byte, the MP5031 acknowledges the byte by

pulling the SDA line low during the high period of a single clock pulse. Then a valid I<sup>2</sup>C address selects the MP5031, and the MP5031 performs an update on the falling edge of the LSB byte.

Figure 20 shows I<sup>2</sup>C read and write commands.



Figure 20: I<sup>2</sup>C Read and Write Commands



# I<sup>2</sup>C REGISTER MAP

#### I<sup>2</sup>C Slave, I2C MODE = VCC

| Add.<br>(Hex) | Name         | R/W | D15                                               | D14                                        | D13                | D12                       | D11                                                   | D10   | D9        | D8                                               | D7                        | D6                | D5                            | D4                         | D3                                  | D2                           | D1                           | D0                          |
|---------------|--------------|-----|---------------------------------------------------|--------------------------------------------|--------------------|---------------------------|-------------------------------------------------------|-------|-----------|--------------------------------------------------|---------------------------|-------------------|-------------------------------|----------------------------|-------------------------------------|------------------------------|------------------------------|-----------------------------|
| 00            | PDO_<br>TYPE | R/W |                                                   | OTP_SOF                                    | TWARE_RE           | VISION                    | _NO <sup>(9)</sup>                                    |       | RE        | SERVED                                           | PDO5<br>EN <sup>(9)</sup> |                   | PDO3<br>EN (9)                | PDO2_<br>EN <sup>(9)</sup> | PDO5_<br>TYPE (9)                   | PDO4_<br>TYPE <sup>(9)</sup> | PDO3_<br>TYPE <sup>(9)</sup> | PDO2<br>TYPE <sup>(9)</sup> |
| 01            | PDO_V1       | R   |                                                   |                                            | RESERVE            | ED                        |                                                       |       |           |                                                  | PDO1_VOLTAGE_SETTING (5V) |                   |                               |                            |                                     |                              |                              |                             |
| 02            | PDO_I1       | R/W |                                                   | OTF                                        | _SUFFIX_0          | CODE (9)                  |                                                       |       |           | PDO1_CURRENT_SETTING (9) (3A default)            |                           |                   |                               |                            |                                     |                              |                              |                             |
| 03            | PDO_V2       | R/W |                                                   | PDO                                        |                    |                           | )2_V                                                  | OLT   | AGE_SET   | TING (                                           | <sup>9)</sup> (9V d       | efault)           |                               |                            |                                     |                              |                              |                             |
| 04            | PDO_I2       | R/W |                                                   |                                            | RESERVE            | ED                        |                                                       |       |           |                                                  | PE                        | 002_CI            | JRREN                         | T_SETTIN                   | IG <sup>(9)</sup> (3A de            | efault)                      |                              |                             |
| 05            | PDO_V3       |     |                                                   |                                            |                    |                           | PDO:                                                  | 3_V   | OLT/      | AGE_SET                                          | TING (9)                  | ) (15V d          | default)                      |                            |                                     |                              |                              |                             |
| 06            | PDO_I3       |     |                                                   |                                            | RESERVE            | ΞD                        |                                                       |       |           |                                                  | PE                        | 003_CI            | JRREN                         | T_SETTIN                   | IG <sup>(9)</sup> (3A de            | efault)                      |                              |                             |
| 07            | PDO_V4       |     |                                                   |                                            |                    |                           | PDO                                                   | 4_V   | OLT/      | AGE_SET                                          |                           |                   |                               |                            |                                     |                              |                              |                             |
| 80            | PDO_I4       | R/W |                                                   |                                            | RESERVE            | ΞD                        |                                                       |       |           |                                                  | PE                        | 004_CI            | JRREN                         | T_SETTIN                   | IG <sup>(9)</sup> (3A de            | efault)                      |                              |                             |
| 09            | PDO_V5       |     |                                                   | PDO5_VO                                    |                    |                           | OLT                                                   | AGE   | _SETTING  | Э <sup>(9)</sup> (З.                             | 3V to 2                   | 1V defa           | ult)                          |                            |                                     |                              |                              |                             |
| 0A            | PDO_I5       | R/W |                                                   | RESERVED                                   |                    |                           |                                                       |       |           | PE                                               | 005_CI                    | JRREN             | T_SETTIN                      | IG <sup>(9)</sup> (3A de   | efault)                             |                              |                              |                             |
| 0B            | CTL1         | R/W | VBATT_<br>LOW_<br>PULL_<br>PS_EN <sup>(9)</sup>   | LEGACY_<br>CHARGING<br>_MODE_<br>SEL_1 (9) | NTC2_<br>PS_EN (9) | CDP_<br>EN <sup>(9)</sup> | LEGACY_<br>CHARGING<br>_MODE_<br>SEL_0 <sup>(9)</sup> |       | =D        | VBATT_<br>LOW_<br>PULL_<br>NTC_EN <sup>(9)</sup> | _                         | SLAVE             | _ADDF                         | RESS (9)                   | TYPE-C_<br>MODE (9)                 | SLAVE                        | _DEVICE                      | E_SEL                       |
| 0C            | CTL2         | R/W | HDRST                                             | SEND_<br>SRC_CAP                           | USB<br>SUSPEND     | USB<br>COMMU<br>NICATE    | LPS                                                   | (9)   |           |                                                  | DUCH_<br>RRENT            | (9)               |                               | UCH_<br>MP <sup>(9)</sup>  | UNCUKEX<br>TMSG <sup>(9)</sup>      | RESER<br>VED                 | SRC<br>CAP (9)               | VDRV<br>_EN <sup>(9)</sup>  |
| 0D            | CTL3         | R/W | PFM_<br>PWM <sup>(9)</sup>                        | FREQ_<br>DITHER (9)                        | EN_C               | FF_TIM                    | ER <sup>(9)</sup>                                     |       | IO4<br>9) | GF                                               | PIO3 <sup>(9)</sup>       |                   |                               | GPIO2                      | (9)                                 | (                            | GPIO1 (9)                    |                             |
| 0E            | CTL4         | R/W | NTC_                                              | VBUS_<br>UV_THD <sup>(9)</sup>             | R                  | ESERVE                    | ED.                                                   |       | RV<br>9)  | GF                                               | PIO7 <sup>(9)</sup>       |                   |                               | GPIO6                      | (9)                                 |                              | GPO5 <sup>(9)</sup>          |                             |
| 0F            | PWRSHA       | R/W |                                                   | P                                          | WR_SHARE           | _OUTP                     | UT_THLD (8                                            | 3)    |           |                                                  |                           |                   | POWE                          | R_SHAR                     | E_TO_PDP                            | _THLD (                      |                              |                             |
| 10            | STATUS<br>1  | R   | PPS_OUTPUT_VOL                                    |                                            |                    | LTA                       | GE                                                    |       |           |                                                  |                           | BATTERY<br>_SHORT | ANALOG_<br>DETECTED<br>_TYPEC | ANA_<br>OTP                | PREVIO<br>USLY_<br>PD_CON<br>NECTED | LOAD_<br>SHED<br>DING        |                              |                             |
| 11            | STATUS<br>2  | R   | RESER CABLE CAPABILI TY_MISM OBJECT_POSITION ATCH |                                            |                    | ON                        | SINK_REQUEST_CURRENT_APDO F                           |       |           | RESE                                             | RVED                      |                   |                               |                            |                                     |                              |                              |                             |
| 12            | ID           | R   |                                                   | VENDER ID: 1000 RESERVED                   |                    |                           |                                                       |       |           |                                                  |                           |                   |                               |                            |                                     |                              |                              |                             |
| 14            | CLK_ON       | R/W |                                                   |                                            | Enable (E          | N) contro                 | ol of the digi                                        | tal c | lock:     | 0x55AA to                                        | o enabl                   | e the cl          | ock, 0x                       | 0000 to dis                | sable the clo                       | ock                          |                              |                             |

#### Note:

9) These registers are one-time programmable (OTP). If the MP5031's VCC voltage (V<sub>CC</sub>) exceeds the UVLO rising threshold, then the OTP items are loaded to the I<sup>2</sup>C register.



# **REGISTER DESCRIPTION**

### PDO\_TYPE

PDO1 is a 5V fixed power data object (PDO). PDO1 is always enabled.

Address: 0x00 Type: Read/write

| Bits     | Name                         | Description                                              |
|----------|------------------------------|----------------------------------------------------------|
| D[15:10] | OTP_SOFTWARE_<br>REVISION_NO | Returns the software revision number. Determined by MPS. |
|          |                              | Enables PDO5's power object.                             |
| D[7]     | PDO5_EN                      | 0b: Disabled<br>1b: Enabled (default)                    |
|          |                              | Enables PDO4's power object.                             |
| D[6]     | PDO4_EN                      | 0b: Disabled<br>1b: Enabled (default)                    |
|          |                              | Enables PDO3's power object.                             |
| D[5]     | PDO3_EN                      | 0b: Disabled<br>1b: Enabled (default)                    |
|          |                              | Enables PDO2's power object.                             |
| D[4]     | PDO2_EN                      | 0b: Disabled<br>1b: Enabled (default)                    |
|          | PDO5_TYPE                    | Sets PDO5's power object.                                |
| D[3]     |                              | 0b: Fixed PDO<br>1b: APDO (default)                      |
|          |                              | Sets PDO4's power object.                                |
| D[2]     | PDO4_TYPE                    | 0b: Fixed PDO (default) 1b: APDO                         |
|          |                              | Sets PDO3's power object.                                |
| D[1]     | PDO3_TYPE                    | 0b: Fixed PDO (default) 1b: APDO                         |
|          |                              | Sets PDO2's power object.                                |
| D[0]     | PDO2_TYPE                    | 0b: Fixed PDO (default) 1b: APDO                         |

#### PDO V1

Address: 0x01 Type: Read-only

| Bits   | Name                     | Description                                                                                    |
|--------|--------------------------|------------------------------------------------------------------------------------------------|
| D[9:0] | PDO1_VOLTAGE_<br>SETTING | Sets PDO1's output voltage (Vout) in 50mV increments. This bit is fixed to 0001 1001 00b (5V). |



#### PDO\_I1

Address: 0x02 Type: Read/write

| Bits     | Name                     | Description                                                                                                                                                                                                                                                                                                                                |
|----------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[15:10] | OTP_SUFFIX_<br>CODE      | Returns the 4-digit suffix code. This code is assigned by MPS; contact an MPS FAE for details.                                                                                                                                                                                                                                             |
| D[9:0]   | PDO1_CURRENT_<br>SETTING | Sets PDO1's maximum output current (Iout_Max) in 10mA increments. The default Iout_Max is 3A. If these bits are set above 3A, then the MP5031 checks the cable current rating first. If the current rating is set to 5A, then it writes a setting above 3A. If the cable capability is 3A, then it writes a 3A maximum current capability. |

#### PDO\_V2

Address: 0x03 Type: Read/write

Default PDO Type: Fixed PDO

### PDO2\_TYPE is set to 0b (fixed PDO):

| Bits     | Name                     | Description                                                         |
|----------|--------------------------|---------------------------------------------------------------------|
| D[15:10] | RESERVED                 | Reserved. Set to 0b.                                                |
| D[9:0]   | PDO2_VOLTAGE_<br>SETTING | Sets PDO2's V <sub>OUT</sub> in 50mV increments. The default is 9V. |

#### PDO2\_TYPE is set to 1b (APDO):

| Bits    | Name                     | Description                                                                         |
|---------|--------------------------|-------------------------------------------------------------------------------------|
| D[15:8] | PDO2_MAXIMUM_<br>VOLTAGE | Sets PDO2's maximum voltage in 100mV increments. The absolute maximum value is 21V. |
| D[7:0]  | PDO2_MINIMUM_<br>VOLTAGE | Sets PDO2's minimum voltage in 100mV increments.                                    |

#### PDO 12

Address: 0x04 Type: Read/write

Default PDO Type: Fixed PDO

# PDO2\_TYPE is set to 0b (fixed PDO):

| Bits     | Name                     | Description                                                                                                                                                                                                                                                                                                                               |
|----------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[15:10] | RESERVED                 | Reserved. Set to 0b.                                                                                                                                                                                                                                                                                                                      |
| D[9:0]   | PDO2_CURRENT_<br>SETTING | Sets PDO2's I <sub>OUT_MAX</sub> in 10mA increments. The default I <sub>OUT_MAX</sub> is 3A. If these bits are set above 3A, then the MP5031 checks the cable current rating first. If the current rating is set to 5A, then it writes a setting above 3A. If the cable capability is 3A, then it writes a 3A maximum current capability. |

#### PDO2\_TYPE is set to 1b (APDO):

| Bits    | Name                     | Description                                                                                                                                                                                                                                                                                  |
|---------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[15:7] | RESERVED                 | Reserved. Set to 0b.                                                                                                                                                                                                                                                                         |
| D[6:0]  | PDO2_CURRENT_<br>SETTING | Sets PDO2's maximum current in 50mA increments. If these bits are set above 3A, then the MP5031 checks the cable current rating first. If the current rating is set to 5A, then it writes a setting above 3A. If the cable capability is 3A, then it writes a 3A maximum current capability. |



#### PDO\_V3

Address: 0x05 Type: Read/write

Default PDO Type: Fixed PDO

#### PDO3\_TYPE is set to 0b (fixed PDO):

| Bits     | Name                     | Description                                                          |
|----------|--------------------------|----------------------------------------------------------------------|
| D[15:10] | RESERVED                 | Reserved. Set to 0b.                                                 |
| D[9:0]   | PDO3_VOLTAGE_<br>SETTING | Sets PDO3's V <sub>OUT</sub> in 50mV increments. The default is 15V. |

### PDO3\_TYPE is set to 1b (APDO):

| Bits    | Name                     | Description                                                                         |  |  |  |
|---------|--------------------------|-------------------------------------------------------------------------------------|--|--|--|
| D[15:8] | PDO3_MAXIMUM_<br>VOLTAGE | Sets PDO3's maximum voltage in 100mV increments. The absolute maximum value is 21V. |  |  |  |
| D[7:0]  | PDO3_MINIMUM_<br>VOLTAGE | Sets PDO3's minimum voltage in 100mV increments.                                    |  |  |  |

#### PDO\_I3

Address: 0x06 Type: Read/write

Default PDO Type: Fixed PDO

#### PDO3\_TYPE is set to 0b (fixed PDO):

| Bits                                   | Name                     | Description                                                                                                                                                                                                                                                                                                                               |  |  |  |
|----------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| D[15:10] RESERVED Reserved. Set to 0b. |                          |                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| D[9:0]                                 | PDO3_CURRENT_<br>SETTING | Sets PDO3's I <sub>OUT_MAX</sub> in 10mA increments. The default I <sub>OUT_MAX</sub> is 3A. If these bits are set above 3A, then the MP5031 checks the cable current rating first. If the current rating is set to 5A, then it writes a setting above 3A. If the cable capability is 3A, then it writes a 3A maximum current capability. |  |  |  |

#### PDO3\_TYPE is set to 1b (APDO):

| Bits    | Name                     | Description  Reserved. Set to 0b.                                                                                                                                                                                                                                                            |  |  |  |
|---------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| D[15:7] | RESERVED                 |                                                                                                                                                                                                                                                                                              |  |  |  |
| D[6:0]  | PDO3_CURRENT<br>_SETTING | Sets PDO3's maximum current in 50mA increments. If these bits are set above 3A, then the MP5031 checks the cable current rating first. If the current rating is set to 5A, then it writes a setting above 3A. If the cable capability is 3A, then it writes a 3A maximum current capability. |  |  |  |

#### PDO\_V4

Address: 0x07 Type: Read/write

Default PDO Type: Fixed PDO

#### PDO4\_TYPE is set to 0b (fixed PDO):

| Bits     | Name                     | Description                                                          |  |  |  |
|----------|--------------------------|----------------------------------------------------------------------|--|--|--|
| D[15:10] | RESERVED                 | Reserved. Set to 0b.                                                 |  |  |  |
| D[9:0]   | PDO4_VOLTAGE_<br>SETTING | Sets PDO4's V <sub>OUT</sub> in 50mV increments. The default is 20V. |  |  |  |



#### PDO4\_TYPE is set to 1b (APDO):

| Bits    | Name                     | Description                                                                         |  |  |  |
|---------|--------------------------|-------------------------------------------------------------------------------------|--|--|--|
| D[15:8] | PDO4_MAXIMUM_<br>VOLTAGE | Sets PDO4's maximum voltage in 100mV increments. The absolute maximum value is 21V. |  |  |  |
| D[7:0]  | PDO4_MINIMUM_<br>VOLTAGE | Sets PDO4's minimum voltage in 100mV increments.                                    |  |  |  |

#### PDO\_I4

Address: 0x08 Type: Read/write

Default PDO Type: Fixed PDO

#### PDO4\_TYPE is set to 0b (fixed PDO):

| Bits     | Name                     | Description                                                                                                                                                                                                                                                                                                       |  |  |  |
|----------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| D[15:10] | RESERVED                 | Reserved. Set to 0b.                                                                                                                                                                                                                                                                                              |  |  |  |
| D[9:0]   | PDO4_CURRENT_<br>SETTING | Sets PDO4's IOUT_MAX in 10mA increments. The default IOUT_MAX is 3A. If these bits are set above 3A, then the MP5031 checks the cable current rating first. If the current rating is set to 5A, then it writes a setting above 3A. If the cable capability is 3A, then it writes a 3A maximum current capability. |  |  |  |

# PDO4\_TYPE is set to 1b (APDO):

| Bits    | Name                     | Description                                                                                                                                                                                                                                                                                  |  |  |  |
|---------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| D[15:7] | RESERVED                 | Reserved. Set to 0b.                                                                                                                                                                                                                                                                         |  |  |  |
| D[6:0]  | PDO4_CURRENT_<br>SETTING | Sets PDO4's maximum current in 50mA increments. If these bits are set above 3A, then the MP5031 checks the cable current rating first. If the current rating is set to 5A, then it writes a setting above 3A. If the cable capability is 3A, then it writes a 3A maximum current capability. |  |  |  |

#### PDO\_V5

Address: 0x09 Type: Read/write

Default PDO Type: APDO

#### PDO5\_TYPE is set to 0b (fixed PDO):

| Bits     | Name                     | Description                                      |  |  |  |
|----------|--------------------------|--------------------------------------------------|--|--|--|
| D[15:10] | RESERVED                 | Reserved. Set to 0b.                             |  |  |  |
| D[9:0]   | PDO5_VOLTAGE_<br>SETTING | Sets PDO5's V <sub>OUT</sub> in 50mV increments. |  |  |  |

#### PDO5\_TYPE is set to 1b (APDO):

| Bits    | Name                     | Description                                                                           |  |  |  |  |
|---------|--------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| D[15:8] | PDO5_MAXIMUM_<br>VOLTAGE | Sets PDO5's maximum voltage in 100mV increments. The default maximum voltage is 21V.  |  |  |  |  |
| D[7:0]  | PDO5_MINIMUM_<br>VOLTAGE | Sets PDO5's minimum voltage in 100mV increments. The default minimum voltage is 3.3V. |  |  |  |  |



#### PDO\_I5

Address: 0x0A Type: Read/write

Default PDO Type: APDO

# PDO5\_TYPE is set to 0b (fixed PDO):

| Bits     | Name                     | Description                                                                                                                                                                                                                                                                                       |
|----------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[15:10] | RESERVED                 | Reserved. Set to 0b.                                                                                                                                                                                                                                                                              |
| D[9:0]   | PDO5_CURRENT_<br>SETTING | Sets PDO5's I <sub>OUT_MAX</sub> in 10mA increments. If these bits are set above 3A, then the MP5031 checks the cable current rating first. If the current rating is set to 5A, then it writes a setting above 3A. If the cable capability is 3A, then it writes a 3A maximum current capability. |

# PDO5\_TYPE is set to 1b (APDO) (default):

| Bits    | Name                     | Description                                                                                                                                                                                                                                                                                                                               |  |  |  |
|---------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| D[15:7] | RESERVED                 | VED Reserved. Set to 0b.                                                                                                                                                                                                                                                                                                                  |  |  |  |
| D[6:0]  | PDO5_CURRENT_<br>SETTING | Sets PDO5's I <sub>OUT_MAX</sub> in 50mA increments. The default I <sub>OUT_MAX</sub> is 3A. If these bits are set above 3A, then the MP5031 checks the cable current rating first. If the current rating is set to 5A, then it writes a setting above 3A. If the cable capability is 3A, then it writes a 3A maximum current capability. |  |  |  |

#### CTL1

Address: 0x0B Type: Read/write

| Bits            | Name                                                            | Description                                                                                                                                                                                                                                  |                                   |   |                                                                                             |                                                 |                                                                                         |  |
|-----------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---|---------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------|--|
|                 |                                                                 | If the GPIO2 or GPIO4 pin is set to VBATT_SENSE, then these bits control the MP5031's battery low-voltage detection. These bits are set to 01b by default. These bits cannot be set to 11b. The table below lists the configuration options: |                                   |   |                                                                                             |                                                 |                                                                                         |  |
| D[15],          | VBATT_LOW_PULL_PS _EN,                                          | D[15]:<br>VBATT_LOW_<br>PULL_PS_EN                                                                                                                                                                                                           | 0                                 |   | 0                                                                                           |                                                 | 1                                                                                       |  |
| D[8]            | VBATT_LOW_PULL_<br>NTC_EN                                       | D[8]:<br>VBATT_LOW_<br>PULL_NTC_EN                                                                                                                                                                                                           | 0                                 |   | 1                                                                                           |                                                 | 0                                                                                       |  |
|                 |                                                                 | PDO List during a<br>Battery Low-<br>Voltage Condition                                                                                                                                                                                       | The PDO li<br>based of<br>PDO_TYP | n | Set PDO1 to<br>5V/2A. Other PDO<br>are disabled                                             | s rating grea                                   | Disable the PDO with a power rating greater than or equal to PWR_SHARE_TO_PDP           |  |
|                 | LEGACY_CHARGING_<br>MODE_SEL1,<br>LEGACY_CHARGING_<br>MODE_SEL0 | The MP5031 supports different legacy charging modes (e.g. QC3.0, IDCP, and Apple divider 3 mode). These bits are set to 01b by defailists the different charging mode selections:                                                            |                                   |   |                                                                                             |                                                 |                                                                                         |  |
| 5               |                                                                 | D[14]: LEGACY_<br>CHARGING_MODE<br>SEL 1                                                                                                                                                                                                     | 0                                 |   | 0                                                                                           | 1                                               | 1                                                                                       |  |
| D[14],<br>D[11] |                                                                 | D[11]: LEGACY_<br>CHARGING_MODE<br>_SEL_0                                                                                                                                                                                                    | 0                                 |   | 1                                                                                           | 0                                               | 1                                                                                       |  |
|                 |                                                                 | DP/DM Charge<br>Mode                                                                                                                                                                                                                         | All modes are active              | D | P mode is active.<br>ivider 3 mode or<br>C3.0 mode are<br>bled. Short the DP<br>and DM pins | Divider 3<br>mode and<br>DCP mode<br>are active | DCP mode is active. Divider 3 mode or QC3.0 mode are disabled. Short the DP and DM pins |  |



| D[13]   | NTC2_PS_EN            | Enables the NTC2 power-sharing function.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                       | 0b: Disabled (default) 1b: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|         |                       | Enables charging data port (CDP) mode. This bit is set to 0b by default.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| D[12]   | CDP_EN                | 0b: CDP mode is disabled. Charge-only protocol on the DP and DM pins (default) 1b: CDP mode is enabled. CDP protocol on the DP and DM pins. QC3.0 mode, Apple divider 3 mode, and DCP mode are disabled (LEGACY_CHARGING_MODE_SEL = 11b)                                                                                                                                                                                                                                                  |
| D[10:9] | RESERVED              | Reserved. Set to 00b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| D[7:4]  | I2C_SLAVE_<br>ADDRESS | Sets the I <sup>2</sup> C slave address. This bit is set to 1000b by default.                                                                                                                                                                                                                                                                                                                                                                                                             |
| Diol    | TYPE-C_MODE           | Selects 3A or 1.5A Type-C mode. In 5V/3A Type-C mode, the pull-up current (R <sub>P</sub> ) is $330\mu A$ and the detection range (R <sub>D</sub> ) is between 0.8V and 2.6V.                                                                                                                                                                                                                                                                                                             |
| D[3]    |                       | 0b: 3A Type-C mode (default) 1b: 1.5A Type-C mode                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         | SLAVE_DEVICE_<br>SEL  | Selects the power device that is incorporated set up to operate with the MP5031. These bits are set to 001b by default.                                                                                                                                                                                                                                                                                                                                                                   |
| D[2:0]  |                       | 000b: MP298x 001b: MP424x (default) 010b: MP28167-A 011b: MP4255 Page 0 100b: MP4255 Page 1 101b: For non-I <sup>2</sup> C DC/DC converters. If PD02_SEL is selected, then PD02_SEL is pulled low. If PD03 is selected, then PD02_SEL and PD03_SEL are both pulled low. If PD04 is selected, then PD02_SEL, PD03_SEL, and PD04_SEL are pulled low. During a hard reset and detach event, both EN_OUT and EN_OUT_MID are low. For more information, see Figure 10 and Figure 11 on page 19 |
|         |                       | Others values are reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### CTL2

The message bits and bytes referenced in bits D[13:3] are defined in the USB Power Delivery Specification Revision 3.0, Version 2.0, which can be downloaded from the official USB website (usb.org).

Address: 0x0C Type: Read/write

| Bits  | Name         | Description                                                                                                                                                                                                                                                                     |
|-------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |              | Sends the hard-reset command.                                                                                                                                                                                                                                                   |
| D[15] | HDRST        | 0b: Normal state (default) 1b: Sends a hard-reset command to the sink. After the hard reset message is sent, this bit auto-resets to 0b                                                                                                                                         |
| D[14] | SEND_SRC_CAP | Sends the source capability command. The power delivery (PD) engine only sends a SOURCE_CAP message once the PS_RDY signal is ready.                                                                                                                                            |
|       |              | 0b: Normal state (default) 1b: Sends the source capability command. After SOURCE_CAP is sent, this bit autoresets to 0b                                                                                                                                                         |
|       |              | If there is a change in the PDO configuration in I <sup>2</sup> C registers 0x01~0x09, then set SEND_SRC_CAP to have the new PDO take effect. After sending a new source capability, the MP5031 clears this bit. Set register 0x00 to have the new PDO take effect immediately. |



| D[13]   | USB_SUSPEND     | Sets whether USB suspend functions are supported. This bit is defined in the Fixed Supply PDO message bit[28].                                                                                           |
|---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                 | 0b: USB suspend functions are not supported (default) 1b: USB suspend functions are supported                                                                                                            |
| D1/10-  | USB_COMMUNICATE | Sets whether USB communication capabilities are supported. This bit is defined in the Fixed Supply PDO message bit[26].                                                                                  |
| D[12]   |                 | 0b: USB communication capabilities are not supported (default) 1b: USB communication capabilities are supported                                                                                          |
|         | LPS             | Sets the LPS compliance. These bits are defined in the SOURCE_CAPABILITIES_EXTENDED message byte 12, bits[2:0]. These bits are set to 101b by default.                                                   |
| D[11:9] |                 | D[11]: LPS bit<br>D[10]: PS1 bit<br>D[9]: PS2 bit                                                                                                                                                        |
| D[8:6]  | TOUCH_CURRENT   | Sets the touch current bits[2:0]. These bits are defined in the SOURCE_CAPABILITIES_EXTENDED message byte 13, bits[2:0]. These bits are set to 000b by default. D[8] indicates the touch current bit[2]. |
| D[5:4]  | TOUCH_TEMP      | Sets the default touch temperature value to 0, 1, or 2. These bits are defined in SOURCE_CAPABILITIES_EXTENDED message byte 20, bits[1:0]. These bits are set to 00b by default.                         |
| D[3]    | UNCUKEXTMSG     | Sets the unchunked extend message bit. This bit is defined in Fixed Supply PDO message bit[24]. This bit is set to 1b by default.                                                                        |
| D[2]    | RESERVED        | Reserved. Always write 0b to this bit.                                                                                                                                                                   |
|         | SRC_CAP         | Sends the source capability control bit twice when a PD2.0 device is attached.                                                                                                                           |
| D[1]    |                 | 0b: Sends source capability twice (default) 1b: Sends source capability once                                                                                                                             |
| D[0]    | VDRV_EN         | Enables the VDRV functions. The VDRV pin has a $5.1 k\Omega$ pull-down resistor when it is disabled.                                                                                                     |
| D[0]    |                 | 0b: VDRV output disabled (default) 1b: VDRV functions enabled                                                                                                                                            |

#### CTL3

Address: 0x0D Type: Read/write

| Bits  | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |             | Sets the MP28167-A and MP298x operation modes.                                                                                                                                                                                                                                                                                                                                                                                  |
| D[15] | PFM_PWM     | 0b: Pulse-frequency modulation (PFM) mode. If the MP28167-A is selected as the $I^2C$ slave, then its 0x04 register D[4] = 0. If the MP298x is selected as the $I^2C$ slave, then its 0x02 register D[2] = 0 1b: Pulse-width modulation (PWM) mode (default). If the MP28167-A is selected as the $I^2C$ slave, then its 0x04 register D[4] = 1. If the MP298x is selected as the $I^2C$ slave, then its 0x02 register D[2] = 1 |
|       |             | Enables the MP298x's frequency dithering.                                                                                                                                                                                                                                                                                                                                                                                       |
| D[14] | FREQ_DITHER | 0b: Frequency dithering is disabled, and the MP298x operates in fixed-frequency mode (default). If the MP298x is selected as the $I^2C$ slave, then its 0x02 register D[4] = 0 1b: Frequency dithering is enabled. If the MP298x is selected as the $I^2C$ slave, then its 0x02 register D[4] = 1                                                                                                                               |
|       |             | For other devices, such as the MP4245, ignore this bit.                                                                                                                                                                                                                                                                                                                                                                         |



|          |              | 0. 11 51 61 11 11 11 11 11 11 11 11 11 11 11 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[13:11] | EN_OFF_TIMER | Sets the EN off timer delay. These bits are only valid when GPIO4 is set for EN functionality.  000b: No delay 001b: 10min 010b: 22min (default) 011b: 40min 100b: 80min 101b: 120min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|          |              | Configures the GPIO4 pin's functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| D[10:9]  | GPIO4        | 00b: Reserved (default). GPIO4 can be floated or tied to GND 01b: EN function. If the external input exceeds 1.4V, then the MP5031 is enabled. If the external input drops below 1.2V, then the MP5031 is disabled and in a low I <sub>Q</sub> state. The EN off timer delay can be configured via EN_OFF_TIMER 10b: NTC2 function. For more information, see the Load-Shedding Entry and Recovery section on page 21.  11b: GPIO4 functions as the VBATT_SENSE pin, and monitors V <sub>BATT</sub> . If V <sub>BATT</sub> is low (the resistor divider ratio is 1/10), then the PD updates the source capability. The internal comparator's falling threshold is 1.1V, and its rising threshold is 1.15V with a 20μs deglitch time. The internal comparator begins operating once V <sub>CC</sub> exceeds the under-voltage lockout (UVLO) threshold after a 5s delay time |
|          | GPIO3        | Configures the GPIO3 pin's functionality. GPIO3 low-voltage pin supports 5.5V operation and has an internal ESD Zener diode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| D[8:6]   |              | 000b: I2C_ARB function (default). Tri-state input/output (input high, input low, and output low) to avoid having two I <sup>2</sup> C masters. This function is similar to the structure of GPIO2 when it is set to PWE_SHARE. For more information, see the I <sup>2</sup> C Arbitration section on page 22 001b: EN function. If the external input exceeds 1.4V, then the MP5031 is enabled. If the external input drops below 1.2V, then the MP5031 is disabled and is in a low I <sub>Q</sub> state 010b: ATTACH function. GPIO3 is an open drain that is pulled low once a Type-C port is attached                                                                                                                                                                                                                                                                    |
|          |              | 011b: EN_OFF_DELAY_OUT function. If EN goes low, then GPIO3 still outputs high. GPIO3 is floated after 22 minutes. This signal can be used to control the upstream DC/DC converter's enable (EN) pin 100b: Plug orientation (POL) output low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |              | 101b: PDO3_SEL_OUT. GPIO3 is an open-drain output. If PDO3 is selected, then this pin is pulled low. The pull-down speed is slow (typically 1ms to drop from $100k\Omega$ to $2\Omega)$ 110b: ISENS+ function. If the MP298x is selected, then GPIO3+ is used for line drop compensation. To sense current information, connect ISENS+ to the MP298x's COMP pin 111b: $I_{PWM}$ function. The PWM output sets the external buck-boost converter's programmable power supply (PPS) configuration channel (CC) current limit. GPIO3 must be pulled up externally. The PWM signal frequency is 10kHz                                                                                                                                                                                                                                                                           |
|          |              | Configures the GPIO2 pin's functionality. GPIO2 is a low-voltage pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| D[5:3]   | GPIO2        | 000b: QC_12 function. For QC2.0 mode, GPIO2 goes low and enables a 12V V <sub>OUT</sub> 001b: POL output. GPIO2 is an open-drain output that indicates the plug orientation. If CC1 is selected as the CC line, then POL is pulled low. If CC2 is selected as the CC line, then POL is an open drain 010b: GPIO2 is pulled low 110b: PWR_SHARE function (default). For more information, see the Power Sharing section on page 22 111b: VBATT_SENSE pin                                                                                                                                                                                                                                                                                                                                                                                                                     |



|        |       | Configures the GPIO1 pin's functionality. GPIO1 is a low-voltage pin that supports 5.5V operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[2:0] | GPIO1 | 000b: PDO2_SEL_OUT. GPIO1 is an open-drain output. If PDO2 is selected, then GPIO1 is pulled low. The pull-down speed is slow (typically 1ms to drop from 100kΩ to 2Ω). For QC2.0 mode, GPIO1 goes low and enables a 9V V <sub>OUT</sub> (GPIO1 can be configured for either QC2.0 or PD protocol when set to 000b) 001b: Interrupt (INT) input pin (default). GPIO1 is a high-impedance pin that monitors the input signal. In application, INT should be connected to the external DC/DC converter's ALT pin to receive interruption information from the I²C slave 010b: GPIO1 is pulled low 011b: GPIO1 is an open drain 100b: VSEL1. V <sub>OUT</sub> selection pin. For more information, see the GPIO Summary section on page 37 100b~111b: Reserved |

# CTL4

Address: 0x0E Type: Read/write

| Bits    | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |             | Sets the NTC behavior.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| D[15]   | NTC_MODE    | 0b: If NTC is triggered, then the MP5031 initiates load-shedding (default) 1b: If NTC is triggered, then the MP5031 shuts down. This process is similar to internal thermal shutdown. The ENO_MID output is set to a voltage that enables the DC/DC converter without requiring Vout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D[14]   | VBUS_UV_THD | Sets the VBUS_P UVLO falling threshold. If the minimum APDO voltage is 3.3V, then set the UVLO threshold to 2.97V. If the minimum APDO voltage is 5V, then set the UVLO threshold to 4.5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         |             | 0b: The VBUS_P UVLO falling threshold is 2.97V (default) 1b: The VBUS_P UVLO falling threshold is 4.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         |             | Sets the VDRV pin's functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| D[10:9] | VDRV        | 00b: VDRV function (default). VDRV is the external N-channel MOSFET gate driver signal. If the sink is attached, then VDRV turns the external N-channel MOSFET on, and power flows from the DC/DC output to the sink. If the sink is detached, then VDRV turns the external N-channel MOSFET off to isolate the power path 01b: VDRV1 function. For information on the timing sequence, see Figure 11 on page 19                                                                                                                                                                                                                                                                                                                                                                                |
|         |             | Configures the GPIO7 pin's functionality. GPIO7 is a low-voltage pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| D[8:6]  | GPIO7       | 000b: DISCHG pin. GPIO7 operates as the output discharge function. The discharge function turns on for 200ms and then turns off. DISCHG only outputs a control signal. Add an external N-channel MOSFET between VBUS_P and GND 001b: ATTACH function. GPIO7 is an open drain, and is pulled low once a Type-C port is attached 011b: EN_OUT_MID function (default). If a hard reset or a detach event occurs, then GPIO7 clamps the voltage at 1V 100b: EN_OUT. This output controls the upstream DC/DC output. If a hard reset occurs, then the PD engine pulls GPIO7 to GND. GPIO7 is an open-drain output during normal operation 101b: Adjustable function. This function is used for the MP298x's line drop compensation. If the COMP voltage exceeds 1.2V, then GPIO7 sinks a 2μA current |



|        |       | Configures the GPIO6 pin's functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[5:3] | GPIO6 | 000b: PDO4_SEL_OUT. If PDO4 is selected, then GPIO6 is an open-drain output 001b: VSEL2. GPIO6 is the VouT selection pin 010b: POL output (default). GPIO6 is an open-drain output that indicates the plug orientation. If CC1 is selected as the CC line, then POL is pulled low. If CC2 is selected as the CC line, then POL is an open drain 011b: EN function. If the external input exceeds 1.4V, then the MP5031 is enabled. If the external input drops below 1.2V, then the MP5031 is disabled and is in a low lo state 100b: SYNC_OUT2. GPIO6 is the PWM output that syncs the external buck-boost converter's fsw. It is an open-drain output with a 25% duty cycle, 450kHz frequency, and 180° phase delay based on GPIO5 101b: NTC2 function. For more information, see the Load-Shedding Entry and Recovery section on page 21 110b: I2C_SLV_SDA. GPIO6 is an I²C slave data pin                                                                                                                                    |
|        |       | Configures the GPIO5 pin's functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| D[2:0] | GPIO5 | 000b: I2C_SLV_SCL (default). GPIO5 is the I²C slave's clock pin 001b: IPWM. The PWM output sets the external buck-boost converter's PPS CC current limit. GPIO5 must be pulled up internally to 1.8V via a $2k\Omega$ pull-up resistor. The PWM signal frequency is 10kHz 010b: SYNC_OUT1. GPIO5 is the PWM output that syncs the external buck-boost converter's fsw. It is an open-drain output with a 25% duty cycle, 250kHz frequency, and 0° phase delay 011b: GPIO5 is the PWM output that syncs the external buck-boost converter's fsw. It is an open-drain output with a 25% duty cycle, 350kHz frequency, and 0° phase delay 100b: SYNC_OUT1. GPIO5 is the PWM output that syncs the external buck-boost converter's fsw. It is an open-drain output with a 25% duty cycle, 450kHz frequency, and 0° phase delay 101b: ATTACH function. GPIO5 is an open-drain output, and is pulled low once a Type-C port is attached. 111b: VBUS_UV_FIXPDO. GPIO5 is a VBUS detection input. Connect a 1/5 resistor divider to VBUS |

#### **PWRSHA**

Address: 0x0F Type: Read/write

| Bits    | Name                                | Description                                                                                                                                                                                                                                                                                                                       |
|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[15:8] | PWR_SHARE_<br>OUTPUT_THLD           | Sets the sink-requested PDO power rating threshold. If the sink-requested PDO power rating meets or exceeds this threshold while GPIO2 is set to PWR_SHARE, then the GPIO2 pin is pulled low. The default value is 0x3C (60W).  0x01: 1W  0xFF: 255W                                                                              |
| D[7:0]  | PWR_SHARE_<br>INPUT_TO_PDP_<br>THLD | Sets the port's PD power rating. If the GPIO2 pin is pulled low while set to PWR_SHARE, then the battery voltage is low (VBATT_LOW_PULL_PS_EN = 1b) or NTC2 is triggered (NTC2_PS_EN = 1b). All PDOs with a power rating that meets or exceeds this threshold are disabled. The default value is 0x3C (60W).  0x01: 1W 0xFF: 255W |



#### STATUS1

This register is read clear.

Address: 0x10 Type: Read-only

| Bits    | Name                        | Description                                                                                                                                                                                                                                                       |
|---------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[15:5] | PPS_OUTPUT_<br>VOLTAGE      | Records the sink requested for PPS V <sub>OUT</sub> in 20mV. This bit is only valid when the selected PDO is APDO.                                                                                                                                                |
| D[4]    | BATTERY_SHORT               | This bit is set if CC1, CC2, DP, or DM is shorted to the input battery.                                                                                                                                                                                           |
| D[3]    | ANALOG_<br>DETECTED_TYPEC   | Detects whether a Type-C device is attached.                                                                                                                                                                                                                      |
| D[2]    | ANA_OTP                     | Indicates whether the MP5031 has entered over-temperature protection (OTP), excluding thermal shutdowns caused by NTC or NTC2. It also indicates if the external power device enters OTP (the digital side provides the OTP information for the external device). |
| D[1]    | PREVIOUSLY_PD_<br>CONNECTED | Indicates whether the MP5031 has a PD contract.                                                                                                                                                                                                                   |
| D[0]    | LOAD_<br>SHEDDING           | Indicates whether the device has entered load-shedding (see Figure 13 on page 21 for more details).                                                                                                                                                               |

#### STATUS2

Read clear.

Address: 0x11 Type: Read-only

| Bits     | Name                          | Description                                                                                                                                                                                                                                             |
|----------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[15]    | RESERVED                      | Reserved.                                                                                                                                                                                                                                               |
| D[14]    | CABLE_CAP                     | 1b: Cable capability is 5A 0b: Cable capability is 3A                                                                                                                                                                                                   |
| D[13]    | CAPABILITY_<br>MISMATCH       | A sink request sets the capability mismatch bit.                                                                                                                                                                                                        |
| D[12:10] | OBJECT_POSITION               | If a sink is attached, these bits indicate the sink-requested PDO position.  000b: Non-PD device is attached 001b: Sink-requested PDO1 (5V PDO) 010b: Sink-requested PDO2 011b: Sink-requested PDO3 100b: Sink-requested PDO4 101b: Sink-requested PDO5 |
| D[9:2]   | SINK_REQUEST_<br>CURRENT_APDO | Returns the sink-requested APDO current in 50mA increments.                                                                                                                                                                                             |
| D[1:0]   | RESERVED                      | Reserved.                                                                                                                                                                                                                                               |

#### ID

Address: 0x12 Type: Read-only

| Bits     | Name      | Description                      |
|----------|-----------|----------------------------------|
| D[15:12] | VENDOR_ID | Vendor ID. The default is 1000b. |
| D[11:0]  | RESERVED  | Reserved.                        |



#### CLK\_ON

Address: 0x14 Type: Read/write

| Bits    | Name   | Description                                                                                                                                                                                                                                                                                                                                       |
|---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |        | Enables the digital clock (CLK). Set these bits to 0x55AA to enable the digital clock; set them to 0x0000 to disable the clock.                                                                                                                                                                                                                   |
| D[15:0] | CLK_ON | If GPIO5 and GPIO6 are configured as I2C_SLV_SCL and I2C_SLV_SDA, respectively, then CLK should be enabled when sending I <sup>2</sup> C write commands via GPIO5/GPIO6, and CLK should be disabled after the I <sup>2</sup> C command ends. CLK does not need to be enabled when only reading the I <sup>2</sup> C register via GPIO5 and GPIO6. |

#### I<sup>2</sup>C Bus Slave Address

The slave address is a 7-bit address followed by an 8th data direction bit (read or write). The A4 to A1 bits are OTP-configurable.

Table 8: I2C Bus Slave Address

| Bit           | A7 | A6 | A5 | A4            | А3     | A2     | A1     |
|---------------|----|----|----|---------------|--------|--------|--------|
| Setting Value | 0  | 1  | 0  | <b>1</b> (10) | 0 (10) | 0 (10) | 0 (10) |

#### Note:

10) The slave address is 0x28 (A[7:1] = 0101 000) by default.

#### **GPIO Summary**

For more information on the GPIO functions, see the CTL3 register description on page 32 and the CTL4 register description on page 34.

**Table 9: GPIO Function Options** 

| Name  |               | Function Options |                    |                          |        |           |        |    |  |
|-------|---------------|------------------|--------------------|--------------------------|--------|-----------|--------|----|--|
| GPIO1 | INT           | PDO2_<br>SEL_OUT | VSEL1              | -                        | -      | -         | -      | -  |  |
| GPIO2 | PWR_<br>SHARE | QC_12            | POL                | VBATT_<br>SENSE          | 1      | 1         | 1      | -  |  |
| GPIO3 | I2C_ARB       | PDO3_<br>SEL_OUT | POL                | EN_OFF_<br>DELAY_<br>OUT | ISENS+ | IPWM (11) | ATTACH | EN |  |
| GPIO4 | EN            | NTC2             | VBATT_<br>SENSE    | -                        | -      | -         | -      | -  |  |
| GPIO5 | SYNC_<br>OUT1 | IPWM (11)        | VBUS_UV<br>_FIXPDO | I2C_SLV_<br>SCL          | ATTACH | ı         | ı      | -  |  |
| GPIO6 | SYNC_<br>OUT2 | PDO4_<br>SEL_OUT | VSEL2              | I2C_SLV_<br>SDA          | NTC2   | POL       | EN     | -  |  |
| GPIO7 | DISCHG        | EN_OUT           | EN_OUT_<br>MID     | ADJ                      | ATTACH | -         | -      | -  |  |
| VDRV  | VDRV          | VDRV1            | -                  | -                        | -      | -         | -      | -  |  |

#### Note:

11) I<sub>PWM</sub> on the GPIO3 pin must be pulled up externally. I<sub>PWM</sub> on the GPIO5 pin is pulled up internally.



Table 10: Vout Voltage vs. GPIO Output for Non-I<sup>2</sup>C DC/DC Converter Use Case

| V <sub>OUT</sub> | PDO2_SEL_OUT (or QC_9) | QC_12      | PDO3_SEL_OUT | PDO4_SEL_OUT |
|------------------|------------------------|------------|--------------|--------------|
| 5V               | Open drain             | Open drain | Open drain   | Open drain   |
| 9V               | 0                      | Open drain | Open drain   | Open drain   |
| 12V              | 0                      | 0          | Open drain   | Open drain   |
| 15V              | 0                      | Open drain | 0            | Open drain   |
| 20V              | 0                      | Open drain | 0            | 0            |

Table 11: V<sub>OUT</sub> vs. VSEL1 and VSEL2 Output Statuses (12)

| V <sub>OUT</sub> | VSEL1        | VSEL2      |
|------------------|--------------|------------|
| 5V               | Open drain   | Open drain |
| 9V               | 0            | Open drain |
| 15V              | Open drain   | 0          |
| 20V              | 0            | 0          |
| 12V              | 100kΩ to GND | 0          |

#### Note:

12) VSEL1 and VSEL2 can control the MP2491C's  $V_{\text{OUT}}$ .



#### **APPLICATION INFORMATION**

# PCB Layout Guidelines (13)

Efficient PCB layout is critical for stable operation and improved ESD performance. A 2-layer or 4-layer layout is recommended. For the best results, refer to Figure 21 and follow the quidelines below:

- 1. Place the VCC and VDD decoupling capacitors as close to the VCC and VDD pins as possible.
- 2. Place nine vias on the IC's exposed pad, and connect the exposed pad to GND.

- Place the ESD diodes as close to the IC as possible.
- Use short, direct, and wide traces to connect the CC1, CC2, DP, and DM pins to the ESD diodes cathode.
- Use multiple vias to connect the ESD diode anode to GND.
- 6. Use short, direct, and wide traces to connect CC1 and CC2 to the USB Type-C receptacle.

#### Note:

13) The recommended layout is based on Figure 22 in the Typical Application Circuits section on page 40.



Figure 21: Recommended PCB Layout



# TYPICAL APPLICATION CIRCUITS



Figure 22: MP4245 and MP5031 60W PD Application (14)



Figure 23: MP4247 and MP5031 60W PD Application (14)



# **TYPICAL APPLICATION CIRCUITS (continued)**



Figure 24: MP4255 and MP5031 Dual-Port 100W Shared PD Application (14)

#### Note:

14) Add a TVS filter and RC filter to the DP, DM, CC1, and CC2 pins to ensure that they pass ±8kV/±15kV IEC Contact/Air Discharge ESD.



# MP5031GRE-00A3 CONFIGURATION TABLES

**Table 12: PDO Configuration Table** 

| OTP Items | Enabled/Disabled      | PDO Type                | Voltage               | Current |
|-----------|-----------------------|-------------------------|-----------------------|---------|
| PDO1      | Enabled               | Fixed PDO               | 5V                    | 3A      |
| PDO2      | 1b: Enabled (default) | 0b: Fixed PDO (default) | 9V (default)          | 3A      |
| PDO3      | 1b: Enabled (default) | 0b: Fixed PDO (default) | 15V (default)         | 3A      |
| PDO4      | 1b: Enabled (default) | 0b: Fixed PDO (default) | 20V (default)         | 3A      |
| PDO5      | 1b: Enabled (default) | 1b: APDO (default)      | 3.3V to 21V (default) | 3A      |

#### **Table 13: Configuration Table**

| OTP Items                    | Description                                                                                                 | Value                                                              |
|------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| GPIO1                        | Configures the GPIO1 pin's functionality.                                                                   | 001b: Interrupt input pin (default)                                |
| GPIO2                        | Configures the GPIO2 pin's functionality.                                                                   | 110b: PWR_SHARE function (default)                                 |
| GPIO3                        | Configures the GPIO3 pin's functionality.                                                                   | 000b: I2C_ARB function (default)                                   |
| GPIO4                        | Configures the GPIO4 pin's functionality.                                                                   | 00b: RESERVED (default)                                            |
| GPIO5                        | Configures the GPIO5 pin's functionality.                                                                   | 000b: I2C_SLV_SCL (default)                                        |
| GPIO6                        | Configures the GPIO6 pin's functionality.                                                                   | 110b: I2C_SLV_SDA (default)                                        |
| GPIO7                        | Configures the GPIO7 pin's functionality.                                                                   | 011b: EN_OUT_MID function (default)                                |
| VBATT_LOW_PULL_<br>PS_EN     | If a low battery voltage condition occurs, then the PDO list is reduced based on PWR_SHARE_TO_PDP_THLD.     | 0b: Disabled (default)                                             |
| VBATT_LOW_PULL_<br>NTC_EN    | Updates the PDO list to 5V/2A. If a low battery voltage condition occurs, then the other PDOs are disabled. | 0b: Disabled                                                       |
| NTC2_PS_EN                   | Connects NTC2 to the power-share control.                                                                   | 0b: Disabled (default)                                             |
| LEGACY_CHARGING_<br>MODE_SEL | QC3.0/DCP short mode and Apple divider 3 mode selection.                                                    | 00b: All modes are active                                          |
| CDP_EN                       | Enables CDP mode.                                                                                           | 0b: CDP mode disabled, charge-only protocol on DP and DM (default) |
| I2C_SLAVE_ADDRESS            | Sets the MP5031's I <sup>2</sup> C slave address.                                                           | 28h (default)                                                      |
| TYPE-C_MODE                  | Selects 3A or 1.5A Type-C mode.                                                                             | 0b: 3A Type-C mode (default)                                       |
| SLAVE_DEVICE_SEL             | Selects the power device set up to operate with MP5031.                                                     | 001b: MP424x (default)                                             |
| VDRV                         | Sets the VDRV pin function.                                                                                 | 00b: VDRV function (default)                                       |
| VDRV_EN                      | Enables the VDRV function.                                                                                  | 0b: Disabled (default)                                             |
| PFM_PWM                      | Sets the MP28167A and MP298x operation modes.                                                               | 1b: PWM mode (default)                                             |
| FREQ_DITHER                  | Enables MP298x frequency dithering.                                                                         | 0b: Fixed-frequency mode (default)                                 |
| EN_OFF_TIMER                 | Sets the different EN off timers. Only valid while GPIO4 is set for EN functions.                           | 010b: 20min (default)                                              |
| NTC_MODE                     | Sets the MP5031 behavior if NTC is triggered.                                                               | 1b: The MP5031 shuts down                                          |
| VBUS_UV_THD                  | Sets the VBUS_P UV threshold.                                                                               | 0b: VBUS_P falling threshold is 2.97V (default)                    |
| PWR_SHARE_<br>OUTPUT_THLD    | Sets the sink-requested PDO power rating threshold.                                                         | 0x3C: 60W (default)                                                |
| PWR_SHARE_TO_PDP<br>_THLD    | Sets the PDO power rating threshold.                                                                        | 0x3C: 60W (default)                                                |



# MP5031GRE-00A3 CONFIGURATION TABLES (continued)

| OTP Items       | Description                                             | Value                       |
|-----------------|---------------------------------------------------------|-----------------------------|
| USB_SUSPEND     | Determines whether USB suspension is supported.         | 0b: Not supported (default) |
| USB_COMMUNICATE | Determines the USB communication capability.            | 0b: Not supported (default) |
| LPS             | Determines the LPS compliance.                          | 101b (default)              |
| TOUCH_CURRENT   | Sets the touch current bits[2:0].                       | 000b (default)              |
| TOUCH_TEMP      | Sets the touch temperature default value to 0, 1, or 2. | 00b (default)               |
| UNCUKEXTMSG     | Sets the unchunked extend message bit.                  | 1b (default)                |
| OTP_SUFFIX_CODE | OTP suffix code.                                        | 0x00A3                      |



### **PACKAGE INFORMATION**

# QFN-20 (4mmx4mm)





#### **TOP VIEW**

**BOTTOM VIEW** 



**SIDE VIEW** 



**SECTION A-A** 



**RECOMMENDED LAND PATTERN** 

#### **NOTE:**

- 1) THE LEAD SIDE IS WETTABLE.
- 2) ALL DIMENSIONS ARE IN MILLIMETERS.
- 3) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 4) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAXIMUM.
- 5) JEDEC REFERENCE IS MO-220
- 6) DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**



| Part Number          | Package             | Quantity/ | Quantity/ | Quantity/ | Reel     | Carrier    | Carrier    |
|----------------------|---------------------|-----------|-----------|-----------|----------|------------|------------|
|                      | Description         | Reel      | Tube      | Tray      | Diameter | Tape Width | Tape Pitch |
| MP5031GRE-<br>xxxx-Z | QFN-20<br>(4mmx4mm) | 5000      | N/A       | N/A       | 13in     | 12mm       | 8mm        |



# **REVISION HISTORY**

| Revision # | Revision Date | Description     | Pages<br>Updated |
|------------|---------------|-----------------|------------------|
| 1.0        | 6/22/2021     | Initial Release | -                |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.