## Single, Dual, Quad General Purpose, Low Voltage Comparators

The LMV331 is a CMOS single channel, general purpose, low voltage comparator. The LMV393 and LMV339 are dual and quad channel versions, respectively. The LMV331/393/339 are specified for 2.7 V to 5 V performance, have excellent input common—mode range, low quiescent current, and are available in several space saving packages.

The LMV331 is available in 5-pin SC-70 and TSOP-5 packages. The LMV393 is available in a 8-pin Micro8<sup>™</sup>, SOIC-8, and a UDFN8 package, and the LMV339 is available in a SOIC-14 and a TSSOP-14 package.

The LMV331/393/339 are cost effective solutions for applications where space saving, low voltage operation, and low power are the primary specifications in circuit design for portable applications.

#### **Features**

- Guaranteed 2.7 V and 5 V Performance
- Input Common-mode Voltage Range Extends to Ground
- Open Drain Output for Wired-OR Applications
- Low Quiescent Current: 60 μA/channel TYP @ 5 V
- Low Saturation Voltage 200 mV TYP @ 5 V
- Propagation Delay 200 ns TYP @ 5 V
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- Battery Monitors
- Notebooks and PDA's
- General Purpose Portable Devices
- General Purpose Low Voltage Applications





#### ON Semiconductor®

www.onsemi.com



SC-70 CASE 419A



TSOP-5 CASE 483



Micro8 CASE 846A



SOIC-8 CASE 751



UDFN8 CASE 517AJ



SOIC-14 CASE 751A



TSSOP-14 CASE 948G

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet.



Figure 2. Hysteresis Curve

#### MARKING DIAGRAMS





TSOP-5





CA = Specific Device Code

M = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)



= Work Week

= Pb-Free Package

= Year

W



A = Assembly Location
Y = Year
W = Work Week
= Pb-Free Package
(Note: Microdot may be in either location)

SOIC-14 CASE 751A



 A
 = Assembly Location

 WL
 = Wafer Lot

 Y
 = Year

 WW
 = Work Week

 G
 = Pb-Free Package

A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
Pb-Free Package



A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
= Pb-Free Package

(Note: Microdot may be in either location)

#### **PACKAGE PINOUTS**







#### **MAXIMUM RATINGS**

| Symbol           | Rating                                                                         | Value                   | Unit |
|------------------|--------------------------------------------------------------------------------|-------------------------|------|
| V <sub>S</sub>   | Voltage on any Pin (referred to V <sup>-</sup> pin)                            | 5.5                     | V    |
| V <sub>IDR</sub> | Input Differential Voltage Range                                               | ±Supply Voltage         | V    |
| $T_J$            | Maximum Junction Temperature                                                   | 150                     | °C   |
| T <sub>A</sub>   | Operating Ambient Temperature Range  LMV331, LMV393, LMV339  NCV331 (Note 3)   | -40 to 85<br>-40 to 125 | Ô    |
| T <sub>stg</sub> | Storage Temperature Range                                                      | -65 to 150              | °C   |
| TL               | Mounting Temperature (Infrared or Convection (1/16" From Case for 30 Seconds)) | 260                     | °C   |
| V <sub>ESD</sub> | ESD Tolerance (Note 1) Machine Model Human Body Model                          | 100<br>1000             | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol          | Parameter                                                            | Value                                         | Unit |
|-----------------|----------------------------------------------------------------------|-----------------------------------------------|------|
| V <sub>CC</sub> | Supply Voltage Temperature Range (Note 2)                            | 2.7 to 5.0                                    | V    |
| $\theta_{JA}$   | Thermal Resistance SC-70 TSOP-5 Micro8 SOIC-8 UDFN8 SOIC-14 TSSOP-14 | 280<br>333<br>238<br>212<br>350<br>156<br>190 | °C/W |

Human Body Model, applicable std. MIL–STD–883, Method 3015.7. Machine Model, applicable std. JESD22–A115–A (ESD MM std. of JEDEC) Field–Induced Charge–Device Model, applicable std. JESD22–C101–C (ESD FICDM std. of JEDEC).
 The maximum power dissipation is a function of T<sub>J(MAX)</sub>, θ<sub>JA</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(MAX)</sub> – T<sub>A</sub>)/<sub>θJA</sub>. All numbers apply for packages soldered directly onto a PC board.
 NCV prefix is qualified for automotive usage.

## **2.7 V DC ELECTRICAL CHARACTERISTICS** (All limits are guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 2.7$ V, $V^- = 0$ V, $V_{CM} = 1.35$ V unless otherwise noted.)

| Parameter                                           | Symbol                         | Condition                | Min | Тур                   | Max                      | Unit  |
|-----------------------------------------------------|--------------------------------|--------------------------|-----|-----------------------|--------------------------|-------|
| Input Offset Voltage                                | V <sub>IO</sub>                |                          |     | 1.7                   | 9                        | mV    |
| Input Offset Voltage Average Drift                  | T <sub>C</sub> V <sub>IO</sub> |                          |     | 5                     |                          | μV/°C |
| Input Bias Current (Note 4)                         | Ι <sub>Β</sub>                 |                          |     | < 1                   |                          | nA    |
| Input Offset Current (Note 4)                       | I <sub>IO</sub>                |                          |     | < 1                   |                          | nA    |
| Input Voltage Range                                 | V <sub>CM</sub>                |                          |     | 0 to 2                |                          | V     |
| Saturation Voltage                                  | $V_{SAT}$                      | I <sub>SINK</sub> ≤ 1 mA |     | 120                   |                          | mV    |
| Output Sink Current                                 | I <sub>O</sub>                 | V <sub>O</sub> ≤ 1.5 V   | 5   | 23                    |                          | mA    |
| Supply Current LMV331<br>NCV331<br>LMV393<br>LMV339 | I <sub>CC</sub>                |                          |     | 40<br>40<br>70<br>140 | 100<br>100<br>140<br>200 | μΑ    |

## **2.7 V AC ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ , $V^+ = 2.7$ V, $R_L = 5.1$ k $\Omega$ , $V^- = 0$ V unless otherwise noted.)

| Parameter                       | Symbol           | Condition                                           | Min | Тур         | Max | Unit |
|---------------------------------|------------------|-----------------------------------------------------|-----|-------------|-----|------|
| Propagation Delay – High to Low | t <sub>PHL</sub> | Input Overdrive = 10 mV<br>Input Overdrive = 100 mV |     | 1000<br>500 |     | ns   |
| Propagation Delay – Low to High | t <sub>PLH</sub> | Input Overdrive = 10 mV<br>Input Overdrive = 100 mV |     | 800<br>200  |     | ns   |

<sup>4.</sup> Guaranteed by design and/or characterization.

**5.0 V DC ELECTRICAL CHARACTERISTICS** (All limits are guaranteed for  $T_A = 25$ °C,  $V^+ = 5$  V,  $V^- = 0$  V,  $V_{CM} = 2.5$  V unless otherwise noted. Limits over temperature are guaranteed by design and/or characterization.)

| Parameter                          | Symbol           | Condition (Note 6)                                               | Min | Тур      | Max        | Unit  |
|------------------------------------|------------------|------------------------------------------------------------------|-----|----------|------------|-------|
| Input Offset Voltage               | V <sub>IO</sub>  | $T_A = T_{LO}$ to $T_{HIGH}$                                     |     | 1.7      | 9          | mV    |
| Input Offset Voltage Average Drift |                  | $T_A = T_{LO}$ to $T_{HIGH}$                                     |     | 5        |            | μV/°C |
| Input Bias Current (Note 5)        | Ι <sub>Β</sub>   | $T_A = T_{LO}$ to $T_{HIGH}$                                     |     | < 1      |            | nA    |
| Input Offset Current (Note 5)      | I <sub>IO</sub>  | $T_A = T_{LO}$ to $T_{HIGH}$                                     |     | < 1      |            | nA    |
| Input Voltage Range                | V <sub>CM</sub>  |                                                                  |     | 0 to 4.2 |            | V     |
| Voltage Gain (Note 5)              | A <sub>V</sub>   |                                                                  | 20  | 50       |            | V/mV  |
| Saturation Voltage                 | V <sub>SAT</sub> | $I_{SINK} = 10 \text{ mA}$ $T_{A} = T_{LO} \text{ to } T_{HIGH}$ |     | 200      | 400<br>700 | mV    |
| Output Sink Current                | ΙO               | V <sub>O</sub> ≤ 1.5 V                                           | 10  | 84       |            | mA    |
| Supply Current LMV331              | Icc              | $T_A = T_{LO}$ to $T_{HIGH}$                                     |     | 60       | 120<br>150 | μΑ    |
| Supply Current LMV393              | lcc              | $T_A = T_{LO}$ to $T_{HIGH}$                                     |     | 100      | 200<br>250 | μΑ    |
| Supply Current LMV339              | Icc              | $T_A = T_{LO}$ to $T_{HIGH}$                                     |     | 170      | 300<br>350 | μΑ    |
| Output Leakage Current (Note 5)    |                  | $T_A = T_{LO}$ to $T_{HIGH}$                                     |     | 0.003    | 1          | μΑ    |

## **5.0 V AC ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ , $V^+ = 5$ V, $R_L = 5.1$ k $\Omega$ , $V^- = 0$ V unless otherwise noted.)

| Parameter                       | Symbol           | Condition                                           | Min | Тур         | Max | Unit |
|---------------------------------|------------------|-----------------------------------------------------|-----|-------------|-----|------|
| Propagation Delay – High to Low | t <sub>PHL</sub> | Input Overdrive = 10 mV<br>Input Overdrive = 100 mV |     | 1500<br>900 |     | ns   |
| Propagation Delay – Low to High | t <sub>PLH</sub> | Input Overdrive = 10 mV<br>Input Overdrive = 100 mV |     | 800<br>200  |     | ns   |

 <sup>5.</sup> Guaranteed by design and/or characterization.
 6. For LMV331, LMV393, LMV339: T<sub>A</sub> = -40°C to 85°C For NCV331: T<sub>A</sub> = -40°C to 125°C

#### **TYPICAL CHARACTERISTICS**

 $(V_{CC} = 5.0 \text{ V}, T_A = 25^{\circ}\text{C}, R_L = 5 \text{ k}\Omega \text{ unless otherwise specified})$ 



 $V_{CC} = 5.0 V$ 

 $V_{CC} = 2.7 \text{ V}$ 

## NEGATIVE TRANSITION INPUT – $V_{CC} = 2.7 \text{ V}$



Figure 7. 10 mV Overdrive



Figure 8. 20 mV Overdrive



Figure 9. 100 mV Overdrive

## POSITIVE TRANSITION INPUT – $V_{CC} = 2.7 \text{ V}$



Figure 10. 10 mV Overdrive



Figure 11. 20 mV Overdrive



Figure 12. 100 mV Overdrive

## NEGATIVE TRANSITION INPUT – $V_{CC} = 5.0 \text{ V}$



Figure 13. 10 mV Overdrive



Figure 14. 20 mV Overdrive



Figure 15. 100 mV Overdrive

## POSITIVE TRANSITION INPUT – $V_{CC} = 5.0 \text{ V}$



Figure 16. 10 mV Overdrive



Figure 17. 20 mV Overdrive



Figure 18. 100 mV Overdrive

#### **APPLICATION CIRCUITS**

#### **Basic Comparator Operation**

The basic operation of a comparator is to compare two input voltage signals, and produce a digital output signal by determining which input signal is higher. If the voltage on the non–inverting input is higher, then the internal output transistor is off and the output will be high. If the voltage on the inverting input is higher, then the output transistor will be on and the output will be low. The LMV331/393/339 has an open–drain output stage, so a pull–up resistor to a positive supply voltage is required for the output to switch properly.

The size of the pull–up resistor is recommended to be between 1 k $\Omega$  and 10 k $\Omega$ . This range of values will balance two key factors; i.e., power dissipation and drive capability for interface circuitry.

Figure 19 illustrates the basic operation of a comparator and assumes dual supplies. The comparator compares the input voltage  $(V_{IN})$  on the non–inverting input to the reference voltage  $(V_{REF})$  on the inverting input. If  $V_{IN}$  is less than  $V_{REF}$ , the output voltage  $(V_O)$  will be low. If  $V_{IN}$  is greater than  $V_{REF}$ , then  $V_O$  will be high.



#### Comparators and Stability

A common problem with comparators is oscillation due to their high gain. The basic comparator configuration in Figure 19 may oscillate if the differential voltage between the input pins is close to the device's offset voltage. This can happen if the input signal is moving slowly through the comparator's switching threshold or if unused channels are connected to the same potential for termination of unused channels. One way to eliminate output oscillations or 'chatter' is to include external hysteresis in the circuit design.

#### **Inverting Configuration with Hysteresis**

An inverting comparator with hysteresis is shown in Figure 20.



When  $V_{IN}$  is less than the voltage at the non–inverting node,  $V_+$ , the output voltage will be high. When  $V_{IN}$  is greater than the voltage at  $V_+$ , then the output will be low. The hysteresis band (Figure 21) created from the resistor network is defined as:

$$\Delta V_+ = V_{T1} - V_{T2}$$

where  $V_{T1}$  and  $V_{T2}$  are the lower and upper trip points, respectively.



Figure 21.

 $V_{T1}$  is calculated by assuming that the output of the comparator is pulled up to supply when high. The resistances  $R_1$  and  $R_3$  can be viewed as being in parallel which is in series with  $R_2$  (Figure 22). Therefore  $V_{T1}$  is:

$$V_{T1} = \frac{V_{CC} R_2}{(R_1 \parallel R_3) + R_2}$$

 $V_{T2}$  is calculated by assuming that the output of the comparator is at ground potential when low. The resistances  $R_2$  and  $R_3$  can be viewed as being in parallel which is in series with  $R_1$  (Figure 23). Therefore  $V_{T2}$  is:

$$V_{T2} = \frac{V_{CC}(R_2 \| R_3)}{R_1 + (R_2 \| R_3)}$$



Figure 22.

Figure 23.

#### Non-inverting Configuration with Hysteresis

A non-inverting comparator is shown in Figure 24.



Figure 24.

The hysteresis band (Figure 25) of the non–inverting configuration is defined as follows:

$$\Delta V_{in} = V_{CC}R_1/R_2$$



Figure 25.

When  $V_{IN}$  is much less than the voltage at the inverting input ( $V_{REF}$ ), then the output is low.  $R_2$  can then be viewed as being connected to ground (Figure 26). To calculate the voltage required at  $V_{IN}$  to trip the comparator high, the following equation is used:

$$V_{in1} = \frac{V_{ref} (R_1 + R_2)}{R_2}$$

When the output is high,  $V_{IN}$  must less than or equal to  $V_{REF}$  ( $V_{IN} \leq V_{REF}$ ) before the output will be low again (Figure 27). The following equation is used to calculate the voltage at  $V_{IN}$  to switch the output back to the low state:

$$V_{in2} = \frac{V_{ref} (R_1 + R_2) - V_{CC} R_1}{R_2}$$



Figure 26.

Figure 27.

#### **Termination of Unused Inputs**

Proper termination of unused inputs is a good practice to keep the output from 'chattering.' For example, if one channel of a dual or quad package is not being used, then the inputs must be connected to a defined state. The recommended connections would be to tie one input to  $V_{CC}$  and the other input to ground.

#### **ORDERING INFORMATION**

| Order Number | Number of Channels | Specific Device Marking | Package Type          | Shipping <sup>†</sup> |
|--------------|--------------------|-------------------------|-----------------------|-----------------------|
| LMV331SQ3T2G | Single             | CCA                     | SC-70<br>(Pb-Free)    | 3000 / Tape & Reel    |
| LMV331SN3T1G | Single             | 3CA                     | TSOP-5<br>(Pb-Free)   | 3000 / Tape & Reel    |
| NCV331SN3T1G | Single             | 3CA                     | TSOP-5<br>(Pb-Free)   | 3000 / Tape & Reel    |
| LMV393DMR2G  | Dual               | V393                    | Micro8<br>(Pb-Free)   | 4000 / Tape & Reel    |
| LMV393DR2G   | Dual               | V393                    | SOIC-8<br>(Pb-Free)   | 2500 / Tape & Reel    |
| LMV393MUTAG  | Dual               | CA                      | UDFN8<br>(Pb-Free)    | 3000 / Tape & Reel    |
| LMV339DR2G   | Quad               | LMV339                  | SOIC-14<br>(Pb-Free)  | 2500 / Tape & Reel    |
| LMV339DTBR2G | Quad               | LMV<br>339              | TSSOP-14<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*Contact factory.





#### SC-88A (SC-70-5/SOT-353) CASE 419A-02 ISSUE M

**DATE 11 APR 2023** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. 419A-01 DBSOLETE, NEW STANDARD 419A-02
- 4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH,
  PROTRUSIONS, OR GATE BURRS.MOLD FLASH, PROTRUSIONS,
  OR GATE BURRS SHALL NOT EXCEED 0.1016MM PER SIDE.

| DIM   | MILLIMETERS |          |      |  |
|-------|-------------|----------|------|--|
| ابالط | MIN.        | N□M.     | MAX. |  |
| Α     | 0.80        | 0.95     | 1.10 |  |
| A1    |             |          | 0.10 |  |
| A3    |             | 0.20 REF | -    |  |
| b     | 0.10        | 0.20     | 0.30 |  |
| С     | 0.10        |          | 0.25 |  |
| D     | 1.80        | 2.00     | 2.20 |  |
| Е     | 2.00        | 2.10     | 2.20 |  |
| E1    | 1.15        | 1.25     | 1.35 |  |
| е     | 0.65 BSC    |          |      |  |
| L     | 0.10        | 0.15     | 0.30 |  |

## 



5X b

→ 0.2 M B M





## RECOMMENDED MOUNTING FOOTPRINT

\* For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

#### GENERIC MARKING DIAGRAM\*



\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

XXX = Specific Device Code

M = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

| STYLE - | 1:        |
|---------|-----------|
| PIN 1.  | BASE      |
| 2.      | EMITTER   |
| 3.      | BASE      |
| 4.      | COLLECTOR |
| 5.      | COLLECTOR |

STYLE 2:
PIN 1. ANODE
2. EMITTER
3. BASE
4. COLLECTOR
5. CATHODE

STYLE 3: PIN 1. ANODE 1 2. N/C 3. ANODE 2 4. CATHODE 2 5. CATHODE 1 STYLE 4: PIN 1. SOURCE 1 2. DRAIN 1/2 3. SOURCE 1 4. GATE 1 5. GATE 2

STYLE 5:
PIN 1. CATHODE
2. COMMON ANODE
3. CATHODE 2
4. CATHODE 3
5. CATHODE 4

STYLE 6: PIN 1. EMITTER 2 2. BASE 2 3. EMITTER 1 4. COLLECTOR STYLE 7: PIN 1. BASE 2. EMITTER 3. BASE 4. COLLECTOR 5. COLLECTOR

STYLE 8: PIN 1. CATHODE 2. COLLECTOR 3. N/C 4. BASE

5. EMITTER

STYLE 9: PIN 1. ANODE 2. CATHODE 3. ANODE 4. ANODE 5. ANODE Note: Please refer to datasheet for style callout. If style type is not called out in the datasheet refer to the device datasheet pinout or pin assignment.

#### **DOCUMENT NUMBER:**

98ASB42984B

Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

**DESCRIPTION:** 

5. COLLECTOR 2/BASE 1

SC-88A (SC-70-5/SOT-353)

PAGE 1 OF 1

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.



TSOP-5 **CASE 483 ISSUE N** 

**DATE 12 AUG 2020** 









#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME
- CONTROLLING DIMENSION: MILLIMETERS.
  MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH
  THICKNESS. MINIMUM LEAD THICKNESS IS THE
  MINIMUM THICKNESS OF BASE MATERIAL.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION A. OPTIONAL CONSTRUCTION: AN ADDITIONAL
- TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 2.85        | 3.15 |  |  |
| В   | 1.35        | 1.65 |  |  |
| С   | 0.90        | 1.10 |  |  |
| D   | 0.25        | 0.50 |  |  |
| G   | 0.95        | BSC  |  |  |
| Н   | 0.01        | 0.10 |  |  |
| J   | 0.10        | 0.26 |  |  |
| K   | 0.20        | 0.60 |  |  |
| М   | 0 °         | 10 ° |  |  |
| S   | 2 50        | 3.00 |  |  |

#### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***





XXX = Specific Device Code XXX = Specific Device Code

= Assembly Location = Date Code

= Year = Pb-Free Package

= Work Week W

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ARB18753C Electronic versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when stamped "CONTROLLED CO |  |             |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | TSOP-5                                                                                                                                                       |  | PAGE 1 OF 1 |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

SCALE 4:1



**DATE 08 NOV 2006** 









#### **MOUNTING FOOTPRINT SOLDERMASK DEFINED**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION & APPLIES TO PLATED
- DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 mm FROM TERMINAL TIP. MOLD FLASH ALLOWED ON TERMINALS ALONG EDGE OF PACKAGE. FLASH MAY NOT EXCEED 0.03 ONTO BOTTOM SURFACE OF TERMINALS. DETAIL A SHOWS OPTIONAL CONSTRUCTION FOR TERMINALS.

|     | MILLIM   | ETERS |  |
|-----|----------|-------|--|
| DIM | MIN      | MAX   |  |
| Α   | 0.45     | 0.55  |  |
| A1  | 0.00     | 0.05  |  |
| A3  | 0.127    | REF   |  |
| b   | 0.15     | 0.25  |  |
| b2  | 0.30     | REF   |  |
| D   | 1.80     | BSC   |  |
| Е   | 1.20     | BSC   |  |
| е   | 0.40 BSC |       |  |
| L   | 0.45     | 0.55  |  |
| L1  | 0.00     | 0.03  |  |
| L2  | 0.40     | REF   |  |

#### **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code

= Date Code

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98AON23417D         | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | UDFN8 1.8X1.2. 0.4P | •                                                                                                                                                                               | PAGE 1 OF 1 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.





SOIC-8 NB CASE 751-07 **ISSUE AK** 

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.80        | 5.00 | 0.189     | 0.197 |
| В   | 3.80        | 4.00 | 0.150     | 0.157 |
| C   | 1.35        | 1.75 | 0.053     | 0.069 |
| D   | 0.33        | 0.51 | 0.013     | 0.020 |
| G   | 1.27 BSC    |      | 0.050 BSC |       |
| Н   | 0.10        | 0.25 | 0.004     | 0.010 |
| J   | 0.19        | 0.25 | 0.007     | 0.010 |
| K   | 0.40        | 1.27 | 0.016     | 0.050 |
| М   | 0 °         | 8 °  | 0 °       | 8 °   |
| N   | 0.25        | 0.50 | 0.010     | 0.020 |
| S   | 5.80        | 6.20 | 0.228     | 0.244 |

XXXXXX

AYWW

Discrete

Ŧ  $\mathbb{H}$  AYWW

**Discrete** (Pb-Free)

#### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year W

XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Work Week = Pb-Free Package = Pb-Free Package

> \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Reposition Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                 | PAGE 1 OF 2 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

#### SOIC-8 NB CASE 751-07 ISSUE AK

#### **DATE 16 FEB 2011**

|                                                                                                                                                                    |                                                                                                                                                           |                                                                                                                                                             | D/ (I E TO I ED E                                                                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 STYLE 6:      | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 STYLE 7:                           |                                                                                                                                                                          |
| PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                                        | PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                                             | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                            | PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1                                        |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                                       | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                  |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | 7. DHAIN 1 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16:  PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                                     | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                    |
| STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                        | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT         | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                       |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                                    | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                         |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                             |                                                                                                                                                                          |

| DOCUMENT NUMBER: | 98ASB42564B Electronic versions are uncontrolled except when accessed directly from the Document Re- Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  | ' '         |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | SOIC-8 NB                                                                                                                                                                            |  | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





△ 0.10

SOIC-14 NB CASE 751A-03 ISSUE L

**DATE 03 FEB 2016** 









- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - ASME Y14.5M, 1994.
    CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT
- MAXIMUM MATERIAL CONDITION.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
- MAXIMUM MOLD PROTRUSION 0.15 PER SIDE

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 1.35        | 1.75 | 0.054     | 0.068 |
| A1  | 0.10        | 0.25 | 0.004     | 0.010 |
| АЗ  | 0.19        | 0.25 | 0.008     | 0.010 |
| b   | 0.35        | 0.49 | 0.014     | 0.019 |
| D   | 8.55        | 8.75 | 0.337     | 0.344 |
| Е   | 3.80        | 4.00 | 0.150     | 0.157 |
| е   | 1.27        | BSC  | 0.050 BSC |       |
| Н   | 5.80        | 6.20 | 0.228     | 0.244 |
| h   | 0.25        | 0.50 | 0.010     | 0.019 |
| Ĺ   | 0.40        | 1.25 | 0.016     | 0.049 |
| М   | 0 °         | 7°   | 0 °       | 7°    |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Α = Assembly Location

WL = Wafer Lot Υ = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

## **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

C SEATING PLANE

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                             | PAGE 1 OF 2 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### SOIC-14 CASE 751A-03 ISSUE L

#### DATE 03 FEB 2016

| STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                         | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE                                                                | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                               | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.



#### Micro8 CASE 846A-02 ISSUE K

**DATE 16 JUL 2020** 

MAX. 1.10

0.15

0.40

0.23

3.10

3.10

5.05

0.70







# DETAIL A



#### RECOMMENDED MOUNTING FOOTPRINT

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- CONTROLLING DIMENSION: MILLIMETERS

-8X 0.80

5.25

- DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.10 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSION E DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. DIMENSIONS D AND E ARE DETERMINED AT DATUM F.
- DATUMS A AND B ARE TO BE DETERMINED AT DATUM F.
- A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.



0.40

0.55

#### **GENERIC MARKING DIAGRAM\***

SIDE VIEW



XXXX = Specific Device Code Α = Assembly Location

Υ = Year W = Work Week = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:                 | STYLE 2:                   | STYLE 3:                   |
|--------------------------|----------------------------|----------------------------|
| PIN 1. SOURCE            | PIN 1. SOURCE 1            | PIN 1. N-SOURCE            |
| 2. SOURCE                | 2. GATE 1                  | 2. N-GATE                  |
| <ol><li>SOURCE</li></ol> | <ol><li>SOURCE 2</li></ol> | <ol><li>P-SOURCE</li></ol> |
| 4. GATE                  | 4. GATE 2                  | 4. P-GATE                  |
| 5. DRAIN                 | 5. DRAIN 2                 | 5. P-DRAIN                 |
| 6. DRAIN                 | 6. DRAIN 2                 | 6. P-DRAIN                 |
| 7. DRAIN                 | 7. DRAIN 1                 | 7. N-DRAIN                 |
| 8. DRAIN                 | 8. DRAIN 1                 | 8. N-DRAIN                 |
|                          |                            |                            |

| DOCUMENT NUMBER: | 98ASB14087C | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | MICRO8      |                                                                                                                                                                               | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.





**DATE 17 FEB 2016** 

- NOTES.

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD
- FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE
- INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL
- INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

  5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.

  6. TERMINAL NUMBERS ARE SHOWN FOR DEFERENCE ONLY.
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE
- DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INC       | HES   |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65        | BSC  | 0.026 BSC |       |
| Н   | 0.50        | 0.60 | 0.020     | 0.024 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40        | BSC  | 0.252     | BSC   |
| М   | o°          | 8 °  | 0 °       | 8 °   |

#### **GENERIC MARKING DIAGRAM\***



= Assembly Location

= Wafer Lot V = Year

W = Work Week

= Pb-Free Package (Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| SOLDERING FOOTPRINT |                         |  |
|---------------------|-------------------------|--|
| 7.                  | 06                      |  |
| 1                   |                         |  |
|                     |                         |  |
|                     |                         |  |
|                     |                         |  |
|                     | □ 0.65<br>PITCH         |  |
| <u> </u>            | <del></del>             |  |
| 0.36 14X 1.26       | <del></del> ↑           |  |
| 1 1                 | DIMENSIONS: MILLIMETERS |  |

| DOCUMENT NUMBER: | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | TSSOP-14 WB |                                                                                                                                                                                     | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales