









LMK1D1208I

SNAS828A - FEBRUARY 2022 - REVISED JUNE 2023

# LMK1D1208I I<sup>2</sup>C-Configurable, Low-Additive Jitter LVDS Buffer

#### 1 Features

- High-performance LVDS clock buffer family with 2 inputs and 8 outputs
- Output frequency up to 2 GHz
- Supply voltage:  $1.8 \text{ V} / 2.5 \text{ V} / 3.3 \text{ V} \pm 5\%$
- Device configurability through I<sup>2</sup>C programming
  - Individual input and output enable/disable
  - Individual output amplitude select (standard or boosted)
  - Bank input multiplexer
- Four programmable I<sup>2</sup>C addresses through IDX
- Low additive jitter: < 60 fs RMS maximum in 12-kHz to 20-MHz at 156.25 MHz
  - Very low phase noise floor: -164 dBc/Hz (typical)
- Very low propagation delay: < 575 ps maximum
- Output skew: 20 ps maximum
- Universal inputs accept LVDS, LVPECL, LVCMOS, **HCSL** and CML
- Fail-safe inputs
- LVDS reference voltage,  $V_{AC\ REF}$ , available for capacitive coupled inputs
- Industrial temperature range: -40°C to 105°C
- Packages available
  - 6-mm × 6-mm, 40-Pin VQFN (RHA)

#### 2 Applications

- Telecommunications and networking
- Medical imaging
- Test and measurement equipment
- Wireless communications
- Pro audio/video

# 3 Description

The LMK1D1208I is an I<sup>2</sup>C-programmable LVDS clock buffer. The device has two inputs and eight pairs of differential LVDS clock outputs (OUT0 through OUT7) with minimum skew for clock distribution. The inputs can either be LVDS, LVPECL, LVCMOS, HCSL, or CML.

The LMK1D1208I is specifically designed for driving  $50-\Omega$  transmission lines. When driving inputs in single-ended mode, apply the appropriate bias voltage to the unused negative input pin (see Figure 9-6).

I<sup>2</sup>C programming enables this device to be configured as a single bank buffer (one of the two inputs is distributed to eight output pairs) or as a dual bank buffer (each input is distributed to four outputs pairs). Each output can be configured to have either a standard (350 mV) or boosted (500 mV) swing. This device also incorporates individual output channel enable or disable through I<sup>2</sup>C programming. The LMK1D1208I has fail-safe inputs that prevent oscillation at the outputs in the absence of an input signal and allows for input signals before VDD is supplied.

The device operates in a 1.8-V, 2.5-V, or 3.3-V supply environment and is characterized from -40°C to 105°C (ambient temperature).

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE<br>(NOM) <sup>(2)</sup> |
|-------------|------------------------|--------------------------------------|
| LMK1D1208I  | VQFN (40) 6.00 mm × 6. |                                      |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Application Example



# **Table of Contents**

| 1 Features                           | .1 9.5 Programming                                        |
|--------------------------------------|-----------------------------------------------------------|
| 2 Applications                       |                                                           |
| 3 Description                        |                                                           |
| 4 Revision History                   |                                                           |
| 5 Device Comparison                  |                                                           |
| 6 Pin Configuration and Functions    | 4 10.3 Power Supply Recommendations2                      |
| 7 Specifications                     | 6 10.4 Layout                                             |
| 7.1 Absolute Maximum Ratings         |                                                           |
| 7.2 ESD Ratings                      |                                                           |
| 7.3 Recommended Operating Conditions | .6 11.2 Receiving Notification of Documentation Updates 3 |
| 7.4 Thermal Information              | .7 11.3 Support Resources                                 |
| 7.5 Electrical Characteristics       | .7 11.4 Trademarks3                                       |
| 7.6 Typical Characteristics          | 11.5 Electrostatic Discharge Caution3                     |
| 8 Parameter Measurement Information  |                                                           |
| 9 Detailed Description               | 4 12 Mechanical, Packaging, and Orderable                 |
| 9.1 Overview                         |                                                           |
| 9.2 Functional Block Diagram         | 4 12.1 Package Option Addendum3                           |
| 9.3 Feature Description              | 5 12.2 Tape and Reel Information3                         |
| 9.4 Device Functional Modes          |                                                           |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | nanges from Revision " (February 2022) to Revision A (June 2023)                                 | Page |
|---|--------------------------------------------------------------------------------------------------|------|
| • | Changed table title from: Device Information to: Package Information                             | 1    |
| • | Added the Device Comparison table for the LMK1Dxxxx buffer device family                         | 3    |
| • | Moved the Power Supply Recommendations and Layout sections to the Application and Implementation |      |
|   | section                                                                                          | 28   |



# **5 Device Comparison**

| DEVICE             | DEVICE<br>TYPE | FEATURES                                             | OUTPUT<br>SWING | PACKAGE    | BODY SIZE                 |  |
|--------------------|----------------|------------------------------------------------------|-----------------|------------|---------------------------|--|
| LMK1D3109          | Dual 1:0       | Global output enable and swing                       | 350 mV          | VQFN (48)  | 7.00 mm × 7.00 mm         |  |
| LMK1D2108 Dual 1:8 |                | control through pin control                          | 500 mV          | VQFIN (40) | 7.00 111111 × 7.00 111111 |  |
| LMK1D2106          | Dual 1:6       | Global output enable and swing                       | 350 mV          | VQFN (40)  | 6.00 mm × 6.00 mm         |  |
| LMK1D2106 Dual 1:6 |                | control through pin control                          | 500 mV          | VQFN (40)  | 0.00 111111 × 0.00 111111 |  |
| LMK4D2404          | Dual 1.4       | Global output enable and swing                       | 350 mV          | \/OFN (20) | 5.00 mm × 5.00 mm         |  |
| LMK1D2104 Dual 1:4 |                | control through pin control                          | 500 mV          | VQFN (28)  | 5.00 mm × 5.00 mm         |  |
| LMK1D2102 Dual 1:2 |                | Global output enable and swing                       | 350 mV          | VOEN (46)  | 3.00 mm × 3.00 mm         |  |
|                    |                | control through pin control                          | 500 mV          | VQFN (16)  |                           |  |
| LMK1D1216          | 2:16           | Global output enable control                         | 350 mV          | \/OFN (40) | 7.00 mm × 7.00 mm         |  |
| LMKIDIZIO          | 2:16           | through pin control                                  | 500 mV          | VQFN (48)  | 7.00 111111 ^ 7.00 111111 |  |
| LMK1D1212          | 2:12           | Global output enable control through pin control     | 350 mV          | VQFN (40)  | 6.00 mm × 6.00 mm         |  |
| LINIKTUTZTZ        | 2.12           |                                                      | 500 mV          | VQFN (40)  |                           |  |
| L MICA DA 200D     | 2:8            | Individual output enable control                     | 350 mV          | VOCN (40)  | 0.00 0.00                 |  |
| LMK1D1208P         | 2.0            | through pin control                                  | 500 mV          | VQGN (40)  | 6.00 mm × 6.00 mm         |  |
| LMK1D1208I         | 2:8            | Individual output enable control                     | 350 mV          | VOEN (40)  | 6.00 mm × 6.00 mm         |  |
| LIVIK ID 12001     | 2.0            | through I <sup>2</sup> C                             | 500 mV          | VQFN (40)  |                           |  |
|                    |                | Global output enable control through pin control     | 350 mV          | VQFN (28)  | 5.00 mm × 5.00 mm         |  |
| LMK1D1204P         | 2:4            | Individual output enable control through pin control | 350 mV          | VQGN (28)  | 5.00 mm × 5.00 mm         |  |
| LMK1D1204          | 2:4            | Global output enable control through pin control     | 350 mV          | VQFN (16)  | 3.00 mm × 3.00 mm         |  |



# **6 Pin Configuration and Functions**



Figure 6-1. LMK1D1208I: RHA Package 40-Pin VQFN (Top View)

**Table 6-1. Pin Functions** 

| PIN                                                            |                 | TYPE(1)  | DESCRIPTION                                                                                                                                           |  |  |
|----------------------------------------------------------------|-----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                                           | LMK1D1208I      | I TPE(') | DESCRIPTION                                                                                                                                           |  |  |
| DIFFERENTIAL/SINGLE-E                                          | NDED CLOCK INPU | Т        |                                                                                                                                                       |  |  |
| IN0_P, IN0_N                                                   | 12, 13          | I        | Primary: Differential input pair or single-ended input                                                                                                |  |  |
| IN1_P, IN1_N                                                   | 8, 9            | I        | Secondary: Differential input pair or single-ended input.                                                                                             |  |  |
| I <sup>2</sup> C PROGRAMMING                                   |                 |          |                                                                                                                                                       |  |  |
| SDA                                                            | 5               | I/O      | I <sup>2</sup> C data                                                                                                                                 |  |  |
| SCL                                                            | 6               | I        | I <sup>2</sup> C clock                                                                                                                                |  |  |
| IDX0                                                           | 15              | I,S,PU   | $I^2$ C address bit[0]. This is a 2-level input that is decoded in conjunction with pin 15 to set the $I^2$ C address. It has internal 670-kΩ pullup. |  |  |
| IDX1                                                           | 16              | I,S, PU  | $I^2C$ address bit[1]. This is a 2-level input that is decoded in conjunction with pin 16 to set the $I^2C$ address. It has internal 670-kΩ pullup.   |  |  |
| BIAS VOLTAGE OUTPUT                                            |                 |          |                                                                                                                                                       |  |  |
| V <sub>AC_REF0</sub> , V <sub>AC_REF1</sub>                    | 14, 10          | 0        | Bias voltage output for capacitive coupled inputs. If used, TI recommends using a 0.1-µF capacitor to GND on this pin.                                |  |  |
| DIFFERENTIAL CLOCK OF                                          | JTPUT           |          |                                                                                                                                                       |  |  |
| OUT0_P, OUT0_N                                                 | 18, 19          | 0        | Differential LVDS output pair number 0                                                                                                                |  |  |
| OUT1_P, OUT1_N                                                 | 22, 23          | 0        | Differential LVDS output pair number 1                                                                                                                |  |  |
| OUT2_P, OUT2_N                                                 | 24, 25          | 0        | Differential LVDS output pair number 2                                                                                                                |  |  |
| OUT3_P, OUT3_N                                                 | 28, 29          | 0        | Differential LVDS output pair number 3                                                                                                                |  |  |
| OUT4_P, OUT4_N 32, 33 O Differential LVDS output pair number 4 |                 |          |                                                                                                                                                       |  |  |
| OUT5_P, OUT5_N 34, 35 O Differential LVDS output pair number 5 |                 |          |                                                                                                                                                       |  |  |
| OUT6_P, OUT6_N                                                 | 38, 39          | 0        | Differential LVDS output pair number 6                                                                                                                |  |  |
| OUT7_P, OUT7_N                                                 | 2, 3            | 0        | Differential LVDS output pair number 7                                                                                                                |  |  |

**Table 6-1. Pin Functions (continued)** 

| Table 6-1. Fill 1 dilctions (continued)    |                                                                           |                 |                                                                                               |  |  |  |  |
|--------------------------------------------|---------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------|--|--|--|--|
| PIN                                        |                                                                           | <b>TYPE</b> (1) | DESCRIPTION                                                                                   |  |  |  |  |
| NAME                                       | LMK1D1208I                                                                | I I PEV         | DESCRIPTION                                                                                   |  |  |  |  |
| SUPPLY VOLTAGE                             |                                                                           |                 |                                                                                               |  |  |  |  |
| V <sub>DD</sub>                            | V <sub>DD</sub> 11, 20, 40 P Device power supply (1.8 V, 2.5 V, or 3.3 V) |                 |                                                                                               |  |  |  |  |
| GROUND                                     | GROUND                                                                    |                 |                                                                                               |  |  |  |  |
| DAP                                        | DAP                                                                       | G               | Die Attach Pad. Connect to the printed circuit board (PCB) ground plane for heat dissipation. |  |  |  |  |
| NO CONNECT                                 | IO CONNECT                                                                |                 |                                                                                               |  |  |  |  |
| NC 1, 4, 7, 17, 21, 26, 27, 30, 31, 36, 37 |                                                                           | _               | No connection. Leave floating.                                                                |  |  |  |  |

- (1) The definitions below define the I/O type for each pin.
  - I = Input
  - O = Output
  - I / O = Input / Output
  - PU = Internal 670-kΩ Pullup
  - S = Hardware Configuration Pin
  - P = Power Supply
  - G = Ground



# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                    | MIN  | MAX                   | UNIT |
|------------------|------------------------------------|------|-----------------------|------|
| $V_{DD}$         | Supply voltage                     | -0.3 | 3.6                   | V    |
| V <sub>IN</sub>  | Input voltage                      | -0.3 | 3.6                   | V    |
| Vo               | Output voltage                     | -0.3 | V <sub>DD</sub> + 0.3 | V    |
| I <sub>IN</sub>  | Input current                      | -20  | 20                    | mA   |
| Io               | Continuous output current          | -50  | 50                    | mA   |
| TJ               | Junction temperature               |      | 135                   | °C   |
| T <sub>stg</sub> | Storage temperature <sup>(2)</sup> | -65  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 7.2 ESD Ratings

|                    |                         |                                                                                     | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±3000 | V    |
| V <sub>(ESD)</sub> | Lieurostano discriarge  | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                |                                               | MIN   | NOM | MAX   | UNIT |
|-----------------|--------------------------------|-----------------------------------------------|-------|-----|-------|------|
|                 |                                | 3.3-V supply                                  | 3.135 | 3.3 | 3.465 |      |
| V <sub>DD</sub> | Core supply voltage            | 2.5-V supply                                  | 2.375 | 2.5 | 2.625 | V    |
|                 |                                | 1.8-V supply                                  | 1.71  | 1.8 | 1.89  |      |
| Supply<br>Ramp  | Supply voltage ramp            | Requires monotonic ramp (10-90% of $V_{DD}$ ) | 0.1   |     | 20    | ms   |
| T <sub>A</sub>  | Operating free-air temperature |                                               | -40   |     | 105   | °C   |
| TJ              | Operating junction temperature |                                               | -40   |     | 135   | °C   |

<sup>(2)</sup> Device unpowered

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.4 Thermal Information

|                       |                                              | LMK1D1208I |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | VQFN       | UNIT |
|                       |                                              | 40 PINS    |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 39.1       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 32.4       | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 20.2       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1          | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 20.2       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 8.3        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 7.5 Electrical Characteristics

|                           | PARAMETER                            | TEST CONDITIONS                                                               | MIN                   | TYP            | MAX                 | UNIT |
|---------------------------|--------------------------------------|-------------------------------------------------------------------------------|-----------------------|----------------|---------------------|------|
| POWER SU                  | JPPLY CHARACTERISTICS                | 1                                                                             |                       |                |                     |      |
| IDD <sub>STAT</sub>       | LMK1D1208I                           | All-outputs enabled and unterminated, f = 0 Hz (AMP_SEL =1)                   |                       | 55             |                     | mA   |
| IDD <sub>100M</sub>       | LMK1D1208I                           | All-outputs enabled, $R_L$ = 100 $\Omega$ , f =100 MHz (AMP_SEL = 0, default) |                       | 75             | 95                  | mA   |
| IDD <sub>100M</sub>       | LMK1D1208I                           | All-outputs enabled, RL = 100 $\Omega$ , f = 100 MHz, AMP_SEL = 1             |                       |                | 110                 | mA   |
| IDX INPUT                 | CHARACTERISTICS (Applies to $V_{DE}$ | $_{0}$ = 1.8 V ± 5%, 2.5 V ± 5% and 3.3 V ± 5%                                | )                     |                | •                   |      |
| V <sub>IH</sub>           | Input high voltage                   | Minimum input voltage for a logical "1" state                                 | 0.7 × V <sub>CC</sub> | V <sub>C</sub> | C + 0.3             | V    |
| V <sub>IL</sub>           | Input low voltage                    | Maximum input voltage for a logical "0" state                                 | -0.3                  | 0.3            | s × V <sub>CC</sub> | V    |
| I <sub>IH</sub>           | Input high current                   | $V_{DD}$ can be 1.8V/2.5V/3.3V with $V_{IH} = V_{DD}$                         |                       |                | 30                  | μΑ   |
| I <sub>IL</sub>           | Input low current                    | $V_{DD}$ can be 1.8V/2.5V/3.3V with $V_{IH} = V_{DD}$                         | -30                   |                |                     | μΑ   |
| R <sub>pull-up(IDX)</sub> | Input pullup resistor                |                                                                               |                       | 670            |                     | kΩ   |
| I <sup>2</sup> C INTERF   | ACE CHARACTERISTICS (Applies t       | o $V_{DD}$ = 1.8 V ± 5%, 2.5 V ± 5% and 3.3 V                                 | ± 5%)                 |                |                     |      |
| V <sub>IH</sub>           | Input high voltage                   |                                                                               | 0.7 × V <sub>CC</sub> | V <sub>C</sub> | C + 0.3             | V    |
| V <sub>IL</sub>           | Input low voltage                    |                                                                               | -0.3                  | 0.3            | × V <sub>CC</sub>   | V    |
| I <sub>IH</sub>           | Input high current                   |                                                                               |                       |                | 30                  | μΑ   |
| I <sub>IL</sub>           | Input low current                    |                                                                               | -30                   |                |                     | μA   |
| C <sub>IN_SE</sub>        | Input capacitance                    | at 25°C                                                                       |                       | 2              |                     | pF   |
| V <sub>OL</sub>           | Output low voltage                   | I <sub>OL</sub> = 3 mA                                                        |                       |                | 0.3                 | V    |
|                           |                                      | Standard                                                                      |                       |                | 100                 |      |
| f <sub>SCL</sub>          | I <sup>2</sup> C clock rate          | Fast mode                                                                     |                       |                | 400                 | kHz  |
|                           |                                      | Ultra Fast mode                                                               |                       |                | 1000                |      |
| t <sub>SU(START)</sub>    | START condition setup time           | SCL high before SDA low                                                       | 0.6                   |                |                     | us   |
| t <sub>H</sub> (START)    | START condition hold time            | SCL low after SDA low                                                         | 0.6                   |                |                     | us   |
| t <sub>W(SCLH)</sub>      | SCL pulse width high                 |                                                                               | 0.6                   |                |                     | us   |
| t <sub>W(SCLL)</sub>      | SCL pulse width low                  |                                                                               | 1.3                   |                |                     | us   |
| t <sub>SU(SDA)</sub>      | SDA setup time                       |                                                                               | 100                   |                |                     | ns   |



|                                       | PARAMETER                                                                                                                 | TEST CONDITIONS                                                                                             | MIN             | TYP      | MAX   | UNIT           |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------|----------|-------|----------------|
| t <sub>H(SDA)</sub>                   | SDA hold time                                                                                                             | SDA valid after SCL low                                                                                     | 0               |          | 0.9   | us             |
| t <sub>R(IN)</sub>                    | SDA/SCL input rise time                                                                                                   |                                                                                                             |                 | -        | 300   | ns             |
| F(IN)                                 | SDA/SCL input fall time                                                                                                   |                                                                                                             |                 |          | 300   | ns             |
| F(OUT)                                | SDA output fall time                                                                                                      | C <sub>BUS</sub> <= 400 pF                                                                                  |                 |          | 300   | ns             |
| t <sub>SU</sub> (STOP)                | STOP condition setup time                                                                                                 |                                                                                                             | 0.6             |          |       | us             |
| t <sub>BUS</sub>                      | Bus free time between STOP and START                                                                                      |                                                                                                             | 1.3             |          |       | us             |
|                                       | DED LVCMOS/LVTTL CLOCK INPUT (App                                                                                         | lies to V <sub>DD</sub> = 1.8 V ± 5%, 2.5 V ± 5%                                                            | 6 and 3.3 V ± 5 | 5%)      |       |                |
| f <sub>IN</sub>                       | Input frequency                                                                                                           | Clock input                                                                                                 | DC              | <u> </u> | 250   | MHz            |
| V <sub>IN_S-E</sub>                   | Single-ended Input Voltage Swing                                                                                          | Assumes a square wave input with two levels                                                                 | 0.4             |          | 3.465 | V              |
| dVIN/dt                               | Input Slew Rate (20% to 80% of the amplitude)                                                                             |                                                                                                             | 0.05            |          |       | V/ns           |
| Ін                                    | Input high current                                                                                                        | V <sub>DD</sub> = 3.465 V, V <sub>IH</sub> = 3.465 V                                                        |                 |          | 50    | μA             |
| <br>I <sub>IL</sub>                   | Input low current                                                                                                         | V <sub>DD</sub> = 3.465 V, V <sub>IL</sub> = 0 V                                                            | -30             |          |       | <u>.</u><br>μΑ |
| C <sub>IN_SE</sub>                    | Input capacitance                                                                                                         | at 25°C                                                                                                     |                 | 3.5      |       | pF             |
|                                       | TAL CLOCK INPUT (Applies to V <sub>DD</sub> = 1.8 \                                                                       |                                                                                                             |                 |          |       | •              |
| f <sub>IN</sub>                       | Input frequency                                                                                                           | Clock input                                                                                                 |                 |          | 2     | GHz            |
|                                       | Differential input voltage peak-to-peak                                                                                   | V <sub>ICM</sub> = 1 V (V <sub>DD</sub> = 1.8 V)                                                            | 0.3             |          | 2.4   |                |
| $V_{IN,DIFF(p-p)}$                    | {2*(V <sub>INP</sub> -V <sub>INN</sub> )}                                                                                 | $V_{ICM} = 1.25 \text{ V } (V_{DD} = 2.5 \text{ V/3.3 V})$                                                  | 0.3             |          | 2.4   | $V_{PP}$       |
| V <sub>ICM</sub>                      | Input common mode voltage                                                                                                 | V <sub>IN,DIFF(P-P)</sub> > 0.4 V (V <sub>DD</sub> = 1.8<br>V/2.5/3.3 V)                                    | 0.25            |          | 2.3   | V              |
| Ін                                    | Input high current                                                                                                        | V <sub>DD</sub> = 3.465 V, V <sub>INP</sub> = 2.4 V, V <sub>INN</sub><br>= 1.2 V                            |                 |          | 30    | μA             |
| I <sub>IL</sub>                       | Input low current                                                                                                         | V <sub>DD</sub> = 3.465 V, V <sub>INP</sub> = 0 V, V <sub>INN</sub> = 1.2 V                                 | -30             |          |       | μA             |
| C <sub>IN_S-E</sub>                   | Input capacitance (Single-ended)                                                                                          | at 25°C                                                                                                     |                 | 3.5      |       | pF             |
|                                       | UTPUT CHARACTERISTICS                                                                                                     |                                                                                                             |                 |          |       |                |
| VOD                                   | Differential output voltage magnitude   Voutp - Voutn                                                                     | $V_{IN,DIFF(P-P)}$ = 0.3 V, $R_{LOAD}$ = 100 $\Omega$ , AMP_SEL = 0                                         | 250             | 350      | 450   | mV             |
| VOD                                   | Differential output voltage magnitude   Voutp - Voutn                                                                     | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega$ , AMP_SEL = 1                                | 400             | 500      | 650   | mV             |
| ΔVOD                                  | Change in differential output voltage magnitude. Per output, defined as the difference between VOD in logic hi/lo states. | $V_{IN,DIFF(P-P)} = 0.3 \text{ V, } R_{LOAD} = 100$<br>$\Omega, AMP\_SEL = 0$                               | -15             |          | 15    | mV             |
| ΔVOD                                  | Change in differential output voltage magnitude                                                                           | $V_{IN,DIFF(P-P)} = 0.3 \text{ V, } R_{LOAD} = 100$<br>$\Omega, AMP\_SEL = 1$                               | -20             |          | 20    | mV             |
| · · · · · · · · · · · · · · · · · · · | Steady-state common mode output                                                                                           | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega \text{ (V}_{DD} = 1.8 \text{ V)}$             | 1               |          | 1.2   | V              |
| V <sub>OC(SS)</sub>                   | voltage                                                                                                                   | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega \text{ (V}_{DD} = 2.5 \text{ V/3.3 V)}$       | 1.1             |          | 1.375 | V              |
| .,                                    | Steady-state common mode output                                                                                           | $V_{IN,DIFF(P-P)} = 0.3 \text{ V, R}_{LOAD} = 100 \Omega$<br>(VDD = 1.8 V), AMP_SEL = 1                     | 0.8             |          | 1     | V              |
| V <sub>OC(SS)</sub>                   | voltage                                                                                                                   | $V_{\text{IN,DIFF(P-P)}} = 0.3 \text{ V, R}_{\text{LOAD}} = 100 \Omega$<br>(VDD = 2.5 V/3.3 V), AMP_SEL = 1 | 0.9             |          | 1.1   | V              |
| $\Delta_{	ext{VOC(SS)}}$              | Change in steady-state common mode output voltage. Per output, defined as the difference in VOC in logic hi/lo states.    | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega, AMP\_SEL = 0$                                | -15             |          | 15    | mV             |
| $\Delta_{VOC(SS)}$                    | Change in steady-state common mode output voltage                                                                         | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega, AMP\_SEL = 1$                                | -20             |          | 20    | mV             |

|                                | PARAMETER                                                                                                         | TEST CONDITIONS                                                                                                                                                                                                                  | MIN  | TYP  | MAX   | UNIT            |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-----------------|
| $V_{ring}$                     | Output overshoot and undershoot                                                                                   | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega, f_{OUT} = 491.52 \text{ MHz}$                                                                                                                                     | -0.1 |      | 0.1   | V <sub>OD</sub> |
| V <sub>OS</sub>                | Output AC common mode                                                                                             | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega$ , AMP_SEL = 0                                                                                                                                                     |      | 50   | 100   | $mV_{pp}$       |
| V <sub>OS</sub>                | Output AC common mode                                                                                             | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega, AMP\_SEL = 1$                                                                                                                                                     |      | 75   | 150   | $mV_{pp}$       |
| los                            | Short-circuit output current (differential)                                                                       | V <sub>OUTP</sub> = V <sub>OUTN</sub>                                                                                                                                                                                            | -12  |      | 12    | mA              |
| I <sub>OS(cm)</sub>            | Short-circuit output current (common-mode)                                                                        | V <sub>OUTP</sub> = V <sub>OUTN</sub> = 0                                                                                                                                                                                        | -24  |      | 24    | mA              |
| t <sub>PD</sub>                | Propagation delay                                                                                                 | $V_{IN,DIFF(P-P)} = 0.3 \text{ V}, R_{LOAD} = 100$<br>$\Omega^{(2)}$                                                                                                                                                             | 0.3  |      | 0.575 | ns              |
| t <sub>SK, O</sub>             | Output skew                                                                                                       | Skew between outputs with the same load conditions (4 and 8 channel) (3)                                                                                                                                                         |      |      | 20    | ps              |
| t <sub>SK, PP</sub>            | Part-to-part skew                                                                                                 | Skew between outputs on different parts subjected to the same operating conditions with the same input and output loading.                                                                                                       |      |      | 250   | ps              |
| t <sub>SK, P</sub>             | Pulse skew                                                                                                        | 50% duty cycle input, crossing point-to-crossing-point distortion (4)                                                                                                                                                            | -20  |      | 20    | ps              |
| trjit(ADD)                     | Random additive Jitter (rms)                                                                                      | $f_{\text{IN}}$ = 156.25 MHz with 50% dutycycle, Input slew rate = 1.5V/ns, Integration range = 12 kHz – 20 MHz, with output load R <sub>LOAD</sub> = 100 Ω                                                                      |      | 50   | 60    | fs, RMS         |
|                                |                                                                                                                   | PN <sub>1kHz</sub>                                                                                                                                                                                                               |      | -143 |       |                 |
|                                | Phase Noise for a carrier frequency of 156.25 MHz with 50% duty-cycle, Input slew rate = 1.5V/ns with output load | PN <sub>10kHz</sub>                                                                                                                                                                                                              | -152 |      |       |                 |
| Phase noise                    |                                                                                                                   | PN <sub>100kHz</sub>                                                                                                                                                                                                             |      | -157 |       | dBc/Hz          |
|                                | $R_{LOAD} = 100 \Omega$                                                                                           | PN <sub>1MHz</sub>                                                                                                                                                                                                               |      | -160 |       |                 |
|                                |                                                                                                                   | PN <sub>floor</sub>                                                                                                                                                                                                              |      | -164 |       |                 |
| MUX <sub>ISO</sub>             | Mux Isolation                                                                                                     | ${\rm f_{IN}}$ = 156.25 MHz. The difference in power level at ${\rm f_{IN}}$ when the selected clock is active and the unselected clock is static versus when the selected clock is inactive and the unselected clock is active. |      | 80   |       | dB              |
| ODC                            | Output duty cycle                                                                                                 | With 50% duty cycle input                                                                                                                                                                                                        | 45   |      | 55    | %               |
| t <sub>R</sub> /t <sub>F</sub> | Output rise and fall time                                                                                         | 20% to 80% with $R_{LOAD}$ = 100 Ω                                                                                                                                                                                               |      |      | 300   | ps              |
| t <sub>R</sub> /t <sub>F</sub> | Output rise and fall time                                                                                         | 20% to 80% with RLOAD = 100 Ω (AMP_SEL= 1)                                                                                                                                                                                       |      |      | 300   | ps              |
| ten/disable                    | Output Enable and Disable Time                                                                                    | Time taken for outputs to go from disable state to enable state and vice versa. (5) (6)                                                                                                                                          |      |      | 1     | us              |
| <br> leakZ                     | Output leakage current in High Z                                                                                  | Outputs are held in high Z mode with OUTP = OUTN (max applied external voltage is the lesser of VDD or 1.89V and minimum applied external voltage is 0V                                                                          |      |      | 50    | uA              |
|                                | Reference output voltage                                                                                          | VDD = 2.5 V, I <sub>LOAD</sub> = 100 μA                                                                                                                                                                                          | 0.9  | 1.25 | 1.375 | V               |



|       | PARAMETER                                            | TEST CONDITIONS                                     | MIN | TYP | MAX | UNIT |
|-------|------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------|
| PSNR  | Power Supply Noise Rejection (f <sub>carrier</sub> = | 10 kHz, 100 mVpp ripple injected on V <sub>DD</sub> |     | -70 |     | dBc  |
| FONIX | 156.25 MHz)                                          | 1 MHz, 100 mVpp ripple injected on V <sub>DD</sub>  |     | -50 |     | ubc  |

- (1) Measured between single-ended/differential input crossing point to the differential output crossing point.
- For the dual bank devices, the inputs are phase aligned and have 50% duty cycle.
- (2) (3) Defined as the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output.
- Applies to the dual bank family.
- (4) (5) Time starts after the acknowledge bit

#### 7.6 Typical Characteristics

Figure 7-1 captures the variation of the LMK1D1208l current consumption with input frequency and supply voltage. Figure 7-2 shows the variation of the differential output voltage (VOD) swept across frequency.

It is important to note that Figure 7-1 and Figure 7-2 serve as a guidance to the users on what to expect for the range of operating frequency supported by LMK1D1208I. These graphs were plotted for a limited number of frequencies and load conditions which may not represent the customer system.



Figure 7-1. LMK1D1208I Current Consumption vs. Frequency



Figure 7-2. LMK1D1208I VOD vs. Frequency



# **8 Parameter Measurement Information**



Figure 8-1. LVDS Output DC Configuration During Device Test



Figure 8-2. LVDS Output AC Configuration During Device Test



Figure 8-3. DC-Coupled LVCMOS Input During Device Test



Figure 8-4. Output Voltage and Rise/Fall Time





- A. Output skew is calculated as the greater of the following: the difference between the fastest and the slowest  $t_{PLHn}$  or the difference between the fastest and the slowest  $t_{PHLn}$  (n = 0, 1, 2, ...7)
- B. Part-to-part skew is calculated as the greater of the following: the difference between the fastest and the slowest  $t_{PLHn}$  or the difference between the fastest and the slowest  $t_{PHLn}$  across multiple devices (n = 0, 1, 2, ..7)

Figure 8-5. Output Skew and Part-to-Part Skew



Figure 8-6. Output Overshoot and Undershoot



Figure 8-7. Output AC Common Mode

# 9 Detailed Description

# 9.1 Overview

The LMK1D1208I is a low-additive jitter, I<sup>2</sup>C-programmable, LVDS output clock buffer that uses CMOS transistors to control the output current. Therefore, proper biasing and termination are required to ensure correct operation of the device and to maximize signal integrity. The LMK1D1208I also includes status and control registers for configuring the different modes in the device.

The proper LVDS termination for signal integrity over two  $50-\Omega$  lines is  $100~\Omega$  between the outputs on the receiver end. Either DC-coupled termination or AC-coupled termination can be used for LVDS outputs. TI recommends placing a termination resistor close to the receiver. If the receiver is internally biased to a voltage different than the output common-mode voltage of the LMK1D1208I, AC coupling must be used. If the LVDS receiver has internal  $100-\Omega$  termination, external termination must be omitted.

#### 9.2 Functional Block Diagram



Submit Document Feedback

#### 9.3 Feature Description

The LMK1D1208I is an I<sup>2</sup>C-programmable, low-additive jitter, LVDS fan-out buffer that can generate up to eight copies of two selectable LVPECL, LVDS, HCSL, CML, or LVCMOS inputs. This feature-rich device allows the user to have flexibility on the configuration based on their application use-case.

#### 9.3.1 Fail-Safe Input

The LMK1D120x family of devices is designed to support fail-safe input operation. This feature allows the user to drive the device inputs before VDD is applied without damaging the device. Refer to *Specifications* for more information on the maximum input supported by the device. The device also incorporates an input hysteresis, which prevents random oscillation in absence of an input signal, allowing the input pins to be left open.

#### 9.3.2 Input Stage Configurability

The LMK1D1208I has an input stage that accepts up to two clock inputs and can be configured as either a 2:1 mux or as a dual bank. When configured as a 2:1 mux, the LMK1D1208I device can select one of the two clock inputs and then distribute it to the eight LVDS output pairs. In the dual bank mode, the LMK1D1208I can assign each clock input to fan out four LVDS output pairs per bank. Refer to the *Device Functional Modes* for how to configure the two input stages.

Unused inputs can be left floating to reduce overall component cost. Both AC and DC coupling schemes can be used with the LMK1D1208I to provide greater system flexibility.

#### 9.3.3 Dual Output Bank

LMK1D1208I has eight LVDS output pairs which are grouped into two banks, each with four LVDS output pairs. The Table 9-1 outlines this mapping.

Table 9-1. Output Bank Map

| BANK | CLOCK OUTPUTS          |
|------|------------------------|
| 0    | OUT0, OUT1, OUT2, OUT3 |
| 1    | OUT4, OUT5, OUT6, OUT7 |

#### 9.3.4 I<sup>2</sup>C

The  $I^2C$  control is used to configure the different features in the LMK1D1208l. These features include individual input and output channel enable or disable, input mux select in each bank, bank muting (setting bank outputs to logic low), and individual output amplitude control. The  $I^2C$  logic is also capable of fast mode where the frequency is 400 kHz.

#### 9.3.4.1 I<sup>2</sup>C Address Assignment

The I<sup>2</sup>C address is assigned by the two pins, IDX0 and IDX1. Each IDX pin supports two levels allowing the LMK1D1208I to assume four different I<sup>2</sup>C addresses. See Table 9-2 for address pin assignment.

Table 9-2. I<sup>2</sup>C Address Assignment

| I <sup>2</sup> C ADDRESS | IDX1 | IDX0 |
|--------------------------|------|------|
| 0x68                     | L    | L    |
| 0x69                     | L    | Н    |
| 0x6A                     | Н    | L    |
| 0x6B                     | Н    | Н    |

#### 9.3.5 LVDS Output Termination

TI recommends that unused outputs are terminated differentially with a  $100-\Omega$  resistor for optimum performance. Unterminated outputs are also okay, but this will result in a slight degradation in performance (Output AC common-mode  $V_{OS}$ ) in the outputs being used.

Figure 9-1 and Figure 9-2 show how the LMK1D1208I can be connected to LVDS receiver inputs with DC and AC coupling, respectively.



Figure 9-1. Output DC Termination



Figure 9-2. Output AC Termination (With the Receiver Internally Biased)

#### 9.3.6 Input Termination

The LMK1D1208I inputs can be interfaced with LVDS, LVPECL, HCSL or LVCMOS drivers.

Figure 9-3 and Figure 9-4 show how LVDS drivers can be connected to LMK1D1208I inputs with DC coupling and AC coupling, respectively.



Figure 9-3. LVDS Clock Driver Connected to LMK1D1208I Input (DC-Coupled)



Figure 9-4. LVDS Clock Driver Connected to LMK1D1208l Input (AC-Coupled)

Figure 9-5 shows how to connect LVPECL inputs to the LMK1D1208I. The series resistors are required to reduce the LVPECL signal swing if the signal swing is  $>1.6 \text{ V}_{PP}$ .



Figure 9-5. LVPECL Clock Driver Connected to LMK1D1208I Input

Figure 9-6 shows how to couple a LVCMOS clock input to the LMK1D1208I directly.



Figure 9-6. 1.8-V, 2.5-V, or 3.3-V LVCMOS Clock Driver Connected to LMK1D1208I Input

For unused input, TI recommends grounding both input pins (INP, INN) using 1-k $\Omega$  resistors.

#### 9.4 Device Functional Modes

The outputs of Bank 0 and Bank 1 can be one of three options: logic low, buffered IN0, or buffered IN1. These output types should only be attained by maintaining the register setting combination outlined in Table 9-3. The LMK1D1208I registers must be programmed within these possible logic states to ensure proper device functionality. Using the device outside the intended logic can result in degraded performance.

**Table 9-3. Register Control Logic Table** 

| BANKx OUTPUTS | BANKx_IN_SEL | BANKx_MUTE | IN0_EN | IN1_EN |
|---------------|--------------|------------|--------|--------|
| Logic low     | Х            | 1          | Х      | X      |
| IN0           | 1            | 0          | 1      | X      |
| IN1           | 0            | 0          | Х      | 1      |

#### 9.4.1 Input Enable Control

The LMK1D1208I allows for individual input channel enable or disable through the INx\_EN register field. The inputs should be disabled when not in use to reduce the power consumption.

Table 9-4 describes the control of this function. INx\_EN is set by register 0x02 (R2). See *R2 Register* for more information on this register.

**Table 9-4. Input Control** 

| INx_EN | ACTIVE CLOCK INPUT    |  |
|--------|-----------------------|--|
| 0      | INx_P, INx_N disabled |  |
| 1      | INx_P, INx_N enabled  |  |

#### 9.4.2 Bank Input Selection

Bank 0 and Bank 1 can choose between the two inputs to fanout four LVDS output pairs each. In the 2:1 input mux mode, each bank must select the same clock input to output eight identical clocks. With the dual bank mode, each bank can select a different clock input to distribute both inputs separately; this is analogous to having two 1:4 buffers. When operating in dual bank mode, TI recommends that Bank 0 not select IN1 and Bank 1 not select IN0 to avoid crosstalk and degraded performance.

The BANKx\_IN\_SEL register field configures this function described in Table 9-5. BANKx\_IN\_SEL is set by register 0x02 (R2). See *R2 Register* for more information on this register.

Table 9-5. Bank Input Selection

| BANKx_IN_SEL | BANK CLOCK INPUT           |
|--------------|----------------------------|
| 0            | BANKx selects IN1_P, IN1_N |
| 1            | BANKx selects IN0_P, IN0_N |

#### 9.4.3 Bank Mute Control

Each bank, Bank 0 or Bank 1, can be individually muted such that the bank outputs are set to logic low (OUTx\_P is low and OUTx N is high).

Table 9-6 describes the control of this function. The BANKx\_MUTE register field is set by register 0x02 (R2). See R2 Register for more information on this register.

**Table 9-6. Bank Mute Control** 

| BANKx_MUTE | BANK CLOCK OUTPUTS         |
|------------|----------------------------|
| 0          | BANKx outputs selected INx |
| 1          | BANKx outputs logic low    |

Submit Document Feedback

# 9.4.4 Output Enable Control

The outputs of the LMK1D1208I can be individually enabled or disabled through the OUTx\_EN register field. The disabled state of the outputs is high impedance as this reduces the power consumption and also prevents back-biasing of the devices connected to these outputs. Unused outputs should be disabled to eliminate the need for a termination resistor. In the case of enabled unused outputs, TI recommends a  $100-\Omega$  termination for optimal performance.

Table 9-7 describes the control of this function. OUTx\_EN is set by register 0x00 (R0). See *R0 Register* for more information on this register.

**Table 9-7. Output Control** 

| OUTx_EN | CLOCK OUTPUTS                            |
|---------|------------------------------------------|
| 0       | OUTx_P, OUTx_N disabled in<br>Hi-Z state |
| 1       | OUTx_P, OUTx_N enabled                   |

#### 9.4.5 Output Amplitude Selection

The amplitude of the LMK1D1208I outputs can be individually programmed through the OUTx\_AMP\_SEL register field. The boosted LVDS swing mode can be used in applications which require a higher output swing for better noise performance (higher slew rate) or for swing requirements in the receiver that the standard LVDS swing cannot meet.

Table 9-8 describes the control of this function. OUTx\_AMP\_SEL is set by register 0x01 (R1). See *R1 Register* for more information on this register.

**Table 9-8. Output Amplitude Selection Table** 

| OUTx_AMP_SEL | OUTPUT AMPLITUDE (VOD)       |
|--------------|------------------------------|
| 0            | Standard LVDS swing (350 mV) |
| 1            | Boosted LVDS swing (500 mV)  |



#### 9.5 Programming

The LMK1D1208I uses I<sup>2</sup>C to program the states of its eight output drivers. See  $I^2$ C for more information on the I<sup>2</sup>C features and address assignment, and *Register Maps* for the list of programmable registers.

**Table 9-9. Command Code Definition** 

| BIT   |                                  | DESCRIPTION                                                                                             |     |         |       |   |
|-------|----------------------------------|---------------------------------------------------------------------------------------------------------|-----|---------|-------|---|
| 7     | 0 = <i>Blo</i><br>1 = <i>Byt</i> | 0 = Block Read or Block Write operation<br>1 = Byte Read or Byte Write operation                        |     |         |       |   |
| (6:0) | Registe                          | Register address for <i>Byte</i> operations, or starting register address for <i>Block</i> , operations |     |         |       |   |
|       | 1                                | 7                                                                                                       | 1 1 | 8       | 1 1   |   |
|       |                                  | D ' 1 1411                                                                                              | D   | D ( D ( | A   D | 7 |



- S Start Condition
- Sr Repeated Start Condition
- R/W 1 = Read (Rd); 0 = Write (Wr)
- A Acknowledge (ACK = 0 and NACK =1)
- P Stop Condition
- Controller-to-Peripheral Transmission
- Peripheral-to-Controller Transmission

Figure 9-7. Generic Programming Sequence



Figure 9-8. Byte Write Protocol





Figure 9-9. Byte Read Protocol



Figure 9-10. Block Write Protocol



Figure 9-11. Block Read Protocol

# 9.6 Register Maps

#### 9.6.1 LMK1D1208I Registers

Table 9-10 lists the LMK1D1208I registers. All register locations not listed should be considered as reserved locations and the register contents should not be modified.

TI highly suggests that the user only operates within the logic states listed in Table 9-3 for optimum performance.

Table 9-10. LMK1D1208I Registers

|         |         | •                                     |         |
|---------|---------|---------------------------------------|---------|
| Address | Acronym | Register Fields                       | Section |
| 0h      | R0      | Output Enable Control                 | Go      |
| 1h      | R1      | Output Amplitude Control              | Go      |
| 2h      | R2      | Input Enable and Bank Setting Control | Go      |
| 5h      | R5      | Device/Revision Identification        | Go      |
| Eh      | R14     | I <sup>2</sup> C Address Readback     | Go      |

Complex bit access types are encoded to fit into small table cells. Table 9-11 shows the codes that are used for access types in this section.

Table 9-11. LMK1D1208I Access Type Codes

| 145.5 5 1.11 = 1.11.11 = 1.200171.00000 1.3 pt |                        |             |  |  |  |  |  |  |
|------------------------------------------------|------------------------|-------------|--|--|--|--|--|--|
| Access Type                                    | Code                   | Description |  |  |  |  |  |  |
| Read Type                                      |                        |             |  |  |  |  |  |  |
| R                                              | R                      | Read        |  |  |  |  |  |  |
| Write Type                                     |                        |             |  |  |  |  |  |  |
| W                                              | W                      | Write       |  |  |  |  |  |  |
| Reset or Default Valu                          | ie                     |             |  |  |  |  |  |  |
| -n                                             | Reset/def<br>hexadecir |             |  |  |  |  |  |  |

# 9.6.1.1 R0 Register (Address = 0h) [reset = 0h]

R0 is shown in Table 9-12.

The R0 register contains bits that enable or disable individual output clock channels [7:0].

Return to the Summary Table.

Table 9-12. R0 Register Field Descriptions

| Bit | Field   | Туре | Reset | Description                                                                                                                    |  |  |  |  |
|-----|---------|------|-------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7   | OUT7_EN | R/W  | Oh    | This bit controls the output enable signal for output channel OUT7_P/OUT7_N.  0h = Output Disabled (Hi-Z)  1h = Output Enabled |  |  |  |  |
| 6   | OUT6_EN | R/W  | 0h    | This bit controls the output enable signal for output channel OUT6_P/OUT6_N.  Oh = Output Disabled (Hi-Z)  1h = Output Enabled |  |  |  |  |
| 5   | OUT5_EN | R/W  | 0h    | This bit controls the output enable signal for output channel OUT5_P/OUT5_N.  0h = Output Disabled (Hi-Z)  1h = Output Enabled |  |  |  |  |
| 4   | OUT4_EN | R/W  | Oh    | This bit controls the output enable signal for output channel OUT4_P/OUT4_N.  0h = Output Disabled (Hi-Z)  1h = Output Enabled |  |  |  |  |



Table 9-12. R0 Register Field Descriptions (continued)

| Bit | Field   | Туре | Reset | Description                                                                                                                    |
|-----|---------|------|-------|--------------------------------------------------------------------------------------------------------------------------------|
| 3   | OUT3_EN | R/W  | Oh    | This bit controls the output enable signal for output channel OUT3_P/OUT3_N.  0h = Output Disabled (Hi-Z)  1h = Output Enabled |
| 2   | OUT2_EN | R/W  | Oh    | This bit controls the output enable signal for output channel OUT2_P/OUT2_N.  0h = Output Disabled (Hi-Z)  1h = Output Enabled |
| 1   | OUT1_EN | R/W  | Oh    | This bit controls the output enable signal for output channel OUT1_P/OUT1_N.  0h = Output Disabled (Hi-Z)  1h = Output Enabled |
| 0   | OUT0_EN | R/W  | Oh    | This bit controls the output enable signal for output channel OUT0_P/OUT0_N.  0h = Output Disabled (Hi-Z)  1h = Output Enabled |

# 9.6.1.2 R1 Register (Address = 1h) [reset = 0h]

R1 is shown in Table 9-13.

The R1 register contains bits that set the output amplitude to a standard or boosted LVDS swing.

Return to the Summary Table.

Table 9-13. R1 Register Field Descriptions

| Bit | Field        | Type | Reset | Description                                                                                                                               |
|-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | OUT7_AMP_SEL | R/W  | Oh    | This bit sets the output amplitude for output channel OUT7_P/ OUT7_N. 0h = Standard LVDS Swing (350 mV) 1h = Boosted LVDS Swing (500 mV)  |
| 6   | OUT6_AMP_SEL | R/W  | 0h    | This bit sets the output amplitude for output channel OUT6_P/OUT6_N.  0h = Standard LVDS Swing (350 mV)  1h = Boosted LVDS Swing (500 mV) |
| 5   | OUT5_AMP_SEL | R/W  | Oh    | This bit sets the output amplitude for output channel OUT5_P/OUT5_N.  0h = Standard LVDS Swing (350 mV)  1h = Boosted LVDS Swing (500 mV) |
| 4   | OUT4_AMP_SEL | R/W  | Oh    | This bit sets the output amplitude for output channel OUT4_P/OUT4_N.  0h = Standard LVDS Swing (350 mV)  1h = Boosted LVDS Swing (500 mV) |
| 3   | OUT3_AMP_SEL | R/W  | Oh    | This bit sets the output amplitude for output channel OUT3_P/OUT3_N.  0h = Standard LVDS Swing (350 mV)  1h = Boosted LVDS Swing (500 mV) |
| 2   | OUT2_AMP_SEL | R/W  | 0h    | This bit sets the output amplitude for output channel OUT2_P/OUT2_N.  0h = Standard LVDS swing (350 mV)  1h = Boosted LVDS swing (500 mV) |

Table 9-13. R1 Register Field Descriptions (continued)

|     | Table 9-13. KT Register Field Descriptions (Continued) |      |       |                                                                                                                                           |  |  |  |  |  |  |  |
|-----|--------------------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Bit | Field                                                  | Туре | Reset | Description                                                                                                                               |  |  |  |  |  |  |  |
| 1   | OUT1_AMP_SEL                                           | R/W  | Oh    | This bit sets the output amplitude for output channel OUT1_P/OUT1_N.  0h = Standard LVDS Swing (350 mV)  1h = Boosted LVDS Swing (500 mV) |  |  |  |  |  |  |  |
| 0   | OUT0_AMP_SEL                                           | R/W  | Oh    | This bit sets the output amplitude for output channel OUT0_P/OUT0_N.  0h = Standard LVDS Swing (350 mV)  1h = Boosted LVDS Swing (500 mV) |  |  |  |  |  |  |  |

# 9.6.1.3 R2 Register (Address = 2h) [reset = F1h]

R2 is shown in Table 9-14.

The R2 register contains bits that enable/disable the input channels and control the banks.

Return to the Summary Table.

Table 9-14. R2 Register Field Descriptions

|     | Table 3-14. NZ Register Field Descriptions |      |             |                                                                                                                                               |  |  |  |  |  |  |  |  |
|-----|--------------------------------------------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Bit | Field                                      | Туре | Description |                                                                                                                                               |  |  |  |  |  |  |  |  |
| 7   | Reserved                                   | R/W  | 1h          | Register bit can be written to 1. Writing a different value than 1 will affect device functionality.                                          |  |  |  |  |  |  |  |  |
| 6   | Reserved                                   | R/W  | 1h          | Register bit can be written to 1. Writing a different value than 1 will affect device functionality.                                          |  |  |  |  |  |  |  |  |
| 5   | BANK1_IN_SEL                               | R/W  | 1h          | This bit sets the input channel for Bank 1.  0h = IN1_P/IN1_N  1h = IN0_P/IN0_N                                                               |  |  |  |  |  |  |  |  |
| 4   | BANK0_IN_SEL                               | R/W  | 1h          | This bit sets the input channel for Bank 0.  0h = IN1_P/IN1_N  1h = IN0_P/IN0_N                                                               |  |  |  |  |  |  |  |  |
| 3   | BANK1_MUTE                                 | R/W  | 0h          | This bit sets the outputs in Bank 1 to logic low level.  Oh = INx_P/INx_N  1h = Logic low                                                     |  |  |  |  |  |  |  |  |
| 2   | BANK0_MUTE                                 | R/W  | 0h          | This bit sets the outputs in Bank 0 to logic low level.  0h = INx_P/INx_N  1h = Logic low                                                     |  |  |  |  |  |  |  |  |
| 1   | IN1_EN                                     | R/W  | Oh          | This bit controls the input enable signal for input channel IN1_P/IN1_N.  Oh = Input Disabled (reduces power consumption)  1h = Input Enabled |  |  |  |  |  |  |  |  |
| 0   | INO_EN                                     | R/W  | 1h          | This bit controls the input enable signal for input channel IN0_P/IN0_N.  Oh = Input Disabled (reduces power consumption)  1h = Input Enabled |  |  |  |  |  |  |  |  |

# 9.6.1.4 R5 Register (Address = 5h) [reset = 20h]

R5 is shown in Table 9-15.

The R5 register contains the silicon revision code and the device identification code.

Return to the Summary Table.

Table 9-15. R5 Register Field Descriptions

| Bit | Field  | eld Type Reset Description |    |                                                    |  |  |  |
|-----|--------|----------------------------|----|----------------------------------------------------|--|--|--|
| 7:4 | REV_ID | R                          | 2h | These bits provide the silicon revision code.      |  |  |  |
| 3:0 | DEV_ID | R                          | 0h | These bits provide the device identification code. |  |  |  |

# 9.6.1.5 R14 Register (Address = Eh) [reset = 0h]

R14 is shown in Table 9-16.

The R14 register contains the bits that report the current state of the  $I^2C$  address based on the IDX0 and IDX1 input pins.

Return to the Summary Table.

# Table 9-16. R14 Register Field Descriptions

| Bit | Field  | Туре | Reset | Description                                           |
|-----|--------|------|-------|-------------------------------------------------------|
| 7:0 | IDX_RB | R    | 0h    | These bits report the I <sup>2</sup> C address state. |

Submit Document Feedback

# 10 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 10.1 Application Information

The LMK1D1208I is a low-additive jitter universal to LVDS fan-out buffer with two selectable inputs. The small package, low output skew, and low additive jitter make for a flexible device in demanding applications.

# 10.2 Typical Application



Figure 10-1. Fan-Out Buffer for Line Card Application

#### 10.2.1 Design Requirements

The LMK1D1208I shown in Figure 10-1 is configured to select two inputs: a 156.25-MHz LVDS clock from the backplane at IN0, or a secondary 156.25-MHz LVCMOS 2.5-V oscillator at IN1. The LVDS clock is AC-coupled and biased using the integrated reference voltage generator. A resistor divider is used to set the threshold voltage correctly for the LVCMOS clock.  $0.1-\mu F$  capacitors are used to reduce noise on both  $V_{AC\_REF}$  and IN1\_N. Either input signal can be then fanned out to desired devices via register control. The configuration example is driving four LVDS receivers in a line card application with the following properties:

- The PHY device is capable of DC coupling with an LVDS driver such as the LMK1D1208I. This PHY device features internal termination so no additional components are required for proper operation
- The ASIC LVDS receiver features internal termination and operates at the same common-mode voltage as the LMK1D1208I. Again, no additional components are required.
- The FPGA requires external AC coupling, but has internal termination. 0.1-µF capacitors are placed to provide AC coupling. Similarly, the CPU is internally terminated, and requires only external AC-coupling capacitors.
- The unused outputs of the LMK1D1208I can be disabled by clearing the corresponding OUTx\_EN register through I<sup>2</sup>C. This results in a lower power consumption.

#### 10.2.2 Detailed Design Procedure

See *Input Termination* for proper input terminations, dependent on single-ended or differential inputs.

See LVDS Output Termination for output termination schemes depending on the receiver application.

Unused outputs should be terminated differentially with a 100- $\Omega$  resistor or disabled through OUTx\_EN register control (see Table 9-7) for optimum performance. Outputs may be left unterminated, but will result in slight degradation in performance (Output AC common-mode  $V_{OS}$ ) in the outputs being used.

In this example, the PHY, ASIC, and FPGA or CPU require different schemes. Power-supply filtering and bypassing is critical for low-noise applications.

See *Power Supply Recommendations* for recommended filtering techniques. A reference layout is provided in *Low-Additive Jitter, Four LVDS Outputs Clock Buffer Evaluation Board* (SCAU043).

Submit Document Feedback

#### 10.2.3 Application Curves

The following graphs show the low additive noise of the LMK1D1208I. The low noise 156.25-MHz source with 24-fs RMS jitter shown in Figure 10-2 drives the LMK1D1208I, resulting in 46.4-fs RMS when integrated from 12 kHz to 20 MHz (Figure 10-3). The resultant additive jitter is a low 39.7-fs RMS for this configuration.



Reference signal is low-noise Rohde and Schwarz SMA100B

Figure 10-2. LMK1D1208I Reference Phase Noise, 156.25 MHz, 24-fs RMS (12 kHz to 20 MHz)



Figure 10-3. LMK1D1208I Output Phase Noise, 156.25 MHz, 46.4-fs RMS (12 kHz to 20 MHz)

Figure 10-4 shows the low close-in phase noise of the LMK1D1208I device. The LMK1D1208I has excellent flicker noise as a result of superior process technology and design. This enables their use for clock distribution in radar systems, medical imaging systems etc which require ultra-low close-in phase noise clocks.



Figure 10-4. LMK1D1208I Output Phase Noise, 100 MHz, 1-kHz Offset: -147 dBc/Hz

#### 10.3 Power Supply Recommendations

High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when jitter or phase noise is critical to applications.

Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the low impedance path for high-frequency noise and guard the power-supply system against the induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and must have low equivalent series resistance (ESR). To properly use the bypass capacitors, they must be placed close to the power-supply pins and laid out with short loops to minimize inductance. TI recommends adding as many high-frequency (for example, 0.1-µF) bypass capacitors as there are supply pins in the package. TI recommends, but does not require, inserting a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock driver. These beads prevent the switching noise from leaking into the board supply. Choose an appropriate ferrite bead with low DC resistance, because it is imperative to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply pins that is greater than the minimum voltage required for proper operation.

Figure 10-5 shows this recommended power-supply decoupling method.



Figure 10-5. Power Supply Decoupling

# 10.4 Layout

# 10.4.1 Layout Guidelines

For reliability and performance reasons, the die temperature must be limited to a maximum of 135°C.

The device package has an exposed pad that provides the primary heat removal path to the printed circuit board (PCB). To maximize the heat dissipation from the package, a thermal landing pattern including multiple vias to a ground plane must be incorporated into the PCB within the footprint of the package. The thermal pad must be soldered down to ensure adequate heat conduction to of the package. Figure 10-6 and Figure 10-7 show the LMK1D1208I top and bottom PCB layer examples.

#### 10.4.2 Layout Example



Figure 10-6. Recommended PCB Layout, Top Layer





Figure 10-7. Recommended PCB Layout Bottom Layer

# 11 Device and Documentation Support

#### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- · Texas Instruments, Power Consumption of LVPECL and LVDS Analog Design Journal
- Texas Instruments, Semiconductor and IC Package Thermal Metrics application note
- · Texas Instruments, Using Thermal Calculation Tools for Analog Components application note

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### 12.1 Package Option Addendum

**Packaging Information** 

| Orderable<br>Device |        | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>   | Lead/Ball<br>Finish <sup>(6)</sup> | MSL Peak<br>Temp <sup>(3)</sup> | Op Temp (°C) | Device<br>Marking <sup>(4) (5)</sup> |  |
|---------------------|--------|--------------|--------------------|------|-------------|---------------------------|------------------------------------|---------------------------------|--------------|--------------------------------------|--|
| LMK1D1208IR<br>HAR  | ACTIVE |              | RHA                | 40   | 2500        | Green (RoHS&<br>no Sb/Br) | NIPDAU                             | · •                             | -40 to 85    | LMK1D1208I                           |  |
| LMK1D1208IR<br>HAT  | ACTIVE | VQFN         | RHA                | 40   | 250         | Green (RoHS&<br>no Sb/Br) | NIPDAU                             | Level-2-260C-1<br>YEAR          | -40 to 85    | LMK1D1208I                           |  |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br)**: TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

32 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated



Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# 12.2 Tape and Reel Information



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |
|    |                                                           |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMK1D1208IRHAR | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 13.3      | Q2               |
| LMK1D1208IRHAT | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 13.3      | Q2               |





| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMK1D1208IRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 35.0        |
| LMK1D1208IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |

www.ti.com 10-Apr-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| LMK1D1208IRHAR   | ACTIVE | VQFN         | RHA                | 40   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 105   | LMK1D<br>1208I       | Samples |
| LMK1D1208IRHAT   | ACTIVE | VQFN         | RHA                | 40   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 105   | LMK1D<br>1208I       | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Apr-2023

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Nov-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMK1D1208IRHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| LMK1D1208IRHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Nov-2022



#### \*All dimensions are nominal

|   | Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | LMK1D1208IRHAR | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 35.0        |
| ı | LMK1D1208IRHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |

6 x 6, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated