## nRF7002

## **Objective Product Specification**

v0.7.0



## nRF7002 features

#### Key features

- Wi-Fi 6 companion IC with integrated RF
- Supports IEEE 802.11 ax and earlier standards (IEEE 802.11 a/b/g/n/ac)
- Supports Target Wake Time (TWT), Orthogonal Frequency Division Multiple Access (OFDMA), BSS
  Coloring
- Supports Wi-Fi CERTIFIED  $6^{\degree}$ , Wi-Fi CERTIFIED, Wi-Fi Enhanced Open
- Supports WPA3<sup> $\mathbb{N}$ </sup>, WPA<sup> $\mathbb{N}$ </sup>, WPA<sup> $\mathbb{N}$ </sup> Personal and Enterprise, Protected Management Frames
- Supports WMM<sup>®</sup>, WMM Power Save, Wi-Fi Agile Multiband<sup>T</sup>, Wi-Fi Direct<sup>®</sup>
- Maximum output power 21 dBm
- Dual-band 2.4 GHz and 5 GHz operation
- Single-ended 50 Ω antenna port(s)
- 191 mA @ max output power, 2.4 GHz, MCS7 ; 260 mA @ max output power, 5 GHz, MCS7
- 60 mA RX 2.4 GHz, 56 mA RX 5 GHz
- SPI or QSPI host interface, 3-wire or 4-wire coexistence interface
- Supply voltage range 2.9 4.5 V
- Operating temperature range -40° C to 85° C
- 6x6 mm QFN48 package

#### Applications

- Internet of Things (IoT)
  - Smart Home applications, including Gateways and Border Routers
  - Industrial IoT sensors and controllers
- Sports and Fitness
- Wireless Payment Terminals
- Medical



## Contents

|   | nRF7002 features.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | . ii                                                  |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| 1 | Revision history                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5                                                     |
| 2 | Product overview.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 6                                                     |
| 3 | Functional description.         3.1 Host connection.         3.2 Power and clock management.         3.2.1 Power states.         3.2.2 Power state operation.         3.2.3 Clock accuracy considerations.         3.3 Software stack.         3.3.1 Firmware updates.         3.4 Quad Serial Peripheral Interface (QSPI) slave.         3.4.1 QSPI command description.         3.4.2 Stream cipher.         3.4.3 QSPI throughput.         3.5 Coexistence.         3.5.1 SR timing.         3.6 OTP Programming. | 7<br>8<br>9<br>10<br>10<br>12<br>13<br>13<br>13<br>13 |
| 4 | FICR - Factory Information Configuration Registers.         4.1 Registers.         4.1.1 INFO.PART.         4.1.2 INFO.VARIANT.         INFO.UUID[n].         REGION.PROTECT[n].         QSPI.KEY[n].         MAC[n].ADDRESS0.         MAC[n].ADDRESS1.         4.1.8 CALIB.XO.         4.1.10 CALIB.MAXPOW2G4.         4.1.11 CALIB.MAXPOW5G0MCS7.         4.1.12 REGION_DEFAULTS.                                                                                                                                  | 20<br>21<br>21                                        |
| 5 | Recommended operating conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 25                                                    |
| 6 | Absolute maximum ratings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 26                                                    |
| 7 | Electrical specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 27                                                    |
| 8 | Hardware and layout.         8.1 Pin assignments.         8.2 Mechanical specifications.         8.3 Reference circuitry.         8.3.1 Reference schematic.         8.3.2 Supply sequencing requirements.                                                                                                                                                                                                                                                                                                           | 32                                                    |



|    | 8.3.3 Supply system alternatives          |    |
|----|-------------------------------------------|----|
| 9  | Ordering information                      | 38 |
|    | 9.1 Device marking.                       | 38 |
|    | 9.2 Box labels                            |    |
|    | 9.3 Order code                            | 39 |
|    | 9.4 Code ranges and values.               | 40 |
|    | 9.5 Product options.                      | 41 |
| 10 | Notifications related to GNU GPL Software | 43 |
| 11 | Legal notices.                            | 48 |



# 1 Revision history

Date December 2022 **Version** 0.7.0

Description First release

NORDIC

# 2 Product overview

nRF7002 is a wireless companion IC that adds low-power Wi-Fi 6 capabilities to another System on Chip (SoC), Microprocessor Unit (MPU), or Microcontroller (MCU) host. It implements the Physical (PHY) and Medium Access Controller (MAC) layers of the 802.11 protocol stack, while the higher layers of the networking stack run on the host.

nRF7002 is compatible with IEEE 802.11ax (also known as Wi-Fi 6) and with earlier standards IEEE 802.11a/b/g/n/ac.

nRF7002 has been designed for Internet of Things (IoT) applications, and is ideal for adding modern Wi-Fi 6 capabilities to existing *Bluetooth*<sup>®</sup> Low Energy/Thread<sup>®</sup>/Zigbee<sup>®</sup> systems.

Nordic Semiconductor provides reference host support implementations for the nRF52840 and nRF5340, but nRF7002 may also be used with other hosts with sufficient processing and memory capacity. It connects to the host SoC/MCU through a SPI or QSPI serial interface (which can optionally be encrypted) and supports co-existence with other radio protocols through a dedicated 3-wire or 4-wire coexistence interface.

nRF7002 supports dual-band 2.4 GHz and 5 GHz band operation. The antenna ports are single-ended 50  $\Omega$ .

nRF7002 supports 20 MHz wide channels, 1x1 (SISO) operation and can deliver a PHY data rate of 86 Mbps (MCS7). It supports Station and Wi-Fi Direct operation modes as well as Soft AP (Wi-Fi 4 operation only) and simultaneous Station + Soft AP/Wi-Fi Direct/Station modes.



Figure 1: nRF7002 block diagram



# **3** Functional description

This section describes nRF7002 modules and peripherals.

## 3.1 Host connection

nRF7002 is a wireless companion device that is connected to a host MCU/application processor. nRF7002 is connected to the host through a QSPI (6-wire) or SPI (4-wire) interface for data and a 3-wire or 4-wire coexistence control interface for hosts that include a radio. In addition, 2 lines (HOST\_IRQ and BUCKEN) are required. The user application executes on the host MCU.

The following figure shows a system with nRF7002 and a host MCU.



Figure 2: Functional block diagram with generic host MCU

nRF7002 is designed to support radio coexistence and can be used together with another nRF Series device. The following figure shows nRF7002 together with nRF5340 to achieve a combined Bluetooth Low Energy and Wi-Fi<sup>®</sup> solution. nRF5340 functions as a host and a common interface to the wireless system.



Figure 3: Functional block diagram with nRF host and dual antennas

Using a dual antenna configuration enables simultaneous operation for Wi-Fi and 2.4 GHz short-range radio. For cost or area-sensitive applications that do not need simultaneous operation, a single antenna



configuration is also possible. This requires an antenna switch, which can be controlled from the radio coexistence algorithm.



The following figure shows single antenna operation with nRF7002.

Figure 4: Functional block diagram of nRF7002 with nRF host and single antenna

**Note:** Introducing a switch in the signal path may give a loss in sensitivity (typically <1dBm) compared to using dual antenna.

## 3.2 Power and clock management

### 3.2.1 Power states

nRF7002 has three power states: Shutdown, Sleep, and Active.

### Shutdown

The fully inactive state where no state information is retained except for the contents of OTP. nRF7002 will only respond to a BUCKEN assertion (input to PMU).

- PMU: Off
- Analog circuits: All circuits off
- Baseband logic and scratch RAMs: Off
- Retention RAMs: Off
- SPI/QSPI: Off

### Sleep

A low-power state where state information is retained and transitioning to Active state can occur rapidly. The device may be in the sleep state during both pre-association (device idle waiting for host command) and post-association period as part of the Wi-Fi powersave mode (that is, maintain association with an Access Point but without data traffic). In this state, the device is clocked via the internal 32 kHz RC oscillator (RTC), and can be awakened via the host interface or the internal sleep timer expiry.

- PMU: Low-power mode (PFM)
- Analog circuits: RTC active, register state retained. All other circuits are powered down.



- Baseband logic and scratch RAMs: Off
- Retention RAMs: Retained
- SPI/QSPI: On

### Active

In the Active state, the device will be in one of the Active sub-states: Transmit, Receive, or Idle. The high frequency XO derived clocks are active and the appropriate RF section components are enabled as required. The Idle sub-state is a short term transitory state used when Receive is not required, but Sleep cannot be exploited (for example, upon early termination of an RX packet).

- PMU: High-power mode (PWM)
- Analog circuits: All circuits powered (including XO). The circuits are enabled according to Active substate (TX, RX, or IDLE)
- Baseband logic and scratch RAMs: On
- Retention RAMs: Active
- SPI/QSPI: On

### 3.2.2 Power state operation

Apart from transitions in/out of Shutdown via the BUCKEN pin, all transitions between Sleep and Active states are fully autonomous, and do not require any host control.

Shutdown state is achieved by de-assertion on the BUCKEN pin. Asserting BUCKEN will result in the Active (IDLE sub-state) state being entered. The host will initiate the boot sequence via SPI/QSPI, culminating in the Sleep state being entered. This is the lowest power non-Shutdown state that can be achieved. Transitions from Active to Sleep are fully controlled by nRF7002. Transitions from Sleep to Active are controlled by both the host and nRF7002. In a pre-association condition, Sleep will be entered opportunistically whenever there is no activity initiated from the host (for example, a scan request). In a post-association condition, Sleep opportunities will be determined by the negotiated powersave mode of the Access Point. No host interactions are required to enter Sleep, while the host will force a transition from Sleep to Active as part of any SPI/QSPI command transaction.

The steps involved in transitioning from Shutdown or Sleep into Active are as follows:

- Switch PMU into high power mode (PWM)
- Apply power to digital logic, RAMs and analogue circuits
- Start 40 MHz XO (and allow to settle)
- Start baseband PLL (and allow to settle)
- Boot all processor cores
- Execute baseband initialisations
- Execute RF initialisations and calibrations

The initial steps consume equal duration whether originating in Shutdown or Sleep, while the baseband and RF initialisations are very dependent on the originating state. In particular:

- Full baseband initialisations are required from Shutdown (including transferring the FICR information from OTP into retention RAM), while in Sleep some of the state is retained in retention RAMs.
- Complete RF calibrations are required from Shutdown, including across bands/channels in order to support scanning. From Sleep, only minimal initialisation/calibration on just the operating channel is required.

See Electrical Specification chapter for timing information.



## 3.2.3 Clock accuracy considerations

The XO is active during normal operation, and is the clock reference for the RF synthesizer, the ADC/DAC sample clocks, and the baseband logic. The RTC is active during sleep state, and is used to run the wakeup timer used as part of Wi-Fi powersave. The XO is inactive during sleep.

The IEEE802.11 specification defines the accuracy of the Wi-Fi carrier frequency to be within  $\pm$  20 ppm (in 5 GHz), which in turn defines the required accuracy of the external crystal (XTAL). There is provision to trim the XO via a value programmed into the OTP on the nRF7002 device (or any other available non-volatile memory). This trimming will compensate for the combined frequency offset resulting from the XTAL itself as well as any XO variation at room temperature. The XTAL and XO will both exhibit frequency drift across temperature, and the XTAL will also be subject to aging. The combination of these temperature and aging effects, along with the trimming accuracy, will consume the majority of the  $\pm$  20 ppm allowance, assuming a XTAL with  $\pm$  10 ppm stability over temperature. The XTAL tolerance (that is, accuracy at room temperature) is less important since this will be trimmed out by the XO trim function (up to  $\pm$  20 ppm). The XO/XTAL is typically trimmed by transmitting Wi-Fi packets via the antenna connector and using a Vector Spectrum Analyser (VSA) to measure the frequency offset. Alternatively, a generic spectrum analyser can be used to measure the frequency offset on a transmitted carrier wave (CW).

The RTC is automatically calibrated against the trimmed 40 MHz XO reference at runtime, and as such nothing needs to be done on the production line. During sleep, the RTC clocked wakeup timer is used to time wakeup intervals (since the last DTIM beacon in regular Wi-Fi powersave), and as such any residual inaccuracy is not accumulated.

## 3.3 Software stack

This section details the partitioning of the TCP/IP networking stack and the IEEE802.11 Wi-Fi stack across the host MCU and the nRF7002 chip. This description is based around the Zephyr<sup>™</sup> TCP/IP networking stack and an nRF5340 host MCU, however the partitioning would apply equally to other operating systems and host MCUs supporting a compatible SPI/QSPI interface.





Figure 5: Network stack architecture

The TCP/IP networking stack and Wi-Fi driver execute on the host MCU (for example, nRF5340) and communicate with the MAC layer on the nRF7002 via SPI / QSPI. The Wi-Fi driver presents control and data interfaces (Control IF/Data IF) to the TCP/IP networking stack.

### Control IF

The Control IF interfaces with the Network Management API (net\_mgmt). Functionality such as scanning, connecting to a SSID, or setting the encryption key is implemented in the Control IF.

### Data IF

The Data IF interfaces with the L2 Network Technologies layer of the TCP/IP networking stack. The Wi-Fi driver presents the nRF7002 as an Ethernet device to the data path of the TCP/IP networking stack. In the TX path, it receives Ethernet frames from the upper layers and in the RX path sends Ethernet frames to it. The Wi-Fi driver takes care of converting Wi-Fi frames to Ethernet frames in the RX path.



### Supplicant

The supplicant is implemented as part of the Wi-Fi driver and provides the following functionality:

- 802.11 authentication and association
  - The supplicant requests the driver to scan neighbouring BSSes and then requests the driver to associate with a chosen BSS. 802.11 authentication is the first step in network attachment. 802.11 authentication requires a station (STA) to establish its identity with an Access Point (AP). No data encryption or security is available at this stage.
- Wi-Fi Protected Access<sup>®</sup>(WPA) authentication
  - The supplicant implements the authentication services and port control described in the IEEE802.1X standard.
  - The initial authentication process is carried out either using a
    - Pre-shared key (PSK), or
    - Following an EAP exchange through 802.1X (known as EAPOL, which requires the presence of an authentication server).
  - This process ensures that the client station (STA) is authenticated with the access point (AP).
  - This also results in the generation of a shared Pairwise Master Key (PMK) at both the station and the AP.
- 4-way handshake
  - The 4-way handshake is designed such that the STA and AP can prove to each other their knowledge of the PMK without actually disclosing the key.
  - The 4-way handshake generates the following:
    - Pairwise Transient Key (PTK): This is used to protect unicast data.
    - Group Temporal Key (GTK): This is used to protect multicast and broadcast data
- Roaming
  - When connected to a wireless network with multiple access points, the supplicant is typically
    responsible for implementing the roaming between access points. The supplicant detects a closer
    access point (BSSID) in the current network (SSID), in terms of signal strength (RSSI), it will reassociate to the closer access point.
- SoftAP
  - A software access point (SoftAP), enables a device to turn its wireless interface into a Wi-Fi access point.
  - In SoftAP mode the supplicant takes care of station onboarding and management
  - The SoftAP support is limited to PSK (WPA Personal) security.
- P2P
  - The supplicant implements the higher layer functionality for managing P2P groups and takes care of
    - Device Discovery
    - Service Discovery
    - Group Owner Negotiation
    - P2P Invitation.
  - In addition, it maintains information about neighbouring P2P Devices.

### 3.3.1 Firmware updates

nRF7002 supports device firmware updates for bug fixes, security fixes, or additional functionality.

The updates are performed by patching the firmware. The firmware patches are downloaded from the host to the device for patching the ROM-based firmware. The patch download is fully automatic and handled by the Wi-Fi driver software running on the host device.



Patches are downloaded to the nRF7002 device when powering up the device. Patches are downloaded into the patch memory, which is retained during sleep. The maximum patch size is 128 KB.

Patches are linked to a Wi-Fi driver version and delivered as a binary blob as part of the Wi-Fi driver.

## 3.4 Quad Serial Peripheral Interface (QSPI) slave

The QSPI slave interface is compatible with the nRF52 and nRF53 Series Quad Serial Peripheral Interface (QSPI) master and Serial Peripheral Interface Master (SPIM).

The main features of the QSPI slave interface are:

- Single/quad SPI input/output
- Supports up to 32 MHz clock frequency
- Single and block mode read/write accesses
- On-the-fly encryption and decryption

### 3.4.1 QSPI command description

| Command  | RDSR (read      | RDSR1 (read     | RDSR2 (read     | WRSR2 (write    | CIPHER INIT    | FAST READ    | READ4 (4       | PP (Page       | PP4 (Quad       |
|----------|-----------------|-----------------|-----------------|-----------------|----------------|--------------|----------------|----------------|-----------------|
| (byte)   | status register | status register | status register | status register | (Initialize    | (fast read   | x I/O read     | program)       | page program    |
|          | 0)              | 1)              | 2)              | 2)              | cipher)        | data)        | command)       |                |                 |
| 1st byte | 05 (hex)        | 1F (hex)        | 2F (hex)        | 3F (hex)        | 4F (hex)       | 0B (hex)     | EB (hex)       | 02 (hex)       | 38 (hex)        |
| 2nd byte |                 |                 |                 |                 | NONCE1         | AD1          | ADD (4) and    | AD1            | ADD (4)         |
|          |                 |                 |                 |                 |                |              | Dummy (4)      |                |                 |
| 3rd byte |                 |                 |                 |                 | NONCE2         | AD2          | Dummy (4)      | AD2            |                 |
| 4th byte |                 |                 |                 |                 | NONCE3         | AD3          |                | AD3            |                 |
| 5th byte |                 |                 |                 |                 | NONCE4         | Dummy        |                |                |                 |
| Action   | To read out     | To read out     | To read out     | To write in     | To enable the  | n bytes read | n bytes read   | to program the | e Quad input to |
|          | the values of   | the values of   | the values of   | the values of   | steam cipher   | out until SS | out by 4 x I/O | selected page  | program the     |
|          | status register | status register | status register | status register | and initialize | goes high    | until SS goes  |                | selected page   |
|          | 0               | 1               | 2               | 2               | the NONCE      |              | high           |                |                 |
|          |                 |                 |                 |                 | register       |              |                |                |                 |



### Note:

- For RDSR, RDSR1, RDSR2, FAST\_READ and READ4, the shifted-in instruction sequence is followed by a data-out sequence. After any bit of data being shifted out, the SS can be high.
- For CIPHER\_INIT, PP and PP4, the SS must go high exactly at the 4th byte (32bits) boundary or the value will not be stored.
- For WRSR2 the SS must go high exactly at the 1st byte (8 bits) boundary; otherwise, the value will not be stored.

### 3.4.2 Stream cipher

The data transactions between the master and the slave can be protected using stream cipher encryption. Encryption can be configured and enabled with the CIPHER\_INIT command.

The following figure shows the stream cipher block with the configuration inputs. The stream cipher uses an AES 128 encryption operation to form the keystream from key, nonce, and external memory address. The keystream then combines each 32-bit plaintext digit one at a time with the corresponding digit of the keystream.



The same nonce and key must be used for both encryption and decryption of the same memory address. Stream ciphers are symmetric. They do not differentiate between encrypting or decrypting, reading or writing.



### Figure 6: Stream cipher

| Stream cipher    | Value                                                                           |
|------------------|---------------------------------------------------------------------------------|
| ENC.KEY [127:0]  | {CIPHER_KEY3[31:0], CIPHER_KEY2[31:0], CIPHER_KEY1[31:0],<br>CIPHER_KEY0[31:0]} |
| ENC.NONCE [95:0] | {NONCE_CNT[31:0], NONCE_CFG[31:0], CIPHER_NONCE0[31:0]}                         |
| ADRESS IN [31:0] | {8'h00, SPI Address [23:0]}                                                     |
| ENC.ENABLE       | CIPHER ENABLE                                                                   |
| Notes:           |                                                                                 |

Notes:

- CIPHER\_KEY3, CIPHER\_KEY2, CIPHER\_KEY1, CIPHER\_KEY0, CIPHER\_NONCE0 : IP parameters (32 bit).
- NONCE\_CFG : The NONCE Configuration register. Initialized with the CIPHER\_INIT command.
- NONCE CNT: The NONCE Counter register. Initialized to d0 with the CIPHER INIT command. A preincrement is done to the NONCE\_CNT register at the start of the QSPI transaction (FAST\_READ, READ4, PP, PP4).
  - Single read/write mode : increment always.
  - Multiple read/write mode : increment only if the received SPI address differs from the next expected SPI address (last SPI address +1) or if the last transaction was not in multiple mode.
- CIPHER ENABLE : The Cipher Enable register is 1'b0 by default and it is set to 1'b1 with the CIPHER\_INIT command.

Table 2: Stream cipher configuration

## 3.4.3 QSPI throughput

The table below details the expected peak achievable UDP/TCP throughput numbers for a QSPI/SPIM clock rate of 24 MHz, and where the networking stack executing on the host is not a limiting factor. These numbers are projected using measured raw QSPI/SPIM packet transmission rates.



| Symbol                         | Parameter                            | Min. | Nom. | Max. | Units | Note |
|--------------------------------|--------------------------------------|------|------|------|-------|------|
| t <sub>UDP.TX.QSPI</sub>       | Max UDP TX mode throughput over QSPI |      |      | 56   | Mbps  |      |
| t <sub>UDP,RX,QSPI</sub>       | Max UDP RX mode throughput over QSPI |      |      | 61   | Mbps  |      |
|                                | Max UDP TX mode throughput over QSIT |      |      | 14   | Mbps  |      |
| t <sub>UDP,TX</sub> ,SPIM<br>+ | Max UDP RX mode throughput over SPIM |      |      | 14   | Mbps  |      |
| t <sub>UDP,RX,SPIM</sub>       | Max COP TX mode throughput over SFIM |      |      | 40   | Mbps  |      |
| t <sub>TCP,TX,QSPI</sub>       | 01                                   |      |      |      | •     |      |
| t <sub>TCP,RX,QSPI</sub>       | Max TCP RX mode throughput over QSPI |      |      | 42   | Mbps  |      |
| t <sub>TCP,TX,SPIM</sub>       | Max TCP TX mode throughput over SPIM |      |      | 12   | Mbps  |      |
| t <sub>TCP,RX,SPIM</sub>       | Max TCP RX mode throughput over SPIM |      |      | 12   | Mbps  |      |

Table 3: UDP/TCP throughputs

## 3.5 Coexistence

nRF7002 has a highly configurable coexistence hardware (CH) to help mitigate interference between WLAN and Short Range (SR) devices (Bluetooth Low Energy, Thread, Zigbee).

A Packet Traffic Arbiter (PTA), connected to the CH logic function, facilitates the mitigation of various interference scenarios through a highly-programmable fabric. CH enables flexible output signals that support interface configurations like 3-wire and 4-wire. The primary schemes supported are:

- Shared antenna mode The PTA makes priority decisions, controls the external SR/Wi-Fi switch, and grants external SR device TX/RX requests. Only one radio interface (SR or Wi-Fi) is connected to the antenna at any point of time.
- Separate antenna mode The PTA makes priority decisions and grants external SR device TX/RX requests. Both radio interfaces are permanently connected to the antennas.



The following diagram shows the CH architecture including details about the PTA control lines.

Figure 7: CH architecture



| Signal name               | I/O              | Mandatory/<br>Optional                                                               | SR Signal (3-<br>wire/4-wire) | Description                                                                                                                                                                        |
|---------------------------|------------------|--------------------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COEX_REQ                  | Input            | Mandatory for 3-<br>wire and 4-wire                                                  | SR_REQUEST                    | SR device requesting a TX/RX transaction                                                                                                                                           |
| COEX_STATUS0              | Input            | Mandatory for 3-<br>wire and 4-wire                                                  | SR_STATUS                     | Indicates if the SR transaction<br>is TX or RX. If the SR device<br>supports a Priority signal,<br>Priority is muxed with TX/RX<br>on this signal based on the<br>timing diagrams. |
| COEX_GRANT                | Output           | Mandatory for 3-<br>wire and 4-wire                                                  | SR_GRANT                      | Indicates that the SR device<br>is granted access for this<br>transaction.                                                                                                         |
| COEX_STATUS1/<br>SW_CTRL1 | Input/<br>Output | Optional for 3-wire                                                                  | SR_PTI/<br>RF_SW_CTRL1        | In 4-wire mode, this carries<br>the SR 1 bit priority signal. In<br>3-wire shared antenna mode,<br>this can be optionally used as<br>antenna switch control.                       |
| SW_CTRL0                  | Output           | Mandatory for 3-<br>wire and 4-wire<br>shared antenna<br>mode. Optional<br>otherwise | RF_SW_CTRL0                   | Used for antenna switch<br>control in shared antenna<br>mode.                                                                                                                      |

Table 4: CH signals

**Note:** SW\_CTRL0/1 are fully programmable and can be configured based on the COEX mode selected and the antenna switch used for the shared antenna case.

## 3.5.1 SR timing

### 3-wire with multiplexed priority

The following diagram shows external SR timing parameters when SR\_STATUS carries both priority and TX/RX information in a time multiplexed manner.



Figure 8: 3-wire timing with priority multiplexing



| Parameter                       | Description                                                                           |
|---------------------------------|---------------------------------------------------------------------------------------|
| T1: SR_REQUEST lead time period | The time SR_REQUEST is asserted before actual transactions.                           |
| T2: SR_STATUS                   | The time when SR_STATUS is sampled to get SR_PTI information.                         |
| T3: SR_GRANT                    | The time before PTA should post SR_GRANT so that it is stable to be considered by SR. |

### Table 5: SR timing parameters

These SR timing parameters are used to derive PTA timing parameters and the following table describes the relationship between PTA timing parameters and SR timing parameters.

| PTA timing parameter                  | Relation with SR timing parameter |
|---------------------------------------|-----------------------------------|
| SR status priority sampling time (t2) | t1 < t2 < (t1+T2)                 |
| PTA arbitration decision time (t3)    | (t1+T2) < t3 < (T1-T3)            |

### Table 6: PTA and SR timing parameters

| Time instance | Description                                                                                                                                                                                                                                                                                                                                         |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t1            | The time instance when SR_REQUEST is asserted.                                                                                                                                                                                                                                                                                                      |
| t2            | The time instance when SR_STATUS is sampled to get SR_PTI information. This can be any time during T2.                                                                                                                                                                                                                                              |
| t3            | The time instance when PTA takes an arbitration decision and posts SR_GRANT to SR. This is chosen a couple of microseconds before the start of the SR grant lead time period. This ensures that SR_GRANT is asserted as close to SR grant lead time period and is stable by the time SR uses this information to continue or abort the transaction. |
| t4            | The time instance when the <i>SR grant lead time period</i> starts. This is the time when SR_GRANT must be stable to be considered by SR.                                                                                                                                                                                                           |
| t5            | The time instance when the actual transaction of SR starts. This is the time when the signaling period ends and the transaction period starts. SR Tx and Rx information is provided by changing the SR_STATUS signal level appropriately. PTA should track SR_STATUS if SR_REQUEST is high and update the information SR_TX_RX.                     |

Table 7: Time instances

### 3-wire without multiplexed priority

If SR\_STATUS carries only one parameter information (3-wire, no priority mode), then the default information that it carries is SR\_TX\_RX. In this case, SR\_STATUS is set to TX or RX when SR\_REQUEST is HIGH. The following diagram shows SR\_STATUS only carrying TX/RX information. The signals are represented as a bus even thought they are single bit ports to indicate transitions happening on the ports.





Figure 9: 3-wire timing without priority multiplexing

During the transaction, SR changes SR\_STATUS appropriately to indicate TX and RX information. PTA continuously tracks SR\_STATUS while SR\_REQUEST is high and updates SR\_TX\_RX status internally for corresponding COEX behavior.

### 4-wire timing

In the following diagram, SR priority is explicitly signaled on the BT\_COEX\_STATUS1 pin.





## 3.6 OTP Programming

nRF7002 includes a 128 x 32-bit OTP memory. This memory is partitioned into two regions, a factory programmed region and a customer programmed region, each containing 64 x 32-bit locations.

The factory programmed region contains information related to production and trim values. The customer programmed region contains:

- Encryption key used to protect the QSPI traffic (4 words)
- MAC addresses for VIF0 and VIF1 (4 words)
- Module level calibration coefficients (9 words)
- OTP protection control (4 words)
- Uncommitted region (43 words)

QSPI encryption is optional. This is enabled at runtime via a QSPI command. If this feature is not required, the OTP locations can remain unprogrammed. For security reasons, the encryption key cannot be read once programmed.



The MAC address fields in OTP are accessed by firmware when powering up the device, and presented to the host via a (Q)SPI based event as part of the boot phase. The host driver is responsible for configuring the MAC addresses as part of device configuration. As such, the MAC addresses stored in OTP can be overwritten by the host. Using this mechanism, the MAC addresses in OTP can remain unprogrammed if an alternate host side storage is utilised.

Module level calibration coefficients can be calculated and stored in OTP to enhance some performance characteristics. The use of these are optional, but typically at least the XO trim value will be needed. The procedure for determining these calibration coefficients is beyond the scope of this document.

Although the OTP memory is *one time programmable*, in reality any bit still in a 1 state can be reprogrammed into a 0 state. In order to avoid deliberate or inadvertent modification of OTP data, a protection mechanism is provided. The protection registers initially need to be programmed to 0x50FA50FA in order to activate programming of the remaining locations. Once OTP programming is complete, the protection registers should be programmed to 0x00000000, at which point the OTP can never be modified.

In addition to the logical protection mechanism described above, a programming voltage needs to be applied to the OTPVDD pin in order to enable programming. The programming voltage is 2.5 V, while for reads it is 1.8 V. In order to coordinate the OTPVDD supply voltage with read and write operations, it is recommended to drive this supply from the POWERIOVDD output pin on nRF7002. This also ensures there will be no leakage associated with the OTP across sleep cycles, where the digital supply rail is removed.

The OTP memory is indirectly mapped, and as such read and writes are achieved using address, data, and mode registers. The OTP programming utility implements this programming, along with appropriate control of the OTPVDD supply through the POWERIOVDD output.



## 4 FICR - Factory Information Configuration Registers

The Factory Information Configuration Registers (FICR) are stored in One Time Programmable (OTP) memory.

FICR consists of two regions: a factory programmed region that contains device information and a customer programmable region that contains empty registers for the customer to write data to. The factory programmable region consists of the INFO group registers, while the customer programmable region consists of the QSPI, MAC, and CALIB group registers.

Access to the customer programmable region is controlled using the PROTECTION register.

The PROTECTION scenarios are:

- When PROTECTION is unprogrammed, neither read not write is enabled.
- When PROTECTION is programmed to 0x50FA50FA, full read and write access is enabled.
- When PROTECTION is programmed to 0x00000000, access protection is applied and readout of QSPI.KEY is prevented.

The following table shows the access protection for the different register groups.

| Register group | OxFFFFFFF | 0x50FA50FA | 0x0000000 |
|----------------|-----------|------------|-----------|
| QSPI.KEY       | -         | R/W        | -         |
| MAC.ADDRESS    | -         | R/W        | R         |
| CALIB          | -         | R/W        | R         |

Table 8: PROTECTION register settings for access control to customer programmable region

## 4.1 Registers

### **Register overview**

| Register            | Offset | Description                              |
|---------------------|--------|------------------------------------------|
| INFO.PART           | 0x0C0  | Part code                                |
| INFO.VARIANT        | 0x0C4  | Part variant                             |
| INFO.UUID[n]        | 0x0D0  | Universal Uniqe ID                       |
| REGION.PROTECT[n]   | 0x100  | Region protection                        |
| QSPI.KEY[n]         | 0x110  | QSPI link symmetric encryption key       |
| MAC[n].ADDRESS0     | 0x120  | MAC address for VIFn                     |
| MAC[n].ADDRESS1     | 0x124  | MAC address for VIFn                     |
| CALIB.XO            | 0x130  | XO adjustment                            |
| CALIB.MAXPOW2G4     | 0x13C  | Max output power                         |
| CALIB.MAXPOW5G0MCS7 | 0x140  | Max output power for MCS7                |
| CALIB.MAXPOW5G0MCS0 | 0x144  | Max output power for MCS0                |
| REGION_DEFAULTS     | 0x154  | Customer region register usage indicator |



### 4.1.1 INFO.PART

Address offset: 0x0C0

### Part code

| Bit number |        | 31     | 30    | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 3 | 21 2      | 20 2 | 19 1 | 18 1 | .7 1 | 61  | 5 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2 | 2 1 | L O |     |     |
|------------|--------|--------|-------|-----|----|----|----|----|----|----|------|-----------|------|------|------|------|-----|------|----|----|----|----|---|---|---|---|---|---|-----|-----|-----|-----|-----|
| ID         |        |        |       | А   | A  | А  | А  | А  | А  | А  | А    | A         | А    | A    | A    | A    | A   | Δ A  | A  | A  | А  | А  | А | А | A | A | А | A | A.  | A   | A A | A A | A A |
| Reset      | t OxFF | FFFFFF |       | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1    | 1         | 1    | 1    | 1    | 1    | 1 : | 1 1  | 1  | 1  | 1  | 1  | 1 | 1 | 1 | 1 | 1 | 1 | 1   | 1   | 1 1 | L 1 | l 1 |
| ID         |        |        |       |     |    |    |    |    |    |    |      |           |      |      |      |      |     |      |    |    |    |    |   |   |   |   |   |   |     |     |     |     |     |
| А          | R      | PART   |       |     |    |    |    |    |    |    |      | Part code |      |      |      |      |     |      |    |    |    |    |   |   |   |   |   |   |     |     |     |     |     |
|            |        |        | N7002 | 0x7 | 00 | 2  |    |    |    |    |      | nRF7002   |      |      |      |      |     |      |    |    |    |    |   |   |   |   |   |   |     |     |     |     |     |

### 4.1.2 INFO.VARIANT

Address offset: 0x0C4

Part variant

| Bit nu | ımber   |         |     | 31  | 30 : | 29 28 | 8 27 | 7 26 | 25 | 24 | 23  | 22 2 | 21 2 | 0 19 | 9 18 | 17  | 16   | 15   | 14   | 13 | 12 1 | 1 1( | ) 9 | 8   | 7    | 6     | 5    | 4    | 3   | 2    | 1  | 0 |
|--------|---------|---------|-----|-----|------|-------|------|------|----|----|-----|------|------|------|------|-----|------|------|------|----|------|------|-----|-----|------|-------|------|------|-----|------|----|---|
| ID     |         |         |     | А   | А    | A A   | A    | A    | А  | A  | А   | A    | A A  | A    | A    | А   | А    | А    | A    | А  | A    | A A  | A   | A   | А    | А     | А    | А    | А   | A    | A  | A |
| Reset  | : OxFFF | FFFFF   |     | 1   | 1    | 1 1   | . 1  | 1    | 1  | 1  | 1   | 1    | 1 1  | 1    | 1    | 1   | 1    | 1    | 1    | 1  | 1 :  | L 1  | 1   | 1   | 1    | 1     | 1    | 1    | 1   | 1    | 1  | 1 |
| ID     |         |         |     |     |      |       |      |      |    |    |     |      |      |      |      |     |      |      |      |    |      |      |     |     |      |       |      |      |     |      |    |   |
| А      | R       | VARIANT |     |     |      |       |      |      |    |    | Par | t Va | rian | t, H | ardv | war | e ve | rsic | on a | nd | Proc | luct | ion | con | figu | irati | ion, | , en | cod | ed i | as |   |
|        |         |         |     |     |      |       |      |      |    |    | ASC |      |      |      |      |     |      |      |      |    |      |      |     |     |      |       |      |      |     |      |    |   |
|        |         |         | B00 | 0x4 | 1230 | 030   |      |      |    |    | B00 | )    |      |      |      |     |      |      |      |    |      |      |     |     |      |       |      |      |     |      |    |   |

## 4.1.3 INFO.UUID[n] (n=0..3)

Address offset: 0x0D0 + (n × 0x4)

Universal Uniqe ID

| •      |      |   |       | value TD | · · · · | nue       |      |    |    |    |    |    |    |            |      |      | ae I |      |            |      |      |    |    |    |    |   |   |   |   |   |   |          |     |     |
|--------|------|---|-------|----------|---------|-----------|------|----|----|----|----|----|----|------------|------|------|------|------|------------|------|------|----|----|----|----|---|---|---|---|---|---|----------|-----|-----|
| Rese   |      |   | Field |          |         | 1<br>alue |      | 1  | 1  | 1  | 1  |    |    | 1<br>scrip |      |      | 1 :  | 1 :  | 1 1        | 1    | 1    | 1  | 1  | 1  | 1  | 1 | 1 | 1 | 1 | 1 | 1 | 1 1      | . 1 | L 1 |
|        |      |   |       |          |         |           |      |    |    |    |    |    |    |            |      |      |      |      |            |      |      |    |    |    |    |   |   |   |   |   |   |          |     |     |
| ID     |      |   |       |          | ۸       | ۸         | ۸    | Δ  | Δ  | Δ  | Δ  | ۸  | Δ  | ۸          | ٨    | ٨    | ^    | ^ /  | <u>م</u> ۸ | ۸    | ۸    | Δ  | Δ  | ۸  | ٨  | ۸ | ٨ | ٨ | Λ | ٨ | ^ | <u>م</u> |     | A A |
| Bit nu | umbe | r |       |          | 3       | 1 30      | ) 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22         | 21 2 | 20 1 | 19 1 | .8 1 | 7 16       | 5 15 | 5 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 2      | 2 1 | L O |

## 4.1.4 REGION.PROTECT[n] (n=0..3)

Address offset:  $0x100 + (n \times 0x4)$ 

**Region protection** 

Used to set access restrictions for FICR. Refer to description in top of chapter. All 4 registers need to be set to the same value to change protection state.



| Bit nu | ımber |       |                   | 31 | 30  | ) 29 | 28 | 27 | 26 | 25 | 24 | 23  | 22          | 21   | 20   | 19   | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 8 | 8  | 7   | 6 | 5 | 4 | 3 | 2 | 1 |
|--------|-------|-------|-------------------|----|-----|------|----|----|----|----|----|-----|-------------|------|------|------|----|----|----|----|----|----|----|----|----|-----|----|-----|---|---|---|---|---|---|
| ID     |       |       |                   | А  | A   | A    | А  | A  | A  | А  | А  | А   | А           | A    | A    | A    | А  | А  | А  | А  | А  | А  | А  | А  | A  | A   | Δ. | A , | A | A | A | А | A | A |
| Reset  | OxFFF | FFFF  |                   | 1  | 1   | 1    | 1  | 1  | 1  | 1  | 1  | 1   | 1           | 1    | 1    | 1    | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1 : | 1  | 1 : | 1 | 1 | 1 | 1 | 1 | 1 |
| ID     |       |       |                   |    |     |      |    |    |    |    |    |     |             |      |      |      |    |    |    |    |    |    |    |    |    |     |    |     |   |   |   |   |   |   |
| А      | D\4/  |       |                   |    |     |      |    |    |    |    |    |     |             |      |      |      |    |    |    |    |    |    |    |    |    |     |    |     |   |   |   |   |   |   |
| A      | RW    | VALUE |                   |    |     |      |    |    |    |    |    | Pro | tec         | tior | n va | lue  | ;  |    |    |    |    |    |    |    |    |     |    |     |   |   |   |   |   |   |
| A      | ĸvv   | VALUE | Undefined         | 0x | FFF | FFF  | FF |    |    |    |    |     | tec<br>defi |      |      | lue  | 9  |    |    |    |    |    |    |    |    |     |    |     |   |   |   |   |   |   |
| A      | ĸvv   | VALUE | Undefined<br>Open |    |     | FFFF |    |    |    |    |    |     | defi        |      |      | ilue | 2  |    |    |    |    |    |    |    |    |     |    |     |   |   |   |   |   |   |

## 4.1.5 QSPI.KEY[n] (n=0..3)

Address offset: 0x110 + (n × 0x4)

QSPI link symmetric encryption key

KEY[0] represent key bits 31:0, KEY[1] is bits 63:32, KEY[2] is bits 95:64, KEY[3] is bits 127:96

|        |     |    | Field<br>KEY | Value II | ) | Val | ue |    |      |      |      |    |    |    | crip<br>Pl lir |      |      | not        | rico | ncr  | unti | ion | kov |      |            |     |     |   |   |   |   |   |   |     |
|--------|-----|----|--------------|----------|---|-----|----|----|------|------|------|----|----|----|----------------|------|------|------------|------|------|------|-----|-----|------|------------|-----|-----|---|---|---|---|---|---|-----|
| Reset  |     |    |              |          |   |     |    | 1  | 1    | 1    | 1    | 1  |    |    |                |      |      | 11         | L 1  | 1    | 1    | 1   | 1   | 1    | 1 :        | L 1 | . 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 1 |
| ID     |     |    |              |          |   | А   | A  | A  | A    | A    | A    | A  | А  | A  | A              | Α.   | A    | 4 <i>A</i> | A A  | A    | A    | А   | A   | A    | 4 <i>/</i> | A A | A   | А | А | А | A | А | A | A A |
| Bit nu | umb | er |              |          |   | 31  | 30 | 29 | 28 2 | 27 : | 26 2 | 25 | 24 | 23 | 22 2           | 21 2 | 20 1 | 91         | 8 17 | 7 16 | 15   | 14  | 13  | 12 1 | .1 1       | 0 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 0 |

### 4.1.6 MAC[n].ADDRESSO (n=0..1)

Address offset:  $0x120 + (n \times 0x8)$ 

MAC address for VIFn

Most significant 4 bytes of MAC address b6:b5:b4:b3:b2:b1

| Bit nu | mber  |       | 31 | 30 2 | 9 28 | 8 27 | 26 | 5 25 | 24 | 23  | 22 2 | 21 2 | 0 19 | 9 18 | 17   | 16   | 15   | 14 1 | 13 1 | 2 1 | 1 10 | 9 | 8 | 7 | 6 | 5 4 | 4 3 | 3 2 | 1 | 0 |
|--------|-------|-------|----|------|------|------|----|------|----|-----|------|------|------|------|------|------|------|------|------|-----|------|---|---|---|---|-----|-----|-----|---|---|
| ID     |       |       | D  | DC   | ) D  | D    | D  | D    | D  | С   | С    | С    | c c  | С    | С    | С    | В    | В    | ВE   | 3 B | В    | В | В | А | А | A   | A A | A A | А | А |
| Reset  | 0xFFF | FFFFF | 1  | 1 1  | . 1  | . 1  | 1  | 1    | 1  | 1   | 1    | 1 1  | 1    | 1    | 1    | 1    | 1    | 1    | 1 1  | ι 1 | 1    | 1 | 1 | 1 | 1 | 1   | 1 1 | 1   | 1 | 1 |
| ID     |       |       |    |      |      |      |    |      |    |     |      |      |      |      |      |      |      |      |      |     |      |   |   |   |   |     |     |     |   |   |
| А      | R     | b6    |    |      |      |      |    |      |    | 6th | byt  | e (b | 6) o | f M/ | AC a | addı | ress |      |      |     |      |   |   |   |   |     |     |     |   |   |
| В      | R     | b5    |    |      |      |      |    |      |    | 5th | byt  | e (b | 5) o | f M/ | AC a | addı | ress |      |      |     |      |   |   |   |   |     |     |     |   |   |
| С      | R     | b4    |    |      |      |      |    |      |    | 4th | byt  | e (b | 4) o | f M/ | AC a | addı | ress |      |      |     |      |   |   |   |   |     |     |     |   |   |
| D      | R     | b3    |    |      |      |      |    |      |    | 3rd | byt  | e (b | 3) o | f M/ | AC a | addı | ress |      |      |     |      |   |   |   |   |     |     |     |   |   |

## 4.1.7 MAC[n].ADDRESS1 (n=0..1)

Address offset: 0x124 + (n × 0x8)

MAC address for VIFn

Least significant 2 bytes of MAC address b6:b5:b4:b3:b2:b1

| Bit nu | mber  |       | 31 30 29 | 28 27 | 26 2 | 25 24 | 23  | 22 21  | . 20   | 19 18 | 3 17  | 16 1 | 15 1 | 41  | 3 12 | 11 | 10 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 0 |
|--------|-------|-------|----------|-------|------|-------|-----|--------|--------|-------|-------|------|------|-----|------|----|------|-----|---|---|---|---|---|---|-----|
| ID     |       |       |          |       |      |       |     |        |        |       |       |      | ΒI   | 3 E | В    | В  | ΒI   | 3 В | А | А | А | А | А | A | A A |
| Reset  | 0xFFF | FFFFF | 1 1 1    | 1 1   | 1    | 1 1   | 1   | 1 1    | 1      | 1 1   | 1     | 1    | 1 :  | 1 1 | . 1  | 1  | 1 :  | L 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 1 |
| ID     |       |       |          |       |      |       |     |        |        |       |       |      |      |     |      |    |      |     |   |   |   |   |   |   |     |
| А      | R     | b2    |          |       |      |       | 2nd | l byte | e (b2) | of N  | 1AC a | addr | ress |     |      |    |      |     |   |   |   |   |   |   |     |
|        |       | b1    |          |       |      |       |     | byte   |        |       |       |      |      |     |      |    |      |     |   |   |   |   |   |   |     |



### 4.1.8 CALIB.XO

Address offset: 0x130

### XO adjustment

Adjusts capacitor bank, 0 : Lowest capacitance (Highest frequency), 127 : Highest capacitance (Lowest frequency)

| Bit nu | ımber     | 31 30 29 28 27 | 7 26 25 24 23 22 | 21 20 19 : | 18 17 16 | 15 14 1 | 3 12 11 | 10 9 | 87  | 6 | 54  | 3 | 2 2 | 1 0 |
|--------|-----------|----------------|------------------|------------|----------|---------|---------|------|-----|---|-----|---|-----|-----|
| ID     |           |                |                  |            |          |         |         |      |     | А | A A | А | A   | A A |
| Reset  | OxFFFFFFF | 1 1 1 1 1      | 1 1 1 1 1        | 1 1 1      | 1 1 1    | 1 1 1   | . 1 1   | 1 1  | 1 1 | 1 | 1 1 | 1 | 1 : | 11  |
| ID     |           |                |                  |            |          |         |         |      |     |   |     |   |     |     |
| A      | RW XO     |                | XO adj           | ustment    |          |         |         |      |     |   |     |   |     |     |

### 4.1.9 CALIB.MAXPOW2G4

Address offset: 0x13C

### Max output power

Unsigned byte, resolution 0.25 dBm

| Bit nu | mber   |      | 31 30 | 29 2 | 28 27 | 26 2 | 5 24 | 23 2 | 22 23 | 1 20 | 19  | 18   | 17 1         | 6 1  | 5 14 | 13 | 12 1 | 1 10 | 9 | 8 | 7 | 6 | 5 4 | 13  | 2 | 1 | 0 |
|--------|--------|------|-------|------|-------|------|------|------|-------|------|-----|------|--------------|------|------|----|------|------|---|---|---|---|-----|-----|---|---|---|
| ID     |        |      |       |      |       |      |      | С    | сс    | C    | С   | С    | С            | СB   | В    | В  | В    | 3 B  | В | В | A | A | A A | A A | A | А | А |
| Reset  | 0xFFFI | FFFF | 1 1   | 1    | 1 1   | 1 :  | 11   | 1    | 1 1   | . 1  | 1   | 1    | 1            | 1 1  | 1    | 1  | 1    | 11   | 1 | 1 | 1 | 1 | 1 1 | L 1 | 1 | 1 | 1 |
| ID     |        |      |       |      |       |      |      |      |       |      |     |      |              |      |      |    |      |      |   |   |   |   |     |     |   |   |   |
| А      | RW     | DSSS |       |      |       |      |      | Max  | ( out | put  | pov | ver  | for [        | osss |      |    |      |      |   |   |   |   |     |     |   |   |   |
| В      | RW     | MCS0 |       |      |       |      |      | Max  | ( out | put  | pov | vert | for <b>I</b> | ИSC  | D    |    |      |      |   |   |   |   |     |     |   |   |   |
| С      | RW     | MSC7 |       |      |       |      |      | Max  | < out | put  | pov | ver  | for <b>I</b> | ИSC  | 7    |    |      |      |   |   |   |   |     |     |   |   |   |

## 4.1.10 CALIB.MAXPOW5G0MCS7

Address offset: 0x140

Max output power for MCS7

Unsigned byte, resolution 0.25 dBm

| Bit nu | mber  |      | 31 30 | 29 2 | 28 27 | 26 2 | 25 24 | 23 | 22 2 | 1 20 | 19  | 18  | 17 1  | 16 1 | 5 14 | 13   | 12 1  | .1 10 | 9    | 8   | 7     | 6   | 5    | 4 3  | 3 2   | 1   | 0 |
|--------|-------|------|-------|------|-------|------|-------|----|------|------|-----|-----|-------|------|------|------|-------|-------|------|-----|-------|-----|------|------|-------|-----|---|
| ID     |       |      |       |      |       |      |       | С  | СС   | c c  | С   | С   | С     | CE   | в    | В    | В     | в в   | В    | В   | А     | A   | A    | A A  | A A   | А   | А |
| Reset  | OxFFF | FFFF | 1 1   | 1    | 1 1   | 1    | 1 1   | 1  | 1 1  | L 1  | 1   | 1   | 1     | 1 1  | . 1  | 1    | 1     | 1 1   | 1    | 1   | 1     | 1   | 1    | 1 1  | 1     | 1   | 1 |
| ID     |       |      |       |      |       |      |       |    |      |      |     |     |       |      |      |      |       |       |      |     |       |     |      |      |       |     |   |
| А      | RW    | LOW  |       |      |       |      |       | Ma | x ou | tput | роу | wer | for I | MSC  | 7 in | low  | 5GF   | lz su | b-ba | and | (cha  | nn  | els  | 36 - | 64)   |     |   |
| В      | RW    | MID  |       |      |       |      |       | Ma | x ou | tput | роу | wer | for I | MSC  | 7 in | mid  | I 5Gł | Iz su | b-ba | and | (ch   | ann | els  | 100  | - 13  | 2)  |   |
| С      | RW    | HIGH |       |      |       |      |       | Ma | x ou | tput | роу | wer | for I | MSC  | 7 in | higł | ո 5G  | Hz sı | ıb-b | and | l (ch | anı | nels | 136  | 5 - 1 | 77) |   |

### 4.1.11 CALIB.MAXPOW5G0MCS0

Address offset: 0x144

Max output power for MCS0

Unsigned byte, resolution 0.25 dBm



| Bit nu | mber  |      | 31 3 | 0 29 3 | 28 27 | 26 | 25 2 | 4 23 | 22   | 21 2 | 20 2 | 19 1 | 8 1   | 7 16 | 5 15 | 14   | 13 3 | 12 11 | . 10  | 9    | 8   | 7    | 6   | 5 4   | 43   | 32    | 1   | 0 |
|--------|-------|------|------|--------|-------|----|------|------|------|------|------|------|-------|------|------|------|------|-------|-------|------|-----|------|-----|-------|------|-------|-----|---|
| ID     |       |      |      |        |       |    |      | С    | С    | С    | С    | C    | сс    | c c  | В    | В    | В    | ВB    | В     | В    | В   | A    | 4   | A     | A A  | A A   | А   | А |
| Reset  | OxFFF | FFFF | 1 1  | ι 1    | 1 1   | 1  | 1 1  | 1    | 1    | 1    | 1    | 1    | 1 1   | L 1  | 1    | 1    | 1    | 1 1   | 1     | 1    | 1   | 1    | 1   | 1 :   | 1 1  | 1     | 1   | 1 |
| ID     |       |      |      |        |       |    |      |      |      |      |      |      |       |      |      |      |      |       |       |      |     |      |     |       |      |       |     |   |
| А      | RW    | LOW  |      |        |       |    |      | Ma   | іх о | utpı | ut p | owo  | er fo | or M | SCO  | in l | ow   | 5GHz  | sub   | o-ba | nd  | (cha | nn  | els 3 | 36 - | 64)   |     |   |
| В      | RW    | MID  |      |        |       |    |      | Ma   | хо   | utpu | ut p | ow   | er fo | or M | SCO  | in i | nid  | 5GHz  | z suł | o-ba | ind | (cha | nn  | els : | 100  | - 13  | 2)  |   |
| С      | RW    | HIGH |      |        |       |    |      | Ma   | іх о | utpı | ut p | owo  | er fo | or M | SCO  | in I | nigh | 5GH   | z su  | b-ba | and | (ch  | anr | nels  | 136  | 5 - 1 | 77) |   |

## 4.1.12 REGION\_DEFAULTS

Address offset: 0x154

Customer region register usage indicator

Bit set to '0' indicate corresponding register is programmed

| Bit nu | Imber  |               | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|--------|--------|---------------|---------------------------------------------------------------------------------------|
| ID     |        |               | GFE DCBA                                                                              |
| Reset  | 0xFFFI | FFFF          | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                               |
| ID     |        |               | Value Description                                                                     |
| А      | RW     | QSPIKEY       | QSPI.KEY state                                                                        |
| В      | RW     | MACOADDRESS   | MACO.ADDRESS state                                                                    |
| С      | RW     | MAC1ADDRESS   | MAC1.ADDRESS state                                                                    |
| D      | RW     | ХО            | CALIB.XO state                                                                        |
| Е      | RW     | MAXPOW2G4     | CALIB.MAXPOW2G state                                                                  |
| F      | RW     | MAXPOW5G0MCS7 | CALIB.MAXPOW5G0MCS7 state                                                             |
| G      | RW     | MAXPOW5G0MCS0 | CALIB.MAXPOW5G0MCS0 state                                                             |



# 5 Recommended operating conditions

The operating conditions are the physical parameters that the chip can operate within.

| Symbol | Parameter                               | Min. | Nom. | Max. | Units |
|--------|-----------------------------------------|------|------|------|-------|
| VBAT   | VDD supply voltage                      | 2.9  | 3.6  | 4.5  | V     |
| IOVDD  | VDD supply voltage for IO pins          | 1.62 | 1.8  | 3.6  | V     |
| OTPVDD | VDD supply voltage for OTP (read mode)  | 1.62 | 1.8  | 1.98 | V     |
| OTPVDD | VDD supply voltage for OTP (write mode) | 2.25 | 2.5  | 2.75 | V     |
| ТА     | Operating temperature                   | -40  | 25   | 85   | °C    |

Table 9: Recommended operating conditions



# 6 Absolute maximum ratings

Maximum ratings are the extreme limits to which the chip can be exposed for a limited amount of time without permanently damaging it. Exposure to absolute maximum ratings for prolonged periods of time may affect the reliability of the device.

|                                  | Min. | Max.        | Unit |
|----------------------------------|------|-------------|------|
| Supply voltages                  |      |             |      |
| VBAT                             | -0.3 | 4.5         | V    |
| IOVDD                            | -0.3 | 3.6         | V    |
| I/O pin voltage                  |      |             |      |
| V <sub>I/O</sub> , IOVDD ≤3.3 V  | -0.3 | IOVDD + 0.3 | V    |
| V <sub>I/O</sub> , IOVDD >3.3 V  | -0.3 | 3.6         | V    |
| BUCKEN                           | -0.3 | VBAT + 0.3  | V    |
| Environmental QFN package        |      |             |      |
| Storage temperature              | -40  | 125         | °C   |
| Moisture Sensitivity Level (MSL) |      | 2           |      |
| ESD Human Body Model (HBM)       |      | 750         | V    |
| ESD Charged Device Model (CDM)   |      | 1000        | V    |

Table 10: Absolute maximum ratings



# 7 Electrical specification

This section provides a summary of nRF7002 electrical specifications.

VDD is 3.6 V, 25 C unless otherwise noted.

| Symbol                           | Parameter                                              | Min. | Nom.  | Max. | Units | Note                       |
|----------------------------------|--------------------------------------------------------|------|-------|------|-------|----------------------------|
| f <sub>OP,2.4GHz</sub>           | Operating frequencies 2.4 GHz                          | 2401 |       | 2495 | MHz   |                            |
| f <sub>OP,5GHz</sub>             | Operating frequencies 5 GHz                            | 5170 |       | 5330 | MHz   | U-NII-1/U-NII-2A sub-bands |
|                                  |                                                        | 5490 |       | 5730 |       | U-NII-2C sub-band          |
|                                  |                                                        | 5735 |       | 5895 |       | U-NII-3/U-NII-4 sub-bands  |
| f <sub>MOD,MIN</sub>             | Minimum modulation rate                                |      | 1DSSS |      |       | 2.4 GHz                    |
|                                  |                                                        |      | MCS0  |      |       | 5 GHz                      |
| f <sub>MOD,MAX</sub>             | Maximum modulation rate                                |      | MCS7  |      |       |                            |
| f <sub>TOL</sub>                 | Crystal frequency tolerance at $25C^1$                 |      |       | 20   | ppm   |                            |
| f <sub>sta,temp</sub>            | Crystal frequency stability over temperature and aging |      |       | 13   | ppm   |                            |
| C <sub>L_XO</sub>                | XO load capacitance                                    |      | 8     |      | pF    |                            |
| ESR <sub>XO</sub>                | Equivalent Series Resistance                           |      |       | 100  | ohm   |                            |
| $t_{SHUTDOWN  ightarrow ACTIVE}$ | Startup time from shutdown state                       |      | 414   |      | ms    |                            |
| t <sub>sleep→active</sub>        | Startup time from sleep state                          |      | 6.7   |      | ms    |                            |

Table 11: General characteristics



| Symbol                         | Parameter                                        | Min. | Nom. | Max. | Units | Note |
|--------------------------------|--------------------------------------------------|------|------|------|-------|------|
| I <sub>TX,1DSSS,2.4GHz</sub>   | Transmit current (2.4 GHz, 1DSSS, max output     |      | 252  |      | mA    |      |
|                                | power)                                           |      |      |      |       |      |
| I <sub>TX,MSC0,2.4GHz</sub>    | Transmit current (2.4 GHz, MSC0, max output      |      | 187  |      | mA    |      |
|                                | power)                                           |      |      |      |       |      |
| I <sub>TX,MCS7,2.4GHz</sub>    | Transmit current (2.4 GHz, MCS7, max output      |      | 191  |      | mA    |      |
|                                | power)                                           |      |      |      |       |      |
| I <sub>TX,MCS0,5GHz</sub>      | Transmit current (5 GHz, MCS0, max output power) |      | 260  |      | mA    |      |
| I <sub>TX,MCS7,5GHz</sub>      | Transmit current (5 GHz, MCS7, max output power) |      | 260  |      | mA    |      |
| I <sub>RX,2.4GHz</sub>         | Receive current listen (2.4 GHz)                 |      | 60   |      | mA    |      |
| I <sub>RX,5GHz</sub>           | Receive current listen (5 GHz)                   |      | 56   |      | mA    |      |
| I <sub>2.4GHz,DTIM1</sub>      | Average current consumption (2.4GHz,DTIM=1,      |      | 3.47 |      | mA    |      |
|                                | beacon duration 3.8 ms)                          |      |      |      |       |      |
| I <sub>2.4GHz,DTIM3</sub>      | Average current consumption (2.4GHz,DTIM=3,      |      | 1.12 |      | mA    |      |
|                                | beacon duration 3.8 ms)                          |      |      |      |       |      |
| I <sub>2.4GHz,DTIM10</sub>     | Average current consumption (2.4GHz,DTIM=10,     |      | 0.34 |      | mA    |      |
|                                | beacon duration 3.8 ms)                          |      |      |      |       |      |
| I <sub>5GHz,DTIM1</sub>        | Average current consumption (5GHz,DTIM=1,        |      | 1.70 |      | mA    |      |
|                                | beacon duration 0.7 ms)                          |      |      |      |       |      |
| I <sub>5GHz,DTIM3</sub>        | Average current consumption (5GHz,DTIM=3,        |      | 0.56 |      | mA    |      |
|                                | beacon duration 0.7 ms)                          |      |      |      |       |      |
| I <sub>5GHz,DTIM10</sub>       | Average current consumption (5GHz,DTIM=10,       |      | 0.19 |      | mA    |      |
|                                | beacon duration 0.7 ms)                          |      |      |      |       |      |
| I <sub>2.4GHz,TWT,1</sub> min  | Average current consumption (2.4GHz, TWT, target |      | 29.5 |      | uA    |      |
|                                | wake interval 1 min) <sup>2</sup>                |      |      |      |       |      |
| I <sub>2.4GHz,TWT,1 hour</sub> | Average current consumption (2.4GHz, TWT, target |      | 18.4 |      | uA    |      |
|                                | wake interval 1 hour) <sup>2</sup>               |      |      |      |       |      |
| I <sub>2.4GHz,TWT,1 day</sub>  | Average current consumption (2.4GHz, TWT, target |      | 18.2 |      | uA    |      |
|                                | wake interval 1 day) <sup>2</sup>                |      |      |      |       |      |
| I <sub>5GHz,TWT,1 min</sub>    | Average current consumption (5GHz, TWT, target   |      | 28.9 |      | uA    |      |
|                                | wake interval 1 min) <sup>2</sup>                |      |      |      |       |      |
| I <sub>5GHz,TWT,1 hour</sub>   | Average current consumption (5GHz, TWT, target   |      | 18.2 |      | uA    |      |
| -56Hz,I W I,1 NOUľ             | wake interval 1 hour) <sup>2</sup>               |      | 10.2 |      |       |      |
|                                | Average current consumption (5GHz, TWT, target   |      | 18.0 |      | uA    |      |
| I <sub>5GHz</sub> ,TWT,1 day   |                                                  |      | 10.0 |      | uA    |      |
|                                | wake interval 1 day) <sup>2</sup>                |      |      |      |       |      |
| I <sub>OFF</sub>               | Shutdown current                                 |      | 1.7  |      | μA    |      |
| I <sub>SLEEP</sub>             | Sleep current (with RTC)                         |      | 15   |      | μΑ    |      |

### Table 12: Current consumption

<sup>1</sup>Tolerance before calibration. See Clock accuracy considerations chapter.

 $^2\text{Min}$  wake duration 8.192 ms, transmit packet duration 100  $\mu\text{s}.$ 



| Symbol                              | Parameter                                   | Min. | Nom. | Max. | Units | Note |
|-------------------------------------|---------------------------------------------|------|------|------|-------|------|
| P <sub>TXMAX,2.4GHz</sub> ,DSSS/CCK | Maximum transmit power 2.4 GHz (DSSS/CCK)   |      | 21   |      | dBm   |      |
| P <sub>TXMAX,2.4GHz,MCS0</sub>      | Maximum transmit power 2.4 GHz (6 Mbps/HT-  |      | 16   |      | dBm   |      |
|                                     | MCS0/HE-MCS0)                               |      |      |      |       |      |
| P <sub>TXMAX,2.4GHz,MCS7</sub>      | Maximum transmit power 2.4 GHz (54 Mbps/HT- |      | 16   |      | dBm   |      |
|                                     | MCS7/HE-MCS7)                               |      |      |      |       |      |
| P <sub>TXMAX,5GHz,MCS0</sub>        | Maximum transmit power 5 GHz (6 Mbps/HT-    |      | 15   |      | dBm   |      |
|                                     | MCS0/VHT-MCS0/HE-MCS0)                      |      |      |      |       |      |
| P <sub>TXMAX,5GHz,MCS7</sub>        | Maximum transmit power 5 GHz (54 Mbps/HT-   |      | 15   |      | dBm   |      |
|                                     | MCS7/VHT-MCS7/HE-MCS7)                      |      |      |      |       |      |

### Table 13: Transmitter characteristics

| Symbol                           | Parameter                        | Min. | Nom.  | Max. | Units | Note |
|----------------------------------|----------------------------------|------|-------|------|-------|------|
| P <sub>SENS,2.4GHz,1DSSS</sub>   | Sensitivity 2.4GHz (1 Mbps DSSS) |      | -98.6 |      | dBm   |      |
| PSENS, 2.4GHz, 11CCK             | Sensitivity 2.4GHz (11 Mbps CCK) |      | -90.4 |      | dBm   |      |
| P <sub>SENS,2.4GHz,6MBPS</sub>   | Sensitivity 2.4GHz (6 Mbps)      |      | -91.6 |      | dBm   |      |
| P <sub>SENS,2.4GHz,54MBPS</sub>  | Sensitivity 2.4GHz (54 Mbps)     |      | -75.4 |      | dBm   |      |
| PSENS, 2.4GHz, HT-MCS0           | Sensitivity 2.4GHz (HT-MCS0)     |      | -90.0 |      | dBm   |      |
| P <sub>SENS,2.4GHz,HT-MCS7</sub> | Sensitivity 2.4GHz (HT-MCS7)     |      | -71.5 |      | dBm   |      |
| P <sub>SENS,5GHz,VHT-MCS0</sub>  | Sensitivity 5.0GHz (VHT-MCS0)    |      | -89.3 |      | dBm   |      |
| P <sub>SENS,5GHz,VHT-MCS7</sub>  | Sensitivity 5.0GHz (VHT-MCS7)    |      | -71.0 |      | dBm   |      |
| PSENS,5GHz,HE-MCS0               | Sensitivity 5.0GHz (HE-MCS0)     |      | -89.3 |      | dBm   |      |
| PSENS, 5GHz, HE-MCS7             | Sensitivity 5.0GHz (HE-MCS7)     |      | -70.6 |      | dBm   |      |

Table 14: Receiver characteristics



# 8 Hardware and layout

This section describes nRF7002 hardware and layout specifications.

## 8.1 Pin assignments

The pin assignment figure and tables describe the pinouts for the device. There are also recommendations for how the GPIO pins should be configured, in addition to any usage restrictions.



Figure 11: Pin assignments



| Pin | Name       | Function     | Description                      |
|-----|------------|--------------|----------------------------------|
| 1   | OTPVDD     | Power        |                                  |
| 2   | N.C.       |              | Do not connect                   |
| 3   | N.C.       |              | Do not connect                   |
| 4   | N.C.       |              | Do not connect                   |
| 5   | N.C.       |              | Do not connect                   |
| 6   | N.C.       |              | Do not connect                   |
| 7   | TXRF<1>    | RF           |                                  |
| 8   | PAVDD<1>   | Power        |                                  |
| 9   | TXRF<0>    | RF           |                                  |
| 10  | PAVDD<0>   | Power        |                                  |
| 11  | SXLDO      | Power        |                                  |
| 12  | PALDO      | Power        |                                  |
| 13  | VBAT       | Power        |                                  |
| 14  | RFVDD      | Power        |                                  |
| 15  | RFBUCKVDD  | Power        |                                  |
| 16  | XOLDO      | Power        |                                  |
| 17  | ХОР        | Analog input | 40MHz crystal                    |
| 18  | XON        | Analog input | 40MHz crystal                    |
| 19  | AFELDO     | Power        |                                  |
| 20  | AFEVBAT    | Power        |                                  |
| 21  | N.C.       |              | Do not connect                   |
| 22  | N.C.       |              | Do not connect                   |
| 23  | N.C.       |              | Do not connect                   |
| 24  | N.C.       |              | Do not connect                   |
| 25  | BUCKVBAT   | Power        |                                  |
| 26  | BUCKOUT    | Power        | DCDC output                      |
| 27  | BUCKVSS    | Power        | DCDC GND                         |
| 28  | BUCKVSS    | Power        | DCDC GND                         |
| 29  | BUCKVMID   | Power        | Voltage reference decoupling pin |
| 30  | BUCKEN     | Digital I/O  | PWR IP enable pin                |
| 31  | BUCKVBATS  | Power        |                                  |
| 32  | PWRBUCKVDD | Power        |                                  |
| 33  | DIGVDD     | Power        |                                  |
| 34  | PWRIOVDD   | Power        |                                  |



| Pin     | Name         | Function    | Description                                                                                |
|---------|--------------|-------------|--------------------------------------------------------------------------------------------|
| 35      | QSPI_CLK     | Digital I/O | QSPI Clock                                                                                 |
| 36      | QSPI_SS      | Digital I/O | QSPI Slave select                                                                          |
| 37      | QSPI_DATA0   | Digital I/O | QSPI data                                                                                  |
| 38      | QSPI_DATA1   | Digital I/O | QSPI data                                                                                  |
| 39      | QSPI_DATA2   | Digital I/O | QSPI data                                                                                  |
| 40      | QSPI_DATA3   | Digital I/O | QSPI data                                                                                  |
| 41      | COEX_STATUS0 | Digital I/O | Coex interface                                                                             |
| 42      | COEX_REQ     | Digital I/O | Coex interface                                                                             |
| 43      | COEX_GRANT   | Digital I/O | Coex interface                                                                             |
| 44      | SW_CTRL0     | Digital I/O | External switch control                                                                    |
| 45      | SW_CTRL1     | Digital I/O | External switch control                                                                    |
| 46      | HOST_IRQ     | Digital I/O | Host processor interrupt request                                                           |
| 47      | VSS          | Power       |                                                                                            |
| 48      | IOVDD        | Power       |                                                                                            |
| Die pad | VSS          | Power       | Ground pad. Exposed die pad must be connected to ground (VSS) for proper device operation. |

Table 15: Pin assignments

## 8.2 Mechanical specifications

Dimensions in millimeters for the QFN 6 x 6 mm package.





BOTTOM VIEW



TOP VIEW



|      | Α    | A1    | A2   | b    | D   | E   | D2  | E2  | e   | К   | L   |
|------|------|-------|------|------|-----|-----|-----|-----|-----|-----|-----|
| Min. | 0.8  |       |      | 0.15 | 5.9 | 5.9 |     |     |     | 0.2 | 0.2 |
| Nom. | 0.85 | 0.035 | 0.65 | 0.2  | 6   | 6   | 4.6 | 4.6 | 0.4 |     |     |
| Max. | 0.9  | 0.05  |      | 0.25 | 6.1 | 6.1 |     |     |     |     |     |

Table 16: Package dimensions in millimeters

## 8.3 Reference circuitry

To ensure good RF performance when designing PCBs, it is highly recommended to use the PCB layouts and component values provided by Nordic Semiconductor.

### 8.3.1 Reference schematic

Circuit configuration, showing the schematic and Bill of Materials (BOM) table for nRF7002.



Figure 12: nRF7002 reference schematic



| Designator         | Value       | Description                                         | Note                                |
|--------------------|-------------|-----------------------------------------------------|-------------------------------------|
| U1                 | nRF7002     | Wi-Fi 6 Dual Band companion chip                    |                                     |
| U2                 | 2.4 / 5 GHz | WLAN Dual Band Diplexer                             |                                     |
| X1                 | 40 MHz      | XTAL SMD 1612, 40MHz, Cl=8pF                        | ESR max 100 ohm                     |
| L1                 | 3.3µH       | Inductor, 1A, ±20%, 200mOhm                         |                                     |
| C1, C2, C6,<br>C11 | 4.7µF       | Capacitor, Ceramic, 4.7µF 25V X6S 0603,±10%         | Place C1 close to<br>BUCKVBAT pin   |
|                    |             |                                                     | Place C2 close to L1                |
|                    |             |                                                     | Place C11 close to PALDO pin        |
| С3                 | 0.22uF      | Capacitor, Ceramic, $0.22 \mu F$ 10V X5R 0201, ±10% | Place C3 close to<br>RFBUCKVDD pin  |
| C4, C14            | 0.47uF      | Capacitor, Ceramic, 0.47µF 6.3V X5R 0201,±10%       | Place C4 close to<br>PWRBUCKVDD pin |
| C5                 | 1.0µF       | Capacitor, Ceramic, $1.0\mu F$ 35V X5R 0402,±10%    |                                     |
| C7, C18            | 2.2µF       | Capacitor, Ceramic, 2.2µF 16V X7S 0603,±10%         | Place C7 close to<br>BUCKVBATS pin  |
| C8                 | 10nF        | Capacitor, Ceramic, 10nF 16V X7R 0201,±10%          |                                     |
| С9                 | 2.2µF       | Capacitor, Ceramic, $2.2\mu F$ 25V X5R 0201,±10%    |                                     |
| C10                | 1.0µF       | Capacitor, Ceramic, $1.0\mu F$ 16V X6S 0402,±10%    |                                     |
| C12                | 100nF       | Capacitor, Ceramic, 100nF 16V X7S 0201,±10%         | Place C12 close to<br>PAVDD0 pin    |
| C13                | 22nF        | Capacitor, Ceramic, 22nF 10V X5R 0201,±10%          |                                     |
| C15, C17           | 2.2µF       | Capacitor, Ceramic, 2.2 $\mu$ F 10V X5R 0201,±10%   |                                     |
| C16                | 1.0µF       | Capacitor, Ceramic, $1.0\mu F$ 10V X7S 0402,±10%    |                                     |

Table 17: BOM for nRF7002

### 8.3.2 Supply sequencing requirements

The various supplies and BUCKEN need to be sequenced in order with delay requirements.

The power up sequence and requirements are:

- Supply VBAT/BUCKVBAT/BUCKVBATS/AFEVBAT
- Wait ≥ 6 ms
- Assert BUCKEN
- Wait ≥ 1 ms
- Supply IOVDD

PWRIOVDD is an internally generated supply, used for supplying OTPVDD via an external connection. It cannot be used for anything else. This supply is automatically controlled in the device.

The power down sequence and requirements are:



- De-assert BUCKEN and power down IOVDD
- Power down VBAT

There are no specific timing delay requirements as long as the sequence is correct.

### 8.3.3 Supply system alternatives

There are two options (high voltage and normal voltage) for connecting nRF7002 to an nRF5340 host, supporting dynamic powerup/powerdown of the nRF7002. This dynamic control utilises an external switch to control the IOVDD supply.

The following figure shows the recommended connection between nRF7002 and the host MCU (nRF5340).



Figure 13: Supply system - high voltage mode

Both nRF5340 (used in high voltage mode) and nRF7002 can be supplied from a single 3.6 V supply.

nRF5340 can provide a 1.8 V supply used for the IO supply on nRF7002. An external switch is used to disconnect IOVDD on nRF7002 when not in use. The control of the switch is handled by the Wi-Fi driver on nRF5340.





Figure 14: Supply system - normal voltage mode

## 8.3.4 PCB layout example



Figure 15: Top silk layer



Figure 16: Top layer





Figure 17: Mid layer 1



Figure 18: Mid layer 2



Figure 19: Bottom layer



## 9 Ordering information

This chapter contains information on IC marking, ordering codes, and container sizes.

### 9.1 Device marking

The nRF7002 package is marked as shown in the following figure.

| N                                                                                                         | 7  | 0                                                                   | 0  | 2                             |         |
|-----------------------------------------------------------------------------------------------------------|----|---------------------------------------------------------------------|----|-------------------------------|---------|
| <p< td=""><td>P&gt;</td><td><v< td=""><td>V&gt;</td><td><h></h></td><td><p></p></td></v<></td></p<>       | P> | <v< td=""><td>V&gt;</td><td><h></h></td><td><p></p></td></v<>       | V> | <h></h>                       | <p></p> |
| <y< td=""><td>Y&gt;</td><td><w< td=""><td>W&gt;</td><td><l< td=""><td>L&gt;</td></l<></td></w<></td></y<> | Y> | <w< td=""><td>W&gt;</td><td><l< td=""><td>L&gt;</td></l<></td></w<> | W> | <l< td=""><td>L&gt;</td></l<> | L>      |

Figure 20: IC marking

## 9.2 Box labels

The following figures define the box labels used for the nRF7002.



Figure 21: Inner box label



| FROM:                                                                                                                                     |                                                                       |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|--|--|
| PART NO: (1P) <nordic code="" device="" order=""></nordic>                                                                                |                                                                       |  |  |  |
| CUSTOMER PO NO: (K) <custome< td=""><td colspan="4">CUSTOMER PO NO: (K) <customer no.="" order="" purchase=""></customer></td></custome<> | CUSTOMER PO NO: (K) <customer no.="" order="" purchase=""></customer> |  |  |  |
| SALES ORDER NO: (14K) <nordic line="" no.+<br="" order="" order+sales="" sales="">Delivery line no.&gt;</nordic>                          |                                                                       |  |  |  |
| SHIPMENT ID.: 2K <nordic's id.="" shipment=""></nordic's>                                                                                 |                                                                       |  |  |  |
| QUANTITY: (Q) <total quantity=""></total>                                                                                                 |                                                                       |  |  |  |
| COUNTRY OF ORIGIN.: 4L<br><2- character code of COO>                                                                                      | CARTON NO:<br>x/n                                                     |  |  |  |
| DELIVERY NO.: (9K) <shipper's<br>shipment no.)</shipper's<br>                                                                             | GROSS WEIGHT:                                                         |  |  |  |

Figure 22: Outer box label

## 9.3 Order code

The following tables define the nRF7002 order codes and definitions.

| n | R | F | 7 | 0 | 0 | 2 | - | <p< th=""><th>P&gt;</th><th><v< th=""><th>V&gt;</th><th>-</th><th><c< th=""><th>C&gt;</th></c<></th></v<></th></p<> | P> | <v< th=""><th>V&gt;</th><th>-</th><th><c< th=""><th>C&gt;</th></c<></th></v<> | V> | - | <c< th=""><th>C&gt;</th></c<> | C> |
|---|---|---|---|---|---|---|---|---------------------------------------------------------------------------------------------------------------------|----|-------------------------------------------------------------------------------|----|---|-------------------------------|----|

Figure 23: Order code



| Abbreviation                | Definition and implemented codes                                                                                                                                             |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| N70/nRF70                   | nRF70 series product                                                                                                                                                         |
| 02                          | Part code                                                                                                                                                                    |
| <pp></pp>                   | Package variant code                                                                                                                                                         |
| <vv></vv>                   | Function variant code                                                                                                                                                        |
| <h><p><f></f></p></h>       | Build code<br>H - Hardware version code<br>P - Production configuration code (production site, etc.)<br>F - Firmware version code (only visible on shipping container label) |
| <yy><ww><ll></ll></ww></yy> | Tracking code<br>YY - Year code<br>WW - Assembly week number<br>LL - Wafer lot code                                                                                          |
| <cc></cc>                   | Container code                                                                                                                                                               |

Table 18: Abbreviations

## 9.4 Code ranges and values

The following tables define the nRF7002 code ranges and values.

| <pp></pp> | Package | Size (mm) | Pin/Ball count | Pitch (mm) |
|-----------|---------|-----------|----------------|------------|
| QF        | QFN     | 6 x 6     | 48             | 0.4        |

Table 19: Package variant codes

| <vv></vv> | Variant            |
|-----------|--------------------|
| АА        | Base functionality |

Table 20: Function variant codes

| <h></h> | Description                                        |
|---------|----------------------------------------------------|
| [A Z]   | Hardware version/revision identifier (incremental) |

*Table 21: Hardware version codes* 



| <p></p> | Description                                 |  |
|---------|---------------------------------------------|--|
| [09]    | Production device identifier (incremental)  |  |
| [A Z]   | Engineering device identifier (incremental) |  |

Table 22: Production configuration codes

| <f></f>    | Description                              |  |
|------------|------------------------------------------|--|
| [A N, P Z] | Version of preprogrammed firmware        |  |
| [0]        | Delivered without preprogrammed firmware |  |

Table 23: Production version codes

| <yy></yy> | Description                   |
|-----------|-------------------------------|
| [16 99]   | Production year: 2016 to 2099 |

Table 24: Year codes

| <ww></ww> | Description        |
|-----------|--------------------|
| [152]     | Week of production |

Table 25: Week codes

| <ll></ll> | Description                     |
|-----------|---------------------------------|
| [AA ZZ]   | Wafer production lot identifier |

Table 26: Lot codes

| <cc></cc> | Description |
|-----------|-------------|
| R7        | 7" Reel     |
| R         | 13" Reel    |

Table 27: Container codes

## 9.5 Product options

The following tables define the nRF7002 product options.



| Order code      | MOQ <sup>1</sup> | Comment                       |
|-----------------|------------------|-------------------------------|
| nRF7002-QFAA-R7 | 1000             | Availability to be announced. |
| nRF7002-QFAA-R  | 3000             |                               |

Table 28: nRF7002 order codes

| Order code | Description             |
|------------|-------------------------|
| nRF7002-DK | nRF7002 Development Kit |

Table 29: Development tools order code



<sup>&</sup>lt;sup>1</sup> Minimum Ordering Quantity

# 10 Notifications related to GNU GPL Software

A core within the nRF7002 device uses copyrighted software that is licensed under the GPL.

A copy of that license is included below. You may obtain the complete corresponding source code from Nordic Semiconductor for a period of three years after our last shipment of this product by contacting support on https://devzone.nordicsemi.com/support/add. You may also find a copy of the source at https://developer.nordicsemi.com/.oss/nRF700x/. This offer is valid to anyone in receipt of this product.

#### **GNU GENERAL PUBLIC LICENSE**

Version 2, June 1991

Copyright (C) 1989, 1991 Free Software Foundation, Inc. 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA Everyone is permitted to copy and distribute verbatim copies of this license document, but changing it is not allowed.

#### Preamble

The licenses for most software are designed to take away your freedom to share and change it. By contrast, the GNU General Public License is intended to guarantee your freedom to share and change free software--to make sure the software is free for all its users. This General Public License applies to most of the Free Software Foundation's software and to any other program whose authors commit to using it. (Some other Free Software Foundation software is covered by the GNU Lesser General Public License instead.) You can apply it to your programs, too.

When we speak of free software, we are referring to freedom, not price. Our General Public Licenses are designed to make sure that you have the freedom to distribute copies of free software (and charge for this service if you wish), that you receive source code or can get it if you want it, that you can change the software or use pieces of it in new free programs; and that you know you can do these things.

To protect your rights, we need to make restrictions that forbid anyone to deny you these rights or to ask you to surrender the rights. These restrictions translate to certain responsibilities for you if you distribute copies of the software, or if you modify it.

For example, if you distribute copies of such a program, whether gratis or for a fee, you must give the recipients all the rights that you have. You must make sure that they, too, receive or can get the source code. And you must show them these terms so they know their rights.

We protect your rights with two steps: (1) copyright the software, and (2) offer you this license which gives you legal permission to copy, distribute and/or modify the software.

Also, for each author's protection and ours, we want to make certain that everyone understands that there is no warranty for this free software. If the software is modified by someone else and passed on, we want its recipients to know that what they have is not the original, so that any problems introduced by others will not reflect on the original authors' reputations.

Finally, any free program is threatened constantly by software patents. We wish to avoid the danger that redistributors of a free program will individually obtain patent licenses, in effect making the program proprietary. To prevent this, we have made it clear that any patent must be licensed for everyone's free use or not licensed at all.



The precise terms and conditions for copying, distribution and modification follow.

#### TERMS AND CONDITIONS FOR COPYING, DISTRIBUTION AND MODIFICATION

**0.** This License applies to any program or other work which contains a notice placed by the copyright holder saying it may be distributed under the terms of this General Public License. The "Program", below, refers to any such program or work, and a "work based on the Program" means either the Program or any derivative work under copyright law: that is to say, a work containing the Program or a portion of it, either verbatim or with modifications and/or translated into another language. (Hereinafter, translation is included without limitation in the term "modification".) Each licensee is addressed as "you".

Activities other than copying, distribution and modification are not covered by this License; they are outside its scope. The act of running the Program is not restricted, and the output from the Program is covered only if its contents constitute a work based on the Program (independent of having been made by running the Program). Whether that is true depends on what the Program does.

**1.** You may copy and distribute verbatim copies of the Program's source code as you receive it, in any medium, provided that you conspicuously and appropriately publish on each copy an appropriate copyright notice and disclaimer of warranty; keep intact all the notices that refer to this License and to the absence of any warranty; and give any other recipients of the Program a copy of this License along with the Program.

You may charge a fee for the physical act of transferring a copy, and you may at your option offer warranty protection in exchange for a fee.

**2.** You may modify your copy or copies of the Program or any portion of it, thus forming a work based on the Program, and copy and distribute such modifications or work under the terms of Section 1 above, provided that you also meet all of these conditions:

**a)** You must cause the modified files to carry prominent notices stating that you changed the files and the date of any change.

**b)** You must cause any work that you distribute or publish, that in whole or in part contains or is derived from the Program or any part thereof, to be licensed as a whole at no charge to all third parties under the terms of this License.

c) If the modified program normally reads commands interactively when run, you must cause it, when started running for such interactive use in the most ordinary way, to print or display an announcement including an appropriate copyright notice and a notice that there is no warranty (or else, saying that you provide a warranty) and that users may redistribute the program under these conditions, and telling the user how to view a copy of this License. (Exception: if the Program itself is interactive but does not normally print such an announcement, your work based on the Program is not required to print an announcement.)

These requirements apply to the modified work as a whole. If identifiable sections of that work are not derived from the Program, and can be reasonably considered independent and separate works in themselves, then this License, and its terms, do not apply to those sections when you distribute them as separate works. But when you distribute the same sections as part of a whole which is a work based on the Program, the distribution of the whole must be on the terms of this License, whose permissions for other licensees extend to the entire whole, and thus to each and every part regardless of who wrote it.

Thus, it is not the intent of this section to claim rights or contest your rights to work written entirely by you; rather, the intent is to exercise the right to control the distribution of derivative or collective works based on the Program.

In addition, mere aggregation of another work not based on the Program with the Program (or with a work based on the Program) on a volume of a storage or distribution medium does not bring the other work under the scope of this License.

**3.** You may copy and distribute the Program (or a work based on it, under Section 2) in object code or executable form under the terms of Sections 1 and 2 above provided that you also do one of the following:



**a)** Accompany it with the complete corresponding machine-readable source code, which must be distributed under the terms of Sections 1 and 2 above on a medium customarily used for software interchange; or,

**b)** Accompany it with a written offer, valid for at least three years, to give any third party, for a charge no more than your cost of physically performing source distribution, a complete machine-readable copy of the corresponding source code, to be distributed under the terms of Sections 1 and 2 above on a medium customarily used for software interchange; or,

**c)** Accompany it with the information you received as to the offer to distribute corresponding source code. (This alternative is allowed only for noncommercial distribution and only if you received the program in object code or executable form with such an offer, in accord with Subsection b above.)

The source code for a work means the preferred form of the work for making modifications to it. For an executable work, complete source code means all the source code for all modules it contains, plus any associated interface definition files, plus the scripts used to control compilation and installation of the executable. However, as a special exception, the source code distributed need not include anything that is normally distributed (in either source or binary form) with the major components (compiler, kernel, and so on) of the operating system on which the executable runs, unless that component itself accompanies the executable.

If distribution of executable or object code is made by offering access to copy from a designated place, then offering equivalent access to copy the source code from the same place counts as distribution of the source code, even though third parties are not compelled to copy the source along with the object code.

**4.** You may not copy, modify, sublicense, or distribute the Program except as expressly provided under this License. Any attempt otherwise to copy, modify, sublicense or distribute the Program is void, and will automatically terminate your rights under this License. However, parties who have received copies, or rights, from you under this License will not have their licenses terminated so long as such parties remain in full compliance.

**5.** You are not required to accept this License, since you have not signed it. However, nothing else grants you permission to modify or distribute the Program or its derivative works. These actions are prohibited by law if you do not accept this License. Therefore, by modifying or distributing the Program (or any work based on the Program), you indicate your acceptance of this License to do so, and all its terms and conditions for copying, distributing or modifying the Program or works based on it.

**6.** Each time you redistribute the Program (or any work based on the Program), the recipient automatically receives a license from the original licensor to copy, distribute or modify the Program subject to these terms and conditions. You may not impose any further restrictions on the recipients' exercise of the rights granted herein. You are not responsible for enforcing compliance by third parties to this License.

**7.** If, as a consequence of a court judgment or allegation of patent infringement or for any other reason (not limited to patent issues), conditions are imposed on you (whether by court order, agreement or otherwise) that contradict the conditions of this License, they do not excuse you from the conditions of this License. If you cannot distribute so as to satisfy simultaneously your obligations under this License and any other pertinent obligations, then as a consequence you may not distribute the Program at all. For example, if a patent license would not permit royalty-free redistribution of the Program by all those who receive copies directly or indirectly through you, then the only way you could satisfy both it and this License would be to refrain entirely from distribution of the Program.

If any portion of this section is held invalid or unenforceable under any particular circumstance, the balance of the section is intended to apply and the section as a whole is intended to apply in other circumstances.

It is not the purpose of this section to induce you to infringe any patents or other property right claims or to contest validity of any such claims; this section has the sole purpose of protecting the integrity of the free software distribution system, which is implemented by public license practices. Many people have made generous contributions to the wide range of software distributed through that system in reliance



on consistent application of that system; it is up to the author/donor to decide if he or she is willing to distribute software through any other system and a licensee cannot impose that choice.

This section is intended to make thoroughly clear what is believed to be a consequence of the rest of this License.

**8.** If the distribution and/or use of the Program is restricted in certain countries either by patents or by copyrighted interfaces, the original copyright holder who places the Program under this License may add an explicit geographical distribution limitation excluding those countries, so that distribution is permitted only in or among countries not thus excluded. In such case, this License incorporates the limitation as if written in the body of this License.

**9.** The Free Software Foundation may publish revised and/or new versions of the General Public License from time to time. Such new versions will be similar in spirit to the present version, but may differ in detail to address new problems or concerns.

Each version is given a distinguishing version number. If the Program specifies a version number of this License which applies to it and "any later version", you have the option of following the terms and conditions either of that version or of any later version published by the Free Software Foundation. If the Program does not specify a version number of this License, you may choose any version ever published by the Free Software Foundation.

**10.** If you wish to incorporate parts of the Program into other free programs whose distribution conditions are different, write to the author to ask for permission. For software which is copyrighted by the Free Software Foundation, write to the Free Software Foundation; we sometimes make exceptions for this. Our decision will be guided by the two goals of preserving the free status of all derivatives of our free software and of promoting the sharing and reuse of software generally.

#### **NO WARRANTY**

**11.** BECAUSE THE PROGRAM IS LICENSED FREE OF CHARGE, THERE IS NO WARRANTY FOR THE PROGRAM, TO THE EXTENT PERMITTED BY APPLICABLE LAW. EXCEPT WHEN OTHERWISE STATED IN WRITING THE COPYRIGHT HOLDERS AND/OR OTHER PARTIES PROVIDE THE PROGRAM "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESSED OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. THE ENTIRE RISK AS TO THE QUALITY AND PERFORMANCE OF THE PROGRAM IS WITH YOU. SHOULD THE PROGRAM PROVE DEFECTIVE, YOU ASSUME THE COST OF ALL NECESSARY SERVICING, REPAIR OR CORRECTION.

**12.** IN NO EVENT UNLESS REQUIRED BY APPLICABLE LAW OR AGREED TO IN WRITING WILL ANY COPYRIGHT HOLDER, OR ANY OTHER PARTY WHO MAY MODIFY AND/OR REDISTRIBUTE THE PROGRAM AS PERMITTED ABOVE, BE LIABLE TO YOU FOR DAMAGES, INCLUDING ANY GENERAL, SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES ARISING OUT OF THE USE OR INABILITY TO USE THE PROGRAM (INCLUDING BUT NOT LIMITED TO LOSS OF DATA OR DATA BEING RENDERED INACCURATE OR LOSSES SUSTAINED BY YOU OR THIRD PARTIES OR A FAILURE OF THE PROGRAM TO OPERATE WITH ANY OTHER PROGRAMS), EVEN IF SUCH HOLDER OR OTHER PARTY HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

#### END OF TERMS AND CONDITIONS

#### How to Apply These Terms to Your New Programs

If you develop a new program, and you want it to be of the greatest possible use to the public, the best way to achieve this is to make it free software which everyone can redistribute and change under these terms.

To do so, attach the following notices to the program. It is safest to attach them to the start of each source file to most effectively convey the exclusion of warranty; and each file should have at least the "copyright" line and a pointer to where the full notice is found.

one line to give the program's name and an idea of what it does.



Copyright (C) yyyy name of author

This program is free software; you can redistribute it and/or modify it under the terms of the GNU General Public License as published by the Free Software Foundation; either version 2 of the License, or (at your option) any later version.

This program is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more details.

You should have received a copy of the GNU General Public License along with this program; if not, write to the Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.

#### Also add information on how to contact you by electronic and paper mail.

If the program is interactive, make it output a short notice like this when it starts in an interactive mode:

Gnomovision version 69, Copyright (C) year name of author Gnomovision comes with ABSOLUTELY NO WARRANTY; for details type `show w'. This is free software, and you are welcome to redistribute it under certain conditions; type `show c' for details.

The hypothetical commands `show w' and `show c' should show the appropriate parts of the General Public License. Of course, the commands you use may be called something other than `show w' and `show c'; they could even be mouse-clicks or menu items--whatever suits your program.

You should also get your employer (if you work as a programmer) or your school, if any, to sign a "copyright disclaimer" for the program, if necessary. Here is a sample; alter the names:

```
Yoyodyne, Inc., hereby disclaims all copyright
interest in the program `Gnomovision'
(which makes passes at compilers) written
by James Hacker.
```

signature of Ty Coon, 1 April 1989 Ty Coon, President of Vice

This General Public License does not permit incorporating your program into proprietary programs. If your program is a subroutine library, you may consider it more useful to permit linking proprietary applications with the library. If this is what you want to do, use the GNU Lesser General Public License instead of this License.



# 11 Legal notices

By using this documentation you agree to our terms and conditions of use. Nordic Semiconductor may change these terms and conditions at any time without notice.

#### **Liability disclaimer**

Nordic Semiconductor ASA reserves the right to make changes without further notice to the product to improve reliability, function, or design. Nordic Semiconductor ASA does not assume any liability arising out of the application or use of any product or circuits described herein.

Nordic Semiconductor ASA does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. If there are any discrepancies, ambiguities or conflicts in Nordic Semiconductor's documentation, the Product Specification prevails.

Nordic Semiconductor ASA reserves the right to make corrections, enhancements, and other changes to this document without notice.

Customer represents that, with respect to its applications, it has all the necessary expertise to create and implement safeguards that anticipate dangerous consequences of failures, monitor failures and their consequences, and lessen the likelihood of failures that might cause harm, and to take appropriate remedial actions.

Nordic Semiconductor ASA assumes no liability for applications assistance or the design of customers' products. Customers are solely responsible for the design, validation, and testing of its applications as well as for compliance with all legal, regulatory, and safety-related requirements concerning its applications.

Nordic Semiconductor ASA's products are not designed for use in life-critical medical equipment, support appliances, devices, or systems where malfunction of Nordic Semiconductor ASA's products can reasonably be expected to result in personal injury. Customer may not use any Nordic Semiconductor ASA's products in life-critical medical equipment unless adequate design and operating safeguards by customer's authorized officers have been made. Customer agrees that prior to using or distributing any life-critical medical equipment that include Nordic Semiconductor ASA's products, customer will thoroughly test such systems and the functionality of such products as used in such systems.

Customer will fully indemnify Nordic Semiconductor ASA and its representatives against any damages, costs, losses, and/or liabilities arising out of customer's non-compliance with this section.

#### **RoHS and REACH statement**

Refer to www.nordicsemi.com for complete hazardous substance reports, material composition reports, and latest version of Nordic's RoHS and REACH statements.

#### **Trademarks**

All trademarks, service marks, trade names, product names, and logos appearing in this documentation are the property of their respective owners.

#### **Copyright notice**

<sup>©</sup> 2023 Nordic Semiconductor ASA. All rights are reserved. Reproduction in whole or in part is prohibited without the prior written permission of the copyright holder.





