

RL78/G10

**RENESAS MCU** 

R01DS0207EJ0320 Rev.3.20 Mar 20, 2023

True Low Power Platform (as low as 46  $\mu$ A/MHz), 2.0 to 5.5V Operation, 1 to 4 Kbyte Flash for General Purpose Applications

### 1. OUTLINE

#### 1.1 Features

### **Ultra-Low Power Technology**

- 2.0 to 5.5 V operation from a single supply
- Stop (RAM retained): 0.56 μA
- Operating: 46 μA /MHz

#### RL78-S1 Core

- Instruction execution: 78 % of instructions can be executed in 1 to 2 clock cycles
- CISC architecture (Harvard) with 3-stage pipeline
- Multiply: 8 x 8 to 16-bit result in 2 clock cycles
- 16-bit barrel shifter for shift & rotate in 2 clock cycle
- 1-wire on-chip debug function

### **Main Flash Memory**

- Density: 1 to 4 Kbyte
- Flash memory rewritable voltage: 4.5 to 5.5 V

#### **RAM**

- 128 to 512 Byte size options
- Supports operands or instructions
- Back-up retention in all modes

### **High-speed On-chip Oscillator**

- 20 MHz with +/-2 % accuracy over voltage (2.0 to 5.5 V) and temperature (-20 to +85°C)
- Pre-configured settings: 20 MHz, 10 MHz, 5 MHz, 2.5 MHz, and 1.25 MHz

# **Reset and Supply Management**

 Selectable power-on reset (SPOR) generator with 4 setting options

### **Multiple Communication Interfaces**

- 1 x I<sup>2</sup>C master
- 1 x I2C multi-master (only for 16-pin product)
- 1 x UART (7-, 8-bit)
- Up to 2 x Simplified SPI (CSI Note) (7-, 8-bit)

### **Extended-Function Timers**

- Multi-function 16-bit timers: Up to 4 channels
- Interval timer: 12-bit, 1 channel (only for 16-pin product)
- 15 kHz watchdog timer: 1 channel

#### Rich Analog

- ADC: Up to 7 channels, 10-bit resolution, 3.4 μs conversion time
- Supports 2.4 V
- Internal reference voltage (0.815 V (typ.)) (only for 16pin product)
- Comparator: 1 channel (only for 16-pin product)

#### **Safety Features**

- Detects execution of illegal instruction
- Detects watchdog timer program loop

#### General Purpose I/O

- High-current (up to 20 mA per pin)
- Open-drain, internal pull-up support

### **External Interrupt**

- External interrupt input: Up to 4
- Key interrupt input: 6

### **Operating Ambient Temperature**

• Standard: -40 to +85°C

# Package Type and Pin Count

• SSOP: 10 and 16 pin

**Note** Although the CSI function is generally called SPI, it is also called CSI in this product, so it is referred to as such in this manual.

<R>

# O ROM, RAM capacities

| Flash ROM | RAM   | 10 pins  | 16 pins  |
|-----------|-------|----------|----------|
| 4 KB      | 512 B | R5F10Y17 | R5F10Y47 |
| 2 KB      | 256 B | R5F10Y16 | R5F10Y46 |
| 1 KB      | 128 B | R5F10Y14 | R5F10Y44 |

The functions mounted depend on the product. See 1.6 Outline of Functions. Remark

### 1.2 List of Part Numbers

# <R>

Figure 1-1. Part Number, Memory Size, and Package of RL78/G10



<R>

Table 1-1. List of Ordering Part Numbers

|           |                               | Fields of           | Ordering Part Numb       | er                          |              |
|-----------|-------------------------------|---------------------|--------------------------|-----------------------------|--------------|
| Pin count | Package                       | Application<br>Note | Product Name             | Packaging<br>Specifications | RENESAS Code |
| 10 pins   | 10-pin plastic LSSOP          | Α                   | R5F10Y14ASP, R5F10Y14ASP | #V0,#X0                     | PLSP0010JA-A |
|           | (4.4 × 3.6 mm, 0.65 mm pitch) |                     | R5F10Y16ASP, R5F10Y16ASP |                             |              |
|           |                               |                     | R5F10Y17ASP, R5F10Y17ASP | #10,#30,#50                 |              |
|           |                               | D                   | R5F10Y14DSP, R5F10Y14DSP | #10,#30,#50                 |              |
|           |                               |                     | R5F10Y16DSP, R5F10Y16DSP |                             |              |
|           |                               |                     | R5F10Y17DSP, R5F10Y17DSP |                             |              |
| 16 pins   | 16-pin plastic SSOP           | Α                   | R5F10Y44ASP, R5F10Y44ASP | #10,#30,#50                 | PRSP0016JC-B |
|           | (4.4 × 5.0 mm, 0.65 mm pitch) |                     | R5F10Y46ASP, R5F10Y46ASP |                             |              |
|           |                               |                     | R5F10Y47ASP, R5F10Y47ASP |                             |              |
|           |                               | D                   | R5F10Y44DSP, R5F10Y44DSP |                             |              |
|           |                               |                     | R5F10Y46DSP, R5F10Y46DSP |                             |              |
|           |                               |                     | R5F10Y47DSP, R5F10Y47DSP |                             |              |

(Notes and Caution are listed on the next page.)

Note For the fields of application, refer to Figure 1-1 Part Number, Memory Size, and Package of RL78/G10.

Caution The part number represents the number at the time of publication. Be sure to review the latest part number through the target product page in the Renesas Electronics Corp.website.

# 1.3 Pin Configuration (Top View)

### 1.3.1 10-pin products

<R>

• 10-pin plastic LSSOP (4.4 × 3.6 mm, 0.65 mm pitch)



|         | Table 1-2. Alternate Function of 10-pin products |                                   |               |            |                    |                                |                  |                   |                  |
|---------|--------------------------------------------------|-----------------------------------|---------------|------------|--------------------|--------------------------------|------------------|-------------------|------------------|
| Pin No. | I/O                                              | stem                              | Ana           | alog       | Н                  | МІ                             | Timer            | Communication     | interface        |
| 10LSSOP | Digital port                                     | Power supply, system clock, debug | A/D converter | Comparator | Interrupt function | key interrupt<br>function (KR) | Timer array unit | Serial array unit | Serial interface |
| 1       | P40                                              | TOOL0                             |               |            |                    | KR0                            | (TI01/TO01)      |                   |                  |
|         |                                                  | (PCLBUZ0)                         |               |            |                    |                                |                  |                   |                  |
| 2       | P125                                             | RESET                             |               |            |                    | KR1                            |                  |                   |                  |
| 3       | P137                                             |                                   |               |            | INTP0              |                                | TI00             |                   |                  |
| 4       |                                                  | V <sub>SS</sub>                   |               |            |                    |                                |                  |                   |                  |
| 5       |                                                  | V <sub>DD</sub>                   |               |            |                    |                                |                  |                   |                  |
| 6       | P00                                              |                                   |               |            | INTP1              |                                |                  | SO00/TxD0         |                  |
| 7       | P01                                              |                                   | ANI0          |            |                    | KR2                            |                  | SI00/RxD0/SDA00   |                  |
| 8       | P02                                              | PCLBUZ0                           | ANI1          |            |                    | KR3                            |                  | SCK00/SCL00       |                  |
| 9       | P03                                              |                                   | ANI2          |            | (INTP1)            | KR4                            | TO00             |                   |                  |
| 10      | P04                                              |                                   | ANI3          |            |                    | KR5                            | TI01/TO01        |                   |                  |

Remarks 1. For pin identification, see 1.4 Pin Identification.

2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See Figure 4-6 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G10 User's Manual.

### 1.3.2 16-pin products

<R>

• 16-pin plastic SSOP (4.4 × 5.0 mm, 0.65 mm pitch)



Table 1-3. Alternate Function of 16-pin products

|         | Table 1-3. Alternate Function of 16-pin products |                                   |               |            |                    |                           |                  |                   |                          |
|---------|--------------------------------------------------|-----------------------------------|---------------|------------|--------------------|---------------------------|------------------|-------------------|--------------------------|
| Pin No. | I/O                                              | stem                              | А             | inalog     | Н                  | MI                        | Timer            | Communication     | n interface              |
| 16SSOP  | Digital port                                     | Power supply, system clock, debug | A/D converter | Comparator | Interrupt function | Key interrupt<br>function | Timer array unit | Serial array unit | Serial interface<br>IICA |
| 1       | P41                                              |                                   |               |            | INTP2              |                           | TI03             |                   |                          |
| 2       | P40                                              | TOOL0<br>(PCLBUZ0)                |               |            |                    | KR0                       | (TI01/TO01)      |                   |                          |
| 3       | P125                                             | RESET                             |               |            |                    | KR1                       |                  |                   |                          |
| 4       | P137                                             |                                   |               |            | INTP0              |                           | TI00             |                   |                          |
| 5       | P122                                             | X2<br>EXCLK                       |               |            | (INTP2)            |                           |                  |                   |                          |
| 6       | P121                                             | X1                                |               |            | (INTP3)            |                           |                  |                   |                          |
| 7       |                                                  | V <sub>SS</sub>                   |               |            |                    |                           |                  |                   |                          |
| 8       |                                                  | $V_{DD}$                          |               |            |                    |                           |                  |                   |                          |
| 9       | P00                                              |                                   |               |            | INTP1              |                           |                  | SO00/TxD0         |                          |
| 10      | P01                                              |                                   | ANI0          |            |                    | KR2                       |                  | SI00/RxD0/SDA00   |                          |
| 11      | P02                                              | PCLBUZ0                           | ANI1          | VCOUT0     |                    | KR3                       |                  | SCK00/SCL00       |                          |
| 12      | P03                                              |                                   | ANI2          | IVCMP0     | (INTP1)            | KR4                       | TO00             |                   |                          |
| 13      | P04                                              |                                   | ANI3          | IVREF0     |                    | KR5                       | TI01/TO01        |                   |                          |
| 14      | P05                                              |                                   | ANI4          |            |                    |                           | TI02/TO02        | SO01              |                          |
| 15      | P06                                              |                                   | ANI5          |            | INTP3              |                           |                  | SI01              | SCLA0                    |
| 16      | P07                                              |                                   | ANI6          |            |                    |                           | TO03             | SCK01             | SDAA0                    |

Remarks 1. For pin identification, see 1.4 Pin Identification.

 Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See Figure 4-6 Format of Peripheral I/O Redirection Register (PIOR) in the RL78/G10 User's Manual.

### 1.4 Pin Identification

ANI0 to ANI6 : Analog Input

INTP0 to INTP3 : Interrupt Request From Peripheral

KR0 to KR5 : Key Return
P00 to P07 : Port 0
P40, P41 : Port 4
P121, P122, P125 : Port 12
P137 : Port 13

PCLBUZ0 : Programmable Clock Output/ Buzzer Output

EXCLK : External Clock Input

X1, X2 : Crystal Oscillator (Main System Clock)

IVCMP0 : Comparator Input
VCOUT0 : Comparator Output

IVREF0 : Comparator Reference Input

RESET : Reset

RxD0 : Receive Data

SCK00, SCK01 : Serial Clock Input/Output
SCL00, SCLA0 : Serial Clock Output
SDA00, SDAA0 : Serial Data Input/Output

SI00, SI01 : Serial Data Input SO00, SO01 : Serial Data Output

TI00 to TI03 : Timer Input
TO00 to TO03 : Timer Output

TOOL0 : Data Input/Output for Tool

TxD0 : Transmit Data

Vdd : Power Supply

Vss : Ground

# 1.5 Block Diagram

# 1.5.1 10-pin products



# 1.5.2 16-pin products



# 1.6 Outline of Functions

This outline describes the function at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

|                         | Item                                |                                                                                                                                                         | 10-pin                                                                  |                    | 16-pin                                                           |                  |          |  |  |
|-------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------|------------------------------------------------------------------|------------------|----------|--|--|
|                         |                                     | R5F10Y14                                                                                                                                                | R5F10Y16                                                                | R5F10Y17           | R5F10Y44                                                         | R5F10Y46         | R5F10Y47 |  |  |
| Code flash              | memory                              | 1 KB                                                                                                                                                    | 2 KB                                                                    | 4 KB               | 1 KB                                                             | 2 KB             | 4 KB     |  |  |
| RAM                     | -                                   | 128 B                                                                                                                                                   | 256 B                                                                   | 512 B              | 128 B                                                            | 256 B            | 512 B    |  |  |
| Main<br>system<br>clock | High-speed system clock             | — X1, X2 (crystal/ceramic) oscillation, external main system clock input (EXCLK): 1 to 20 MHz: VDD = 2.7 to 5.5 V 1 to 5 MHz: VDD = 2.0 to 5.5 V Note 3 |                                                                         |                    |                                                                  |                  | K):      |  |  |
|                         | High-speed on-chip oscillator clock | <ul> <li>1.25 to 20 MHz (VDD = 2.7 to 5.5 V)</li> <li>1.25 to 5 MHz (VDD = 2.0 to 5.5 V Note 3)</li> </ul>                                              |                                                                         |                    |                                                                  |                  |          |  |  |
| Low-speed               | on-chip oscillator                  | 15 kHz (TYP)                                                                                                                                            |                                                                         |                    |                                                                  |                  |          |  |  |
| General-pu              | irpose register                     | 8-bit register                                                                                                                                          | × 8                                                                     |                    |                                                                  |                  |          |  |  |
| Minimum ii<br>time      | nstruction execution                | 0.05 μs (20 M                                                                                                                                           | IHz operation)                                                          |                    |                                                                  |                  |          |  |  |
| Instruction             | set                                 | <ul><li>Multiplication</li><li>Rotate, bar</li></ul>                                                                                                    | subtractor/logica<br>on (8 bits $\times$ 8 bits<br>rel shift, and bit i |                    | \$)                                                              |                  |          |  |  |
| I/O port                | Total                               | 8                                                                                                                                                       |                                                                         |                    | 14                                                               |                  |          |  |  |
|                         | CMOS I/O                            | 6 (N-ch open-drain output (VDD tolerance): 2) 10 (N-ch open-drain output (VDD tolerance): 4                                                             |                                                                         |                    |                                                                  |                  |          |  |  |
|                         | CMOS input                          | 2                                                                                                                                                       | 1                                                                       | , ,                | 4                                                                | 1 \              | , ,      |  |  |
| Timer                   | 16-bit timer                        | 2 channels                                                                                                                                              |                                                                         |                    | 4 channels                                                       |                  |          |  |  |
|                         | Watchdog timer                      | 1 channel                                                                                                                                               |                                                                         |                    | -                                                                |                  |          |  |  |
|                         | 12-bit interval timer               | _                                                                                                                                                       |                                                                         |                    | 1 channel                                                        |                  |          |  |  |
|                         | Timer output                        | 2 channels (P                                                                                                                                           | WM output: 1)                                                           |                    | 4 channels (P                                                    | WM outputs: 3 No | te 1)    |  |  |
| Clock outp              | ut/buzzer output                    | 1                                                                                                                                                       |                                                                         |                    |                                                                  |                  |          |  |  |
| ·                       | ·                                   | 2.44 kHz to 1                                                                                                                                           | 0 MHz: (Periphe                                                         | ral hardware cloc  | k: fmain = 20 MHz                                                | operation)       |          |  |  |
| Comparato               | or                                  | _                                                                                                                                                       |                                                                         |                    | 1                                                                |                  |          |  |  |
| 8-/10-bit re            | solution A/D converter              | 4 channels                                                                                                                                              |                                                                         |                    | 7 channels                                                       |                  |          |  |  |
| Serial inter            | face                                |                                                                                                                                                         |                                                                         |                    | el/simplified I <sup>2</sup> C: els/simplified I <sup>2</sup> C: |                  |          |  |  |
|                         | I <sup>2</sup> C bus                | _                                                                                                                                                       |                                                                         |                    | 1 channel                                                        |                  |          |  |  |
| Vectored                | Internal                            | 8                                                                                                                                                       |                                                                         |                    | 14                                                               |                  |          |  |  |
| interrupt<br>sources    | External                            | 3                                                                                                                                                       |                                                                         |                    | 5                                                                |                  |          |  |  |
| Key interru             | pt                                  | 6                                                                                                                                                       |                                                                         |                    |                                                                  |                  |          |  |  |
| Reset                   |                                     | Reset by R                                                                                                                                              | ESET pin                                                                |                    |                                                                  |                  |          |  |  |
|                         |                                     | Internal reset by watchdog timer                                                                                                                        |                                                                         |                    |                                                                  |                  |          |  |  |
|                         |                                     | Internal reset by selectable power-on-reset                                                                                                             |                                                                         |                    |                                                                  |                  |          |  |  |
|                         |                                     |                                                                                                                                                         | Internal reset by illegal instruction execution Note 2                  |                    |                                                                  |                  |          |  |  |
|                         |                                     | <ul> <li>Internal res</li> </ul>                                                                                                                        | et by data retent                                                       | ion lower limit vo | ltage                                                            |                  |          |  |  |
| Selectable              | power-on-reset circuit              | Detection v                                                                                                                                             | -                                                                       |                    |                                                                  |                  |          |  |  |
|                         |                                     | Rising edge (V <sub>SPOR</sub> ): 2.25 V/2.68 V/3.02 V/4.45 V (max.)                                                                                    |                                                                         |                    |                                                                  |                  |          |  |  |
|                         |                                     | Falling edge (Vspda): 2.20 V/2.62 V/2.96 V/4.37 V (max.)                                                                                                |                                                                         |                    |                                                                  |                  |          |  |  |

| Item                          | 10-pin                    |          |          | 16-pin   |          |          |
|-------------------------------|---------------------------|----------|----------|----------|----------|----------|
|                               | R5F10Y14                  | R5F10Y16 | R5F10Y17 | R5F10Y44 | R5F10Y46 | R5F10Y47 |
| On-chip debug function        | Provided                  | Provided |          |          |          |          |
| Power supply voltage          | VDD = 2.0 to 5.5 V Note 3 |          |          |          |          |          |
| Operating ambient temperature | Ta = - 40 to + 85 °C      |          |          |          |          |          |

- **Notes 1.** The number of outputs varies, depending on the setting of channels in use and the number of the master (see **6.9.4 Operation as multiple PWM output function** in the RL78/G10 User's Manual).
  - 2. The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the on-chip debug emulator.
  - **3.** Use this product within the voltage range from 2.25 to 5.5 V because the detection voltage (Vspor) of the selectable power-on-reset (SPOR) circuit should also be considered.

### 2. ELECTRICAL SPECIFICATIONS

- Cautions 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 2. The pins mounted depend on the product. Refer to 2.1 Port Functions and 2.2.1 Functions for each product in the RL78/G10 User's Manual.
  - 3. Use this product within the voltage range from 2.25 to 5.5 V because the detection voltage (VSPOR) of the selectable power-on-reset (SPOR) circuit should also be considered.

# 2.1 Absolute Maximum Ratings

 $(T_A = 25^{\circ}C)$ 

| Parameter                     | Symbols          | Co                | onditions  | Ratings                                       | Unit |
|-------------------------------|------------------|-------------------|------------|-----------------------------------------------|------|
| Supply Voltage                | V <sub>DD</sub>  |                   |            | -0.5 to +6.5                                  | ٧    |
| Input Voltage                 | VII              |                   |            | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note</sup> | V    |
| Output Voltage                | V <sub>O1</sub>  |                   |            | -0.3 to V <sub>DD</sub> + 0.3                 | V    |
| Output current, high          | <b>І</b> он1     | Per pin           |            | -40                                           | mA   |
|                               |                  | Total of all pins | P40, P41   | -70                                           | mA   |
|                               |                  |                   | P00 to P07 | -100                                          | mA   |
| Output current, low           | l <sub>OL1</sub> | Per pin           |            | 40                                            | mA   |
|                               |                  | Total of all pins | P40, P41   | 70                                            | mA   |
|                               |                  |                   | P00 to P07 | 100                                           | mA   |
| Operating ambient temperature | Та               |                   |            | -40 to +85                                    | °C   |
| Storage temperature           | T <sub>stg</sub> |                   |            | -65 to +150                                   | °C   |

Note Must be 6.5 V or lower.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- Remarks 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - 2. The reference voltage is Vss.

### 2.2 Oscillator Characteristics

### 2.2.1 X1 oscillator characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Parameter            | Resonator          | Conditions                                      | MIN. | TYP. | MAX. | Unit |
|----------------------|--------------------|-------------------------------------------------|------|------|------|------|
| X1 clock             | Ceramic resonator/ | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$           | 1    |      | 20   | MHz  |
| oscillation          | crystal resonator  | $2.0 \text{ V} \leq \text{Vpp} < 2.7 \text{ V}$ | 1    |      | 5    | MHz  |
| frequency            |                    |                                                 | -    |      |      |      |
| (fx) <sup>Note</sup> |                    |                                                 |      |      |      |      |

Note Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/G10 User's Manual.

### 2.2.2 On-chip oscillator characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| (111 = 10 to 100 0; 2:0 1 2 100 2 0:0                                | -,,        |                                             |      |      |      |      |
|----------------------------------------------------------------------|------------|---------------------------------------------|------|------|------|------|
| Oscillators                                                          | Parameters | Conditions                                  | MIN. | TYP. | MAX. | Unit |
| High-speed on-chip oscillator oscillation clock frequency Notes 1, 2 | fıн        |                                             | 1.25 |      | 20   | MHz  |
| High-speed on-chip oscillator oscillation                            |            | $T_A = -20 \text{ to } +85^{\circ}\text{C}$ | -2.0 |      | +2.0 | %    |
| clock frequency accuracy                                             |            | Ta = -40 to -20°C                           | -3.0 |      | +3.0 | %    |
| Low-speed on-chip oscillator oscillation clock frequency             | fıL        |                                             |      | 15   |      | kHz  |
| Low-speed on-chip oscillator oscillation clock frequency accuracy    |            |                                             | -15  |      | +15  | %    |

- Notes 1. High-speed on-chip oscillator frequency is selected by bits 0 to 2 of option byte (000C2H).
  - 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.

### 2.3 DC Characteristics

### 2.3.1 Pin characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

(1/2)

| Parameter                   | Symbol           | Conditions                                                                                                                       |                                                                                                                                                         | MIN. | TYP. | MAX.                    | Unit           |
|-----------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------------|----------------|
| Output current, high Note 1 | Іон1             | Per pin for<br>10-pin products: P00 to P04, P40<br>16-pin products: P00 to P07, P40, P41                                         |                                                                                                                                                         |      |      | -10.0<br>Note 2         | mA             |
|                             |                  | Total of 10-pin products: P40 16-pin products: P40, P41 (When duty ≤ 70% Note 3)                                                 | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ $2.7 \text{ V} \le \text{V}_{DD} < 4.0 \text{ V}$ $2.0 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ |      |      | -20.0<br>-4.0<br>-3.0   | mA<br>mA       |
|                             |                  | Total of 10-pin products: P00 to P04 16-pin products: P00 to P07 (When duty ≤ 70% Note 3)                                        | $4.0 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ $2.7 \text{ V} \le \text{Vdd} < 4.0 \text{ V}$ $2.0 \text{ V} \le \text{Vdd} < 2.7 \text{ V}$          |      |      | -60.0<br>-12.0<br>-9.0  | mA<br>mA<br>mA |
| Output current, low Note 4  | l <sub>OL1</sub> | Total of all pins (When duty ≤ 70% Note 3)  Per pin for  10-pin products: P00 to P04, P40  16-pin products: P00 to P07, P40, P41 |                                                                                                                                                         |      |      | -80.0<br>20.0<br>Note 2 | mA<br>mA       |
|                             |                  | Total of 10-pin products: P40 16-pin products: P40, P41 (When duty ≤ 70% Note 3)                                                 | $ 4.0 \ V \le V_{DD} \le 5.5 \ V                                $                                                                                       |      |      | 40.0<br>6.0<br>1.2      | mA<br>mA<br>mA |
|                             | 10               | Total of 10-pin products: P00 to P04 16-pin products: P00 to P07 (When duty ≤ 70% Note 3)                                        | $4.0 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ $2.7 \text{ V} \le \text{Vdd} < 4.0 \text{ V}$ $2.0 \text{ V} \le \text{Vdd} < 2.7 \text{ V}$          |      |      | 80.0<br>12.0<br>2.4     | mA<br>mA       |
|                             |                  | Total of all pins (When duty ≤ 70% Note 3)                                                                                       | 1                                                                                                                                                       |      |      | 120.0                   | mA             |

- Notes 1. Value of current at which the device operation is guaranteed even if the current flows from the VDD pin to an output pin.
  - 2. Do not exceed the total current value.
  - 3. This is the output current value under conditions where the duty factor  $\leq 70\%$ .

The output current value when the duty factor > 70% can be calculated with the following expression (when changing the duty factor to n%).

- Total output current of pins =  $(IoH \times 0.7)/(n \times 0.01)$ 
  - <Example> Where n = 80 % and IoH = 10.0 mA
  - Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$  mA
- Total output current of pins =  $(lol \times 0.7)/(n \times 0.01)$ 
  - <Example> Where n = 80 % and lol = 10.0 mA
  - Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7 \text{ mA}$

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

4. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the Vss pin.

Caution P00, P01, P06, and P07 do not output high level in N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port.

TYP.

MIN.

 $0.8\ V_{DD}$ 

0

V<sub>DD</sub> - 1.5

 $V_{\text{DD}}$  - 0.7

V<sub>DD</sub> - 0.6

V<sub>DD</sub> - 0.5

10

20

Parameter

Input voltage, high

Input voltage, low

Note 1

Output voltage, high

Output voltage, low

Input leakage current, high

Input leakage current, low

On-chip pull-up resistance

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ Symbol

 $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ 

 $2.7~V \leq V_{DD} \leq 5.5~V$ 

 $2.0~V \leq V_{DD} \leq 5.5~V$ 

 $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ 

 $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ 

 $2.0~V \leq V_{\text{DD}} \leq 5.5~V$ 

 $V_{I} = V_{DD}$ 

 $V_{I} = V_{DD}$ 

 $V_{I} = V_{SS}$ 

 $V_{I} = V_{SS}$ 

 $V_{I} = V_{SS}$ 

P00 to P07, P40, P41, P125, P137

P00 to P07, P40, P41, P125, P137

P121, P122 (X1, X2, EXCLK)

P121, P122 (X1, X2, EXCLK)

 $V_{\text{IH}1}$ 

 $V_{\text{IL}1}$ 

 $V_{\text{OH1}}$ 

 $V_{\text{OL1}}$ 

ILIH1

I<sub>LIH2</sub>

ILIL1

ILIL2

Rυ

|                     | (2/2) |
|---------------------|-------|
| MAX.                | Unit  |
| V <sub>DD</sub>     | ٧     |
| 0.2 V <sub>DD</sub> | V     |
|                     | ٧     |
|                     | V     |
|                     | V     |
|                     | ٧     |
| 1.3                 | V     |
| 0.7                 | ٧     |
| 0.6                 | ٧     |
| 0.4                 | V     |
| 0.4                 | ٧     |
| 1                   | μΑ    |
|                     |       |

1

10

-1

-1

-10

100

μΑ

 $\mathsf{k}\Omega$ 

| Notae 1   | The value under the cond | dition which eatiefiae tha  | high-level output current (IOH1).  |
|-----------|--------------------------|-----------------------------|------------------------------------|
| INULUS I. | THE VALUE UNGEL THE COLL | allion willon salishes life | That liever output current from h. |

<sup>2.</sup> The value under the condition which satisfies the low-level output current (IoL1).

Conditions

loh = -10 mA

Iон = -3.0 mA

Iон = -2.0 mA

 $I_{OH} = -1.5 \text{ mA}$ 

lol = 20 mA

lol = 8.5 mA

lol = 3.0 mAlol = 1.5 mAlol = 0.6 mA

In input port or

In resonator

connection

In input port or

In resonator

connection

external clock input

external clock input

Caution The maximum value of VIH of P00, P01, P06, and P07 is VDD even in N-ch open-drain mode. P00, P01, P06, and P07 do not output high level in N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port.

### 2.3.2 Supply current characteristics

# (1) Flash ROM: 1 and 2 KB of 10-pin products

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Parameter      | Symbol                  |                | Conditions      |              |                                |  | TYP. | MAX. | Unit |
|----------------|-------------------------|----------------|-----------------|--------------|--------------------------------|--|------|------|------|
| Supply current | I <sub>DD1</sub>        | Operating mode | Basic operation | fін = 20 MHz | V <sub>DD</sub> = 3.0 V, 5.0 V |  | 0.91 |      | mA   |
|                |                         |                | Normal          | fін = 20 MHz | V <sub>DD</sub> = 3.0 V, 5.0 V |  | 1.57 | 2.04 |      |
|                |                         |                | operation       | fıн = 5 MHz  | V <sub>DD</sub> = 3.0 V, 5.0 V |  | 0.85 | 1.15 |      |
|                | I <sub>DD2</sub> Note 2 | HALT mode      | )               | fін = 20 MHz | V <sub>DD</sub> = 3.0 V, 5.0 V |  | 350  | 820  | μΑ   |
|                |                         |                |                 | fıн = 5 MHz  | V <sub>DD</sub> = 3.0 V, 5.0 V |  | 290  | 600  |      |
|                | IDD3 <sup>Note 3</sup>  | STOP mode      | е               | VDD = 3.0 V  |                                |  | 0.56 | 2.00 | μΑ   |

- Notes 1. Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, I/O port, and on-chip pull-up/pull-down resistors.
  - 2. During HALT instruction execution by flash memory.
  - 3. Not including the current flowing into the watchdog timer.
- Remarks 1. fin: High-speed on-chip oscillator clock frequency
  - 2. Temperature condition of the typical value is  $T_A = 25^{\circ}C$

### (2) Flash ROM: 4 KB of 10-pin products, and 16-pin products

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter             | Symbol                  |                                     |                                   | Conditions                         |                                | MIN. | TYP. | MAX. | Unit |
|-----------------------|-------------------------|-------------------------------------|-----------------------------------|------------------------------------|--------------------------------|------|------|------|------|
| Supply current Note 1 | I <sub>DD1</sub>        | Operating mode                      | Basic operation                   | f <sub>IH</sub> = 20 MHz<br>Note 4 | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 0.92 |      | mA   |
|                       |                         |                                     | Normal operation                  | fIH = 20 MHz<br>Note 4             | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 1.59 | 2.14 |      |
|                       |                         |                                     |                                   | fIH = 5 MHz<br>Note 4              | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 0.87 | 1.20 |      |
|                       |                         |                                     |                                   | fмх = 20 MHz                       | Square wave input              |      | 1.43 | 1.93 |      |
|                       |                         |                                     | V 00V                             | Resonator connection               |                                | 1.54 | 2.13 |      |      |
|                       |                         |                                     |                                   | fmx = 5 MHz<br>Notes 5, 6          | Square wave input              |      | 0.67 | 1.02 |      |
|                       |                         |                                     | V <sub>DD</sub> = 3.0 V,<br>5.0 V | Resonator connection               |                                | 0.72 | 1.12 |      |      |
|                       | IDD2 <sup>Note 2</sup>  | HALT mode                           | •                                 | f <sub>IH</sub> = 20 MHz<br>Note 4 | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 360  | 900  | μΑ   |
|                       |                         |                                     |                                   | fIH = 5 MHz<br>Note 4              | V <sub>DD</sub> = 3.0 V, 5.0 V |      | 310  | 660  |      |
|                       |                         |                                     |                                   | fмх = 20 MHz                       | Square wave input              |      | 200  | 700  |      |
|                       |                         | Notes 5, 6<br>VDD = 3.0 V,<br>5.0 V | Resonator connection              |                                    | 300                            | 900  |      |      |      |
|                       |                         | fmx = 5 MHz                         | Square wave input                 |                                    | 100                            | 440  |      |      |      |
|                       |                         | Notes 5, 6<br>VDD = 3.0 V,<br>5.0 V | Resonator connection              |                                    | 150                            | 540  |      |      |      |
|                       | I <sub>DD3</sub> Note 3 | STOP mode                           | 9                                 | V <sub>DD</sub> = 3.0 V            |                                |      | 0.61 | 2.25 | μΑ   |

- Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, comparator (16-pin products only), I/O port, and on-chip pull-up/pull-down resistors.
  - 2. During HALT instruction execution by flash memory.
  - 3. Not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 4. When the high-speed system clock is stopped.
  - 5. When the high-speed on-chip oscillator is stopped.
  - 6. 16-pin products only

### Remarks 1. fin: High-speed on-chip oscillator clock frequency

- 2. fmx: High-speed system clock frequency (X1 clock oscillator frequency or external main system clock frequency)
- 3. Temperature condition of the typical value is  $T_A = 25^{\circ}C$

### (3) Peripheral Functions (Common to all products)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                                | Symbol                  |                                  | Conditions                 | MIN. | TYP.         | MAX. | Unit     |
|----------------------------------------------------------|-------------------------|----------------------------------|----------------------------|------|--------------|------|----------|
| Low-speed on-<br>chip oscillator<br>operating<br>current | I <sub>FIL</sub> Note 1 |                                  |                            |      | 0.30         |      | μА       |
| 12-bit interval timer operating current                  | ITMKA<br>Notes 1, 2, 3  |                                  |                            |      | 0.01         |      | μА       |
| Watchdog timer operating current                         | IWDT<br>Notes 1, 4      |                                  |                            |      | 0.01         |      | μА       |
| A/D converter operating current                          | IADC<br>Notes 1, 5      | When conversion at maximum speed | VDD = 5.0 V<br>VDD = 3.0 V |      | 1.30<br>0.50 | 1.90 | mA<br>mA |
| Comparator operating                                     | ICMP<br>Notes 1, 6      | In high-speed mode               | VDD = 5.0 V                |      | 6.50         |      | μА       |
| current                                                  |                         | In low-speed mode                | VDD = 5.0 V                |      | 1.70         |      | μΑ       |
| Internal<br>reference<br>voltage<br>operating<br>current | IVREG Note 1            |                                  |                            |      | 10           |      | μА       |

### Notes 1. Current flowing to VDD.

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1, IDD2 or IDD3 and IFIL and ITMKA, when the 12-bit interval timer is in operation.
- 4. Current flowing only to the watchdog timer (excluding the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IFIL and IWDT when the watchdog timer is in operation.
- 5. Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- 6. Current flowing only to the comparator. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ICMP when the comparator is in operation.

### Remarks

- 1. fil: Low-speed on-chip oscillator clock frequency
- 2. Temperature condition of the typical value is T<sub>A</sub> = 25°C

# 2.4 AC Characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Items                                                | Symbol     | Condi                                       | tions                                                         | MIN.           | TYP. | MAX. | Unit |
|------------------------------------------------------|------------|---------------------------------------------|---------------------------------------------------------------|----------------|------|------|------|
| Instruction cycle (minimum                           | Tcy        | When high-speed on-                         | $2.7~V \leq V_{DD} \leq 5.5~V$                                | 0.05           |      | 0.8  | μs   |
| instruction execution time)                          |            | chip oscillator clock (fℍ) is selected      | $2.0~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ | 0.2            |      | 0.8  | μs   |
|                                                      |            | When high-speed                             | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                         | 0.05           |      | 1.0  | μs   |
|                                                      |            | system clock (f <sub>MX</sub> ) is selected | $2.0~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ | 0.2            |      | 1.0  | μs   |
| External system clock                                | TEX        |                                             | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                         | 1.0            |      | 20   | MHz  |
| frequency                                            |            |                                             | $2.0~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ | 1.0            |      | 5    | MHz  |
| External system clock input                          | TEXH, TEXL |                                             | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                         | 24             |      |      | ns   |
| high-level width, low-level width                    |            |                                             | $2.0~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ | 95             |      |      | ns   |
| TI00 to TI03 input high-level width, low-level width | tтін, tті∟ | Noise filter is not used                    |                                                               | 1/fмск +<br>10 |      |      | ns   |
| TO00 to TO03 output                                  | fто        | $4.0~V \leq V_{DD} \leq 5.5~V$              |                                                               |                |      | 10   | MHz  |
| frequency                                            |            | $2.7~V \leq V_{DD} < 4.0~V$                 |                                                               |                |      | 5    | MHz  |
|                                                      |            | $2.0~V \leq V_{DD} < 2.7~V$                 |                                                               |                |      | 2.5  | MHz  |
| PCLBUZ0 output frequency                             | fpcL       | $4.0~V \leq V_{DD} \leq 5.5~V$              |                                                               |                |      | 10   | MHz  |
|                                                      |            | $2.7~V \leq V_{DD} < 4.0~V$                 |                                                               |                |      | 5    | MHz  |
|                                                      |            | $2.0~V \leq V_{\text{DD}} < 2.7~V$          |                                                               |                |      | 2.5  | MHz  |
| RESET low-level width                                | trsl       |                                             |                                                               | 10             |      |      | μs   |

Remark fmck: Timer array unit operation clock frequency

(Operation clock to be set by the timer clock select register 0 (TPS0) and the CKS0n1 bit of timer mode register  $0 \cdot (TMR0nH)$ . n: Channel number (n = 0 to 3))

# Minimum Instruction Execution Time during Main System Clock Operation



# **AC Timing Test Points**



# External System Clock Timing



# TI/TO Timing





# RESET Input Timing



### 2.5 Serial Interface Characteristics

# **AC Timing Test Points**



### 2.5.1 Serial array unit

### (1) UART mode

 $(TA = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

| Parameter     | Symbol | Conditions                                                          | MIN. | TYP. | MAX.   | Unit |
|---------------|--------|---------------------------------------------------------------------|------|------|--------|------|
| Transfer rate |        |                                                                     |      |      | fмск/6 | bps  |
|               |        | Theoretical value of the maximum transfer rate fclk = fmck = 20 MHz |      |      | 3.3    | Mbps |

### **UART** mode connection diagram



# UART mode bit width (reference)



Remark fmck: Serial array unit operation clock frequency

(Operation clock to be set by the serial clock select register 0 (SPS0) and the CKS0n bit of the serial mode register 0nH (SMR0nH). n: Channel number (n = 0, 1))

# (2) Simplified SPI (CSI) mode (master mode, SCKp... internal clock output)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                  | Symbol     |                                | Conditions                     | MIN.         | TYP. | MAX. | Unit |
|--------------------------------------------|------------|--------------------------------|--------------------------------|--------------|------|------|------|
| SCKp cycle time                            | tkcy1      | tkcy1 ≥ 4/fclk                 | $2.7~V \leq V_{DD} \leq 5.5~V$ | 200          |      |      | ns   |
|                                            |            |                                | $2.0~V \leq V_{DD} \leq 5.5~V$ | 800          |      |      | ns   |
| SCKp high-/low-level width                 | tkH1, tkL1 | 2.7 V ≤ V <sub>DD</sub> ≤ §    | $2.7~V \leq V_{DD} \leq 5.5~V$ |              |      |      | ns   |
|                                            |            | $2.0~V \leq V_{DD} \leq 5.5~V$ |                                | tkcy1/2 - 50 |      |      | ns   |
| SIp setup time (to SCKp↑) Note 1           | tsik1      | 2.7 V ≤ V <sub>DD</sub> ≤ §    | 5.5 V                          | 47           |      |      | ns   |
|                                            |            | 2.0 V ≤ V <sub>DD</sub> ≤ \$   | 5.5 V                          | 110          |      |      | ns   |
| SIp hold time (from SCKp1) Note 1          | tksi1      |                                |                                | 19           |      |      | ns   |
| Delay time from SCKp↓ to SOp output Note 2 | tkso1      | C = 30 pF Note:                | 3                              |              |      | 25   | ns   |

- Notes 1. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "to SCKp $\downarrow$ " and SIp hold time becomes "from SCKp $\downarrow$ " when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0.
  - 2. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The delay time to SOp output becomes "from SCKp↑" when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0.
  - 3. C is the load capacitance of the SCKp and SOp output lines.

# (3) Simplified SPI (CSI) mode (slave mode, SCKp... external clock input)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                      | Symbol           | Co                                                 | Conditions                            |              | TYP. | MAX.        | Unit |
|------------------------------------------------|------------------|----------------------------------------------------|---------------------------------------|--------------|------|-------------|------|
| SCKp cycle time                                | tkcy2            | $2.7~V \leq V_{DD} \leq 5.5$                       | V fмск > 16 MHz                       | 8/fмск       |      |             | ns   |
|                                                |                  |                                                    | fмcк ≤ 16 MHz                         | 6/fмск       |      |             | ns   |
|                                                |                  | 2.0 V ≤ V <sub>DD</sub> ≤ 5.5                      | 5 V                                   | 6/fмск       |      |             | ns   |
| SCKp high-/low-level width                     | tкн2,            | 2.0 V ≤ V <sub>DD</sub> ≤ 5.5                      | 5 V                                   | tkcy2/2 - 18 |      |             | ns   |
|                                                | t <sub>KL2</sub> |                                                    |                                       |              |      |             |      |
| SIp setup time (to SCKp↑) <sup>Note 1</sup>    | tsik2            | $2.7~V \leq V_{DD} \leq 5.5$                       | 5 V                                   | 1/fmck+ 20   |      |             | ns   |
|                                                |                  | 2.0 V ≤ V <sub>DD</sub> ≤ 5.5                      | 5 V                                   | 1/fmck+ 30   |      |             | ns   |
| SIp hold time (from SCKp <sup>↑</sup> ) Note 1 | tksi2            | $2.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5$ | 5 V                                   | 1/fмcк+ 31   |      |             | ns   |
| Delay time from SCKp↓ to SOp                   | <b>t</b> KSO2    | C = 30 pF Note 3                                   | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |              |      | 2/fmck+50   | ns   |
| output Note 2                                  |                  |                                                    | $2.0~V \leq V_{\text{DD}} \leq 5.5~V$ |              |      | 2/fмcк+ 110 | ns   |

- Notes 1. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The SIp setup time becomes "to SCKp↓" and the SIp hold time becomes "from SCKp↓" when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0.
  - 2. When DAP0n = 0 and CKP0n = 0, or DAP0n = 1 and CKP0n = 1. The delay time to SOp output becomes "from SCKp↑" when DAP0n = 0 and CKP0n = 1, or DAP0n = 1 and CKP0n = 0.
  - 3. C is the load capacitance of the SOp output lines.

Remarks 1. p: CSI number (p = 00, 01), n: Channel number (n = 0, 1)

fmck: Serial array unit operation clock frequency
 (Operation clock to be set by the serial clock select register 0 (SPS0) and the CKS0n bit of the serial mode register 0nH (SMR0nH). n: Channel number (n = 0, 1))

# Simplified SPI (CSI) mode connection diagram



Simplified SPI (CSI) mode serial transfer timing  $(When\ DAP0n=0\ and\ CKP0n=0,\ or\ DAP0n=1\ and\ CKP0n=1.)$ 



Remark p: CSI number (p = 00, 01), n: Channel number (n = 0, 1)

### (4) Simplified I<sup>2</sup>C mode

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| (17. 10 10 100 0, 210 1 2 122 2 010 1, 100 0 | - /      |                                                   |                     |            |      |
|----------------------------------------------|----------|---------------------------------------------------|---------------------|------------|------|
| Parameter                                    | Symbol   | Conditions                                        | MIN.                | MAX.       | Unit |
| SCLr clock frequency                         | fscL     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$   |                     | 400 Note 1 | kHz  |
| Hold time when SCLr = "L"                    | tLOW     | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$   | 1150                |            | ns   |
| Hold time when SCLr = "H"                    | tніgн    | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$   | 1150                |            | ns   |
| Data setup time (reception)                  | tsu: dat | $C_b = 100 \text{ pF}, \ R_b = 3 \text{ k}\Omega$ | 1/fMCK + 145 Note 2 |            | ns   |
| Data hold time (transmission)                | thd: dat | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$   | 0                   | 355        | ns   |

- Notes 1. The value must also be equal to or less than fmck/4.
  - 2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SDAr pin by using the port output mode register 0 (POM0).

# Simplified I<sup>2</sup>C mode connection diagram



Simplified I<sup>2</sup>C mode serial transfer timing



- Remarks 1.  $R_b$  [ $\Omega$ ]: Communication line (SDAr) pull-up resistance,  $C_b$  [F]: Communication line (SCLr, SDAr) load capacitance
  - 2. r: IIC number (r = 00)
  - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register 0 (SPS0) and the CKS0n bit of the serial mode register 0nH (SMR0nH). n: Channel number (n = 0))

### 2.5.2 Serial interface IICA

 $(TA = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

| Parameter                                       | Symbol  | Conditions                  | Standa | rd Mode | Fast | Mode | Unit |
|-------------------------------------------------|---------|-----------------------------|--------|---------|------|------|------|
|                                                 |         |                             | MIN.   | MAX.    | MIN. | MAX. |      |
| SCLA0 clock frequency                           | fscL    | Fast mode: fclk ≥ 3.5 MHz   |        |         | 0    | 400  | kHz  |
|                                                 |         | Standard mode: fclk ≥ 1 MHz | 0      | 100     |      |      | kHz  |
| Setup time of restart condition                 | tsu:sta |                             | 4.7    |         | 0.6  |      | μS   |
| Hold time <sup>Note 1</sup>                     | thd:sta |                             | 4.0    |         | 0.6  |      | μS   |
| Hold time when SCLA0 = "L"                      | tLOW    |                             | 4.7    |         | 1.3  |      | μS   |
| Hold time when SCLA0 = "H"                      | tніgн   |                             | 4.0    |         | 0.6  |      | μS   |
| Data setup time (reception)                     | tsu:dat |                             | 250    |         | 100  |      | ns   |
| Data hold time (transmission) <sup>Note 2</sup> | thd:dat |                             | 0      | 3.45    | 0    | 0.9  | μS   |
| Setup time of stop condition                    | tsu:sto |                             | 4.0    |         | 0.6  |      | μS   |
| Bus-free time                                   | tBUF    |                             | 4.7    |         | 1.3  |      | μS   |

- Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.
  - 2. The maximum value (MAX.) of thd:dat is during normal transfer and a clock stretch state is inserted in the ACK (acknowledge) timing.

Remark The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode:  $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ Fast mode:  $C_b = 200 \text{ pF}, R_b = 1.7 \text{ k}\Omega$ 

### IICA serial transfer timing



### 2.6 Analog Characteristics

#### 2.6.1 A/D converter characteristics

(Target pin: ANI0 to ANI6, internal reference voltage)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                         | Symbol | C                                                                        | Conditions                              | MIN. | TYP.        | MAX.            | Unit |
|---------------------------------------------------|--------|--------------------------------------------------------------------------|-----------------------------------------|------|-------------|-----------------|------|
| Resolution                                        | RES    |                                                                          |                                         | 8    |             | 10              | bit  |
| Overall error <sup>Notes 1, 2, 3</sup>            | AINL   | 10-bit resolution                                                        | V <sub>DD</sub> = 5 V                   |      | ±1.7        | ±3.1            | LSB  |
|                                                   |        |                                                                          | V <sub>DD</sub> = 3 V                   |      | ±2.3        | ±4.5            | LSB  |
| Conversion time                                   | tconv  | 10-bit resolution                                                        | $2.7~V \leq V_{DD} \leq 5.5~V$          | 3.4  |             | 18.4            | μs   |
|                                                   |        | Target pin: ANI0 to ANI6                                                 | $2.4~V \leq V_{DD} \leq 5.5~V^{Note~5}$ | 4.6  |             | 18.4            | μs   |
|                                                   |        | 10-bit resolution<br>Target pin:<br>internal reference<br>voltage Note 6 | $2.4~V \leq V_{DD} \leq 5.5~V$          | 4.6  |             | 18.4            | μs   |
| Zero-scale error <sup>Notes 1, 2, 3, 4</sup>      | Ezs    | 10-bit resolution                                                        | V <sub>DD</sub> = 5 V                   |      |             | ±0.19           | %FSR |
|                                                   |        |                                                                          | V <sub>DD</sub> = 3 V                   |      |             | ±0.39           | %FSR |
| Full-scale error <sup>Notes 1, 2, 3, 4</sup>      | Ers    | 10-bit resolution                                                        | V <sub>DD</sub> = 5 V                   |      |             | ±0.29           | %FSR |
|                                                   |        |                                                                          | V <sub>DD</sub> = 3 V                   |      |             | ±0.42           | %FSR |
| Integral linearity error <sup>Notes 1, 2, 3</sup> | ILE    | 10-bit resolution                                                        | V <sub>DD</sub> = 5 V                   |      |             | ±1.8            | LSB  |
|                                                   |        |                                                                          | V <sub>DD</sub> = 3 V                   |      |             | ±1.7            | LSB  |
| Differential linearity error                      | DLE    | 10-bit resolution                                                        | V <sub>DD</sub> = 5 V                   |      |             | ±1.4            | LSB  |
| Notes 1, 2, 3                                     |        |                                                                          | V <sub>DD</sub> = 3 V                   |      |             | ±1.5            | LSB  |
| Analog input voltage                              | Vain   | Target pin: ANI0 to                                                      | ANI6                                    | 0    |             | V <sub>DD</sub> | V    |
|                                                   |        | Target pin: internal                                                     | reference voltage Note 6                |      | VREG Note 7 |                 | V    |

- Notes 1. TYP. Value is the average value at  $T_A = 25$ °C. MAX. value is the average value  $\pm 3\sigma$  at normal distribution.
  - 2. These values are the results of characteristic evaluation and are not checked for shipment.
  - 3. Excludes quantization error ( $\pm 1/2$  LSB).
  - 4. This value is indicated as a ratio (%FSR) to the full-scale value.
  - 5. Set the LV0 bit in the A/D converter mode register 0 (ADM0) to 0 when conversion is done in the operating voltage range of  $2.4 \text{ V} \leq \text{V}_{DD} < 2.7 \text{ V}$ .
  - 6. Set the LV0 bit in the A/D converter mode register 0 (ADM0) to 0 when the internal reference voltage is selected as the target for conversion.
  - 7. Refer to 2.6.3 Internal reference voltage characteristics.
  - Cautions 1. Arrange wiring and insert the capacitor so that no noise appears on the power supply/ground line
    - 2. Do not allow any pulses that rapidly change such as digital signals to be input/output to/from the pins adjacent to the conversion pin during A/D conversion.
    - 3. Note that the internal reference voltage cannot be used as the reference voltage of the comparator when the internal reference voltage is selected as the target for A/D conversion.

# 2.6.2 Comparator characteristics

 $(TA = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$ 

| Parameter                         | Symbol | Conc                       | Conditions      |             |           | MAX.      | Unit |
|-----------------------------------|--------|----------------------------|-----------------|-------------|-----------|-----------|------|
| Input voltage range               | IVREF  | IVREF0 pin input (w        | 0               |             | VDD - 1.4 | V         |      |
|                                   |        | Internal reference vo      |                 | VREG Note 2 |           | V         |      |
|                                   | IVCMP  | IVCMP0 pin input           | VCMP0 pin input |             |           | VDD + 0.3 | V    |
| Output delay                      | ta     | VDD = 3.0 V,               | High-speed mode |             |           | 0.5       | μs   |
|                                   |        | input slew rate > 50 mV/μs | Low-speed mode  |             | 2.0       |           | μs   |
| Operation stabilization wait time | tсмр   |                            |                 | 100         |           |           | μs   |

- Notes 1. When the internal reference voltage is selected as the reference voltage of the comparator, the internal reference voltage cannot be used as the target for A/D conversion.
  - 2. Refer to 2.6.3 Internal reference voltage characteristics.

# 2.6.3 Internal reference voltage characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                         | Symbol | Conditions                                      | MIN. | TYP.  | MAX. | Unit |
|-----------------------------------|--------|-------------------------------------------------|------|-------|------|------|
| Internal reference voltage        | VREG   |                                                 | 0.74 | 0.815 | 0.89 | V    |
| Operation stabilization wait time | tамр   | When A/D converter is used (ADS register = 07H) | 5    |       |      | μѕ   |

Note The internal reference voltage cannot be simultaneously used by the A/D converter and the comparator; only one of them must be selected.

### <R>> 2.6.4 SPOR circuit characteristics

 $(TA = -40 \text{ to } +85^{\circ}\text{C}, Vss = 0 \text{ V})$ 

| Para          | ameter        | Symbol                               | Conditions                           | MIN. | TYP. | MAX. | Unit |
|---------------|---------------|--------------------------------------|--------------------------------------|------|------|------|------|
| Detection     | Power supply  | V <sub>SPOR0</sub>                   | The power supply voltage is rising.  | 4.08 | 4.28 | 4.45 | V    |
| voltage       | voltage level |                                      | The power supply voltage is falling. | 4.00 | 4.20 | 4.37 | V    |
|               |               | Vspor1                               | The power supply voltage is rising.  | 2.76 | 2.90 | 3.02 | ٧    |
|               |               |                                      | The power supply voltage is falling. | 2.70 | 2.84 | 2.96 | ٧    |
|               |               | Vspor2                               | The power supply voltage is rising.  | 2.44 | 2.57 | 2.68 | ٧    |
|               |               | The power supply voltage is falling. | 2.40                                 | 2.52 | 2.62 | ٧    |      |
|               |               | Vspor3                               | The power supply voltage is rising.  | 2.05 | 2.16 | 2.25 | ٧    |
|               |               | The power supply voltage is falling. | 2.00                                 | 2.11 | 2.20 | V    |      |
| Minimum pulse | e width Note  | TLSPW                                |                                      | 300  |      |      | μs   |

Note Time required for the reset operation by the SPOR when VDD becomes under VSPOR.

Caution Set the detection voltage (Vspor) in the operating voltage range. The operating voltage range depends on the setting of the user option byte (000C2H). The operating voltage range is as follows:

When the CPU operating frequency is from 1 MHz to 20 MHz:  $V_{DD} = 2.7$  to 5.5 V When the CPU operating frequency is from 1 MHz to 5 MHz:  $V_{DD} = 2.0$  to 5.5 V

# 2.6.5 Power supply voltage rising slope characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V})$ 

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | Svdd   |            |      |      | 54   | V/ms |

### 2.7 RAM Data Retention Characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V})$ 

| Parameter                           | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|--------|------------|------|------|------|------|
| Data retention power supply voltage | VDDDR  |            | 1.9  |      | 5.5  | ٧    |

Caution Data in RAM is retained until the power supply voltage becomes under the minimum value of the data retention power supply voltage (VDDDR). Note that data in the RESF register might not be cleared even if the power supply voltage becomes under the minimum value of the data retention power supply voltage (VDDDR).



# 2.8 Flash Memory Programming Characteristics

# $(TA = 0 \text{ to } + 40^{\circ}\text{C}, 4.5 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

| Parameter                                        | Symbol | Conditions             |            | MIN. | TYP. | MAX. | Unit  |
|--------------------------------------------------|--------|------------------------|------------|------|------|------|-------|
| Code flash memory rewritable times Notes 1, 2, 3 | Cerwr  | Retained for 20 years. | Ta = +85°C | 1000 |      |      | Times |

- Notes 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.
  - 2. When using flash memory programmer.
  - 3. These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

# 2.9 Dedicated Flash Memory Programmer Communication (UART)

### $(T_A = 0 \text{ to } + 40^{\circ}\text{C}, 4.5 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Parameter     | Symbol | Conditions | MIN. | TYP.    | MAX. | Unit |
|---------------|--------|------------|------|---------|------|------|
| Transfer rate |        |            |      | 115,200 |      | bps  |

Remark The transfer rate during flash memory programming is fixed to 115,200 bps.

| 2.10 Timing of Entry to Flash Memory Programming Modes | 2.10 | Timing of | of Entry | to Flash | Memory | Programming | Modes |
|--------------------------------------------------------|------|-----------|----------|----------|--------|-------------|-------|
|--------------------------------------------------------|------|-----------|----------|----------|--------|-------------|-------|

| Parameter                                                                                       | Symbol      | Conditions                                                         | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released | tsuinit     | SPOR reset must be released before the external reset is released. |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                  | tsu         | SPOR reset must be released before the external reset is released. | 10   |      |      | μs   |
| Time to hold the TOOL0 pin at the low level after the external reset is released                | <b>t</b> HD | SPOR reset must be released before the external reset is released. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (SPOR reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of entry to the flash memory programming mode by UART reception is completed.

Remark tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.

tsu: Time to release the external reset after the TOOL0 pin is set to the low level

thd: Time to hold the TOOL0 pin at the low level after the external reset is released

### 3. PACKAGE DRAWINGS

# 3.1 10-pin products

R5F10Y17ASP, R5F10Y16ASP, R5F10Y14ASP R5F10Y17DSP, R5F10Y16DSP, R5F10Y14DSP

| JEITA Package Code     | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|------------------------|--------------|----------------|-----------------|
| P-LSSOP10-4.4x3.6-0.65 | PLSP0010JA-A | P10MA-65-CAC-2 | 0.05            |







#### (UNIT:mm) ITEM DIMENSIONS Α 3.60±0.10 В 0.50 С 0.65 (T.P.) D 0.24±0.08 Ε 0.10±0.05 1.45 MAX. G $1.20 \pm 0.10$

### H 6.40±0.20 I 4.40±0.10 J 1.00±0.20 K 0.17<sup>+</sup>0.08 -0.07

| L | 0.50            |
|---|-----------------|
| М | 0.13            |
| N | 0.10            |
| Р | 3° +5°<br>-3°   |
| Т | 0.25 (T.P.)     |
| U | $0.60 \pm 0.15$ |

W 0.15 MAX.

0.25 MAX.

### **NOTE**

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.

©2012 Renesas Electronics Corporation. All rights reserved.

٧

# 3.2 16-pin products

R5F10Y47ASP, R5F10Y46ASP, R5F10Y44ASP R5F10Y47DSP, R5F10Y46DSP, R5F10Y44DSP

| JEITA Package code  | RENESAS code | Previous code  | MASS(TYP.)[g] |
|---------------------|--------------|----------------|---------------|
| P-SSOP16-4.4x5-0.65 | PRSP0016JC-B | P16MA-65-FAB-1 | 0.08          |







Terminal cross section



| Referance      | Dimens | Dimension in Millimeters |       |  |  |  |
|----------------|--------|--------------------------|-------|--|--|--|
| Symbol         | Min    | Nom                      | Max   |  |  |  |
| D              | 4.85   | 5.00                     | 5.15  |  |  |  |
| D <sub>1</sub> | 5.05   | 5.20                     | 5.35  |  |  |  |
| E              | 4.20   | 4.40                     | 4.60  |  |  |  |
| A <sub>2</sub> |        | 1.50                     |       |  |  |  |
| A <sub>1</sub> | 0.075  | 0.125                    | 0.175 |  |  |  |
| Α              |        | _                        | 1.725 |  |  |  |
| bр             | 0.17   | 0.24                     | 0.32  |  |  |  |
| b <sub>1</sub> |        | 0.22                     |       |  |  |  |
| С              | 0.14   | 0.17                     | 0.20  |  |  |  |
| C <sub>1</sub> |        | 0.15                     |       |  |  |  |
| θ              | 0°     |                          | 8°    |  |  |  |
| HE             | 6.20   | 6.40                     | 6.60  |  |  |  |
| е              |        | 0.65                     | —     |  |  |  |
| Х              |        |                          | 0.13  |  |  |  |
| у              |        |                          | 0.10  |  |  |  |
| Z <sub>D</sub> |        | 0.225                    |       |  |  |  |
| L              | 0.35   | 0.50                     | 0.65  |  |  |  |
| L <sub>1</sub> |        | 1.00                     |       |  |  |  |

| Revision History | RL78/G10 Datasheet |
|------------------|--------------------|
|                  |                    |

|      |               |        | Description                                                                                                               |
|------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date          | Page   | Summary                                                                                                                   |
| 1.00 | Apr 15, 2013  | -      | First Edition issued                                                                                                      |
| 2.00 | Jan 10, 2014  | 1, 2   | Modification of descriptions in 1.1 Features                                                                              |
|      |               | 3      | Modification of description in 1.2 List of Part Numbers                                                                   |
|      |               | 4      | Modification of remark 2 in 1.3.1 10-pin products and 1.3.2 16-pin products                                               |
|      |               | 8, 9   | Addition of description of R5F10Y17ASP in 1.6 Outline of Functions                                                        |
|      |               | 11     | Modification of description in 2.1 Absolute Maximum Ratings                                                               |
|      |               | 12     | Modification of description in 2.2 Oscillator Characteristics                                                             |
|      |               | 13, 14 | Modification of description, notes 1 to 4, and caution in 2.3.1 Pin characteristics                                       |
|      |               | 16     | Addition of description, notes 1 to 6, and remarks 1 and 2 in (2) Flash ROM: 4 KB of 10-pin products, and 16-pin products |
|      |               | 17     | Addition of description, notes 1 to 6, and remarks 1 to 3 in (3) Peripheral Functions (Common to all products)            |
|      |               | 18     | Modification of description in 2.4 AC Characteristics                                                                     |
|      |               | 19     | Addition of figure of Minimum Instruction Execution Time during Main System Clock Operation                               |
|      |               | 19     | Addition of figure of External System Clock Timing                                                                        |
|      |               | 20     | Modification of TI/TO Timing                                                                                              |
|      |               | 25     | Addition of description in 2.5.2 Serial interface IICA                                                                    |
|      |               | 26     | Modification of description and notes 1 to 6 in 2.6.1 A/D converter characteristics                                       |
|      |               | 27     | Addition of description, notes 1 and 2 in 2.6.2 Comparator characteristics                                                |
|      |               | 27     | Addition of description and note in 2.6.3 Internal reference voltage                                                      |
|      |               | 28     | characteristics Addition of caution in 2.6.4 SPOR Circuit characteristics                                                 |
|      |               | 28     | Addition of figure in 2.6.6 Data retention power supply voltage characteristics                                           |
|      |               | 31     | Addition of R5F10Y17ASP in 3.1 10-pin products                                                                            |
|      |               | 32     | Modification of package drawing in 3.2 16-pin products                                                                    |
| 3.00 | Nov 19, 2014  | 3      | Addition of industrial applications in Figure 1-1 Part Number, Memory Size,                                               |
| 0.00 | 1407 13, 2014 |        | and Package of RL78/G10                                                                                                   |
|      |               | 3      | Addition of industrial applications in Table 1-1 List of Ordering Part Numbers                                            |
|      |               | 4      | Addition of description to pin configuration in 1.3.1 10-pin products and 1.3.2                                           |
|      |               | 22     | 16-pin products  Correction of error in 2.5.1 Serial array unit, (3) CSI mode (slave mode,                                |
|      |               | 22     | SCKp external clock input)                                                                                                |
|      |               | 28     | Renamed to 2.7 RAM Data Retention Characteristics and modification of figure                                              |
|      |               | 31     | Addition of industrial application in 3.1 10-pin products                                                                 |
|      |               | 32     | Addition of industrial application in 3.2 16-pin products and modification of                                             |
|      |               | 52     | package drawing                                                                                                           |
| 3.10 | Aug 12, 2016  | 1      | Addition of description to Rich Analog in 1.1 Features                                                                    |
|      |               | 3      | Corrected Table 1-1. List of Ordering Part Numbers                                                                        |
|      |               | 4      | Modification of 1.3 Pin Configuration (Top View)                                                                          |
|      |               | 31, 32 | Deletion of under development                                                                                             |
| 3.20 | Mar 20, 2023  | All    | The module name for CSI was changed to Simplified SPI (CSI)                                                               |
|      |               | All    | "wait" for IIC was modified to "clock stretch"                                                                            |
|      |               | 1      | Addition of note in 1.1 Features                                                                                          |
|      |               | 3      | Modification of description in Figure 1-1. Part Number, Memory Size, and                                                  |
|      |               |        | Package of RL78/G10                                                                                                       |
|      |               | 3      | Modification of description in Table 1-1. List of Ordering Part Numbers                                                   |
|      |               | 4      | Addition of Table 1-2. Alternate Function of 10-pin products                                                              |
|      |               | 5      | Addition of Table 1-3. Alternate Function of 16-pin products                                                              |
|      |               | 29     | Modification of description in 2.6.4 SPOR circuit characteristics                                                         |

All trademarks and registered trademarks are the property of their respective owners.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

- 1. Precaution against Electrostatic Discharge (ESD)
  - A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.
- 2. Processing at power-on
  - The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.
- 3. Input of signal during power-off state
  - Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.
- 4. Handling of unused pins
  - Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.
- Clock signals
  - After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.
- 6. Voltage application waveform at input pin
  - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).
- 7. Prohibition of access to reserved addresses
  - Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.
- 8. Differences between products
  - Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

# **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>