# VSC7513 Datasheet 8-Port L2 Gigabit Ethernet Switch





a **MICROCHIP** company

#### Microsemi Headquarters

One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

Email: sales.support@microsemi.com www.microsemi.com

©2019 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### **About Microsemi**

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.



# **Contents**

| 1 | Revisi | ion His  | tory                                                 | 1   |
|---|--------|----------|------------------------------------------------------|-----|
|   | 1.1    |          | n 4.2                                                |     |
|   | 1.2    |          | n 4.1                                                |     |
|   |        |          |                                                      |     |
|   | 1.3    |          | n 4.0                                                |     |
|   | 1.4    | Revision | n 2.1                                                | . 1 |
|   | 1.5    | Revision | n 2.0                                                | . 2 |
|   |        |          |                                                      |     |
| 2 | Produ  | ct Ove   | rview                                                | 3   |
|   | 2.1    | General  | Features                                             | . 3 |
|   |        | 2.1.1    | Layer 2 Switching                                    | . 3 |
|   |        | 2.1.2    | Layer 2 Multicast                                    |     |
|   |        | 2.1.3    | Quality of Service                                   |     |
|   |        | 2.1.4    | Security                                             |     |
|   |        | 2.1.5    | Management                                           |     |
|   |        | 2.1.6    | Product Parameters                                   |     |
|   | 2.2    | Applicat | tions                                                | 6   |
|   | 2.3    |          | nal Overview                                         |     |
|   | 2.3    | 2.3.1    | Frame Arrival                                        |     |
|   |        | 2.3.1    | Basic and Advanced Frame Classification              |     |
|   |        | 2.3.2    | Versatile Content Aware Processor (VCAP)             |     |
|   |        | 2.3.4    | Policing                                             |     |
|   |        | 2.3.4    | Layer-2 Forwarding                                   |     |
|   |        | 2.3.6    | Shared Queue System and Egress Scheduler             |     |
|   |        | 2.3.7    | Rewriter and Frame Departure                         |     |
|   |        | 2.3.7    | CPU Port Module                                      |     |
|   |        | 2.3.9    | Synchronous Ethernet and Precision Time Protocol     | 14  |
|   |        | 2.3.10   | CPU System and Interfaces                            |     |
|   |        | 2.0.10   | or o bystem and interfaces                           | 10  |
| 3 | Functi | ional D  | escriptions                                          | 16  |
|   | 3.1    | Port Nu  | mbering and Mappings                                 | 16  |
|   | •      | 3.1.1    | Supported SerDes Interfaces                          |     |
|   |        | 3.1.2    | Dual-Media Mode                                      |     |
|   |        | 3.1.3    | QSGMII                                               |     |
|   |        | 3.1.4    | PCIe Mode                                            |     |
|   |        | 3.1.5    | Logical Port Numbers                                 |     |
|   | 3.2    |          | dules                                                |     |
|   | 5.2    | 3.2.1    | MAC                                                  |     |
|   |        | 3.2.2    | PCS                                                  |     |
|   | 3.3    |          | S1G                                                  |     |
|   | 3.3    |          | SERDES1G Basic Configuration                         |     |
|   |        | 3.3.1    |                                                      |     |
|   |        | 3.3.2    | SERDES1G Loopback Modes                              |     |
|   |        | 3.3.3    | Synchronous Ethernet                                 |     |
|   |        | 3.3.4    | SERDES1G Deserializer Configuration                  |     |
|   |        | 3.3.5    | SERDES1G Serializer Configuration                    |     |
|   |        | 3.3.6    | SERDES1G Input Buffer Configuration                  |     |
|   |        | 3.3.7    | SERDES1G Output Buffer Configuration                 |     |
|   |        | 3.3.8    | SERDES1G Clock and Data Recovery (CDR) in 100BASE-FX |     |
|   |        | 3.3.9    | Energy Efficient Ethernet                            |     |
|   |        | 3.3.10   | SERDES1G Data Inversion                              |     |
|   | 3.4    |          | S6G                                                  |     |
|   |        | 3.4.1    | SERDES6G Basic Configuration                         | 30  |



|      | 3.4.2    | SERDES6G Loopback Modes                              |     |
|------|----------|------------------------------------------------------|-----|
|      | 3.4.3    | Synchronous Ethernet                                 |     |
|      | 3.4.4    | SERDES6G Deserializer Configuration                  |     |
|      | 3.4.5    | SERDES6G Serializer Configuration                    |     |
|      | 3.4.6    | SERDES6G Input Buffer Configuration                  |     |
|      | 3.4.7    | SERDES6G Output Buffer Configuration                 |     |
|      | 3.4.8    | SERDES6G Clock and Data Recovery (CDR) in 100BASE-FX |     |
|      | 3.4.9    | Energy Efficient Ethernet                            |     |
|      | 3.4.10   | SERDES6G Data Inversion                              |     |
|      | 3.4.11   | SERDES6G Signal Detection Enhancements               |     |
|      | 3.4.12   | High-Speed I/O Configuration Bus                     |     |
| 3.5  |          | Transceivers                                         |     |
|      | 3.5.1    | Register Access                                      |     |
|      | 3.5.2    | Cat5 Twisted Pair Media Interface                    |     |
|      | 3.5.3    | Wake-On-LAN and SecureOn                             |     |
|      | 3.5.4    | Ethernet Inline Powered Devices                      |     |
|      | 3.5.5    | IEEE 802.3af PoE Support                             |     |
|      | 3.5.6    | ActiPHY™ Power Management                            |     |
|      | 3.5.7    | Testing Features                                     |     |
|      | 3.5.8    | VeriPHY™ Cable Diagnostics                           |     |
| 3.6  |          | <b>5</b>                                             |     |
|      | 3.6.1    | Port Statistics                                      |     |
|      | 3.6.2    | Accessing and Clearing Counters                      |     |
| 3.7  | Basic Cl | assifier                                             |     |
|      | 3.7.1    | General Data Extraction Setup                        |     |
|      | 3.7.2    | Frame Acceptance Filtering                           |     |
|      | 3.7.3    | QoS, DP, and DSCP Classification                     |     |
|      | 3.7.4    | VLAN Classification                                  |     |
|      | 3.7.5    | Link Aggregation Code Generation                     |     |
|      | 3.7.6    | CPU Forwarding Determination                         |     |
| 3.8  | VCAP .   |                                                      |     |
|      | 3.8.1    | Port Configuration                                   |     |
|      | 3.8.2    | VCAP IS1                                             |     |
|      | 3.8.3    | VCAP IS2                                             |     |
|      | 3.8.4    | VCAP ES0                                             |     |
|      | 3.8.5    | Range Checkers                                       |     |
|      | 3.8.6    | VCAP Configuration                                   |     |
|      | 3.8.7    | Advanced VCAP Operations                             |     |
| 3.9  | •        | r                                                    |     |
|      | 3.9.1    | MAC Table                                            | 101 |
|      | 3.9.2    | VLAN Table                                           |     |
|      | 3.9.3    | Forwarding Engine                                    |     |
|      | 3.9.4    | Analyzer Monitoring                                  |     |
| 3.10 | Policers |                                                      | 118 |
|      | 3.10.1   | Policer Allocation                                   |     |
|      | 3.10.2   | Policer Burst and Rate Configuration                 | 120 |
| 3.11 | Shared ( | Queue System                                         | 2   |
|      | 3.11.1   | Buffer Management                                    |     |
|      | 3.11.2   | Frame Reference Management                           |     |
|      | 3.11.3   | Resource Depletion Condition                         |     |
|      | 3.11.4   | Configuration Example                                |     |
|      | 3.11.5   | Watermark Programming and Consumption Monitoring     |     |
|      | 3.11.6   | Advanced Resource Management                         | 126 |
|      | 3.11.7   | Ingress Pause Request Generation                     |     |
|      | 3.11.8   | Tail Dropping                                        |     |
|      | 3.11.9   | Test Utilities                                       |     |
|      |          | Energy Efficient Ethernet                            |     |



|      | a 🐠                                                                | MICROCHIP company |
|------|--------------------------------------------------------------------|-------------------|
| 3.12 | Scheduler and Shapers                                              | 128               |
|      | 3.12.1 Scheduler Element                                           |                   |
|      | 3.12.2 Egress Shapers                                              |                   |
|      | 3.12.3 Deficit Weighted Round Robin                                |                   |
|      | 3.12.4 Round Robin                                                 |                   |
|      | 3.12.5 Shaping and DWRR Scheduling Examples                        |                   |
| 3.13 | Rewriter                                                           |                   |
|      | 3.13.1 VLAN Editing                                                |                   |
|      | 3.13.2 DSCP Remarking                                              |                   |
|      | 3.13.3 FCS Updating                                                |                   |
|      | 3.13.4 PTP Time Stamping                                           |                   |
| 0.44 | ·                                                                  |                   |
| 3.14 | CPU Port Module                                                    |                   |
|      | 3.14.1       Frame Extraction         3.14.2       Frame Injection |                   |
|      | 3.14.3 Node Processor Interface (NPI)                              |                   |
|      | 3.14.4 Frame Generation Engine for Periodic Transmissions          |                   |
| 3.15 | · · · · · · · · · · · · · · · · · · ·                              |                   |
| 3.15 | VRAP Engine                                                        |                   |
|      | 3.15.2 VRAP Response Frame Format                                  |                   |
|      | 3.15.3 VRAP Header Format                                          |                   |
|      | 3.15.4 VRAP READ Command                                           |                   |
|      | 3.15.5 VRAP WRITE Command                                          |                   |
|      | 3.15.6 VRAP READ-MODIFY-WRITE Command                              |                   |
|      | 3.15.7 VRAP IDLE Command                                           |                   |
|      | 3.15.8 VRAP PAUSE Command                                          | 152               |
| 3.16 | Layer 1 Timing                                                     | 152               |
| 3.17 | Hardware Time Stamping                                             |                   |
|      | 3.17.1 Time Stamp Classification                                   |                   |
|      | 3.17.2 Time of Day Generation                                      |                   |
|      | 3.17.3 Hardware Time Stamping Module                               | 156               |
|      | 3.17.4 Configuring I/O Delays                                      | 157               |
| 3.18 | Clocking and Reset                                                 | 157               |
|      | 3.18.1 Pin Strapping                                               | 157               |
| \ (O | III O ( LODILI ( (                                                 | 450               |
| VCor | re-III System and CPU Interfaces                                   |                   |
| 4.1  | VCore-III Configurations                                           | 160               |
| 4.2  | Clocking and Reset                                                 | 160               |
|      | 4.2.1 Watchdog Timer                                               | 161               |
| 4.3  | Shared Bus                                                         | 161               |
|      | 4.3.1 VCore-III Shared Bus Arbitration                             |                   |
|      | 4.3.2 Chip Register Region                                         | 163               |
|      | 4.3.3 SI Flash Region                                              |                   |
|      | 4.3.4 DDR3/DDR3L Region                                            |                   |
|      | 4.3.5 PCle Region                                                  |                   |
| 4.4  | VCore-III CPU                                                      |                   |
|      | 4.4.1 Little Endian and Big Endian Support                         |                   |
|      | 4.4.2 Software Debug and Development                               |                   |
| 4.5  | External CPU Support                                               |                   |
|      | 4.5.1 Register Access and Multimaster Systems                      |                   |
|      | 4.5.2 Serial Interface in Slave Mode                               |                   |
|      | 4.5.3 MIIM Interface in Slave Mode                                 |                   |
|      | 4.5.4 Access to the VCore Shared Bus                               |                   |
|      | 4.5.5 Mailbox and Semaphores                                       |                   |
| 4.6  | PCIe Endpoint Controller                                           | 173               |

4

4.6.1



|   |        | 4.6.2      | Enabling the Endpoint                     |     |
|---|--------|------------|-------------------------------------------|-----|
|   |        | 4.6.3      | Base Address Registers Inbound Requests   |     |
|   |        | 4.6.4      | Outbound Interrupts                       |     |
|   |        | 4.6.5      | Outbound Access                           |     |
|   |        | 4.6.6      | Power Management                          |     |
|   |        | 4.6.7      | Device Reset Using PCle                   |     |
|   | 4.7    | Frame D    | MA                                        |     |
|   |        | 4.7.1      | DMA Control Block Structures              | 180 |
|   |        | 4.7.2      | Enabling and Disabling FDMA Channels      | 181 |
|   |        | 4.7.3      | Channel Counters                          | 182 |
|   |        | 4.7.4      | FDMA Events and Interrupts                | 183 |
|   |        | 4.7.5      | FDMA Extraction                           |     |
|   |        | 4.7.6      | FDMA Injection                            | 184 |
|   |        | 4.7.7      | Manual Mode                               | 185 |
|   | 4.8    | VCore-II   | System Peripherals                        | 187 |
|   |        | 4.8.1      | SI Boot Controller                        |     |
|   |        | 4.8.2      | SI Master Controller                      |     |
|   |        | 4.8.3      | DDR3/DDR3L Memory Controller              |     |
|   |        | 4.8.4      | Timers                                    |     |
|   |        | 4.8.5      | UARTs                                     |     |
|   |        | 4.8.6      | Two-Wire Serial Interface                 |     |
|   |        | 4.8.7      | MII Management Controller                 | 203 |
|   |        | 4.8.8      | GPIO Controller                           |     |
|   |        | 4.8.9      | Serial GPIO Controller                    | 207 |
|   |        | 4.8.10     | Fan Controller                            | 212 |
|   |        | 4.8.11     | Temperature Sensor                        |     |
|   |        | 4.8.12     | Memory Integrity Monitor                  |     |
|   |        | 4.8.13     | Interrupt Controller                      | 217 |
| 5 | Featur | es         |                                           | 22  |
|   | 5.1    |            | Control                                   |     |
|   | 5.1    | 5.1.1      | Switch Initialization                     |     |
|   | 5.2    |            | dule Control                              |     |
|   | 5.2    | 5.2.1      | Port Reset Procedure                      |     |
|   |        | 5.2.2      | Port Counters                             |     |
|   | 5.3    |            | Switch                                    |     |
|   | 0.0    | 5.3.1      | Basic Switching                           |     |
|   |        | 5.3.2      | Standard VLAN Operation                   |     |
|   |        | 5.3.3      | Provider Bridges and Q-in-Q Operation     |     |
|   |        | 5.3.4      | Private VLANs                             |     |
|   |        | 5.3.5      | Asymmetric VLANs                          |     |
|   |        | 5.3.6      | Spanning Tree Protocols                   |     |
|   |        | 5.3.7      | IEEE 802.1X: Network Access Control       |     |
|   |        | 5.3.8      | Link Aggregation                          |     |
|   |        | 5.3.9      | Simple Network Management Protocol (SNMP) |     |
|   |        | 5.3.10     | Mirroring                                 |     |
|   | 5.4    | IGMP ar    | nd MLD Snooping                           |     |
|   |        | 5.4.1      | IGMP and MLD Snooping Configuration       |     |
|   |        | 5.4.2      | IP Multicast Forwarding Configuration     |     |
|   | 5.5    | Quality of | of Service (QoS)                          |     |
|   |        | 5.5.1      | Basic QoS Configuration                   |     |
|   |        | 5.5.2      | IPv4 and IPv6 DSCP Remarking              |     |
|   |        | 5.5.3      | Voice over IP (VoIP)                      |     |
|   | 5.6    | VCAP A     | pplications                               |     |
|   |        | 5.6.1      | Notation for Control Lists Entries        |     |
|   |        | 5.6.2      | Ingress Control Lists                     |     |
|   |        | 5.6.3      | Access Control Lists                      |     |
|   |        |            |                                           |     |



|    |          | 5.6.4             | Source IP Filter (SIP Filter)                          |       |
|----|----------|-------------------|--------------------------------------------------------|-------|
|    |          | 5.6.5             | DHCP Application                                       |       |
|    |          | 5.6.6             | ARP Filtering                                          |       |
|    |          | 5.6.7             | Ping Policing                                          |       |
|    |          | 5.6.8             | TCP SYN Policing                                       |       |
|    | 5.7      |                   | traction and Injection                                 |       |
|    |          | 5.7.1             | Forwarding to CPU                                      |       |
|    |          | 5.7.2<br>5.7.3    | Frame Extraction                                       |       |
|    |          | 5.7.3<br>5.7.4    | Frame Injection                                        |       |
|    |          | J.1. <del>4</del> | Traine Extraction and injection osing An External of O | . 201 |
| 6  | Regist   | ters              |                                                        | 268   |
| •  | . tog.o. |                   |                                                        |       |
| 7  | Electri  | cal Sp            | ecifications                                           | 269   |
|    | 7.1      |                   | cifications                                            |       |
|    |          | 7.1.1             | Internal Pull-Up or Pull-Down Resistors                |       |
|    |          | 7.1.2             | Reference Clock Inputs                                 |       |
|    |          | 7.1.3             | PLL Clock Outputs                                      |       |
|    |          | 7.1.4             | DDR3 SDRAM Signals                                     |       |
|    |          | 7.1.5             | DDR3L SDRAM Signals                                    | . 270 |
|    |          | 7.1.6             | SERDES1G                                               |       |
|    |          | 7.1.7             | SERDES6G                                               |       |
|    |          | 7.1.8             | GPIO, SI, JTAG, and Miscellaneous Signals              |       |
|    |          | 7.1.9             | Thermal Diode                                          |       |
|    | 7.2      |                   | cifications                                            |       |
|    |          | 7.2.1             | REFCLK Reference Clock (1G and 6G Serdes)              |       |
|    |          | 7.2.2             | PLL Clock Outputs                                      |       |
|    |          | 7.2.3             | SERDES1G                                               |       |
|    |          | 7.2.4             | SERDES6G                                               |       |
|    |          | 7.2.5             | Reset Timing Specifications                            |       |
|    |          | 7.2.6<br>7.2.7    | MIIM Timing Specifications                             |       |
|    |          | 7.2.7<br>7.2.8    | SI Boot Timing Master Mode Specifications              |       |
|    |          | 7.2.9             | SI Timing Slave Mode Specifications                    |       |
|    |          | 7.2.10            | DDR3/DDR3L SDRAM Input Signal Specifications           |       |
|    |          | 7.2.10            | DDR3/DDR3L SDRAM Output Signal Specifications          |       |
|    |          | 7.2.12            | JTAG Interface Specifications                          |       |
|    |          | 7.2.13            | Serial I/O Timing Specifications                       |       |
|    |          | 7.2.14            | Recovered Clock Outputs Specifications                 |       |
|    |          | 7.2.15            | Two-Wire Serial Interface Specifications               |       |
|    |          | 7.2.16            | IEEE1588 Time Tick Output Specifications               | . 288 |
|    | 7.3      | Current           | and Power Consumption                                  | . 288 |
|    | 7.4      | Operatir          | ng Conditions                                          | . 289 |
|    |          | 7.4.1             | Power Supply Sequencing                                |       |
|    | 7.5      | Stress F          | Ratings                                                |       |
|    |          |                   |                                                        |       |
| 8  | Pin De   | escripti          | ons                                                    | 291   |
|    | 8.1      | Pin Diac          | gram                                                   | . 29  |
|    | 8.2      | -                 | Function                                               |       |
|    | 0.2      | i iiio by         | T GITOGOTT                                             | . 202 |
| 9  | Packa    | ge Info           | ormation                                               | 310   |
|    | 9.1      | Package           | e Drawing                                              | . 310 |
|    | 9.2      | •                 | I Specifications                                       |       |
|    | 9.3      |                   | e Sensitivity                                          |       |
|    | 3.3      | เขาอเนโซ          | J Ourisitivity                                         | . 012 |
| 10 | Design   | n Guide           | elines                                                 | 313   |



| 10.1    | Power      | Supplies                                |     |
|---------|------------|-----------------------------------------|-----|
| 10.2    |            | Supply Decoupling                       |     |
|         | 10.2.1     | Reference Clock                         |     |
|         | 10.2.2     | Single-Ended REFCLK Input               |     |
| 10.3    | Interfac   | ces                                     |     |
|         | 10.3.1     | General Recommendations                 |     |
|         | 10.3.2     | SerDes Interfaces (SGMII, 2.5G, QSGMII) |     |
|         | 10.3.3     |                                         |     |
|         | 10.3.4     | PCI Express Interface                   |     |
|         | 10.3.5     | Two-Wire Serial Interface               |     |
|         | 10.3.6     | DDR3 SDRAM Interface                    |     |
|         | 10.3.7     |                                         |     |
| 11 Orde | erina Info | ormation                                | 319 |



# **Figures**

| Figure 1                 | Block Diagram                                         |     |
|--------------------------|-------------------------------------------------------|-----|
| Figure 2                 | Basic and Advanced Frame Classification               | . 8 |
| Figure 3                 | Versatile Content Aware Processor                     | 10  |
| Figure 4                 | Default Egress Scheduler and Shaper Configuration     | 12  |
| Figure 5                 | Alternative Egress Scheduler and Shaper Configuration | 13  |
| Figure 6                 | Advanced Frame Rewriting                              | 14  |
| Figure 7                 | SERDES1G Loopback Modes                               | 27  |
| Figure 8                 | SERDES6G Loopback Modes                               | 31  |
| Figure 9                 | Register Space Layout                                 | 36  |
| Figure 10                | Cat5 Media Interface                                  |     |
| Figure 11                | Low Power Idle Operation                              |     |
| Figure 12                | Wake-On-LAN Functionality                             |     |
| Figure 13                | Inline Powered Ethernet Switch                        |     |
| Figure 14                | ActiPHY State Diagram                                 |     |
| Figure 15                | Far-End Loopback                                      |     |
| Figure 16                | Near-End Loopback                                     |     |
| Figure 17                | Connector Loopback                                    |     |
| Figure 18                | Counter Layout (SYS:STAT:CNT) Per View                |     |
| Figure 19                | VLAN Acceptance Filter                                |     |
| Figure 20                | QoS and DP Basic Classification Flow                  |     |
| Figure 21                | Basic DSCP Classification Flow Chart                  |     |
| Figure 22                | Basic VLAN Classification Flow                        |     |
| Figure 23                | VCAP Functional Overview                              |     |
| Figure 24                | IS1 Entry Type Overview                               |     |
| Figure 25                | IS2 Half Entry Type Overview                          |     |
| Figure 26                | IS2 Half Entry Type Overview                          |     |
| Figure 27                | SMAC_SIP Entry Type Overview                          |     |
| Figure 28                | VCAP Configuration Overview                           |     |
| Figure 29                | Entry Layout in Register Example                      |     |
| Figure 30                | Entry Layout in Register using Subwords Example       |     |
| Figure 31                | Action Layout in Register Example                     |     |
| Figure 32                | Move Down Operation Example                           |     |
| Figure 33                | MAC Table Organization                                |     |
| Figure 34                | Analysis Steps                                        |     |
| Figure 35                | Policer Pool Layout                                   |     |
| Figure 36                | Queue System Overview                                 |     |
| Figure 37                | Frame Reference                                       |     |
| Figure 38                | Watermark Layout                                      |     |
| Figure 39                | Low Power Idle Operation                              |     |
| Figure 40                | Egress Scheduler Port 0                               |     |
| Figure 41                | Scheduler Element                                     |     |
| Figure 42                | Tagging Overview                                      |     |
| Figure 43                | Tag Construction (port tag, ES0 tag A, ES0 tag B)     |     |
| Figure 44                | CPU Injection and Extraction                          |     |
| Figure 45                | CPU Injection and Extraction Prefixes                 | 147 |
| Figure 46                | VRAP Request Frame Format                             |     |
| Figure 47                | VRAP Response Frame Format                            |     |
| Figure 48                | VRAP Header Format                                    |     |
| Figure 49                | READ Command                                          |     |
| Figure 50                | WRITE Command                                         |     |
| Figure 50                | READ-MODIFY-WRITE Command                             |     |
| Figure 51                | IDLE Command                                          |     |
| Figure 52<br>Figure 53   | PAUSE Command                                         |     |
| Figure 53                | Timing Distribution                                   |     |
| i iuui C J <del>'i</del> |                                                       |     |



| Figure 55  | VCore-III System Block Diagram                                     |     |
|------------|--------------------------------------------------------------------|-----|
| Figure 56  | Shared Bus memory                                                  | 162 |
| Figure 57  | Chip Registers Memory Map                                          | 164 |
| Figure 58  | SI Slave Mode Register                                             | 166 |
| Figure 59  | Write Sequence for SI                                              | 167 |
| Figure 60  | Read Sequence for SI_CLK Slow                                      | 168 |
| Figure 61  | Read Sequence for SI_CLK Pause                                     |     |
| Figure 62  | Read Sequence for One-Byte Padding                                 |     |
| Figure 63  | MIIM Slave Write Sequence                                          |     |
| Figure 64  | MIIM Slave Read Sequence                                           |     |
| Figure 65  | FDMA DCB Layout                                                    |     |
| Figure 66  | FDMA Channel States                                                |     |
| Figure 67  | FDMA Channel Interrupt Hierarchy                                   |     |
| Figure 68  | Extraction Status Word Encoding                                    |     |
| Figure 69  | Injection Status Word Encoding                                     |     |
| Figure 70  | SI Boot Controller Memory Map in 24-Bit Mode                       |     |
| Figure 71  | SI Boot Controller Memory Map in 32-Bit Mode                       |     |
| Figure 72  | SI Read Timing in Normal Mode                                      |     |
| Figure 73  | SI Read Timing in Fast Mode                                        | 100 |
| Figure 74  | SIMC SPI Clock Configurations                                      |     |
| Figure 75  | SIMC SPI 3x Transfers                                              |     |
|            |                                                                    |     |
| Figure 76  | Memory Controller ODT Hookup                                       |     |
| Figure 77  | UART Timing                                                        |     |
| Figure 78  | Two-Wire Serial Interface Timing for 7-bit Address Access          |     |
| Figure 79  | MII Management Timing                                              |     |
| Figure 80  | SIO Timing                                                         |     |
| Figure 81  | SIO Timing with SGPIOs Disabled                                    |     |
| Figure 82  | SGPIO Output Order                                                 |     |
| Figure 83  | Link Activity Timing                                               |     |
| Figure 84  | Monitor State Diagram                                              |     |
| Figure 85  | Memory Detection Logic                                             |     |
| Figure 86  | Interrupt Source Logic                                             |     |
| Figure 87  | Interrupt Destination Logic                                        |     |
| Figure 88  | Port Module Interrupt Logic                                        |     |
| Figure 89  | MAN Access Switch Setup                                            |     |
| Figure 90  | ISP Example for Private VLAN                                       |     |
| Figure 91  | DMZ Example for Private VLAN                                       | 238 |
| Figure 92  | Asymmetric VLANs                                                   | 239 |
| Figure 93  | Spanning Tree Example                                              | 241 |
| Figure 94  | Multiple Spanning Tree Example                                     | 243 |
| Figure 95  | Link Aggregation Example                                           | 249 |
| Figure 96  | Port Mirroring Example                                             |     |
| Figure 97  | Resulting ACL for Lookup with PAG = (A) and IGR_PORT_MASK = (1<<8) | 260 |
| Figure 98  | CPU Extraction and Injection                                       | 265 |
| Figure 99  | Thermal Diode                                                      | 273 |
| Figure 100 | Reset Signal Timing                                                | 280 |
| Figure 101 | SI Timing Diagram for Master Mode                                  |     |
| Figure 102 | SI Input Data Timing Diagram for Slave Mode                        | 282 |
| Figure 103 | SI Output Data Timing Diagram for Slave Mode                       |     |
| Figure 104 | Two-Wire Serial Interface Timing                                   |     |
| Figure 105 | Pin Diagram, Top Left                                              |     |
| Figure 106 | Pin Diagram, Top Right                                             |     |
| Figure 107 | Package Drawing                                                    |     |
| Figure 108 | 2.5 V CMOS Single-Ended REFCLK Input Resistor Network              |     |
| Figure 109 | 3.3 V CMOS Single-Ended REFCLK Input Resistor Network              |     |
| Figure 110 | 16-Bit DDR3 SDRAM Point-to-Point Routing                           |     |
| Figure 111 | External Temperature Monitor Connection                            |     |
|            |                                                                    |     |



# **Tables**

| Table 1  | Main Port Configurations                            |      |
|----------|-----------------------------------------------------|------|
| Table 2  | Product Parameters                                  |      |
| Table 3  | Default Port Numbering and Port Mappings            | . 16 |
| Table 4  | Interface Macro to I/O Pin Mapping                  | . 16 |
| Table 5  | Supported SerDes Interfaces                         |      |
| Table 6  | QSGMII Mode                                         |      |
| Table 7  | MAC Configuration Registers                         | . 18 |
| Table 8  | Priority-Based Flow Control Configuration Registers |      |
| Table 9  | Frame Aging Configuration Registers                 |      |
| Table 10 | Rx and Tx Time Stamping Register                    |      |
| Table 11 | PCS Configuration Registers                         |      |
| Table 12 | Test Pattern Registers                              |      |
| Table 13 | Low Power Idle Registers                            |      |
| Table 14 | 100BASE-FX Registers                                |      |
| Table 15 | SERDES1G Registers                                  |      |
| Table 16 | SERDES1G Loop Bandwidth                             |      |
| Table 17 | SERDES6G Registers                                  |      |
| Table 18 | PLL Configuration                                   |      |
| Table 19 | SERDES6G Frequency Configuration Registers          |      |
| Table 20 | SERDES6G Loop Bandwidth                             |      |
| Table 21 | De-Emphasis and Amplitude Configuration             |      |
| Table 22 | Supported MDI Pair Combinations                     |      |
| Table 23 | Counter Registers                                   |      |
| Table 24 | Receive Counters in the Statistics Block            |      |
| Table 25 | Tx Counters in the Statistics Block                 |      |
| Table 26 | FIFO Drop Counters in the Statistics Block          |      |
| Table 27 | General Data Extraction Registers                   |      |
| Table 28 | Frame Acceptance Filtering Registers                |      |
| Table 29 | QoS, DP, and DSCP Classification Registers          |      |
| Table 30 | VLAN Configuration Registers                        |      |
| Table 31 | Aggregation Code Generation Registers               |      |
| Table 31 | CPU Forwarding Determination                        |      |
| Table 32 | Frame Type Definitions for CPU Forwarding           |      |
| Table 34 | IS1 and IS2 VCAP Frame Types                        |      |
| Table 35 | Port Module Configuration of VCAP                   |      |
| Table 36 | Hierarchy of IS2 Entry Types                        |      |
| Table 37 | Overview of IS1 Keys                                |      |
| Table 37 | Specific Fields for IS1 Quad Key S1_DBL_VID         |      |
| Table 39 |                                                     |      |
| Table 39 | IS1 Common Key Fields for Half keys                 |      |
|          | Specific Fields for IS1 Half Key S1_NORMAL          |      |
| Table 41 | Specific Fields for IS1 Half Key S1_5TUPLE_IP4      |      |
| Table 42 | IS1 Common Key Fields for Full keys                 | 72   |
| Table 43 | Specific Fields for IS1 Full Key S1_NORMAL_IP6      |      |
| Table 44 | Specific Fields for IS1 Full Key S1_7TUPLE          |      |
| Table 45 | Specific Fields for IS1 Full Key S1_5TUPLE_IP6      |      |
| Table 46 | IS1 Action Fields                                   | 76   |
| Table 47 | IS2 Common Key Fields for Half keys                 |      |
| Table 48 | IS2 MAC_ETYPE Key                                   |      |
| Table 49 | IS2 MAC_LLC Key                                     |      |
| Table 50 | IS2 MAC_SNAP Key                                    |      |
| Table 51 | IS2 ARP Key                                         |      |
| Table 52 | IS2 IP4_TCP_UDP Key                                 |      |
| Table 53 | IS2 IP4_OTHER Key                                   |      |
| Table 54 | IS2 Common Key Fields for Full keys                 | . 85 |



| Table 55  | IS2 IP6_STD Key                               |      |
|-----------|-----------------------------------------------|------|
| Table 56  | IS2 OAM Key                                   |      |
| Table 57  | IS2 IP6_TCP_UDP Key                           | . 86 |
| Table 58  | IS2 IP6_OTHER Key                             | . 87 |
| Table 59  | IS2 CUSTOM Key                                |      |
| Table 60  | IS2 Action Fields                             | . 88 |
| Table 61  | MASK_MODE and PORT_MASK Combinations          |      |
| Table 62  | SMAC_SIP6 Key                                 |      |
| Table 63  | SMAC_SIP4 Key                                 |      |
| Table 64  | SMAC_SIP4 and SMAC_SIP6 Action Fields         |      |
| Table 65  | ES0 Key                                       |      |
| Table 66  | ES0 Action Fields                             |      |
| Table 67  | Range Checker Configuration                   |      |
| Table 68  | VCAP Configuration Registers                  |      |
| Table 69  | VCAP Constants                                |      |
| Table 70  |                                               |      |
| Table 70  | VCAP Parameters                               |      |
|           |                                               |      |
| Table 72  | Action and Type Field Parameters              |      |
| Table 73  | Internal Mapping of Entry and Mask            |      |
| Table 74  | MAC Table Access                              |      |
| Table 75  | MAC Table Entry                               |      |
| Table 76  | MAC Table Commands                            |      |
| Table 77  | IPv4 Multicast Destination Mask               |      |
| Table 78  | IPv6 Multicast Destination Mask               |      |
| Table 79  | VID/Port/Domain Filters                       |      |
| Table 80  | FID Definition Registers                      |      |
| Table 81  | Learn Limit Definition Registers              |      |
| Table 82  | VLAN Table Access                             |      |
| Table 83  | Fields in the VLAN Table                      |      |
| Table 84  | VLAN Table Commands                           |      |
| Table 85  | DMAC Analysis Registers                       |      |
| Table 86  | Forwarding Decisions Based on Flood Type      |      |
| Table 87  | VLAN Analysis Registers                       |      |
| Table 88  | Analyzer Aggregation Registers                |      |
| Table 89  | VCAP IS2 Action Processing                    |      |
| Table 90  | SMAC Learning Registers                       |      |
| Table 91  | Storm Policer Registers                       |      |
| Table 92  | Storm Policers                                |      |
| Table 93  | sFlow Sampling Registers                      |      |
| Table 94  | Mirroring Registers                           |      |
| Table 95  | Analyzer Monitoring                           |      |
| Table 96  | Policer Control Registers                     |      |
| Table 97  | Reservation Watermarks                        |      |
| Table 98  | Sharing Watermarks                            |      |
| Table 99  | Watermark Configuration Example               | 124  |
| Table 100 | Resource Management                           | 126  |
| Table 101 | Energy Efficient Ethernet Control Registers   | 127  |
| Table 102 | Scheduler and Egress Shaper Control Registers | 128  |
| Table 103 | Scheduler Elements Numbering                  | 129  |
| Table 104 | Example of Mixing DWRR and Shaping            | 132  |
| Table 105 | Example of Strict and Work-Conserving Shaping | 133  |
| Table 106 | VLAN Editing Registers                        |      |
| Table 107 | Tagging Combinations                          |      |
| Table 108 | DSCP Remarking Registers                      |      |
| Table 109 | FCS Updating Registers                        |      |
| Table 110 | PTP Time Stamping Registers                   |      |
| Table 111 | PTP Time Stamping for One-step PTP            |      |
| Table 112 | PTP Time Stamping for Two-step PTP            | 139  |
| Table 113 | PTP Time Stamping for Origin PTP              | 140  |



| Table 114              | Frame Extraction Registers                            |     |
|------------------------|-------------------------------------------------------|-----|
| Table 115              | CPU Extraction Header                                 |     |
| Table 116              | Frame Injection Registers                             | 143 |
| Table 117              | CPU Injection Header                                  | 144 |
| Table 118              | Node Processor Interface Registers                    | 146 |
| Table 119              | Frame Generation Engine                               | 147 |
| Table 120              | VRAP Registers                                        |     |
| Table 121              | Layer 1 Timing Configuration Registers                |     |
| Table 122              | Layer 1 Timing Recovered Clock Pins                   |     |
| Table 123              | Recovered Clock Settings for 1 Gbps and Lower         |     |
| Table 124              | Recovered Clock Settings for 2.5 Gbps                 |     |
| Table 125              | Recovered Clock Settings for PLL                      | 153 |
| Table 126              | Squelch Configuration for Sources                     | 153 |
| Table 127              | LoadStore Controller                                  |     |
| Table 128              | Hardware Time Stamping Registers                      |     |
| Table 129              | Strapping                                             |     |
| Table 130              | Clocking and Reset Configuration Registers            | 160 |
|                        |                                                       |     |
| Table 131<br>Table 132 | Shared Bus Configuration Registers                    |     |
|                        | SI Slave Mode Pins                                    |     |
| Table 133              | MIIM Slave Pins                                       |     |
| Table 134              | MIIM Registers                                        |     |
| Table 135              | VCore Shared Bus Access Registers                     |     |
| Table 136              | Mailbox and Semaphore Registers                       |     |
| Table 137              | Manual PCIe Bring-Up Registers                        |     |
| Table 138              | Base Address Registers                                |     |
| Table 139              | PCIe Outbound Interrupt Registers                     |     |
| Table 140              | Outbound Access Registers                             |     |
| Table 141              | PCIe Access Header Fields                             |     |
| Table 142              | FDMA PCIe Access Header Fields                        |     |
| Table 143              | Power Management Registers                            |     |
| Table 144              | PCIe Wake Pin                                         |     |
| Table 145              | FDMA Registers                                        |     |
| Table 146              | SI Boot Controller Configuration Registers            |     |
| Table 147              | Serial Interface Pins                                 |     |
| Table 148              | SI Master Controller Configuration Registers Overview | 189 |
| Table 149              | SI Master Controller Pins                             | 190 |
| Table 150              | DDR3/DDR3L Controller Registers                       | 193 |
| Table 151              | General DDR3/DDR3L Timing and Mode Parameters         | 194 |
| Table 152              | Memory Controller Configuration                       |     |
| Table 153              | Timer Registers                                       | 198 |
| Table 154              | UART Registers                                        | 199 |
| Table 155              | UART Interface Pins                                   | 200 |
| Table 156              | Two-Wire Serial Interface Registers                   | 200 |
| Table 157              | Two-Wire Serial Interface Pins                        | 201 |
| Table 158              | MIIM Registers                                        | 203 |
| Table 159              | MIIM Management Controller Pins                       |     |
| Table 160              | GPIO Registers                                        |     |
| Table 161              | GPIO Overlaid Functions                               |     |
| Table 162              | Parallel Signal Detect Pins                           |     |
| Table 163              | SIO Registers                                         |     |
| Table 164              | SIO Controller Pins                                   |     |
| Table 165              | Blink Modes                                           |     |
| Table 166              | SIO Controller Port Mapping                           |     |
| Table 167              | Fan Controller                                        |     |
| Table 168              | Fan Controller Pins                                   |     |
| Table 169              | Temperature Sensor Registers                          |     |
| Table 170              | Integrity Monitor Registers                           |     |
| Table 171              | Memories with Integrity Support                       |     |
| Table 172              | Interrupt Controller Registers                        |     |
|                        |                                                       |     |



| Table 173              | Interrupt Sources                                                                  | . 218 |
|------------------------|------------------------------------------------------------------------------------|-------|
| Table 174              | Interrupt Destinations                                                             |       |
| Table 175              | External Interrupt Pins                                                            |       |
| Table 176              | Mapping of RMON Counters to Port Counters                                          |       |
| Table 177              | Mandatory Counters                                                                 |       |
| Table 178              | Optional Counters                                                                  |       |
| Table 179              | Mapping of SNMP Interfaces Group Counters to Port Counters                         |       |
| Table 180              | Recommended MAC Control Counters                                                   |       |
| Table 181              | Pause MAC Control Recommended Counters                                             |       |
| Table 182              | Mapping of SNMP Ethernet-Like Group Counters to Port Counters                      |       |
| Table 183              |                                                                                    |       |
|                        | Port Group Identifier Table Organization                                           |       |
| Table 184              | Port Module Registers for Standard VLAN Operation                                  |       |
| Table 185              | Analyzer Registers for Standard VLAN Operation                                     |       |
| Table 186              | Rewriter Registers for Standard VLAN Operation                                     |       |
| Table 187              | Port Module Configurations for Provider Bridge VLAN Operation                      |       |
| Table 188              | System Configurations for Provider Bridge VLAN Operation                           |       |
| Table 189              | Analyzer Configurations for Provider Bridge VLAN Operation                         |       |
| Table 190              | Private VLAN Configuration Registers                                               |       |
| Table 191              | Analyzer Configurations for RSTP Support                                           |       |
| Table 192              | RSTP Port State Properties                                                         |       |
| Table 193              | RSTP Port State Configuration for Port p                                           |       |
| Table 194              | Analyzer Configurations for MSTP Support                                           | . 243 |
| Table 195              | MSTP Port State Properties                                                         | . 244 |
| Table 196              | MSTP Port State Configuration for Port p and VLAN v                                | . 244 |
| Table 197              | Configurations for Port-Based Network Access Control                               | . 245 |
| Table 198              | Configurations for MAC-Based Network Access Control with Secure CPU-Based Learning | . 246 |
| Table 199              | Configurations for MAC-Based Network Access Control with No Learning               | . 246 |
| Table 200              | Link Aggregation Group Configuration Registers                                     |       |
| Table 201              | Configuration Registers for LACP Frame Redirection to the CPU                      |       |
| Table 202              | System Registers for SNMP Support                                                  |       |
| Table 203              | Analyzer Registers for SNMP Support                                                |       |
| Table 204              | Configuration Registers for Mirroring                                              |       |
| Table 205              | Configuration Registers for IGMP and MLD Frame Redirection to CPU                  | 252   |
| Table 206              | IP Multicast Configuration Registers                                               |       |
| Table 207              | Basic QoS Configuration Registers                                                  |       |
| Table 208              | Configuration Registers for DSCP Remarking                                         |       |
| Table 209              | Control Lists and Application                                                      |       |
| Table 210              | Advanced QoS Configuration Register Overview                                       |       |
| Table 211              | Configurations for Redirecting or Copying Frames to the CPU                        |       |
| Table 212              | Configuration Registers When Using An External CPU                                 |       |
| Table 213              | Internal Resistor Characteristics                                                  |       |
| Table 214              | Reference Clock Input Characteristics                                              |       |
| Table 215              | PLL Clock Outputs Characteristics                                                  |       |
| Table 216              | DDR3 SDRAM Signals Characteristics                                                 |       |
| Table 217              | DDR3L SDRAM Signals Characteristics                                                |       |
| Table 217              | SERDES1G Characteristics for 1G Transmitter                                        |       |
|                        | SERDES1G Characteristics for 1G Receiver                                           |       |
| Table 219<br>Table 220 |                                                                                    |       |
| Table 220              | SERDES6G Characteristics for 6G Transmitter                                        |       |
|                        | GPIO, SI, JTAG, and Miscellaneous Signals Characteristics                          |       |
| Table 222              | SERDES6G Characteristics for 6G Receiver                                           |       |
| Table 223              | Thermal Diode Parameters                                                           |       |
| Table 224              | Reference Clock Input Characteristics                                              |       |
| Table 225              | PLL Clock Outputs Characteristics                                                  |       |
| Table 226              | SERDES1G Characteristics for 100BASE-FX, SGMII, SFP, 1000BASE-KX Transmitter       |       |
| Table 227              | SERDES1G Characteristics for 100BASE-FX, SGMII, SFP, 1000BASE-KX Receiver          |       |
| Table 228              | SERDES6G Characteristics for 100BASE-FX, SGMII, SFP, 2.5G, 1000BASE-KX Transmitter |       |
| Table 229              | SERDES6G Characteristics for 100BASE-FX, SGMII, SFP, 2.5G, 1000BASE-KX Receiver    |       |
| Table 230              | SERDES6G Characteristics for QSGMII Transmitter                                    |       |
| Table 231              | SERDES6G Characteristics for QSGMII Receiver                                       | . 278 |



| Table 232 | SERDES6G Characteristics for PCIe Transmitter    | 279 |
|-----------|--------------------------------------------------|-----|
| Table 233 | SERDES6G Characteristics for PCle Receiver       | 279 |
| Table 234 | Reset Timing Characteristics                     | 280 |
| Table 235 | MIIM Timing Characteristics                      |     |
| Table 236 | SI Boot Timing Master Mode Characteristics       | 281 |
| Table 237 | SI Timing Master Mode Characteristics            | 281 |
| Table 238 | SI Timing Slave Mode Characteristics             | 283 |
| Table 239 | DDR3 / DDR3L SDRAM Input Signal Characteristics  | 284 |
| Table 240 | DDR3 / DDR3L SDRAM output Signal Characteristics | 284 |
| Table 241 | JTAG Interface Characteristics                   | 285 |
| Table 242 | Serial I/O Timing Characteristics                | 286 |
| Table 243 | Recovered Clock Outputs Characteristics          | 286 |
| Table 244 | Two-Wire Serial Timing Characteristics           | 286 |
| Table 245 | IEEE1588 Time Tick Output Characteristics        | 288 |
| Table 246 | Current and Power Consumption                    | 288 |
| Table 247 | Recommended Operating Conditions                 | 289 |
| Table 248 | Stress Ratings                                   | 289 |
| Table 249 | Pin Type Symbol Definitions                      | 292 |
| Table 250 | Pins by Function                                 | 293 |
| Table 251 | Thermal Resistances                              | 312 |
| Table 252 | Recommended Skew Budget                          | 316 |
| Table 253 | Ordering Information                             | 310 |



## 1 Revision History

This section describes the changes that were implemented in this document. The changes are listed by revision, starting with the most current publication.

## 1.1 Revision 4.2

Revision 4.2 of this datasheet was published in May 2019. The following is a summary of the changes in revision 4.2 of this document.

 VeriPHY descriptions were updated. For functional details of the VeriPHY suite and operating instructions, see the ENT-AN0125 PHY, Integrated PHY-Switch VeriPHY - Cable Diagnostics Application Note.

## 1.2 **Revision 4.1**

Revision 4.1 of this datasheet was published in January 2018. The following is a summary of the changes in revision 4.1 of this document.

- Product overview was updated to reflect the correct number of supported 2.5G ports. For more information, see Product Overview, page 3.
- The recovered clock settings table has been split into two. For more information, see Table 123, page 153 and Table 124, page 153.
- The SI timing master and slave mode specification sections were updated. For more information, see SI Timing Master Mode Specifications, page 281 and SI Timing Slave Mode Specifications, page 282.
- The REFCLK rise and fall time was updated. For more information, see Table 223, page 273.

## 1.3 **Revision 4.0**

The following is a summary of the changes in revision 4.0 of this document.

- Product overview was updated to add feature highlights. For more information, see General Features, page 3.
- Information about configuring I/O delays was added. For more information, see Configuring I/O Delays, page 157.
- Fan controller information was updated. For more information, see Fan Controller, page 212.
- Electrical specifications were updated. For more information, see Electrical Specifications, page 269.
- Pin type symbols were defined and the pins by function table was updated. For more information, see Table 248, page 289 and Pins by Function, page 292.
- Moisture sensitivity level (MSL) is level 4.
- ESD (electrostatic discharge) was added. For human body model (HBM), it is a Class 2 rating. For charged device model (CDM), it is ±250 V.
- Information on design guidelines was added. For more information, see Design Guidelines, page 313.
- Information on power supply sequencing was added. For more information, see Power Supply Sequencing, page 289.

## 1.4 **Revision 2.1**

The following is a summary of the changes in revision 2.1 of this document.

- Electrical Specifications, page 269Current and power consumption values were updated. For more information, see Table 246, page 288.
- Limits for DDR3/DDR3L leakage (IL) changed to 40 uA. For more information, see Table 215, page 269 and Table 216, page 270.



## **1.5** Revision **2.0**

Revision 2.0 was the first publication of this document.



## 2 Product Overview

The VSC7513 Industrial IoT Ethernet switch contains four integrated dual media 10/100/1000BASE-T PHYs, two 1G SGMII/SerDes, and an option for either a 1G/2.5G SGMII/SerDes Node Processor Interface (NPI) or a PCIe interface for external CPU connectivity. The NPI/PCIe can operate as a standard Ethernet port. The device provides a rich set of Industrial Ethernet switching features such as fast protection switching, 1588 precision time protocol, and synchronous Ethernet. Advanced TCAMbased VLAN and QoS processing enable delivery of differentiated services. Security is assured through frame processing using Microsemi's TCAM-based Versatile Content Aware Processor. In addition, the device contains a powerful 500 MHz CPU, enabling full management of the switch.

The device supports the following main port configurations.

Table 1 · Main Port Configurations

| Ports    | 1G Dual Media | 1G SGMII | QSGMII | 2.5G NPI | PCle |
|----------|---------------|----------|--------|----------|------|
| 6 + NPI  | 4             | 2        |        | 1        |      |
| 6 + PCle | 4             | 2        |        |          | 1    |
| 8 + NPI  | 4             |          | 1      | 1        |      |
| 8 + PCle | 4             |          | 1      |          | 1    |

## 2.1 General Features

- 1.75 megabits of integrated shared packet memory
- 4 × integrated dual media copper PHYs/SGMII ports
- Fully nonblocking wire-speed switching performance with weighted random early detection (WRED) for all frame sizes
- Eight QoS classes and eight queues per port with strict or deficit weighted round robin scheduling
- · Dual leaky bucket policers, per QoS class and per port
- · Dual leaky bucket policers, flow-based through TCAM matching
- DWRR and strict priority egress scheduler/shaper and 9 dual leaky bucket shapers per egress port.
- TCAM-based classification entries for Quality of Service (QoS) and VLAN membership
- TCAM-based host identity entries for source IP guarding
- TCAM-based security enforcement entries
- · TCAM-based egress tagging entries
- L1 Synchronous Ethernet
- VeriTime™—Microsemi's patent-pending distributed timing technology that delivers the industry's most accurate IEEE 1588v2 timing implementation for both one-step and two-step clocks
- Audio/Video bridging (AVB) with support for time-synchronized, low-latency audio and video streaming services
- Energy Efficient Ethernet (IEEE 802.3az)
- VCore-III CPU system with integrated 500 MHz MIPS 24KEc<sup>™</sup> CPU with MMU and DDR3 SDRAM controller
- PCle 1.x and NPI CPU interface
- Internal shared memory buffer (8 queues per port) Integrated 10/100/1000BASE-T Ethernet copper transceiver (IEEE 802.3ab compliant) with the industry's only non-TDR-based VeriPHY™ cable diagnostics algorithm
- Patented line driver with low EMI voltage mode architecture and integrated line-side termination resistors
- · Wake-on-LAN using magic packets
- HP Auto-MDIX and manual MDI/MDIX support

## 2.1.1 Layer 2 Switching

- 4,096 MAC addresses
- 4,096 VLANs (IEEE 802.1Q)



- Push/pop/translate up to three VLAN tags; translation on ingress and/or on egress
- Policing with storm control and MC/BC protection
- TCAM-based VLAN classification and translation with pattern matching against Layer 2 through Layer 4 information such as MAC addresses, VLAN tag headers, EtherType, DSCP, IP addresses, and TCP/UDP ports and ranges
- QoS and VLAN TCAM entries
- VLAN egress tagging TCAM entries
- Link aggregation (IEEE 802.3ad)
- Link aggregation traffic distribution is programmable and based on Layer 2 through Layer 4 information
- Wire-speed hardware-based learning and CPU-based learning configurable per port
- · Independent and shared VLAN learning
- Provider Bridging (VLAN Q-in-Q) support (IEEE 802.1ad)
- Rapid Spanning Tree Protocol support (IEEE 802.1w)
- Multiple Spanning Tree Protocol support (IEEE 802.1s)
- Jumbo frame support
- TCAM-based classification and VCAP-II security

## 2.1.2 Layer 2 Multicast

- IPv4/IPv6 multicast Layer-2 switching with up to 4,096 groups and 64 port masks
- Internet Group Management Protocol version 2 (IGMPv2) support
- Internet Group Management Protocol version 3 (IGMPv3) support with source specific multicast forwarding
- Multicast Listener Discovery (MLDv1) support
- · Multicast Listener Discovery (MLDv2) support with source specific forwarding

## 2.1.3 Quality of Service

- · Eight QoS classes and two drop precedence levels
- Eight QoS queues per port with Deficit Weighted Round-robin (DWRR) or Frame Based Round-robin (FBRR) scheduling
- TCAM-based QoS and VLAN classification with pattern matching against Layer 2 through Layer 4 information
- DSCP translation, both ingress and/or egress
- DSCP remarking based on QoS class and drop precedence level
- VLAN (PCP, DEI, and VID) translation, both ingress and egress
- PCP and DEI remarking based on QoS class and drop precedence level
- Policers, selectable per QoS class, per queue, per port, and per security entry through TCAM-based pattern matching, programmable in steps of 33.3 kbps
- · Dual leaky bucket shaping per port and per QoS class, programmable in steps of 100 kbps
- Full-duplex flow control (IEEE 802.3X) and half-duplex backpressure, symmetric and asymmetric
- Priority-based full-duplex flow control (IEEE 802.1Qbb)
- · Multicast and broadcast storm control with flooding control
- QoS classification based on IEEE 802.1p and IPv4/IPv6 DSCP

## 2.1.4 Security

- Versatile Content Aware Processor (VCAP) packet filtering engine using ACLs for ingress and egress packet inspection
  - Security VCAP entries
  - · Source IP guarding entries
  - · Shared VCAP rate policers with rate measurements in frames per second or bits per second
  - Eight shared range checkers supporting ranges based on TCP/UDP port numbers, DSCP values, and VLAN identifiers
  - VCAP match patterns supporting generic MAC, ARP, IPv4, and IPv6 protocols
  - VCAP actions including permit/deny, police, count, CPU-copy, and mirror
  - Special support for IP fragments, UDP/TCP port ranges, and ARP sanity check
  - Extensive CPU DoS prevention by VCAP rate policers and hit-me-once functions
  - Surveillance functions supported by 32-bit VCAP counters
- · Generic storm controllers for flooded broadcast, flooded multicast, and flooded unicast traffic



- Selectable CPU extraction queues for segregation of CPU redirected traffic, with 8 extraction queues supported
- Per-port, per-address registration for copying/redirecting/discarding of reserved IEEE MAC addresses (BPDU, GARP, CCM/Link trace)
- Port-based and MAC-based access control (IEEE 802.1X)
- Per-port CPU-based learning with option for secure CPU-based learning
- Per-port ingress and egress mirroring
- Mirroring per VLAN and per VCAP match

## 2.1.5 Management

- VCore-III™ CPU system with integrated 500 MHz MIPS 24KEc CPU with MMU and DDR3/DDR3L SDRAM controller
- PCIe 1.x CPU interface
- CPU frame extraction (eight queues) and injection (two queues) through DMA, which enables
  efficient data transfer between Ethernet ports and CPU/PCIe
- EJTAG debug interface
- Configurable 16-bit or 8-bit DDR3 SDRAM interface supporting up to one gigabyte (GB) of memory
- Twenty-two pin-shared general-purpose I/Os:
  - Serial GPIO and LED controller controlling up to 32 ports with four LEDs each
  - Dual PHY management controller (MIIM)
  - Dual UART
    - Built-in two wire serial interface multiplexer
  - External interrupts
  - 1588 synchronization I/Os
  - SFP loss of signal inputs
- External access to registers through PCle, SPI, MIIM, or through an Ethernet port with inline Microsemi's Versatile Register Access Protocol (VRAP)
- Per-port counter set with support for the RMON statistics group (RFC 2819) and SNMP interfaces group (RFC 2863)
- Energy Efficient Ethernet (EEE) (IEEE 802.3az)
- Synchronous Ethernet, with two clock outputs recovered from any port
- · Support for CPU modes with internal CPU only, external CPU only, or dual CPU

### 2.1.6 Product Parameters

All SerDes, copper transceivers, packet memory, and configuration tables necessary to support network applications are integrated. The following table lists the primary parameters for the device.

Table 2 • Product Parameters

| Features and Port Configurations                             | VSC7513             |
|--------------------------------------------------------------|---------------------|
| Maximum I/O bandwidth excluding 2.5G NPI port                | 8 Gbps              |
| Maximum number of ports                                      | 8 + NPI<br>8 + PCle |
| Maximum number of 2.5G SGMII ports including NPI port        | 1                   |
| Maximum number of 1G SGMII ports including NPI port          | 7                   |
| Maximum number of 1G dual media ports (1G SGMII or 1G CuPHY) | 4                   |
| Maximum number of QSGMII ports                               | 1                   |
| 2.5G SGMII NPI port (also capable of 1G SGMII or PCIe)       | 1                   |
| CuPHYs                                                       | 4                   |
| SERDES1G lanes                                               | 6                   |
| SERDEDS6G lanes including 2.5G NPI                           | 2                   |
| ayer 2 Switching                                             |                     |
| Packet buffer                                                | 1.75 Mbits          |
|                                                              |                     |



Table 2 · Product Parameters (continued)

| Features and Port Configurations | VSC7513                              |  |
|----------------------------------|--------------------------------------|--|
| MAC table size                   | 4K                                   |  |
| VLAN table size                  | 4K                                   |  |
| Layer 2 multicast port masks     | 64                                   |  |
| Quality of Service and Security  |                                      |  |
| VCAP IS1 entries                 | 64 full, or 128 half, or<br>256 quad |  |
| VCAP IS2 entries                 | 64 full, or 128 half, or<br>256 quad |  |
| VCAP ES0 entries                 | 256                                  |  |

## 2.2 Applications

VSC7513 targets unmanaged and managed applications in industrial Ethernet, Internet of Things (IoT), Enterprise, SMB, Customer-premises Equipment (CPE), and Network Termination Equipment (NTE).

## 2.3 Functional Overview

This section provides an overview of all major blocks and functions involved in the forwarding operation in the same order as a frame traverses through the VSC7513 device. It also outlines other major functionality of the device such as the CPU port module, the CPU system, and CPU interfaces.

The following illustration is a block diagram for the device.



Figure 1 · Block Diagram



### 2.3.1 Frame Arrival

The Ethernet interfaces receive incoming frames and forwards these to the port modules. The 1G SGMII and 2.5G SGMII ports support both 100BASE-X and 1000BASE-X-SERDES.

Each port module contains a Media Access Controller (MAC) that performs a full suite of checks, such as VLAN Tag aware frame size checking, Frame Check Sequence (FCS) checking, and Pause frame identification.

Each port module that connects to a SerDes block contains a Physical Coding Sublayer (PCS), which perform 8 bits/10 bits encoding, auto-negotiation of link speed and duplex mode, and monitoring of the link status.

Full-duplex is supported for all speeds, and half-duplex is supported for 10 Mbps and 100 Mbps. Symmetric and asymmetric pause flow control are both supported as well as priority-based flow control (IEEE 802.1Qbb).

All Ethernet ports support Energy Efficient Ethernet (EEE) according to IEEE 802.3az. The shared queue system is capable of controlling the operating states, active or low-power, of the PCS. The PCS understands the line signaling as required for EEE. This includes signaling of active, sleep, quiet, refresh, and wake.



## 2.3.2 Basic and Advanced Frame Classification

The basic and advanced frame classification in the ingress processing module receive all frames. The basic and advanced classifiers determine a range of frame properties such as VLAN, Quality of Service (QoS) class, and drop precedence level. This information is carried through the switch together with the frame and affects policing, drop precedence marking, statistics collecting, security enforcement, Layer-2 forwarding, and rewriting.

The classification is a combination of a basic classification using configurable logic and more advanced classification using a TCAM.

The classification engine understands up to two VLAN tags and can look for Layer-3 and Layer-4 information behind two VLAN tags. If frames are triple tagged, the higher-layer protocol information is not extracted

The following illustration shows the basic and advanced frame classification.

Figure 2 · Basic and Advanced Frame Classification



The basic classification classifies each frame to a VLAN, a QoS class, a drop precedence (DP) level, DSCP value, and an aggregation code. The basic classification also performs a general frame acceptance check. The output from the basic classification may be overwritten or changed by the more intelligent advanced classification using the IS1 TCAM.

**Frame Acceptance** The frame acceptance filter checks for valid combinations of VLAN tags against the ingress port's VLAN acceptance filter where it is possible to configure rules for accepting untagged, priority-tagged, C-, and S-tagged frames. In addition, the filter also enables discarding of frames with illegal MAC addresses (for instance null MAC address or multicast source MAC address).

**VLAN** Every incoming frame is classified to a VLAN by the basic VLAN classification. This is based on the VLAN in the frame, or if the frame is untagged or the ingress port is VLAN unaware, it is based on the ingress port's default VLAN. A VLAN classification includes the whole TCI (PCP, DEI, and VID) and also the TPID (C-tag or S-tag).

For double-tagged frames, it is selectable whether the inner or the outer tag is used.

The device can recognize S-tagged frames with the standard TPID (0x88A8) or S-tagged frames using a custom programmable value. One custom value is supported by the device.

**QoS, DP, and DSCP** Each frame is classified to a Quality of Service (QoS) class and a drop precedence level (frame color: green/yellow). The QoS class and DP level are used throughout the device for providing queuing, scheduling, and congestion control guarantees to the frame according to what is configured for that specific QoS class and color.



The QoS class and DP level in the basic classification are based on the class of service information in the frame's VLAN tags (PCP and DEI) and/or the DSCP values from the IP header. Both IPv4 and IPv6 are supported. If the frame is non-IP or untagged, the port's default QoS class and DP level are used.

The DSCP values can be remapped before being used for QoS. This is done using a common table mapping the incoming DSCP to a new value. Remapping is enabled per port. In addition, for each DSCP value, it is possible to specify whether the value is trusted for QoS purposes.

Each IP frame is also classified to an internal DSCP value. By default, this value is taken from the IP header but it may be remapped using the common DSCP mapping table or rewritten based on the assigned QoS class. The classified DSCP value may be written into the frame at egress – this is programmable in the rewriter.

**Aggregation Code** The basic classification calculates an aggregation code, which is used to select between ports that are member of a link aggregation group. The aggregation code is based on selected Layer-2 through Layer-4 information, such as MAC addresses, IP addresses, IPv6 flow label, ISDX, and TCP/UDP port numbers. The aggregation code ensures that frames belonging to the same conversation are using the same physical ports in a link aggregation group.

#### 2.3.2.1 Advanced Classification

Following basic classification, Layer-2 and Layer-4 information is extracted from each frame and matched against a TCAM, IS1, with one of the following six different IS1 keys:

- NORMAL. Up to 128 entries with primary fields in key consisting of SMAC, outer VLAN tag, 32-bit source IP address, IP protocol, TCP/UDP source and destination port
- NORMAL\_IP6. Up to 64 entries with primary fields in key consisting of SMAC, inner and outer VLAN tags, 128-bit source IP address, IP protocol, TCP/UDP source and destination port
- 7TUPLE. Up to 64 entries with primary fields in key consisting of source and destination MAC addresses, inner and outer VLAN tags, 64-bit source and destination IP addresses, IP protocol, TCP/UDP source and destination port
- 5TUPLE\_IP4. Up to 128 entries with primary fields in key consisting of inner and outer VLAN tags, 32-bit source and destination IP addresses, IP protocol, TCP/UDP source and destination port
- 5TUPLE\_IP6. Up to 64 entries with primary fields in key consisting of inner and outer VLAN tags,
   128-bit source and destination IP addresses, IP protocol, TCP/UDP source and destination port
- S1 DBL VID. Up to 256 entries with primary fields in key consisting of inner and outer VLAN tags

The TCAM embeds powerful protocol awareness for well-known protocols such as LLC, SNAP, IPv4, IPv6, and UDP/TCP. For each frame, three keys are generated and matched against the TCAM. The keys are selectable per ingress port per frame type (IPv4, IPv6, non-IP) per IS1 lookup.

The actions associated with each entry (programmed into the TCAM action RAM) include the ability to overwrite or translate the classified VLAN, overwrite the priority code point (PCP) or the drop eligibility indicator (DEI), overwrite the QoS class and DP level, or overwrite the DSCP value. Each of these actions is enabled individually for each of the three lookup.

In addition, a policy association group (PAG) is assigned to the frame. The PAG identifies a security profile to which the frame belongs. The PAG is used in the succeeding security frame processor, IS2, to select which access control lists to apply to the frame. The PAG enables creating efficient ACLs that only are applicable to frames with the same PAG.

A lookup in IS1 can enable the use of a custom lookup in IS2, the security enforcement TCAM. The custom lookup can match against selectable frame fields from the incoming frame. In total, 40 bytes from the frame are matched against the TCAM. This is a powerful future-proofing feature enabling handling of new protocols.

## 2.3.3 Versatile Content Aware Processor (VCAP)

All frames are inspected by the VCAP IS2 before they are passed on to the Layer-2 forwarding. The following illustration depicts VCAP security enforcement.



Figure 3 · Versatile Content Aware Processor



The VCAP uses a TCAM-based frame processor enabling implementation of a rich set of security features. The flexible VCAP engine supports wire-speed frame inspection based on Layer 2-4 frame information, including the ability to perform longest prefix matching and identifying port ranges. The action associated with each VCAP entry (programmed into the VCAP action RAM) includes the ability to do frame filtering, dual leaky bucket rate limitation (frame or byte based), snooping to CPU, redirection to CPU, mirroring, 1588 time stamping, and accounting. Even though the VCAP is located in the ingress path of the device, it possesses both ingress and egress capabilities.

The VCAP embeds powerful protocol awareness for well-known protocols such as LLC, SNAP, ARP, IPv4, IPv6, and UDP/TCP. IPv6 is supported with full matching against both the source and the destination IP addresses.

Each frame is looked up three times in IS2. The first lookup is a host match lookup for IPv4 and IPv6 frames enabling MAC/IP binding and IP source guarding. The key consists of information identifying the source host: ingress port number, source MAC address, and full source IP address. The output is an action informing the following two lookups in IS2 of whether the host is accepted into the network. The following two lookups in IS2 construct a key based on the frame type (LLC, SNAP, ARP, IPv4, IPv6, UDP/TCP, OAM, custom) extracting relevant information. IS2 supports up to 256 host match entries, 128 LLC, SNAP, ARP, IPv4-TCP/UDP, or OAM entries and 64 IPv6-TCP/UDP, and custom entries.

## 2.3.4 Policing

Each frame is subject to a number of different policing operations. The device features 192 programmable policers. The policers are split into the followings groups:

- Queue policers: ingress port number and QoS class determine which policer to use.
- Port policers: ingress port number determines which policer to use.
- VCAP IS2 policers: an IS2 action can point to a policer.

The internal CPU port is the 12th port and also includes port and queue policers. The policers can measure frame rates or bit rates.

Each frame can trigger up to three policers: a queue policer, a port policer, and a VCAP IS2 policer.

Each policer is a MEF-compliant dual leaky bucket policer supporting both color-blind and color-aware operation. The initial frame color is derived from the drop precedence level from the frame classification. For color-aware operation, a coupling mode is configurable for each policer.



Each frame is counted in statistics reflecting the ingress port, the QoS class, and whether the frame was discarded by one of the policers or not.

Finally, the analyzer contains a group of storm control policers that are capable of policing various kinds of flooding traffic as well as CPU directed learn traffic. These policers are global policers working on all frames received by the switch. Storm policers measure frame rates.

## 2.3.5 Layer-2 Forwarding

After the policers, the Layer-2 forwarding block (the analyzer) handles all fundamental forwarding operations and maintains the associated MAC table, the VLAN table, and the aggregation table. The device implements an 4K MAC table and a 4K VLAN table.

The main task of the analyzer is to determine the destination port set of each frame. This forwarding decision is based on various information such as the frame's ingress port, the source MAC address, the destination MAC address, the VLAN identifier, as well as the frame's VCAP action, mirroring, and the destination port's link aggregation configuration.

The switch performs Layer-2 forwarding of frames. For unicast and Layer-2 multicast frames, this means forwarding based on the destination MAC address and the VLAN. For IPv4 and IPv6 multicast frames, the switch performs Layer-2 forwarding, but based on Layer-3 information, such as the source IP address. The latter enables source-specific IPv4 multicast forwarding (IGMPv3) and source-specific IPv6 multicast forwarding (MLDv2).

The following are some of the contributions to the Layer-2 forwarding.

- VLAN classification. VLAN-based forward filtering includes source port filtering, destination port filtering, VLAN mirroring, asymmetric VLANs, and so on.
- Security enforcement. The security decision made by the VCAP can, for example, redirect the frame to the CPU based on some abnormality detection filters.
- MSTP. The VLAN identifier maps to a Multiple Spanning Tree instance, which determines MSTPbased destination port filtering.
- MAC addresses. Destination and source MAC address lookups in the MAC table determine if a frame is a learn frame, a flood frame, a multicast frame, or a unicast frame.
- Learning. By default, the device performs wire-speed learning on all ports. However, certain ports
  could be configured with secure learning enabled, where an incoming frame with unknown source
  MAC address is classified as a "learn frame" and is redirected to the CPU. The CPU performs the
  learning decision and also decides whether the frame is forwarded.
  Learning can also be disabled. In that case, it does not matter if the source MAC address is in the
  MAC table.
- Link aggregation. A frame targeted at a link aggregate is further processed to determine which of the link aggregate group ports the frame must be forwarded to.
- Mirroring. Mirror probes may be set up in different places in the forwarding path for monitoring purposes. As part of a mirror a copy of the frame is sent either to the CPU or to another port.

## 2.3.6 Shared Queue System and Egress Scheduler

The analyzer provides the destination port set of a frame to the shared queue system. It is the queue system's task to control the frame forwarding to all destination ports.

The shared queue system embeds 1.75 megabits of memory that can be shared between all queues and ports. The queue system implements egress queues per priority per ingress port. The sharing of resources between queues and ports is controlled by an extensive set of thresholds. The overall frame latency through the switch is low due to the shared queue system storing the frame only once.

Each egress port implements a scheduler and shapers as shown in the following illustration. Per egress port, the scheduler sees the outcome of aggregating the egress queues (one per ingress port per QoS class) into eight QoS classes. The aggregation is done in a frame based round-robin fashion (FBRR) per QoS class serving all ingress ports equally. By default, strict scheduling is performed between QoS classes for the port. QoS class 7 has strict highest priority while QoS class 0 has strict lowest priority.



Figure 4 • Default Egress Scheduler and Shaper Configuration



Scheduling between QoS classes within the port can use one of three methods:

- Strict. Frames with the highest QoS class are always transmitted before frames with lower QoS class. This is shown in Figure 4, page 12.
- Combination of strict and Deficit Weighted Round Robin (DWRR) scheduling. Any split of strict and DWRR QoS classes can be configured. Figure 3, page 10 shows an example where QoS classes 6 and 7 are strict while QoS classes 0 through 5 are weighted. Each QoS class sets a DWRR weight ranging from 0 to 31.
- Combination of strict and Frame Based Round Robin (FBRR) scheduling. Any split between strict and FBRR QoS classes can be configured.

All shapers shown in the following illustrations are single leaky bucket shapers.



Figure 5 · Alternative Egress Scheduler and Shaper Configuration



## 2.3.7 Rewriter and Frame Departure

Before transmitting the frame on the egress line, the rewriter can modify selected fields in the frame, such as VLAN tags, DSCP value, time stamping, and FCS.

The rewriter controls the final VLAN tagging of frames based on the classified VLAN, the VLAN pop count, and egress-determined VLAN actions from the ES0 TCAM lookup. The egress VLAN actions are by default given by the egress port settings. These include normal VLAN operations such as pushing a VLAN tag, untagging for specific VLANs, and simple translations of DEI and PCP.



Figure 6 · Advanced Frame Rewriting



By using the egress TCAM, ES0, much more advanced VLAN tagging operations can be achieved. ES0 enables pushing up to two VLAN tags and allows for a flexible translation of the VLAN tag header. The key into ES0 is the combination of the ingress port, the egress port, and the classified VLAN tag header.

The PCP and DEI bits in the VLAN tag are subject to remarking based on translating the classified tag header or by using the classified QoS value and the frame's drop precedence level from ingress.

In addition, the DSCP value in IP frames can be updated using the classified DSCP value and the frame's drop precedence level from ingress. The DSCP value can be remapped at egress before writing it into the frame.

Finally, the rewriter updates the FCS if the frame was modified before the frame is transmitted.

The egress port module controls the flow control exchange of pause frames with a neighboring device when the interconnection link operates in full-duplex flow control mode. When the connected device triggers flow control through transmission of a pause frame, the MAC stops the egress scheduler's forwarding of frames out of the port. Traffic then builds up in the queue system, but sufficient queuing is available to ensure wire speed loss-less operation.

In half-duplex operation, the port module's egress path responds to back pressure generation from a connected device by collision detection and frame retransmission.

#### 2.3.8 CPU Port Module

The CPU port module contains eight CPU extraction queues and two CPU injection queues. These queues provide an interface for exchanging frames between the internal CPU system and the switch core. An external CPU using the serial interface can also inject and extract frames to and from the switch core by using the CPU port module. Any Ethernet interface on the device can also be used for extracting and injecting frames.

The switch core can intercept a variety of different frame types and copy or redirect these to the CPU extraction queues. The classifier can identify a set of well-known frames such as IEEE, reserved destination MAC addresses (BPDUs, GARPs, CCM/Link trace), and IP-specific frames (IGMP, MLD). The security TCAM, IS2, provides another very flexible way of intercepting all kinds of frames, for instance specific OAM frames, ARP frames or explicit applications based on TCP/UDP port numbers. In addition, frames can be intercepted based on the MAC table, the VLAN table, or the learning process.

Whenever a frame is copied or redirected to the CPU, a CPU extraction queue number is associated with the frame and used by the CPU port module when enqueuing the frame into the 8 CPU extraction queues. The CPU extraction queue number is programmable for every interception option in the switch core.

## 2.3.9 Synchronous Ethernet and Precision Time Protocol

The device supports Layer-1 ITU-T G.8261 Synchronous Ethernet and Layer-2 IEEE 1588 Precision Time Protocol for synchronizing network timing throughout a network.



Synchronous Ethernet allows for the transfer of network timing from one reference to all network elements. In the device, each port can recover its ingress clock and output the recovered clock to one of up to two recovered clock output pins. External circuitry can then generate a stable reference clock input used for egress and core logic timing in the device.

The Precision Time Protocol (PTP) allows for the network-wide synchronization of precise time of day. It is also possible to derive network timing. PTP can operate with a one-step clock or a two-step clock. For one-step clocks, a frame's residence time is calculated and stamped into the frame at departure. For two-step clocks, a frame's residence time is simply recorded and provided to the CPU for further processing. The CPU can then initiate a follow-up message with the recorded timing.

PTP is supported for a range of encapsulations including PTP over Ethernet/IEEE 802.3 and PTP over UDP over IPv4/IPv6.

## 2.3.10 CPU System and Interfaces

The device contains a powerful 500 MHz MIPS 24KEc-compatible microprocessor, a high bandwidth Ethernet Frame DMA engine, and a DDR3/DDR3L controller supporting up to 1 gigabyte (GB) of memory. This complete system-on-chip supports Linux or embedded operating systems, enabling full management of the switch and advanced software applications.

The device supports external CPU register access through the on-chip PCIe 1.x endpoint controller, through specially formatted Ethernet frames on the NPI port (Microsemi's Versatile Register Access Protocol), or through register access interface using SPI protocol. External CPUs can inject or extract Ethernet frames through NPI port, through PCIe DMA access, or through register read/writes (using any register-access interface).



# 3 Functional Descriptions

This section provides information about the functional aspects of the VSC7513 Industrial IoT Ethernet switch device, available configurations, operational features, and testing functionality.

## 3.1 Port Numbering and Mappings

The switch core contains an internal port numbering domain where ports are numbered from 0 through 11. A port connects to a port module, which connects to an interface macro, which connects to I/O pins on the device. The interface macros are SERDES1G, SERDES6G, or copper transceivers.

Some ports are internal to the device and do not connect to port modules or interface macros. For example, internal ports are used for frame injection and extraction to the CPU queues.

The following table shows the default port numbering and how the ports map to port modules and interface macros.

Table 3 · Default Port Numbering and Port Mappings

|             |                | Maximum    |                                |
|-------------|----------------|------------|--------------------------------|
| Port Number | Port Module    | Port Speed | <b>Default Interface Macro</b> |
| 0           | DEV[0]         | 1 Gbps     | SERDES1G_0 or CUPHY_0          |
| 1           | DEV[1]         | 1 Gbps     | SERDES1G_1 or CUPHY_1          |
| 2           | DEV[2]         | 1 Gbps     | SERDES1G_2 or CUPHY_2          |
| 3           | DEV[3]         | 1 Gbps     | SERDES1G_3 or CUPHY_3          |
| 4           | DEV[4]         | 1 Gbps     | SERDES1G_4                     |
| 5           | DEV[5]         | 1 Gbps     | SERDES1G_5                     |
| 6           | DEV[6]         | 1 Gbps     | Disconnected                   |
| 7           | DEV[7]         | 1 Gbps     | Disconnected                   |
| 10 (NPI)    | DEV[10]        | 2.5 Gbps   | SERDES6G_2                     |
| 11 (CPU)    | No port module | No macro   | No macro                       |

Ports 0 through 3 are dual-media ports and support either a 1G SerDes interface or a 1G copper transceiver.

Ports 11 is an internal port used for injection and extraction of frames towards a CPU. It does not have an associated port module and interface macro.

The following table shows the fixed mapping from interface macros to the device I/O pins.

Table 4 • Interface Macro to I/O Pin Mapping

| SERDES Macros            | I/O Pin Names                                                      |
|--------------------------|--------------------------------------------------------------------|
| CUPHY_0 to CUPHY_3       | P0_D[3:0]N, P0_D[3:0]P - P3_D[3:0]N, P3_D[3:0]P                    |
| SERDES1G_0 to SERDES1G_5 | S0_RXN, S0_RXP, S0_TXN, S0_TXP -<br>S5_RXN, S5_RXP, S5_TXN, S5_TXP |
| SERDES6G_0               | S6_RXN, S6_RXP, S6_TXN, S6_TXP                                     |
| SERDES6G_2               | S8_RXN, S8_RXP, S8_TXN, S8_TXP                                     |



## 3.1.1 Supported SerDes Interfaces

The device support a range of SerDes interfaces. The following table lists the SerDes interfaces supported by the SerDes ports, including standards, data rates, connectors, medium, and coding for each interface.

Table 5 · Supported SerDes Interfaces

| Port Interface | Specification                | Port Speed | Data Rate  | Connector | Medium            | Coding | SERDES1G | SERDES6G       |
|----------------|------------------------------|------------|------------|-----------|-------------------|--------|----------|----------------|
| 100BASE-FX     | IEEE 802.3, Clause 24        | 100M       | 125 Mbps   | SFP       | PCB               | 4B5B   | Х        | Х              |
| SGMII          | Cisco                        | 1G         | 1.25 Gbps  |           | PCB               | 8B10B  | Х        | Х              |
| SFP            | SFP-MSA                      | 1G         | 1.25 Gbps  | SFP       | PCB               | 8B10B  | Х        | Х              |
| 1000BASE-KX    | IEEE802.3, Clause 70         | 1G         | 1.25 Gbps  |           | PCB,<br>backplane | 8B10B  | Х        | Х              |
| 2.5G           | Proprietary (aligned to SFP) | 2.5G       | 3.125 Gbps |           | PCB               | 8B10B  |          | Х              |
| QSGMII         | Cisco                        | 5G         | 5 Gbps     |           | PCB               | 8B10B  |          | x <sup>1</sup> |

<sup>1.</sup> QSGMII is supported by SERDES6G\_0.

#### 3.1.2 **Dual-Media Mode**

Ports 0 through 3 are dual-media ports and support either a 1G copper transceiver or a 1G SERDES interface. In dual-media mode, the PCS can be held active while using the copper transceiver. In Half-Duplex mode, the DEV[0-3]:PORT\_MODE:PORT\_MISC.HDX\_FAST\_DIS must be set, when the MAC selects the copper transceiver and resets when the MAC uses the PCS interface.

#### 3.1.3 **QSGMII**

The SERDES6G\_0 macro supports QSGMII. This is enabled in HSIO::HW\_CFG.QSGMII\_ENA. When QSGMII is enabled, four ports are associated with the SERDES macro to form a QSGMII port with four 1G ports. The muxing related to QSGMII is listed in the following table.

Table 6 · QSGMII Mode

| Port Number | Port Module | SERDES Macros |
|-------------|-------------|---------------|
| 4           | DEV[4]      | SERDES6G_0    |
| 5           | DEV[5]      | SERDES6G_0    |
| 6           | DEV[6]      | SERDES6G_0    |
| 7           | DEV[7]      | SERDES6G_0    |

Note that when QSGMII is enabled, the default port connections are removed.

## 3.1.4 PCle Mode

SerDes macro SERDES6G\_2 can either be used as a standard Ethernet interface or as a PCle interface. This is controlled in HSIO::HW\_CFG.PCIE\_ENA. When PCle is enabled, port 10 cannot be used in option 0 as the SerDes is occupied by the PCle.

## 3.1.5 Logical Port Numbers

The analyzer and the rewriter uses in many places a logical port number. For instance, when link aggregation is enabled, all ports within a link aggregation group must be configured to use the physical



port number of the port with the lowest port number within the group as logical port group ID. The mapping to a logical port number is configured in ANA:PORT:PORT\_CFG.PORTID\_VAL.

## 3.2 Port Modules

All port modules contain a MAC. Dual-media ports and ports connecting to a high-speed I/O SerDes macro also contain a PCS.

#### 3.2.1 MAC

This section provides information about the high-level functionality and the configuration options of the Media Access Controller (MAC) that is used in each of the port modules.

The MAC supports the following speeds and duplex modes:

- SERDES1G ports: 10/100/1000 Mbps in full-duplex mode and 10/100 Mbps in half-duplex mode
- SERDES6G ports: 10/100/1000/2500 Mbps in full-duplex mode and 10/100 Mbps in half-duplex mode.

The following table lists the registers associated with configuring the MAC.

Table 7 • MAC Configuration Registers

| Register                 | Description                      | Replication |
|--------------------------|----------------------------------|-------------|
| DEV::CLOCK_CFG           | Reset and speed configuration    | Per port    |
| DEV::MAC_ENA_CFG         | Enabling of Rx and Tx data paths | Per port    |
| DEV::MAC_MODE_CFG        | Port mode configuration          | Per port    |
| DEV::MAC_MAXLEN_CFG      | Maximum length configuration     | Per port    |
| DEV::MAC_TAGS_CFG        | VLAN tag length configuration    | Per port    |
| DEV::MAC_ADV_CHK_CFG     | Type length configuration        | Per port    |
| DEV::MAC_IFG_CFG         | Interframe gap configuration     | Per port    |
| DEV::MAC_HDX_CFG         | Half-duplex configuration        | Per port    |
| SYS::MAC_FC_CFG          | Flow control configuration       | Per port    |
| DEV::MAC_FC_MAC_LOW_CFG  | LSB of SMAC used in pause frames | Per port    |
| DEV::MAC_FC_MAC_HIGH_CFG | MSB of SMAC used in pause frames | Per port    |
| DEV::MAC_STICKY          | Sticky bit recordings            | Per port    |

#### 3.2.1.1 Reset

There are a number of resets in the port module. All of the resets can be set and cleared simultaneously. By default, all blocks are in the reset state. With reference to register CLOCK\_CFG, the resets are as follows:

- MAC\_RX\_RST: Reset of the MAC receiver
- MAC TX RST: Reset of the MAC transmitter
- PORT\_RST: Reset of the ingress and egress queues
- · PCS RX RST: Reset of the PCS decoder
- PCS\_TX\_RST: Reset of the PCS encoder

When changing the MAC configuration, the port must go through a reset cycle. This is done by writing register CLOCK\_CFG twice. On the first write, the reset bits are set. On the second write, the reset bits are cleared. Bits that are not reset bits in CLOCK\_CFG must keep their new value for both writes.

For more information about resetting a port, see Port Reset Procedure, page 222.

## 3.2.1.2 Port Mode Configuration

The MAC provides a number of handles for configuring the port mode. With reference to the MAC\_MODE\_CFG, MAC\_IFG\_CFG, and MAC\_ENA\_CFG registers, the handles are as follows:



- Duplex mode (FDX ENA). Half or full duplex.
- Data sampling (GIGA\_MODE\_ENA). Must be 1 in 1 Gbps and 2.5 Gbps and 0 in 10 Mbps and 100 Mbps.
- Enabling transmission and reception of frames (TX\_ENA/RX\_ENA). Clearing RX\_ENA stops the
  reception of frames and further frames are discarded. An ongoing frame reception is interrupted.
  Clearing TX\_ENA stops the dequeuing of frames from the egress queues, which means that frames
  are held back in the egress queues. An ongoing frame transmission is completed.
- Tx-to-Tx inter-frame gap (TX\_IFG)

The link speed is configured using CLOCK CFG.LINK SPEED with the following options.

Link speed (CLOCK CFG.LINK SPEED)

1 Gbps (125 MHz clock)

Ports 8 and 9: 1 Gbps or 2.5 Gbps (125 MHz or 312.5 MHz clock). The actual clock frequency depends on the SerDes configuration.

100 Mbps (25 MHz clock)

10 Mbps (2.5 MHz clock)

#### 3.2.1.3 Half Duplex

A number of special configuration options are available for half-duplex (HDX) mode:

- Seed for back-off randomizer. Field MAC\_HDX\_CFG.SEED seeds the randomizer used by the backoff algorithm. Use MAC\_HDX\_CFG.SEED\_LOAD to load a new seed value.
- Backoff after excessive collision. Field MAC\_HDX\_CFG.WEXC\_DIS determines whether the MAC backs off after an excessive collision has occurred. If set, backoff is disabled after excessive collisions
- Retransmission of frame after excessive collision. Field
   MAC\_HDX\_CFG.RETRY\_AFTER\_EXC\_COL\_ENA determines whether the MAC retransmits
   frames after an excessive collision has occurred. If set, a frame is not dropped after excessive
   collisions, but the backoff sequence is restarted. This is a violation of IEEE 802.3, but is useful in
   non-dropping half-duplex flow control operation.
- Late collision timing. Field MAC\_HDX\_CFG.LATE\_COL\_POS adjusts the border between a
  collision and a late collision in steps of 1 byte. According to IEEE 802.3, section 21.3, this border is
  permitted to be on data byte 56 (counting frame data from 1); that is, a frame experiencing a collision
  on data byte 55 is always retransmitted, but it is never retransmitted when the collision is on byte 57.
  For each higher LATE\_COL\_POS value, the border is moved 1 byte higher.
- Rx-to-Tx inter-frame gap. The sum of MAC\_IFG\_CFG.RX\_IFG1 and MAC\_IFG\_CFG.RX\_IFG2
   establishes the time for the Rx-to-Tx inter-frame gap. RX\_IFG1 is the first part of half-duplex Rx-to Tx inter-frame gap. Within RX\_IFG1, this timing is restarted if carrier sense (CRS) has multiple high low transitions (due to noise). RX\_IFG2 is the second part of half-duplex Rx-to-Tx inter-frame gap.
   Within RX\_IFG2, transitions on CRS are ignored.

When enabling a port for half-duplex mode, the switch core must also be enabled (SYS::FRONT PORT MODE.HDX MODE).

#### 3.2.1.4 Frame and Type/Length Check

The MAC supports frame lengths of up to 16 kilobytes. The maximum length accepted by the MAC is configurable in MAC\_MACLEN\_CFG.MAX\_LEN.

The MAC allows tagged frames to be 4 bytes longer and double-tagged frames to be 8 bytes longer than the specified maximum length (MAC\_TAGS\_CFG.VLAN\_LEN\_AWR\_ENA). The MAC must be configured to look for VLAN tags. By default, EtherType 0x8100 identifies a VLAN tag. In addition, a custom EtherType can be configured in MAC\_TAGS\_CFG.TAG\_ID. The MAC can be configured to look for none, one, or two tags (MAC\_TAG\_CFG.VLAN\_AWR\_ENA), MAC\_TAG\_CFG.VLAN\_DBL\_AWR\_ENA).

The type/length check (MAC\_ADV\_CHK\_CFG.LEN\_DROP\_ENA) causes the MAC to discard frames with type/length errors (in-range and out-of-range errors).



#### 3.2.1.5 Flow Control (IEEE 802.3x)

The device supports both standard full-duplex flow control (IEEE 802.3x) and priority-based flow control (IEEE 802.1Qbb). This section describes standard full-duplex flow control, and Priority-Based Flow Control (IEEE 802.1Qbb), page 20 describes priority-based flow control.

In full-duplex mode, the MAC provides independent support for transmission of pause frames and reaction to incoming pause frames. This allows for asymmetric flow control configurations.

The MAC obeys received pause frames (MAC\_FC\_CFG.RX\_FC\_ENA) by pausing the egress traffic according to the timer values specified in the pause frames. In order to evaluate the pause time in the incoming pause frames, the link speed must be specified (SYS::MAC\_FC\_CFG.FC\_LINK\_SPEED).

The transmission of pause frames is triggered by assertion of a flow control condition in the ingress queues caused by a queue filling exceeding a watermark. For more information, see Ingress Pause Request Generation, page 126. The MAC handles the formatting and transmission of the pause frame. The following configuration options are available:

- Transmission of pause frames (MAC CFG CFG.TX FC ENA).
- Pause timer value used in transmitted pause frames (MAC FC CFG.PAUSE VAL CFG).
- Flow control cancellation when the ingress queues de-assert the flow control condition by transmission of a pause frame with timer value 0 (MAC\_FC\_CFG.ZERO\_PAUSE\_ENA).
- Source MAC address used in transmitted pause frames (MAC\_FC\_MAC\_HIGH\_CFG, MAC\_FC\_MAC\_LOW\_CFG).

The MAC has the option to discard incoming frames when the remote link partner is not obeying the pause frames transmitted by the MAC. The MAC discards an incoming frame if a Start-of-Frame is seen after the pause frame was transmitted. It is configurable how long reaction time is given to the link partner (MAC\_FC\_CFG.FC\_LATENCY\_CFG). The benefit of this approach is that the queue system is not risking being overloaded with frames due to a non-complying link partner.

In half-duplex mode, the MAC does not react to received pause frames. If the flow control condition is asserted by the ingress queues, the industry-standard backpressure mechanism is used. Together with the ability to retransmit frames after excessive collisions

(MAC\_HDX\_CFG.RETRY\_AFTER\_EXC\_COL\_ENA), this enables non-dropping half-duplex flow control.

#### 3.2.1.6 Priority-Based Flow Control (IEEE 802.1Qbb)

The device supports priority-based flow control on all ports for all QoS classes. The following table lists the specific registers associated with priority-based flow control.

Table 8 • Priority-Based Flow Control Configuration Registers

| Register                    | Description                                                           | Replication |
|-----------------------------|-----------------------------------------------------------------------|-------------|
| SYS::MAC_FC_CFG             | Flow control configuration                                            | Per port    |
| DEV::MAC_FC_MAC_LOW_CFG     | LSB of SMAC used in pause frames                                      | Per port    |
| DEV::MAC_FC_MAC_HIGH_CFG    | MSB of SMAC used in pause frames                                      | Per port    |
| ANA::PFC_CFG                | Configuration of Rx priority-based flow control per priority.         | Per port    |
| QSYS:SWITCH_PORT_MODE       | Configuration of Tx priority-based flow control per priority          | Per port    |
| DEV::PORT_MISC.FWD_CTRL_ENA | Enabling forwarding of priority-based pause frames to analyzer.       | Per port    |
| ANA::CPU_FWD_BPDU_CFG       | Disable forwarding of priority-based pause frames beyond the analyzer | Per port    |

The device provides independent support for transmission of pause frames and reaction to incoming pause frames, which allows asymmetric flow control configurations.



The device obeys received pause frames per priority (ANA::PFC\_CFG.RX\_PFC\_ENA) by pausing the egress traffic according to the timer values specified in the pause frames. Transmission of frames belonging to QoS class n is paused if bit n is set in the priority\_enable\_vector in the incoming pause frame. The pause time for QoS class n is given by time[n] from the pause frame. The link speed must be specified in order to evaluate the pause times (ANA::PFC\_CFG.FC\_LINK\_SPEED).

The transmission of priority-based pause frames is triggered by assertion of a flow control condition in the ingress queues caused by the memory consumption for a priority for an ingress port exceeding the BUF\_Q\_RSRV\_I watermark. For more information about the watermark, see Table 97, page 122. The MAC handles the formatting and transmission of the priority-based pause frame. The following configuration options are available:

- Transmission of priority-based pause frames per QoS class (QSYS::SWITCH PORT-MODE.TX PFC ENA).
- Pause timer value used in transmitted priority-based pause frames
   (SYS::MAC\_FC\_CFG.PAUSE\_VAL\_CFG). All congested priorities use the same pause timer value.
   Uncongested priorities use pause timer value 0.
- Source MAC address used in transmitted priority-based pause frames (MAC\_FC\_MAC\_HIGH\_CFG, MAC\_FC\_MAC\_LOW\_CFG).
- Priority protection mode (QSYS::SWITCH\_PORT\_MODE.TX\_PFC\_MODE), which enables that
  when a priority congests and causes a pause frame to be sent, then the pause frame will also pause
  all lower priorities.

All transmitted priority-based pause frames have the priority\_enable\_vector set to 0xFF, independently of whether a priority is enabled for flow control. However, the pause timer value, time[n], is always 0 for disabled priorities.

The MAC generates and transmits a priority-based pause frames whenever a queue is congested. The device prevents excessive pause frame generation by waiting half the pause timer value between transmissions of pause frames.

When an ingress queue de-asserts the flow control condition, the MAC does not generate a priority-based pause frame with pause timer 0 for the priority. Instead, the timer in the link partner must expire. However, if another queue asserts flow control, then a priority-based pause frame is generated for that priority and for all uncongested queues a pause timer 0 is signaled to the link partner.

#### 3.2.1.7 Frame Aging

The following table lists the registers associated with frame aging.

Table 9 • Frame Aging Configuration Registers

| Register              | Description         | Replication |
|-----------------------|---------------------|-------------|
| SYS::FRM_AGING        | Frame aging time    | None        |
| REW::PORT_CFG.AGE_DIS | Disable frame aging | Per port    |

The MAC supports frame aging where frames are discarded if a maximum transit delay through the switch is exceeded. All frames, including CPU-injected frames, are subject to aging. The transit delay is time from when a frame is fully received until that frame is scheduled for transmission through the egress MAC. The maximum allowed transit delay is configured in SYS::FRM AGING.

Frame aging can be disabled per port (REW::PORT\_CFG.AGE\_DIS).

Discarded frames due to frame aging are counted in the c tx aged counter.



#### 3.2.1.8 Rx and Tx Time Stamps

The following table lists the registers associated with Rx and Tx time stamping.

Table 10 · Rx and Tx Time Stamping Register

| Register                            | Description                     | Replication |
|-------------------------------------|---------------------------------|-------------|
| DEV:PORT_MODE:TX_PATH_DELAY         | I/O delays                      | Per port    |
| ANA:PORT:PTP_CFG.PTP_BACKPLANE_MODE | Ingress backplane configuration | Per port    |
| DEV:PORT_MODE:RX_PATH_DELAY         | I/O delays                      | Per port    |
| DEV:PORT_MODE:PTP_PREDICT_CFG       | I/O delays                      | Per port    |

The MAC supports Rx and Tx time stamping where a frame's receive time and transmit time are sampled using a nanoseconds counter. The receive and transmit time stamps are shifted in time so that the resulting time stamps align with the exact reception and transmission of the first byte in the frame. This adjusts for local delays in the receive path and the transmit path. The time stamps are individually adjusted as follows:

- Rx time stamp: Sampling of the MAC's nanoseconds counter plus DEV:PORT MODE:RX PATH DELAY.
- Tx time stamp: Sampling of the MAC's nanoseconds counter plus DEV:PORT\_MODE:TX\_PATH\_DELAY.

The Rx and Tx path delays are signed so negative adjustments can be achieved by setting the most significant bit.

The PTP\_PREDICT\_CFG register must be configured according to the operating mode of the port.

When the ingress port is operating in backplane mode (ANA:PORT:PTP\_CFG.PTP\_BACKPLANE\_MODE), the Rx time stamp is set to the value of the 4-byte reserved field at offset 16 bytes in the incoming frame's PTP header instead of using the adjusted Rx time stamp from the MAC.

The Rx time stamp follows the frame to the rewriter where it can be used to calculate the frame's residence time or it can be sent to the CPU together with the frame. The Tx time stamp is used by the rewriter to calculate the frame's residence time or it can be written to a time stamp FIFO queue accessible by the CPU. For more information about hardware time stamping, see Configuring I/O Delays, page 157.

#### 3.2.2 PCS

This section provides information about the Physical Coding Sublayer (PCS) block, where the auto-negotiation process establishes mode of operation for a link. The PCS supports both SGMII mode and two SerDes modes, 1000BASE-X and 100BASE-FX.

The following table lists the registers associated with PCS.

Table 11 · PCS Configuration Registers

| Registers         | Description                                          | Replication |
|-------------------|------------------------------------------------------|-------------|
| PCS1G_CFG         | PCS configuration                                    | Per PCS     |
| PCS1G_MODE_CFG    | PCS mode configuration                               | Per PCS     |
| PCS1G_SD_CFG      | Signal detect configuration                          | Per PCS     |
| PCS1G_ANEG_CFG    | Configuration of the PCS auto-negotiation process    | Per PCS     |
| PCS1G_ANEG_NP_CFG | Auto-negotiation next page configuration             | Per PCS     |
| PCS1G_LB_CFG      | Loop-back configuration                              | Per PCS     |
| PCS1G_ANEG_STATUS | Status signaling of the PCS auto-negotiation process | Per PCS     |



Table 11 • PCS Configuration Registers (continued)

| Registers            | Description                                                    | Replication |
|----------------------|----------------------------------------------------------------|-------------|
| PCS1G_ANEG_NP_STATUS | Status signaling of the PCS auto-negotiation next page process | Per PCS     |
| PCS1G_LINK_STATUS    | Link status                                                    | Per PCS     |
| PCS1G_LINK_DOWN_CNT  | Link down counter                                              | Per PCS     |
| PCS1G_STICKY         | Sticky bit register                                            | Per PCS     |

The PCS is enabled in PCS1G\_CFG.PCS\_ENA and supports both SGMII and 1000BASE-X SERDES mode (PCS\_MODE\_CFG.SGMII\_MODE\_ENA), as well as 100BASE-FX. For information about enabling 100BASE-FX, see 100BASE-FX, page 25.

The PCS also supports the IEEE 802.3, Clause 66 unidrectional mode, where the transmission of data is independent of the state of the receive link (PCS\_MODE\_CFG.UNIDIR\_MODE\_ENA).

#### 3.2.2.1 Auto-Negotiation

Auto-negotiation is enabled in PCS1G\_ANEG\_CFG.ANEG\_ENA. To restart the auto-negotiation process, PCS1G\_ANEG\_CFG.ANEG\_RESTART\_ONE\_SHOT must be set.

The advertised word for the auto-negotiation process (base page) is configured in PCS1G\_ANEG\_CFG.ADV\_ABILITY. The next page information is configured in PCS1G\_ANEG\_NP\_CFG.NP\_TX.

When the auto-negotiation state machine has exchanged base page abilities, the PCS1G\_ANEG\_STATUS.PAGE\_RX\_STICKY is asserted indicating that the link partner's abilities were received (PCS1G\_ANEG\_STATUS.LP\_ADV\_ABILITY).

If next page information is exchanged, PAGE\_RX\_STICKY must be cleared, next page abilities must be written to PCS1G\_ANEG\_NP\_CFG.NP\_TX, and PCS1G\_ANEG\_NP\_CFG.NP\_LOADED\_ONE\_SHOT must be set. When the auto-negotiation state machine has exchanged the next page abilities, the PCS1G\_ANEG\_STATUS.PAGE\_RX\_STICKY is asserted again, indicating that the link partner's next page abilities were received (PCS1G\_ANEG\_STATUS.LP\_NP\_RX). Additional exchanges of next page information are possible using the same procedure.

After the last next page is received, the auto-negotiation state machine enters the IDLE\_DETECT state and the PCS1G\_ANEG\_STATUS.PR bit is set indicating that ability information exchange (base page and possible next pages) is finished and software can now resolve priority. Appropriate actions, such as Rx or Tx reset, or auto-negotiation restart, can then be taken, based on the negotiated abilities. The LINK OK state is reached one link timer period later.

When the auto-negotiation process reaches the LINK\_OK state, PCS1G\_ANEG\_STATUS.ANEG\_COMPLETE is asserted.

#### 3.2.2.2 Link Surveillance

The current link status can be observed through PCS1G\_LINK\_STATUS.LINK\_STATUS. The LINK\_STATUS is defined as either the PCS synchronization state or as bit 15 of PCS1G\_ANEG\_STATUS.LP\_ADV\_ABILTY, which carries information about the link status of the attached PHY in SGMII mode.

Link down is defined as the auto-negotiation state machine being in neither the AN\_DISABLE\_LINK\_OK state nor the LINK\_OK state for one link timer period. If a link down event occurs, PCS1G\_STICKY.LINK\_DOWN\_STICKY is set, and PCS1G\_LINK\_DOWN\_CNT is incremented. In SGMII mode, the link timer period is 1.6 ms; in SerDes mode, the link timer period is 10 ms.

The PCS synchronization state can be observed through PCS1G\_LINK\_STATUS.SYNC\_STATUS. Synchronization is lost when the PCS is not able to recover and decode data received from the attached serial link.



#### 3.2.2.3 Signal Detect

The PCS can be enabled to react to loss of signal through signal detect (PCS1G\_SD\_CFG.SD\_ENA). At loss of signal, the PCS Rx state machine is restarted, and frame reception stops. If signal detect is disabled, no action is taken upon loss of signal. The polarity of signal detect is configurable in PCS1G\_SD\_CFG.SD\_POL.

The source of signal detect is selected in PCS1G\_SD\_CFG.SD\_SEL to either the SerDes PMA or the PMD receiver. If the SerDes PMA is used as source, the SerDes macro provides the signal detect. If the PMD receiver is used as source, signal detect is sampled externally through one of the GPIO pins on the device. For more information about the configuration of the GPIOs and signal detect, see SI Boot Controller, page 187.

PCS1G LINK STATUS.SIGNAL DETECT contains the current value of the signal detect input.

### 3.2.2.4 Tx Loopback

For debug purposes, the Tx data path in the PCS can be looped back into the Rx data path. This feature is enabled through PCS1G\_LB\_CFG.TBI\_HOST\_LB\_ENA.

#### 3.2.2.5 Test Patterns

The following table lists the registers associated with configuring test patterns.

Table 12 · Test Pattern Registers

| Registers                | Description                | Replication |
|--------------------------|----------------------------|-------------|
| PCS1G_TSTPAT_MODE_CFG    | Test pattern configuration | Per PSC     |
| PCS1G_TSTPAT_MODE_STATUS | Test pattern status        | Per PCS     |

PCS1G\_TSTPAT\_MODE\_CFG.JTP\_SEL overwrites normal operation of the PCS and enables generation of jitter test patterns for debugging. The jitter test patterns are defined in IEEE 802.3, Annex 36A, and the following patterns are supported.

- · High frequency test pattern
- Low frequency test pattern
- · Mixed frequency test pattern
- · Continuous random test pattern with long frames
- · Continuous random test pattern with short frames

PCS1G\_TSTPAT\_MODE\_STATUS register holds information about error and lock conditions while running the jitter test patterns.

#### 3.2.2.6 Low Power Idle

The following table lists the registers associated with low power idle (LPI).

Table 13 · Low Power Idle Registers

| Registers                | Description                                     | Replication |
|--------------------------|-------------------------------------------------|-------------|
| PCS1G_LPI_CFG            | Configuration of the PCS low power idle process | Per PSC     |
| PCS1G_LPI_WAKE_ERROR_CNT | Error counter                                   | Per PCS     |
| PCS1G_LPI_STATUS         | Low Power Idle status                           | Per PCS     |

The PCS supports Energy Efficient Ethernet (EEE) as defined by IEEE 802.3az. The PCS converts Low Power Idle (LPI) encoding between the MAC and the serial interface transparently. In addition, the PCS provides control signals allowing to stop data transmission in the SerDes macro. During low power idles the serial transmitter in the SerDes macro can be powered down, only interrupted periodically while transmitting refresh information, which allows the receiver to notice that the link is still up but in power down mode.



For more information about powering down the serial transmitter in the SerDes macros, see SERDES1G, page 25 or SERDES6G, page 30.

It is not necessary to enable the PCS for EEE, because it is controlled indirectly by the shared queue system. It is possible, however, to manually force the PCS into the low power idle mode through PCS1G\_LPI\_CFG.TX\_ASSERT\_LPIDLE. During LPI mode, the PCS constantly encodes low power idle with periodical refreshes. For more information about EEE, see Energy Efficient Ethernet, page 127.

The current low power idle state can be observed through PCS1G\_LPI\_STATUS for both receiver and transmitter:

- RX LPI MODE: Set if the receiver is in low power idle mode.
- RX\_QUIET: Set if the receiver is in the Quiet state of the low power idle mode. If cleared while RX\_LPI\_MODE is set, the receiver is in the refresh state of the low power idle mode.

The same is observable for the transmitter through TX LPI MODE and TX QUIET.

If an LPI symbol is received, the RX\_LPI\_EVENT\_STICKY bit is set, and if an LPI symbol is transmitted, the TX\_LPI\_EVENT\_STICKY bit is set. These events are sticky.

The PCS1G\_LPI\_WAKE\_ERROR\_CNT wake-up error counter increments when the receiver detects a signal and the PCS is not synchronized. This can happen when the transmitter fails to observe the wake-up time or if the receiver is not able to synchronize in time.

#### 3.2.2.7 100BASE-FX

The following table lists the registers associated with 100BASE-FX configuration.

Table 14 • 100BASE-FX Registers

| Registers        | Description                              | Replication |
|------------------|------------------------------------------|-------------|
| PCS_FX100_CFG    | Configuration of the PCS 100BASE-FX mode | Per PSC     |
| PCS_FX100_STATUS | Status of the PCS 100BASE-FX mode        | Per PCS     |

The PCS supports a 100BASE-FX mode in addition to the SGMII and 1000BASE-X SerDes modes. The 100BASE-FX mode uses 4-bit/5-bit coding as specified in IEEE 802.3 Clause 24 for fiber connections. The 100BASE-FX mode is enabled through PCS\_FX100\_CFG.PCS\_ENA, which masks out all PCS1G related registers.

The following options are available:

**Far-End Fault facility**. In 100BASE-FX, the PCS supports the optional Far-End Fault facility. Both Far-End Fault generation (PCS\_FX100\_CFG.FEF\_GEN\_ENA) and Far-End Fault Detection (PCS\_FX100\_CFG.FEF\_CHK\_ENA) are supported. An Far-End Fault incident is recorded in PCS\_FX100\_STATUS.FEF\_FOUND.

**Signal Detect**. 100BASE-FX has a similar signal detect scheme to the SGMII and SerDes modes. For 100BASE-FX, PCS\_FX100\_CFG.SD\_ENA enables signal detect, PCS\_FX100\_CFG.SD\_POL controls the polarity, and PCS\_FX100\_CFG.SD\_SEL selects the input source. The current status of the signal detect input can be observed through PCS\_FX100\_STATUS.SIGNAL\_DETECT. For more information about signal detect, see Signal Detect, page 24.

**Link Surveillance**. The PCS synchronization status can be observed through PCS\_FX100\_STATUS.SYNC\_STATUS. When synchronization is lost, the link breaks and PCS\_FX100\_STATUS.SYNC\_LOST\_STICKY is set. The PCS continuously tries to recover the link.

**Unidirectional mode**. 100BASE-FX has a similar unidirectional mode as SGMII and SerDes modes. PCS FX100 CFG.UNIDIR MODE ENA enables unidirectional mode.

### 3.3 SERDES1G

SERDES1G is a high-speed SerDes interface that operates at 1 Gbps (SGMII/SerDes) and 100 Mbps (100BASE-FX). The 100BASE-FX mode is supported by oversampling.



The following table lists the registers associated with SERDES1G.

Table 15 · SERDES1G Registers

| Registers           | Description                 | Replication |
|---------------------|-----------------------------|-------------|
| SERDES1G_COMMON_CFG | Common configuration        | Per SerDes  |
| SERDES1G_DES_CFG    | Deserializer configuration  | Per SerDes  |
| SERDES1G_IB_CFG     | Input buffer configuration  | Per SerDes  |
| SERDES1G_SER_CFG    | Serializer configuration    | Per SerDes  |
| SERDES1G_OB_CFG     | Output buffer configuration | Per SerDes  |
| SERDES1G_PLL_CFG    | PLL configuration           | Per SerDes  |
| SERDES1G_MISC_CFG   | Miscellaneous configuration | Per SerDes  |

For increased performance in specific application environments, SERDES1G supports the following:

- Programmable loop-bandwidth and phase regulation of deserializer
- Input buffer signal detect/loss of signal (LOS) options
- · Input buffer with equalization
- · Programmable output buffer features, including:
  - De-emphasis
  - · Amplitude drive levels
  - Slew rate control
  - Idle mode
- · Synchronous Ethernet support
- · Loopbacks for system test

### 3.3.1 SERDES1G Basic Configuration

The SERDES1G is enabled in SERDES1G\_COMMON\_CFG.ENA\_LANE. By default, the SERDES1G is held reset and must be released from reset before the interface is active. This is done through SERDES1G\_COMMON\_CFG.SYS\_RST and SERDES1G\_MISC\_CFG.LANE\_RST.

#### 3.3.1.1 SERDES1G Frequency Configuration

To operate the SERDES1G block at 1.25 GHz (corresponding to 1 Gbps data rate), the internal macro PLL must be configured as follows:

- 1. Configure SERDES1G\_PLL\_CFG.PLL\_FSM\_CTRL\_DATA to 200.
- 2. Set SYS\_RST = 0 (active) and PLL\_FSM\_ENA = 0 (inactive).
- 3. Set SYS RST = 1 (deactive) and PLL FSM ENA = 1 (active).

# 3.3.2 SERDES1G Loopback Modes

The SERDES1G interface supports two different loopback modes for testing and debugging data paths: equipment loopback and facility loopback.

### 3.3.2.1 Equipment Loopback (SERDES1G\_COMMON\_CFG.ENA\_ELOOP)

Data is looped back from serializer output to deserializer input, and the receive clock is recovered. The equipment loopback includes all transmit and receive functions, except for the input and output buffers. The Tx data can still be observed on the output.

#### 3.3.2.2 Facility Loopback (SERDES1G COMMON CFG.ENA FLOOP)

The clock and parallel data output from deserializer are looped back to the serializer interface. Incoming serial data passes through the input buffer, the CDR, the deserializer, back to the serializer, and finally out through the output buffer.

Only one of the loopbacks can be enabled at the same time.

The following illustration shows the loopback paths.



Figure 7 · SERDES1G Loopback Modes



# 3.3.3 Synchronous Ethernet

The SERDES1G block can recover the clock from the received data and apply the clock to either a per-SerDes recovered clock output pin (SERDES1G\_COMMON\_CFG.RECO\_SEL\_A) or a common recovered clock output pin that may also be driven by another SerDes macros as well (SERDES1G\_COMMON\_CFG.RECO\_SEL\_B). Note that only one macro should drive the common recovered clock output pin at the same time.

In addition, it is possible to squelch the recovered clock if the associated PCS cannot detect valid data (SERDES1G\_COMMON\_CFG.SE\_AUTO\_SQUELCH\_A\_ENA and SERDES1G\_COMMON\_CFG.SE\_AUTO\_SQUELCH\_B\_ENA).

For more information about Synchronous Ethernet, see Layer 1 Timing, page 152.

# 3.3.4 SERDES1G Deserializer Configuration

The SERDES1G block includes digital control logic that interacts with the analog modules within the block and compensates for the frequency offset between the received data and the internal high-speed reference clock. To gain high jitter performance, the phase regulation is a PI-type regulator, whose proportional (P) and integrative (I) characteristics can be independently configured. The integrative part of the phase regulation loop is configured inSERDES1G\_DES\_CFG.DES\_PHS\_CTRL. The limits of the integrator are programmable, allowing different settings for the integrative regulation while guaranteeing that the proportional part still is stronger than the integrative part. Integrative regulation compensates frequency modulation from DC up to cut-off frequency. Frequencies above the cut-off frequency are compensated by the proportional part. The time constant of the integrator is controlled independently of the proportional regulation by SERDES1G\_DES\_CFG.DES\_BW\_HYST. The DES\_BW\_HYST register field is programmable in a range from 3 to 7. The lower the configuration setting, the smaller the time-constant of the integrative regulation. For normal operation, configure DES\_BW\_HYST to 5.

The cut-off-frequency is calculated to:

fco = 1/(2 × PI × 128 × PLL period × 32 × 2<sup>(DES\_BW\_HYST + 1 - DES\_BW\_ANA)</sup>

PLL period = 1/(data rate)

The integrative regulator can compensate a static frequency offset within the programmed limits down to a remaining frequency error of below 4 ppm. In steady state, the integrator toggles between two values



around the exact value, and the proportional part of the phase regulation takes care of the remaining phase error.

The loop bandwidth for the proportional part of the phase regulation loop is controlled by configuring SERDES1G\_DES\_CFG.DES\_BW\_ANA.

The fastest loop bandwidth setting (lowest configuration value) results in a loop bandwidth that is equal to the maximum frequency offset compensation capability. For improved jitter performance, use a setting with sufficient margin to track the expected frequency offset rather than using the maximum frequency offset. For example, if a 100 ppm offset is expected, use a setting that is four times higher than the offset.

The following table provides the limits for the frequency offset compensation. The values are theoretical limits for input signals without jitter, because the actual frequency offset compensation capability is dependent on the toggle rate of the input data and the input jitter. Note that only applicable configuration values are listed.

| DES_BW_ANA | Limits   |
|------------|----------|
| 4          | 1953 ppm |
| 5          | 977 ppm  |
| 6          | 488 ppm  |
| 7          | 244 ppm  |

Table 16 · SERDES1G Loop Bandwidth

In the event of an 180° phase jump of the incoming data signal, the sampling stage of the deserializer may become stuck. To prevent this situation, the SERDES1G provides a 180° deadlock protection mechanism (SERDES1G\_DES\_CFG.DES\_MBTR\_CTRL). If this mechanism is enabled, a small frequency offset is applied to the phase regulation loop. The offset is sufficient to move the sampling point out of the 180° deadlock region, while at the same time, small enough to allow the regulation loop to compensate when the sample point is within the data eye.

# 3.3.5 SERDES1G Serializer Configuration

The serializer provides the ability to align the phase of the internal clock and data to a selected source (SERDES1G\_SER\_CFG.SER\_ENALI). The phase align logic is used when SERDES1G operates in the facility loopback mode.

# 3.3.6 SERDES1G Input Buffer Configuration

The SERDES1G input buffer supports the following configurable options:

- · 100BASE-FX mode support
- · Signal detection, threshold configurable
- · Configurable equalization including corner frequency configuration for the equalization filter
- DC voltage offset compensation
- Configurable common mode voltage (CMV) termination
- Selectable hysteresis, configurable hysteresis levels

When the SerDes interface operates in 100BASE-FX mode, the input buffer of the SERDES1G macro must also be configured for 100BASE-FX (SERDES1G IB CFG.IB FX100 ENA).

The input buffer provides an option to configure the threshold level of the signal detect circuit to adapt to different input amplitudes. The signal detect circuit can be configured by SERDES1G IB CFG.IB ENA DETLEV and SERDES1G IB CFG.IB DET LEV.

The SERDES1G block offers options to compensate for channel loss. Degraded signals can be equalized, and the corner frequency of the equalization filter can be adapted to the channel behavior. The equalization settings are configured by SERDES1G\_IB\_CFG.IB\_EQ\_GAIN and SERDES1G\_IB\_CFG.IB\_CORNER\_FREQ.

The SERDES1G block can compensate for possible DC-offset, which can distort the received input signal, by enabling SERDES1G IB CFG.IB ENA OFFSET COMP during normal reception.



The common-mode voltage (CMV) input termination can be set to either an internal reference voltage or to VDD\_A. To allow external DC-coupling of the input buffer to an output buffer, set the CMV input termination to the internal reference voltage, with internal DC-coupling disabled. SERDES1G\_IB\_CFG.IB\_ENA\_DC\_COUPLING controls internal DC-coupling, and SERDES1G\_IB\_CFG.IB\_ENA\_CMV\_TERM controls CMV input termination. The following modes are defined by CMV input termination and DC-coupling.

- SGMII compliant mode with external AC coupling (IB\_ENA\_DC\_COUPLING = 0, IB ENA CMV TERM = 1)
- Microsemi-mode with external DC-coupling to another Versatile output buffer, which can operate DC-coupled to the input buffer (IB\_ENA\_DC\_COUPLING = 0, IB\_ENA\_CMV\_TERM = 0)
- 100BASE-FX low frequency mode (IB\_ENA\_DC\_COUPLING = 1, IB\_ENA\_CMV\_TERM = 1)

The SERDES1G macro supports input hysteresis, which is required for some standards (SGMII). The hysteresis function is enabled by SERDES1G\_IB\_CFG.IB\_ENA\_HYST, and hysteresis levels are defined by SERDES1G\_IB\_CFG.IB\_HYST\_LEV.

**Note:** Hysteresis and DC offset compensation cannot be enabled at the same time. For more information, see IB ENA OFFSET COMP in the SERDES1G IB CFG register.

### 3.3.7 SERDES1G Output Buffer Configuration

The SERDEDS1G output buffer supports the following configurable options.

- · Configurable amplitude settings
- · Configurable slew rate control
- 3 dB de-emphasis selectable
- Idle mode

The output amplitude of the output buffer is controlled by SERDES1G\_OB\_CFG.OB\_AMP\_CTRL. It can be adjusted in 50 mV steps from 0.4 V to 1.1 V peak-to-peak differential. The output amplitude also depends on the output buffer's supply voltage. For more information about dependencies between the maximum achievable output amplitude and the output buffer's supply voltage, refer to the electrical section for the dependencies between the maximum achievable output amplitude and the output buffer's supply voltage.

Adjust the slew rate adjustment using SERDES1G OB CFG.OB SLP.

The output buffer supports a fixed 3 dB de-emphasis (SERDES1G\_SER\_CFG.SER\_DEEMPH).

The output buffer supports an idle mode (SERDES1G\_SER\_CFG.SER\_IDLE), which results in an differential peak-to-peak output amplitude of less than 30 mV.

# 3.3.8 SERDES1G Clock and Data Recovery (CDR) in 100BASE-FX

To enable clock and data recovery when operating the SERDES1G in 100BASE-FX mode, set the following registers.

- SERDES1G MISC CFG.DES 100FX CPMD ENA = 1
- SERDES1G IBJ CFG.IB FX100 ENA = 1
- SERDES1G DES CFG.DES CPMD SEL = 2

# 3.3.9 Energy Efficient Ethernet

The SERDES1G block supports Energy Efficient Ethernet as defined in IEEE 802.3az. To enable the low power modes, SERDES1G\_MISC\_CFG.TX\_LPI\_MODE\_ENA and SERDES1G\_MISC\_CFG.RX\_LPI\_MODE\_ENA must be set. At this point, the attached PCS takes full control over the high-speed output and input buffer activity.

#### 3.3.10 SERDES1G Data Inversion

The data streams in the transmit and the receive direction can be inverted using SERDES1G\_MISC\_CFG.TX\_DATA\_INV\_ENA and SERDES1G\_MISC\_CFG.RX\_DATA\_INV\_ENA. Effectively this allows for swapping the P and N lines of the high-speed serial link.



### 3.4 SERDES6G

The SERDES6G is a high-speed SerDes interface that operates at 100 Mbps (100BASE-FX), 1 Gbps (SGMII/SerDes), 2.5 Gbps (SGMII), and 5 Gbps (QSGMII). The 100BASE-FX mode is supported by oversampling.

The following table lists the registers associated with SERDES6G.

Table 17 · SERDES6G Registers

| Registers           | Description                 | Replication |
|---------------------|-----------------------------|-------------|
| SERDES6G_COMMON_CFG | Common configuration        | Per SerDes  |
| SERDES6G_DES_CFG    | Deserializer configuration  | Per SerDes  |
| SERDES6G_IB_CFG     | Input buffer configuration  | Per SerDes  |
| SERDES6G_IB_CFG1    | Input buffer configuration  | Per SerDes  |
| SERDES6G_SER_CFG    | Serializer configuration    | Per SerDes  |
| SERDES6G_OB_CFG     | Output buffer configuration | Per SerDes  |
| SERDES6G_OB_CFG1    | Output buffer configuration | Per SerDes  |
| SERDES6G_PLL_CFG    | PLL configuration           | Per SerDes  |
| SERDES6G_MISC_CFG   | Miscellaneous configuration | Per SerDes  |

For increased performance in specific application environments, SERDES6G supports the following:

- Baud rate support, configurable from 1 Gbps to 2.5 G, for quarter and half rate modes
- · Programmable loop bandwidth and phase regulation for the deserializer
- Configurable input buffer feature such as signal detect/loss of signal (LOS) options
- Configurable output buffer features such as programmable de-emphasis, amplitude drive levels and slew rate control
- Synchronous Ethernet support
- · Loopbacks for system test

# 3.4.1 SERDES6G Basic Configuration

The SERDES6G is enabled in SERDES6G\_COMMON\_CFG.ENA\_LANE. By default, the SERDES6G is held reset and must be released from reset before the interface is active. This is done through SERDES6G\_COMMON\_CFG.SYS\_RST and SERDES6G\_MISC\_CFG.LANE\_RST.

#### 3.4.1.1 SERDES6G PLL Frequency Configuration

To operate the SERDES6G block at the correct frequency, configure the internal macro as follows. PLL calibration is enabled through SERDES6G\_PLL\_CFG.PLL\_FSM\_ENA.

- Configure SERDES6G\_PLL\_CFG.PLL\_FSM\_CTRL\_DATA in accordance with data rates listed in the following tables.
- Set SYS\_RST = 0 (active) and PLL\_FSM\_ENA = 0 (inactive).
- Set SYS\_RST = 1 (deactive) and PLL\_FSM\_ENA = 1 (active).

Table 18 • PLL Configuration

| Mode                      | SERDES6G_PLL_CFG.PLL_FSM_CTRL_DATA |
|---------------------------|------------------------------------|
| SGMII/SerDes, 1 Gbps data | 60                                 |
| SGMII, 2.5 Gbps data      | 48                                 |



#### 3.4.1.2 SERDES6G Frequency Configuration

The following table lists the range of data rates that are supported by the SERDES6G block.

Table 19 · SERDES6G Frequency Configuration Registers

| Configuration                | SGMII/SerDes<br>1 Gbps | SGMII<br>2.5 Gbps |
|------------------------------|------------------------|-------------------|
| SERDES6G_PLL_CFG.PLL_ROT_FRQ | 0                      | 1                 |
| SERDES6G_PLL_CFG.PLL_ROT_DIR | 1                      | 0                 |
| SERDES6G_PLL_CFG.PLL_ENA_ROT | 0                      | 1                 |
| SERDES6G_COMMON_CFG.QRATE    | 1                      | 0                 |
| SERDES6G_COMMON_CFG.HRATE    | 0                      | 1                 |

### 3.4.2 SERDES6G Loopback Modes

The SERDES6G interface supports two different loopback modes for testing and debugging data paths: equipment loopback and facility loopback.

### 3.4.2.1 Equipment Loopback (SERDES6G\_COMMON\_CFG.ENA\_ELOOP)

Data is looped back from serializer output to the deserializer input, and the receive clock is recovered. The equipment loopback includes all transmit and receive functions, except for the input and output buffers. The Tx data can still be observed on the output.

#### 3.4.2.2 Facility Loopback (SERDES6G\_COMMON\_CFG.ENA\_FLOOP)

The clock and parallel data output from deserializer are looped back to the serializer interface. Incoming serial data passes through the input buffer, the CDR, the deserializer, back to the serializer, and finally out through the output buffer.

Only one of the loopbacks can be enabled at the same time.

The following illustration shows the loopback paths for the SERDESG6.

Figure 8 • SERDES6G Loopback Modes





### 3.4.3 Synchronous Ethernet

The SERDES6G block can recover the clock from the received data and apply the clock to either a per-SerDes recovered clock output pin (SERDES6G\_COMMON\_CFG.RECO\_SEL\_A) or a common recovered clock output pin that may be driven by another SerDes macros as well (SERDES6G\_COMMON\_CFG.RECO\_SEL\_B). Note that only one macro should drive the common recovered clock output pin at the same time.

In addition, it is possible to squelch the recovered clock if the associated PCS cannot detect valid data (SERDES6G\_COMMON\_CFG.SE\_AUTO\_SQUELCH\_A\_ENA and SERDES6G\_COMMON\_CFG.SE\_AUTO\_SQUELCH\_B\_ENA).

For more information about Synchronous Ethernet, see Layer 1 Timing, page 152.

### 3.4.4 SERDES6G Deserializer Configuration

The SERDES6G block includes digital control logic that interacts with the analog modules within the block and compensates for the frequency offset between the received data and the internal high-speed reference clock. To gain high jitter performance, the phase regulation is a PI-type regulator, whose proportional (P) and integrative (I) characteristics can be independently configured.

The integrative part of the phase regulation loop is configured in SERDES6G\_DES\_CFG.DES\_PHS\_CTRL. The limits of the integrator are programmable, allowing different settings for the integrative regulation while guaranteeing that the proportional part still is stronger than the integrative part. Integrative regulation compensates frequency modulation from DC up to cut-off frequency. Frequencies greater than the cut-off frequency are compensated by the proportional part.

The DES\_BW\_HYST register field controls the time constant of the integrator independently of the proportional regulator. The range of DES\_BW\_HYST is programmable as follows:

- Full rate mode = 3 to 7
- Quarter-rate mode = 1 to 7

The lower the configuration setting the smaller the time-constant of the integrative regulation. For normal operation, configure DES BW HYST to 5.

The cut-off-frequency is calculated to:

fco = 1/(2 × PI × 128 × PLL period × 32 × 2<sup>(DES BW HYST + 1 - DES BW ANA)</sup>

PLL period = 1/(n × data rate)

where, n = 1 (full rate mode) or 4 (quarter-rate mode)

The integrative regulator can compensate a static frequency offset within the programmed limits down to a remaining frequency error of below 4 ppm. In steady state, the integrator toggles between two values around the exact value, and the proportional part of the phase regulation takes care of the remaining phase error. The loop bandwidth for the proportional part of the phase regulation loop is controlled by configuring SERDES6G DES CFG.SW.ANA.

The fastest loop bandwidth setting (lowest configuration value) results in a loop bandwidth that is equal to the maximum frequency offset compensation capability. For improved jitter performance, use a setting with sufficient margin to track the expected frequency offset rather than using the maximum frequency offset. For example, if a 100 ppm offset is expected, use a setting that is four times higher than the offset.

The following table provides the limits for the frequency offset compensation. The values are theoretical limits for input signals without jitter, because the actual frequency offset compensation capability is dependent on the toggle rate of the input data and the input jitter. Note that only applicable configuration



values are listed. HRATE and QRATE are the configuration settings of SERDES6G COMMON CFG.HRATE and SERDES6G COMMON CFG.QRATE.

Table 20 · SERDES6G Loop Bandwidth

| DES_BW_ANA | Limits when HRATE = 1 QRATE = 0 | Limits when HRATE = 0 QRATE = 1 |
|------------|---------------------------------|---------------------------------|
| 2          |                                 | 1953 ppm                        |
| 3          | 1953 ppm                        | 977 ppm                         |
| 4          | 977 ppm                         | 488 ppm                         |
| 5          | 488 ppm                         | 244 ppm                         |
| 6          | 244 ppm                         | 122 ppm                         |
| 7          | 122 ppm                         | 61 ppm                          |

In the event of an 180° phase jump of the incoming data signal, the sampling stage of the deserializer may become stuck. To prevent this situation, the SERDES6G provides a 180° deadlock protection mechanism (SERDES6G\_DES\_CFG.DES\_MBTR\_CTRL). If this mechanism is enabled, a small frequency offset is applied to the phase regulation loop. The offset is sufficient to move the sampling point out of the 180° deadlock region, while at the same time, small enough to allow the regulation loop to compensate when the sample point is within the data eye.

### 3.4.5 SERDES6G Serializer Configuration

The serializer provides the ability to align the phase of the internal clock and data to a selected source (SERDES6G\_SER\_CFG.SER\_ENALI). The phase align logic is used when SERDES6G operates in the facility loopback mode.

# 3.4.6 SERDES6G Input Buffer Configuration

The SERDES6G input buffer supports configurable options for:

- Automatic input voltage offset compensation
- Loss of signal detection

The input buffer is typically AC-coupled. As a result, the common-mode termination is switched off (SERDES6G\_IB\_CFG1.IB\_CTERM\_ENA). In order to support type-2 loads (DC-coupling at 1.0 V termination voltage) according to the OIF CEI specifications, common-mode termination must be enabled.

The sensitivity of the level detect circuit can be adapted to the input signal's characteristics (amplitude and noise). The threshold value for the level detect circuit is set in SERDES6G\_IB\_CFG.IB\_VBCOM. The default value is suitable for normal operation.

When the SerDes interface operates in 100BASE-FX mode, the input buffer of the SERDES6G macro must also be configured for 100BASE-FX (SERDES6G IB CFG.IB FX100 ENA).

During test or reception of low data rate signals (for example, 100BASE-FX), the DC-offset compensation must be disabled. For all other modes, the DC-offset compensation must be enabled for optimized performance. DC-offset compensation is controlled by SERDES6G\_IB\_CFG1.IB\_ENA\_OFFSAC and SERDES6G\_IB\_CFG1.IB\_ENA\_OFFSDC.

# 3.4.7 SERDES6G Output Buffer Configuration

The SERDEDS6G output buffer supports the following configurable options.

- Amplitude control
- · De-emphasis and output polarity inversion
- Slew rate control
- · Skew adjustment
- Idle mode



The maximum output amplitude of the output buffer depends on the output buffer's supply voltage. For interface standards requiring higher output amplitudes (backplane application or interface to optical modules, for example), the output buffer can be supplied from a 1.2 V instead of a 1.0 V supply. By default, the output buffer is configured for 1.2 V mode, because enabling the 1.0 V mode when supplied from 1.2 V must be avoided. The supply mode is configured by SERDES6G\_OB\_CFG.OB\_ENA1V\_MODE.

The output buffer supports a four-tap pre-emphasis realized by one pre-cursor, the center tap, and two post cursors. The pre-cursor coefficient, C0, is configured by SERDES6G\_SER\_CFG.OB\_PREC. C0 is a 5-bit value, with the most significant bit defining the polarity. The lower 4-bit value is hereby defined as B0. The first post-cursor coefficient, C2, is configured by SERDES6G\_OB\_CFG.OB\_POST0. C2 is a 6-bit value, with the most significant bit defining the polarity. The lower 5-bit value is hereby defined as B2. The second post-cursor coefficient, C3, is configured by SERDES6G\_SER\_CFG.OB\_POST1. C3 is 5-bit value, with the most significant bit defining the polarity. The lower 4-bit value is hereby defined as B3. The center-tap coefficient, C1, is a 6-bit value. Its polarity can be programmed by SERDES6G\_OB\_CFG.OB\_POL, which is hereby defined as p1. For normal operation SERDES6G\_OB\_CFG.OB\_POL must be set to 1. The value of the 6 bits forming C1 is calculated by the following equation.

Equation 1: C1: (64 - (B0 + B2 + B3)) × p1

The output amplitude is programmed by SERDES6G\_OB\_CFG1.OB\_LEV, which is a 6-bit value. This value is internally increased by 64 and defines the amplitude coefficient K. The range of K is therefore 64 to 127. The differential peak-peak output amplitude is given by 8.75 mV × K. The maximum peak-peak output amplitude depends on the data stream and can be calculated to:

Equation 2: 
$$H(Z) = 4.375 \text{ mVpp} \times K \times (C0 \times z1 + C1 \times z0 + C2 \times z-1 + C3 \times z-2)/64$$

with  $z^n$  denoting the current bits of the data pattern defining the amplitude of Z. The output amplitude also depends on the output buffer's supply voltage.

The configuration bits are summarized in the following table.

Table 21 · De-Emphasis and Amplitude Configuration

| Configuration | Value                | Description                                                |
|---------------|----------------------|------------------------------------------------------------|
| OB_PREC       | Signed 5-bit value   | Pre-cursor setting <i>C0</i> . Range is –15 to 15.         |
| OB_POST0      | Signed 6-bit value   | First post-cursor setting <i>C2</i> . Range is –31 to 31.  |
| OB_POST1      | Signed 5-bit value   | Second post-cursor setting <i>C3</i> . Range is –15 to 15. |
| OB_LEV        | Unsigned 6-bit value | Amplitude coefficient, K = OB_LEV + 64. Range is 0 to 63.  |
| OB_POL        | 0<br>1               | Non-inverting mode. Inverting mode.                        |

The output buffer provides the following additional options to configure its behavior.

- Idle mode: Enabling idle mode (SERDES6G\_OB\_CFG.OB\_IDLE) results in a remaining voltage of less than 30 mV at the buffers differential outputs.
- Slew Rate: Slew rate can be controlled by two configuration settings.
   SERDES6G\_OB\_CFG.OB\_SR\_H provides coarse adjustments, and SERDES6G\_OB\_CFG.OB\_SR provides fine adjustments.
- Skew control: In 1 Gbps SGMII mode, skew adjustment is controlled by SERDES6G\_OB\_CFG1.OB\_ENA\_CAS. Skew control is not applicable to other modes.

# 3.4.8 SERDES6G Clock and Data Recovery (CDR) in 100BASE-FX

To enable clock and data recovery when operating SERDES6G in 100BASE-FX mode, set the following register fields:

- SERDES1G MISC CFG.DES 100FX CPMD ENA = 1
- SERDES1G IBJ CFG.IB FX100 ENA = 1
- SERDES1G DES CFG.DES CPMD SEL = 2



# 3.4.9 Energy Efficient Ethernet

The SERDES6G block supports Energy Efficient Ethernet as defined in IEEE Draft P802.3az. To enable the low power modes, SERDES6G\_MISC\_CFG.TX\_LPI\_MODE\_ENA and SERDES6G\_MISC\_CFG.RX\_LPI\_MODE\_ENA must be set. At this point, the attached PCS takes full control over the high-speed output and input buffer activity.

#### 3.4.10 SERDES6G Data Inversion

The data streams in the transmit and the receive direction can be inverted using SERDES6G\_MISC\_CFG.TX\_DATA\_INV\_ENA and SERDES6G\_MISC\_CFG.RX\_DATA\_INV\_ENA. This effectively allows for swapping the P and N lines of the high-speed serial link.

### 3.4.11 SERDES6G Signal Detection Enhancements

Signal detect information from the SERDES6G macro is normally directly passed to the attached PCS. It is possible to enable a hysteresis such that the signal detect condition must be active or inactive for a certain time before it is signaled to the attached PCS.

The signal detect assertion time (the time signal detect must be active before the information is passed to a PCS) is programmable in SERDES6G\_DIG\_CFG.SIGDET\_AST. The signal detect de-assertion time (the time signal detect must be inactive before the information is passed to a PCS) is programmable in SERDES6G\_DIG\_CFG.SIGDET\_DST.

# 3.4.12 High-Speed I/O Configuration Bus

The high-speed SerDes macros are configured using the high-speed I/O configuration bus (MCB), which is a serial bus connecting the configuration register set with all the SerDes macros. The HSIO::MCB\_SERDES1G\_ADDR\_CFG register is used for SERDES1G macros and HSIO::MCB\_SERDES6G\_ADDR\_CFG register is used for SERDES6G macros. The configuration busses are used for both writing to and reading from the macros.

The SERDES6G macros are programmed as follows:

- Program the configuration registers for the SERDES6G macro. For more information about configuration options, see SERDES6G, page 30.
- Transfer the configuration from the configuration registers to one or more SerDes macros by writing
  the address of the macro (MCB\_SERDES6G\_ADDR\_CFG.SERDES6G\_ADDR) and initiating the
  write access (MCB\_SERDES6G\_ADDR\_CFG.SERDES6G\_WR\_ONE\_SHOT).
- The SerDes macro address is a mask with one bit per macro so that one or more macros can be programmed at the same time.
- The MCB\_SERDES6G\_ADDR\_CFG.SERDES6G\_WR\_ONE\_SHOT are automatically cleared when the writing is done.

The configuration and status information in the SERDES6G macros can be read as follows:

- Transfer the configuration and status from one or more SerDes macros to the configuration registers by writing the address of the macro (MCB\_SERDES6G\_ADDR\_CFG.SERDES6G\_ADDR) and initiating the read access (MCB\_SERDES6G\_ADDR\_CFG.SERDES6G\_RD\_ONE\_SHOT).
- The SerDes macro address is a mask with one bit per macro so that configuration and status information from one or more macros can be read at the same time. When reading from more than one macro, the results from each macro are OR'ed together.
- The MCB\_SERDES6G\_ADDR\_CFG.SERDES6G\_RD\_ONE\_SHOT are automatically cleared when the reading is done.

The SERDES1G macros are programmed similarly to the SERDES6G macros, except that MCB\_SERDES1G\_ADDR\_CFG must be used for register access. For more information about configuration options, see SERDES1G, page 25.

# 3.5 Copper Transceivers

This section describes the high-level functionality and operation of four built-in copper transceivers. The integration is kept as close to multichip PHY and switch designs as possible. This allows a fast path for



software already running in a similar distributed design while still benefiting from the cost savings provided by the integration.

### 3.5.1 Register Access

The registers of the integrated transceivers are not placed in the memory map of the switch, but are attached instead to the built-in MII management controller 0 of the device. As a result, PHY registers are accessed indirectly through the switch registers. For more information, see MII Management Controller, page 203.

In addition to providing the IEEE 802.3 specified 16 MII Standard Set registers, the PHYs contain an extended set of registers that provide additional functionality. The devices support the following types of registers:

- IEEE Clause 22 device registers with addresses from 0 to 31
- Two pages of extended registers with addresses from 16E1 through 30E1 and 16E2 through 30E2
- General-purpose registers with addresses from 0G to 30G
- IEEE Clause 45 device registers accessible through the Clause 22 registers 13 and 14 to support IEEE 802.3az Energy Efficient Ethernet registers

The memory mapping is controlled through PHY\_MEMORY\_PAGE\_ACCESS::PAGE\_ACCESS\_CFG. The following illustration shows the relationship between the device registers and their address spaces.

Figure 9 · Register Space Layout



#### 3.5.1.1 Broadcast Write

The PHYs can be configured to accept MII PHY register write operations, regardless of the destination address of these writes. This is enabled in PHY\_CTRL\_STAT\_EXT::BROADCAST\_WRITE\_ENA. This enabling allows similar configurations to be sent quickly to multiple PHYs without having to do repeated MII PHY write operations. This feature applies only to writes; MII PHY register read operations are still interpreted with "correct" address.

### 3.5.1.2 Register Reset

The PHY can be reset through software, enabled in PHY\_CTRL::SOFTWARE\_RESET\_ENA. Enabling this field initiates a software reset of the PHY. Fields that are not described as sticky are returned to their default values. Fields that are described as sticky are only returned to defaults if sticky-reset is disabled through PHY\_CTRL\_STAT\_EXT::STICKY\_RESET\_ENA. Otherwise, they retain their values from prior to the software reset. A hardware reset always brings all PHY registers back to their default values.

### 3.5.2 Cat5 Twisted Pair Media Interface

The twisted pair interfaces are compliant with IEEE 802.3-2008 and IEEE 802.3az for Energy Efficient Ethernet.

#### 3.5.2.1 Voltage-Mode Line Driver

Unlike many other gigabit PHYs, this PHY uses a patented voltage-mode line driver that allows it to fully integrate the series termination resistors (required to connect the PHY's Cat5 interface to an external 1:1



transformer). Also, the interface does not require placement of an external voltage on the center tap of the magnetic. The following illustration shows the connections.

Figure 10 · Cat5 Media Interface



### 3.5.2.2 Cat5 Auto-Negotiation and Parallel Detection

The integrated transceivers support twisted pair auto-negotiation as defined by clause 28 of the IEEE 802.3-2008. The auto-negotiation process evaluates the advertised capabilities of the local PHY and its link partner to determine the best possible operating mode. In particular, auto-negotiation can determine speed, duplex configuration, and master or slave operating modes for 1000BASE-TX. Auto-negotiation also allows the device to communicate with the link partner (through the optional "next pages") to set attributes that may not otherwise be defined by the IEEE standard.

If the Cat5 link partner does not support auto-negotiation, the device automatically use parallel detection to select the appropriate link speed.

Auto-negotiation can be disabled by clearing PHY\_CTRL.AUTONEG\_ENA. If auto-negotiation is disabled, the state of the SPEED\_SEL\_MSB\_CFG, SPEED\_SEL\_LSB\_CFG, and DUPLEX\_MODE\_CFG fields in the PHY\_CTRL register determine the device's operating speed and duplex mode. Note that while 10BASE-T and 100BASE-T do not require auto-negotiation, 1000BASE-T does require it (defined by clause 40).

### 3.5.2.3 1000BASE-T Forced Mode Support

The integrated transceivers provides support for a 1000BASE-T forced test mode. In this mode, the PHY can be forced into 1000BASE-T mode and does not require manual setting of master/slave at the two ends of the link. This mode is only for test purposes. Do not use in normal operation. To configure a PHY in this mode, set PHY\_EEE\_CTRL.FORCE\_1000BT\_ENA = 1, with PHY\_CTRL.SPEED\_SEL\_LSB\_CFG = 1 and PHY\_CTRL.SPEED\_SEL\_LSB\_CFG = 0.



### 3.5.2.4 Automatic Crossover and Polarity Detection

For trouble-free configuration and management of Ethernet links, the integrated transceivers include a robust automatic crossover detection feature for all three speeds on the twisted-pair interface (10BASE-T, 100BASE-T, and 1000BASE T). Known as HP Auto-MDIX, the function is fully compliant with clause 40 of the IEEE 802.3-2002.

Additionally, the device detects and corrects polarity errors on all MDI pairs—a useful capability that exceeds the requirements of the standard.

Both HP Auto-MDIX detection and polarity correction are enabled in the device by default. Default settings can be changed using the POL\_INV\_DIS and PAIR\_SWAP\_DIS fields in the PHY\_BYPASS\_CTRL register. Status bits for each of these functions are located in the PHY\_AUX\_CTRL\_STAT register.

The integrated transceivers can be configured to perform HP Auto-MDIX, even when auto-negotiation is disabled (PHY\_CTRL.AUTONEG\_ENA = 0) and the link is forced into 10/100 speeds. To enable the HP Auto-MDIX feature, set PHY BYPASS CTRL.FORCED SPEED AUTO MDIX DIS to 0.

The HP Auto-MDIX algorithm successfully detects, corrects, and operates with any of the MDI wiring pair combinations listed in the following table.

Table 22 · Supported MDI Pair Combinations

| 1, 2 | 3, 6 | 4, 5 | 7, 8 | Mode                                        |
|------|------|------|------|---------------------------------------------|
| Α    | В    | С    | D    | Normal MDI                                  |
| В    | Α    | D    | С    | Normal MDI-X                                |
| Α    | В    | D    | С    | Normal MDI with pair swap on C and D pair   |
| В    | Α    | С    | D    | Normal MDI-X with pair swap on C and D pair |

### 3.5.2.5 Manual MDI/MDI-X Setting

As an alternative to HP Auto-MDIX detection, the PHY can be forced to be MDI or MDI X using PHY\_EXT\_MODE\_CTRL.FORCE\_MDI\_CROSSOVER\_ENA. Setting this field to 10 forces MDI, and setting 11 forces MDI-X. Leaving the bits 00 enables the MDI/MDI-X setting to be based on FORCED\_SPEED\_AUTO\_MDIX\_DIS and PAIR\_SWAP\_DIS in the register PHY\_BYPASS\_CTRL.

#### 3.5.2.6 Link Speed Downshift

For operation in cabling environments that are incompatible with 1000BASE-T, the device provides an automatic link speed "downshift" option. When enabled, the device automatically changes its 1000BASE-T auto-negotiation advertisement to the next slower speed after a set number of failed attempts at 1000BASE-T. No reset is required to exit this state if a subsequent link partner with 1000BASE-T support is connected. This is useful in setting up in networks using older cable installations that may include only pairs A and B and not pairs C and D.

Link speed downshifting is configured and monitored using SPEED\_DOWNSHIFT\_STAT, SPEED\_DOWNSHIFT\_CFG, and SPEED\_DOWNSHIFT\_ENA in the register PHY\_CTRL\_EXT3.

#### 3.5.2.7 Energy Efficient Ethernet

The integrated transceivers support IEEE 802.3az Energy Efficient Ethernet (EEE). This standard provides a method for reducing power consumption on an Ethernet link during times of low use.



Figure 11 · Low Power Idle Operation



Using LPI, the usage model for the link is to transmit data as fast as possible and then return to a low power idle state. Energy is saved on the link by cycling between active and low power idle states. Power is reduced during LPI by turning off unused circuits and, using this method, energy use scales with bandwidth utilization.

The transceivers use LPI to optimize power dissipation in 100BASE-TX and 1000BASE-T operation. In addition, IEEE 802.3az defines a 10BASE-Te mode that reduces transmit signal amplitude from 5 V to approximately 3.3 V, peak-to-peak. This mode reduces power consumption in 10 Mbps link speed and can fully interoperate with legacy 10BASE-T compliant PHYs over 100 m Cat5 cable or better.

To configure the transceivers in 10BASE-Te mode, set PHY\_EEE\_CTRL.EEE\_LPI\_RX\_100BTX\_DIS to 1 for each port. Additional Energy Efficient Ethernet features are controlled through Clause 45 registers as defined in Clause 45 registers to Support Energy Efficient Ethernet

### 3.5.3 Wake-On-LAN and SecureOn

The device supports Wake-on-LAN, an Ethernet networking standard to awaken hosts by using a "magic packet" that is decoded to ascertain the source, and then assert an interrupt pin or an LED. The device also supports SecureOn to secure Wake-on-LAN against unauthorized access. The following illustration shows an overview of the Wake-on-LAN functionality.

Figure 12 · Wake-On-LAN Functionality



Wake-on-LAN detection is available in 10BASE-T, 100BASE-TX, and 1000BASE-T modes., It is enabled by setting the interrupt mask register PHY\_INT\_MASK. WOL\_INT\_ENA and its status is read in the interrupt status register PHY\_INT\_STAT. WOL\_INT\_PEND. Wake-on-LAN and SecureOn are configured for each port using the PHY\_WOL\_MDINT\_CTRL register. The MAC address for each port is saved in its local register space (PHY\_WOL\_MAC\_ADDRx).

#### 3.5.4 Ethernet Inline Powered Devices

The integrated transceivers can detect legacy inline powered devices in Ethernet network applications. The inline powered detection capability can be part of a system that allows for IP-phone and other devices, such as wireless access points, to receive power directly from their Ethernet cable, similar to



office digital phones receiving power from a Private Branch Exchange (PBX) office switch over the telephone cabling. This can eliminate the need of an external power supply for an IP-phone. It also enables the inline powered device to remain active during a power outage (assuming the Ethernet switch is connected to an uninterrupted power supply, battery, back-up power generator, or some other uninterruptable power source).

The following illustration shows an example of this type of application.

Figure 13 · Inline Powered Ethernet Switch



The following procedure describes the process that an Ethernet switch must perform to process inline power requests made by a link partner (LP); that is, in turn, capable of receiving inline power.

- 1. Enables the inline powered device detection mode on each transceiver using its serial management interface. Set PHY\_CTRL\_EXT4.INLINE\_POW\_DET\_ENA to 1.
- Ensures that the Auto-Negotiation Enable bit (register 0.12) is also set to 1. In the application, the
  device sends a special Fast Link Pulse (FLP) signal to the LP. Reading
  PHY\_CTRL\_EXT4.INLINE\_POW\_DET\_STAT returns 00 during the search for devices that require
  Power-over-Ethernet (PoE).
- 3. The transceiver monitors its inputs for the FLP signal looped back by the LP. An LP capable of receiving PoE loops back the FLP pulses when the LP is in a powered down state. This is reported when PHY\_CTRL\_EXT4.INLINE\_POW\_DET\_STAT reads back 01. If an LP device does not loop back the FLP after a specific time, PHY\_CTRL\_EXT4.INLINE\_POW\_DET\_STAT automatically resets to 10.
- 4. If the transceiver reports that the LP needs PoE, the Ethernet switch must enable inline power on this port, externally of the PHY.
- 5. The PHY automatically disables inline powered device detection if PHY\_CTRL\_EXT4.INLINE\_POW\_DET\_STAT automatically resets to 10, and then automatically changes to its normal auto-negotiation process. A link is then auto-negotiated and established when the link status bit is set (PHY\_STAT.LINK\_STAT is set to 1).
- 6. In the event of a link failure (indicated when PHY\_STAT.LINK\_STAT reads 0), the inline power must be disabled to the inline powered device external to the PHY. The transceiver disables its normal auto-negotiation process and re-enables its inline powered device detection mode.



### **3.5.5 IEEE 802.3af PoE Support**

The integrated transceivers are also compatible with switch designs intended for use in systems that supply power to Data Terminal Equipment (DTE) by means of the MDI or twisted pair cable, as described in clause 33 of the IEEE 802.3af.

## 3.5.6 ActiPHY™ Power Management

In addition to the IEEE-specified power-down control bit (PHY\_CTRL.POWER\_DOWN\_ENA), the device also includes an ActiPHY power management mode for each PHY. The ActiPHY mode enables support for power-sensitive applications. It uses a signal detect function that monitors the media interface for the presence of a link to determine when to automatically power-down the PHY. The PHY "wakes up" at a programmable interval and attempts to wake-up the link partner PHY by sending a burst of FLP over copper media.

The ActiPHY power management mode in the integrated transceivers is enabled on a per-port basis during normal operation at any time by setting PHY\_AUX\_CTRL\_STAT.ACTIPHY\_ENA to 1.

Three operating states are possible when ActiPHY mode is enabled:

- Low power state
- LP wake-up state
- Normal operating state (link up state)

The PHY switches between the low power state and the LP wake-up state at a programmable rate (the default is two seconds) until signal energy is detected on the media interface pins. When signal energy is detected, the PHY enters the normal operating state. If the PHY is in its normal operating state and the link fails, the PHY returns to the low power state after the expiration of the link status time-out timer. After reset, the PHY enters the low power state.

When auto-negotiation is enabled in the PHY, the ActiPHY state machine operates as described. If auto-negotiation is disabled and the link is forced to use 10BT or 100BTX modes while the PHY is in its low power state, the PHY continues to transition between the low power and LP wake-up states until signal energy is detected on the media pins. At that time, the PHY transitions to the normal operating state and stays in that state even when the link is dropped. If auto-negotiation is disabled while the PHY is in the normal operation state, the PHY stays in that state when the link is dropped and does not transition back to the low power state.

The following illustration shows the relationship between ActiPHY states and timers.

Figure 14 · ActiPHY State Diagram



#### 3.5.6.1 Low Power State

All major digital blocks are powered down in the lower power state.



In this state, the PHY monitors the media interface pins for signal energy. The PHY comes out of low power state and transitions to the normal operating state when signal energy is detected on the media. This happens when the PHY is connected to one of the following:

- Auto-negotiation capable link partner
- Another PHY in enhanced ActiPHY LP wake-up state

In the absence of signal energy on the media pins, the PHY transitions from the low power state to the LP wake-up state periodically based on the programmable sleep timer (PHY\_CTRL\_EXT3.ACTIPHY\_SLEEP\_TIMER). The actual sleep time duration is random, from –80 ms to 60 ms, to avoid two linked PHYs in ActiPHY mode entering a lock-up state during operation.

After sending signal energy on the relevant media, the PHY returns to the low power state.

#### 3.5.6.2 Link Partner Wake-up State

In the link partner wake-up state, the PHY attempts to wake up the link partner. Up to three complete FLP bursts are sent on alternating pairs A and B of the Cat5 media for a duration based on the wake-up timer, which is set using register bits 20E1.12:11.

After sending signal energy on the relevant media, the PHY returns to the low power state.

#### 3.5.6.3 Normal Operating State

In normal operation, the PHY establishes a link with a link partner. When the media is unplugged or the link partner is powered down, the PHY waits for the duration of the programmable link status time-out timer, which is set using ACTIPHY\_LINK\_TIMER\_MSB\_CFG and ACTIPHY\_LINK\_TIMER\_LSB\_CFG in the PHY AUX CTRL STAT register. It then enters the low power state.

## 3.5.7 Testing Features

The integrated transceivers include several testing features designed to facilitate performing system-level debugging.

#### 3.5.7.1 Ethernet Packet Generator (EPG)

The Ethernet Packet Generator (EPG) can be used at each of the 10/100/1000BASE-T speed settings for copper Cat5 media to isolate problems between the MAC and the PHY, or between a local PHY and its remote link partner. Enabling the EPG feature effectively disables all MAC interface transmit pins and selects the EPG as the source for all data transmitted onto the twisted pair interface.

**Important** The EPG is intended for use with laboratory or in-system testing equipment only. Do not use the EPG testing feature when the PHY is connected to a live network.

To use the EPG feature, set PHY 1000BT EPG2.EPG ENA to 1.

When PHY\_1000BT\_EPG2.EPG\_RUN\_ENA is set to 1, the PHY begins transmitting Ethernet packets based on the settings in the PHY\_1000BT\_EPG1 and PHY\_1000BT\_EPG2 registers. These registers set:

- Source and destination addresses for each packet
- Packet size
- Inter-packet gap
- FCS state
- Transmit duration
- Payload pattern

If PHY\_1000BT\_EPG1.TRANSMIT\_DURATION\_CFG is set to 0, PHY\_1000BT\_EPG1.EPG\_RUN\_ENA is cleared automatically after 30,000,000 packets are transmitted.

#### 3.5.7.2 CRC Counters

Two separate CRC counters are available in the PHY: a 14-bit good CRC counter available through PHY\_CRC\_GOOD\_CNT.CRC\_GOOD\_PKT\_CNT and a separate 8-bit bad CRC counter in PHY\_CTRL\_EXT4.CRC\_1000BT\_CNT.



#### 3.5.7.3 Far-End Loopback

The far-end loopback testing feature is enabled by setting

PHY\_CTRL\_EXT1.FAR\_END\_LOOPBACK\_ENA to 1. When enabled, it forces incoming data from a link partner on the current media interface, into the MAC interface of the PHY, to be re-transmitted back to the link partner on the media interface as shown in the following illustration. The incoming data also appears on the receive data pins of the MAC interface. Data present on the transmit data pins of the MAC interface is ignored when using this testing feature.

Note: The far-end loopback is only operational in 1Gbps mode.

Figure 15 · Far-End Loopback



### 3.5.7.4 Near-End Loopback

When the near-end loopback testing feature is enabled (by setting PHY\_CTRL.LOOPBACK\_ENA to 1), data on the transmit data pins (TXD) is looped back in the PCS block, onto the device receive data pins (RXD), as shown in the following illustration. When using this testing feature, no data is transmitted over the network.

Figure 16 · Near-End Loopback



### 3.5.7.5 Connector Loopback

The connector loopback testing feature allows the twisted pair interface to be looped back externally. When using the connector loopback feature, the PHY must be connected to a loopback connector or a loopback cable. Pair A must be connected to pair B, and pair C to pair D, as shown in the following illustration. The connector loopback feature functions at all available interface speeds.

Figure 17 · Connector Loopback



When using the connector loopback testing feature, the device auto-negotiation, speed, and duplex configuration is set using device registers 0, 4, and 9. For 1000BASE-T connector loopback, the following additional writes are required, executed in the following steps:

- Enable the 1000BASE-T connector loopback. Set PHY\_CTRL\_EXT2.CON\_LOOPBACK\_1000BT\_ENA to 1.
- 2. Disable pair swap correction. Set PHY\_CTRL\_EXT2.CON\_LOOPBACK\_1000BT\_ENA to 1.

# 3.5.8 VeriPHY™ Cable Diagnostics

The integrated transceivers include a comprehensive suite of cable diagnostic functions that are available through the on-board processor. These functions enable cable operating conditions and status to be accessed and checked. The VeriPHY suite has the ability to identify the cable length and operating conditions and to isolate common faults that can occur on the Cat5 twisted pair cabling.

For the functional details of the VeriPHY suite and the operating instructions, see the *ENT-AN0125*, *PHY*, *Integrated PHY-Switch VeriPHY - Cable Diagnostics Feature* Application Note.



## 3.6 Statistics

The following table lists the registers for the statistics module.

Table 23 · Counter Registers

| Register                                                                                    | Description                                                                                        | Replication                          |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------|
| SYS:STAT:CNT                                                                                | Data register for reading port counters. The current view is specified in SYS::STAT_CFG.STAT_VIEW. | Per counter<br>for specified<br>port |
| SYS::STAT_CFG.STAT_VIEW                                                                     | Sets the current counter view.                                                                     | None                                 |
| SYS::STAT_CFG.STAT_CLEAR_SHOT                                                               | Clears counters per counter group.                                                                 | None                                 |
| QSYS::STAT_CNT_CFG.TX_GREEN_CNT_MODE<br>QSYS::STAT_CNT_CFG.TX_YELLOW_CNT_MODE               | Controls whether to counts bytes or frames for Tx priority counters.                               | None                                 |
| QSYS::STAT_CNT_CFG.DROP_GREEN_CNT_MODE<br>QSYS::STAT_CNT_CFG.DROP_YELLOW_CNT_MODE           | Controls whether to counts bytes or frames for drop priority counters.                             | None                                 |
| ANA::AGENCTRL.GREEN_COUNT_MODE ANA::AGENCTRL.YELLOW_COUNT_MODE ANA::AGENCTRL.RED_COUNT_MODE | Controls whether to counts bytes or frames for Rx priority counters.                               | None                                 |

The device implements a statistics block containing the following counter groups:

- · Receive statistics available per physical ingress port
- · Transmit statistics available per physical egress port
- · FIFO Drop statistics available per physical ingress port

Each counter is 32 bits wide, which is large enough to ensure a wrap-around time longer than 13 seconds for port statistics on a 2.5G port and longer than 30 seconds for port statistics on a 1G port.

Each switch core port has 44 Rx counters, 18 FIFO drop counters, and 31 Tx counters. The following lists the counters.

### 3.6.1 Port Statistics

The following table defines the per-port available Rx counters and lists the counter's address in the common statistics block.

Table 24 · Receive Counters in the Statistics Block

| -    |                 | Counter |                                                                          |
|------|-----------------|---------|--------------------------------------------------------------------------|
| Туре | Short Name      | Address | Description                                                              |
| Rx   | c_rx_oct        | 0x00    | Received octets in good and bad frames.                                  |
| Rx   | c_rx_uc         | 0x01    | Number of good broadcasts.                                               |
| Rx   | c_rx_mc         | 0x02    | Number of good multicasts.                                               |
| Rx   | c_rx_bc         | 0x03    | Number of good unicasts.                                                 |
| Rx   | c_rx_short      | 0x04    | Number of short frames with valid CRC (<64 bytes).                       |
| Rx   | c_rx_frag       | 0x05    | Number of short frames with invalid CRC (<64 bytes).                     |
| Rx   | c_rx_jabber     | 0x06    | Number of long frames with invalid CRC (according to MAXLEN.MAX_LENGTH). |
| Rx   | c_rx_crc        | 0x07    | Number of CRC errors, alignment errors and RX_ER events.                 |
| Rx   | c_rx_symbol_err | 80x0    | Number of frames with RX_ER events.                                      |



Table 24 • Receive Counters in the Statistics Block (continued)

| Туре | Short Name         | Counter<br>Address | Description                                                                                                                  |
|------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------|
| Rx   | c_rx_sz_64         | 0x09               | Number of 64-byte frames in good and bad frames.                                                                             |
| Rx   | c_rx_sz_65_127     | 0x0A               | Number of 65-127-byte frames in good and bad frames.                                                                         |
| Rx   | c_rx_sz_128_255    | 0x0B               | Number of 128-255-byte frames in good and bad frames.                                                                        |
| Rx   | c_rx_sz_256_511    | 0x0C               | Number of 256-511-byte frames in good and bad frames.                                                                        |
| Rx   | c_rx_sz_512_1023   | 0x0D               | Number of 512-1023-byte frames in good and bad frames.                                                                       |
| Rx   | c_rx_sz_1024_1526  | 0x0E               | Number of 1024-1526-byte frames in good and bad frames.                                                                      |
| Rx   | c_rx_sz_jumbo      | 0x0F               | Number of 1527-MAXLEN.MAX_LENGTH-byte frames in good and bad frames. Counter is only applicable if MAXLEN.MAX_LENGTH > 1526. |
| Rx   | c_rx_pause         | 0x10               | Number of received pause frames.                                                                                             |
| Rx   | c_rx_control       | 0x11               | Number of MAC control frames received.                                                                                       |
| Rx   | c_rx_long          | 0x12               | Number of long frames with valid CRC (according to MAXLEN.MAX_LENGTH).                                                       |
| Rx   | c_rx_cat_drop      | 0x13               | Number of frames dropped due to classifier rules.                                                                            |
| Rx   | c_rx_red_prio_0    | 0x14               | Number of received frames classified to QoS class 0 and discarded by a policer.                                              |
| Rx   | c_rx_red_prio_1    | 0x15               | Number of received frames classified to QoS class 1 and discarded by a policer.                                              |
| Rx   | c_rx_red_prio_2    | 0x16               | Number of received frames classified to QoS class 2 and discarded by a policer.                                              |
| Rx   | c_rx_red_prio_3    | 0x17               | Number of received frames classified to QoS class 3 and discarded by a policer.                                              |
| Rx   | c_rx_red_prio_4    | 0x18               | Number of received frames classified to QoS class 4 and discarded by a policer                                               |
| Rx   | c_rx_red_prio_5    | 0x19               | Number of received frames classified to QoS class 5 and discarded by a policer.                                              |
| Rx   | c_rx_red_prio_6    | 0x1A               | Number of received frames classified to QoS class 6 and discarded by a policer.                                              |
| Rx   | c_rx_red_prio_7    | 0x1B               | Number of received frames classified to QoS class 7 and discarded by a policer.                                              |
| Rx   | c_rx_yellow_prio_0 | 0x1C               | Number of received frames classified to QoS class 0 and marked yellowby a policer                                            |
| Rx   | c_rx_yellow_prio_1 | 0x1D               | Number of received frames classified to QoS class 1 and marked yellowby a policer                                            |
| Rx   | c_rx_yellow_prio_2 | 0x1E               | Number of received frames classified to QoS class 2 and marked yellowby a policer                                            |
| Rx   | c_rx_yellow_prio_3 | 0x1F               | Number of received frames classified to QoS class 3 and marked yellowby a policer                                            |



Table 24 · Receive Counters in the Statistics Block (continued)

|      |                    | Counter |                                                                                    |
|------|--------------------|---------|------------------------------------------------------------------------------------|
| Type | Short Name         | Address | Description                                                                        |
| Rx   | c_rx_yellow_prio_4 | 0x20    | Number of received frames classified to QoS class 4 and marked yellowby a policer  |
| Rx   | c_rx_yellow_prio_5 | 0x21    | Number of received frames classified to QoS class 5 and marked yellowby a policer  |
| Rx   | c_rx_yellow_prio_6 | 0x22    | Number of received frames classified to QoS class 6 and marked yellowby a policer  |
| Rx   | c_rx_yellow_prio_7 | 0x23    | Number of received frames classified to QoS class 7 and marked yellowby a policer  |
| Rx   | c_rx_green_prio_0  | 0x24    | Number of received frames classified to QoS class 0 and marked green by a policer. |
| Rx   | c_rx_green_prio_1  | 0x25    | Number of received frames classified to QoS class 1 and marked green by a policer. |
| Rx   | c_rx_green_prio_2  | 0x26    | Number of received frames classified to QoS class 2 and marked greenby a policer.  |
| Rx   | c_rx_green_prio_3  | 0x27    | Number of received frames classified to QoS class 3 and marked green by a policer. |
| Rx   | c_rx_green_prio_4  | 0x28    | Number of received frames classified to QoS class 4 and marked green by a policer. |
| Rx   | c_rx_green_prio_5  | 0x29    | Number of received frames classified to QoS class 5 and marked green by a policer. |
| Rx   | c_rx_green_prio_6  | 0x2A    | Number of received frames classified to QoS class 6 and marked green by a policer. |
| Rx   | c_rx_green_prio_7  | 0x2B    | Number of received frames classified to QoS class 7 and marked green by a policer. |
|      |                    |         |                                                                                    |

The following table defines the per-port available Tx counters and lists the counter address.

Table 25 • Tx Counters in the Statistics Block

| Туре | Short Name      | Counter<br>Address | Description                                                                                         |
|------|-----------------|--------------------|-----------------------------------------------------------------------------------------------------|
| Tx   | c_tx_oct        | 0x40               | Transmitted octets in good and bad frames.                                                          |
| Tx   | c_tx_uc         | 0x41               | Number of good unicasts.                                                                            |
| Tx   | c_tx_mc         | 0x42               | Number of good multicasts.                                                                          |
| Tx   | c_tx_bc         | 0x43               | Number of good broadcasts.                                                                          |
| Тх   | c_tx_col        | 0x44               | Number of transmitted frames experiencing a collision. An excessive collided frame gives 16 counts. |
| Тх   | c_txdrop        | 0x45               | Number of frames dropped due to excessive collisions or late collisions.                            |
| Tx   | c_txpause       | 0x46               | Number of transmitted pause frames.                                                                 |
| Tx   | c_tx_sz_64      | 0x47               | Number of 64-byte frames in good and bad frames.                                                    |
| Tx   | c_tx_sz_65_127  | 0x48               | Number of 65-127-byte frames in good and bad frames.                                                |
| Tx   | c_tx_sz_128_255 | 0x49               | Number of 128-255-byte frames in good and bad frames.                                               |



Table 25 • Tx Counters in the Statistics Block (continued)

| Туре | Short Name         | Counter<br>Address | Description                                                             |
|------|--------------------|--------------------|-------------------------------------------------------------------------|
| Tx   | c_tx_sz_256_511    | 0x4A               | Number of 256-511-byte frames in good and bad frames.                   |
| Tx   | c_tx_sz_512_1023   | 0x4B               | Number of 512-1023-byte frames in good and bad frames.                  |
| Tx   | c_tx_sz_1024_1526  | 0x4C               | Number of 1024-1526-byte frames in good and bad frames.                 |
| Tx   | c_tx_sz_jumbo      | 0x4D               | Number of 1527-MAXLEN.MAX_LENGTH-byte frames in good and bad frames.    |
| Тх   | c_tx_yellow_prio_0 | 0x4E               | Number of transmitted frames classified to QoS class 0 with DP level 1. |
| Тх   | c_tx_yellow_prio_1 | 0x4F               | Number of transmitted frames classified to QoS class 1 with DP level 1. |
| Тх   | c_tx_yellow_prio_2 | 0x50               | Number of transmitted frames classified to QoS class 2 with DP level 1. |
| Тх   | c_tx_yellow_prio_3 | 0x51               | Number of transmitted frames classified to QoS class 3 with DP level 1. |
| Тх   | c_tx_yellow_prio_4 | 0x52               | Number of transmitted frames classified to QoS class 4 with DP level 1. |
| Tx   | c_tx_yellow_prio_5 | 0x53               | Number of transmitted frames classified to QoS class 5 with DP level 1. |
| Тх   | c_tx_yellow_prio_6 | 0x54               | Number of transmitted frames classified to QoS class 6 with DP level 1. |
| Тх   | c_tx_yellow_prio_7 | 0x55               | Number of transmitted frames classified to QoS class 7 with DP level 1. |
| Тх   | c_tx_green_prio_0  | 0x56               | Number of transmitted frames classified to QoS class 0 with DP level 0. |
| Тх   | c_tx_green_prio_1  | 0x57               | Number of transmitted frames classified to QoS class 1 with DP level 0. |
| Тх   | c_tx_green_prio_2  | 0x58               | Number of transmitted frames classified to QoS class 2 with DP level 0. |
| Тх   | c_tx_green_prio_3  | 0x59               | Number of transmitted frames classified to QoS class 3 with DP level 0. |
| Тх   | c_tx_green_prio_4  | 0x5A               | Number of transmitted frames classified to QoS class 4 with DP level 0. |
| Тх   | c_tx_green_prio_5  | 0x5B               | Number of transmitted frames classified to QoS class 5 with DP level 0. |
| Тх   | c_tx_green_prio_6  | 0x5C               | Number of transmitted frames classified to QoS class 6 with DP level 0. |
| Тх   | c_tx_green_prio_7  | 0x5D               | Number of transmitted frames classified to QoS class 7 with DP level 0. |
| Tx   | c_tx_aged          | 0x5E               | Number of frames dropped due to frame aging.                            |



The following table defines the per-port available FIFO drop counters and lists the counter address.

Table 26 • FIFO Drop Counters in the Statistics Block

| Туре | Short Name         | Counter<br>Address | Description                                                                       |
|------|--------------------|--------------------|-----------------------------------------------------------------------------------|
| Drop | c_dr_local         | 0x80               | Number of frames discarded due to no destinations.                                |
| Drop | c_dr_tail          | 0x81               | Number of frames discarded due to no more memory in the queue system (tail drop). |
| Drop | c_dr_yellow_prio_0 | 0x82               | Number of FIFO discarded frames classified to QoS class 0 with DP level 1         |
| Drop | c_dr_yellow_prio_1 | 0x83               | Number of FIFO discarded frames classified to QoS class 1 with DP level 1         |
| Drop | c_dr_yellow_prio_2 | 0x84               | Number of FIFO discarded frames classified to QoS class 2 with DP level 1         |
| Drop | c_dr_yellow_prio_3 | 0x85               | Number of FIFO discarded frames classified to QoS class 3 with DP level 1         |
| Drop | c_dr_yellow_prio_4 | 0x86               | Number of FIFO discarded frames classified to QoS class 4 with DP level 1         |
| Drop | c_dr_yellow_prio_5 | 0x87               | Number of FIFO discarded frames classified to QoS class 5 with DP level 1         |
| Drop | c_dr_yellow_prio_6 | 0x88               | Number of FIFO discarded frames classified to QoS class 6 with DP level 1         |
| Drop | c_dr_yellow_prio_7 | 0x89               | Number of FIFO discarded frames classified to QoS class 7 with DP level 1         |
| Drop | c_dr_green_prio_0  | A8x0               | Number of FIFO discarded frames classified to QoS class 0 with DP level 0.        |
| Drop | c_dr_green_prio_1  | 0x8B               | Number of FIFO discarded frames classified to QoS class 1 with DP level 0.        |
| Drop | c_dr_green_prio_2  | 0x8C               | Number of FIFO discarded frames classified to QoS class 2 with DP level 0.        |
| Drop | c_dr_green_prio_3  | 0x8D               | Number of FIFO discarded frames classified to QoS class 3 with DP level 0.        |
| Drop | c_dr_green_prio_4  | 0x8E               | Number of FIFO discarded frames classified to QoS class 4 with DP level 0.        |
| Drop | c_dr_green_prio_5  | 0x8F               | Number of FIFO discarded frames classified to QoS class 5 with DP level 0.        |
| Drop | c_dr_green_prio_6  | 0x90               | Number of FIFO discarded frames classified to QoS class 6 with DP level 0.        |
| Drop | c_dr_green_prio_7  | 0x91               | Number of FIFO discarded frames classified to QoS class 7 with DP level 0.        |

# 3.6.2 Accessing and Clearing Counters

The counters are accessed through SYS:STAT:CNT using the counter address given for each counter in the tables in the preceding sections. Only a subset of the counters for all ports are addressable at the same time. The current subset is programmed in STAT\_CFG.STAT\_VIEW and includes port counters (Rx, Tx, drop) for the port number programmed in STAT\_CFG.STAT\_VIEW.

The following illustration shows the layout of the counter subset that are addressable through SYS:STAT:CNT. To change the view, write a new port number to STAT\_CFG.STAT\_VIEW.



Figure 18 · Counter Layout (SYS:STAT:CNT) Per View



Read Example To read the number of good unicast frames transmitted on port 3 (counter c\_tx\_uc), set the current view in STAT\_CFG.STAT\_VIEW to 3 and read SYS:STAT:CNT[0x41]. Note that with the current view, one could also read Rx and drop counters on port 3

The counters can be cleared per counter group per view. Writing to register STAT\_CFG.STAT\_CLEAR\_SHOT clears all counters associated with the counter groups specified by STAT\_CFG.STAT\_CLEAR\_SHOT for the view specified in STAT\_CFG.STAT\_VIEW.

It is possible to select whether to count frames or bytes for the following specific counters.

- The Rx priority counters (c\_rx\_red\_prio\_\*, c\_rx\_yellow\_prio\_\*, c\_rx\_green\_prio\_\*, where x is 0 through 7).
- The Tx priority counters (c tx yellow prio \*, c tx green prio \*, where x is 0 through 7).
- The Drop priority counters (c\_dr\_yellow\_prio\_\*, c\_dr\_green\_prio\_\*, where x is 0 through 7).

The Rx priority counters are programmed through ANA::AGENCTRL, and the Tx and drop priority counters are programmed through QSYS::STAT\_CNT\_CFG. When counting bytes, the frame length excluding inter frame gap and preamble is counted.

For testing purposes, all counters are both readable and writable. All counters wrap around to 0 when reaching the maximum.

For more information about how the counters map to relevant MIBs, see Port Counters, page 223.

### 3.7 Basic Classifier

The switch core includes a common basic classifier, which determines a number of properties affecting the forwarding of each frame through the switch. These properties are:

- Frame acceptance filtering. Drop illegal frame types.
- QoS classification. Assign one of eight QoS classes to the frame.
- Drop precedence (DP) classification. Assign one of two drop precedence levels to the frame.
- DSCP classification. Assign one of 64 DSCP values to the frame.
- VLAN classification. Extract tag information from the frame or use the port VLAN.
- Link aggregation code generation. Generate the link aggregation code.
- CPU forwarding determination. Determine CPU Forwarding and CPU extraction queue number

The outcome of the classifier is the basic classification result, which can be overruled by more intelligent frame processing in the VCAP IS1. For more information, see VCAP, page 60.

# 3.7.1 General Data Extraction Setup

This section provides information about the overall settings for data extraction that provides the data input to the classifier, VCAP, analyzer, and rewriter.



The following table lists the registers associated with general data extraction.

Table 27 · General Data Extraction Registers

| Register                             | Description                                                                                    | Replication                |
|--------------------------------------|------------------------------------------------------------------------------------------------|----------------------------|
| SYS::PORT_MODE.L3_PARSE_CFG          | Enables the use of Layer 3 and 4 protocol information for classification and frame processing. | Per port                   |
| SYS::VLAN_ETYPE_CFG                  | Ethernet Type for S-tags in addition to default value 0x88A8.                                  | None                       |
| ANA:PORT.VLAN_CFG.VLAN_INNER_TAG_ENA | Enables using inner VLAN tag for basic classification if available in incoming frame.          | Per port                   |
| ANA:PORT:S1_VLAN_INNER_TAG_ENA       | Enables using inner VLAN tag for IS1 key generation if available in incoming frame.            | Per port per<br>IS1 lookup |

It is programmable which VLAN tags are recognized. The use of Layer-3 and Layer-4 information for classification and forwarding can also be controlled.

The device recognizes three different VLAN tags:

- Customer tags (C-TAGs), which use TPID 0x8100.
- Service tags (S-TAGs), which use TPID 0x88A8 (IEEE 802.1ad).
- Service tags (S-TAGs), which use a custom TPID programmed in SYS::VLAN ETYPE CFG.

The device can parse and use information from up to two VLAN tags of any of the kinds described above.

By default, the outer VLAN tag is extracted and used for both the basic classification and the VCAP IS1 key generation. However, for both the basic classification and the VCAP IS1, there is an option to use the inner VLAN tag instead for frames with at least two VLAN tags. For basic classification, this is controlled in VLAN\_CFG.VLAN\_INNER\_TAG\_ENA and affects both QoS, DP, and VLAN classification as well as the frame acceptance filter. For IS1, this is controlled per lookup in S1\_VLAN\_INNER\_TAG\_ENA. Note that several keys in IS1 always contain both the inner VLAN tag and the outer VLAN tag.

Various blocks in the device uses Layer-3 and Layer-4 information for classification and forwarding. Layer-3 and Layer-4 information can be extracted from a frame with up to two VLAN tags. Frames with more than two VLAN tags are considered non-IP frames.

The actual use of Layer-3 and Layer-4 information for classification, forwarding, and rewriting is enabled in SYS::PORT MODE.L3 PARSE CFG. The following blocks are affected by this functionality:

- Basic classification: QoS, DP, and DSCP classification, link aggregation code generation, CPU forwarding
- VCAP: TCAM keys (IS1, IS2) using Layer 3 and Layer4 information
- Analyzer: Flooding and forwarding of IP multicast frames
- · Rewriter: Rewriting of IP information

# 3.7.2 Frame Acceptance Filtering

The following table lists the registers associated with frame acceptance filtering.

Table 28 · Frame Acceptance Filtering Registers

| Register          | Description                                   | Replication |
|-------------------|-----------------------------------------------|-------------|
| DEV::PORT_MISC    | Configures forwarding of special frames.      | Per port    |
| ANA:PORT:DROP_CFG | Configures discarding of illegal frame types. | Per port    |

Based on the configurations in the DROP\_CFG and PORT\_MISC registers, the classifier instructs the queue system to drop or forward certain frames types, such as:

· Frames with a multicast source MAC address



- Frames with a null source or null destination MAC address (address = 0x000000000000)
- Frames with errors signaled by the MAC (for example, an FCS error)
- MAC control frames
- Pause frames after flow control processing in the MAC.
- Untagged frames (excluding frames with reserved destination MAC addresses from the BPDU, GARP, and Link trace/CCM address ranges).
- Priority S-tagged frames
- · Priority C-tagged frames
- VLAN S-tagged frames
- VLAN C-tagged frames

By default, MAC control frames, pause frames, and frames with errors are dropped by the classifier.

The VLAN acceptance filter decides whether a frame's VLAN tagging is allowed on the port. By default, the outer VLAN tag is used as input to the filter, however, there is an option to use the inner VLAN tag instead for double tagged frames (VLAN CFG.VLAN INNER TAG ENA).

The following illustration shows the flowchart for the VLAN acceptance filter.



Figure 19 · VLAN Acceptance Filter



If the frame is accepted by the VLAN acceptance filter, it can still be discarded in other places of the switch, such as the following:

- · Policers, due to traffic exceeding a peak information rate.
- IS2 Security TCAM, due to permit/deny rules.
- · Analyzer, due to forwarding decisions such as VLAN ingress filtering.
- Queue system, due to lack of resources, frame aging, or excessive collisions.



# 3.7.3 QoS, DP, and DSCP Classification

This section provides information about the functions in the QoS, DP, and DSCP classification. The three tasks are described as one, because the tasks have a significant amount of functionality in common.

The following table lists the registers associated with QoS, DP, and DSCP classification.

Table 29 · QoS, DP, and DSCP Classification Registers

| Register                     | Description                                                             | Replication                 |
|------------------------------|-------------------------------------------------------------------------|-----------------------------|
| ANA.PORT.QOS_CFG             | Configuration of the overall classification flow for QoS, DP, and DSCP. | Per port                    |
| ANA:PORT:QOS_PCP_DEI_MAP_CFG | Mapping from (DEI, PCP) to (DP, QoS).                                   | Per port per<br>DEI per PCP |
| ANA::DSCP_CFG                | DSCP configuration per DSCP value.                                      | Per DSCP                    |
| ANA::DSCP_REWR_CFG           | DSCP rewrite values per DP level and QoS class.                         | Per DP and per QoS          |

The basic classification provides the user with control of the QoS, DP, and DSCP classification algorithm. The result of the basic classification are the following frame properties, which follow the frame through the switch:

- The frame's QoS class. This class is encoded in a 3-bit field, where 7 is the highest priority QoS class and 0 is the lowest priority QoS class. The QoS class is used by the queue system when enqueuing frames and when evaluating resource consumptions, for policing, statistics, and rewriter actions.
- The frame's DP level. This level is encoded in a 1-bit field, where frames with DP = 1 have the highest probability of being dropped and frames with DP = 0 have the lowest probability. The DP level is used by the dual leaky bucket policers for measuring committed and peak information rates, for restricting memory consumptions in the queue system, for collecting statistics, and for rewriting priority information in the rewriter. The DP level is incremented by the policers if a frame is exceeding a programmed committed information rate.
- The frame's DSCP. This value is encoded in a 6-bit fields. The DSCP value is forwarded with the frame to the rewriter where it is translated and rewritten into the frame. The DSCP value is only applicable to IPv4 and IPv6 frames.

The classifier looks for the following fields in the incoming frame to determine the QoS, DP, and DSCP classification:

- Port default QoS class and DP level. The default DSCP value is the frame's DSCP value. For non-IP frames, the DSCP is 0 and it is not used elsewhere in the switch.
- Priority Code Point (PCP) when the frame is VLAN tagged or priority tagged. There is an option to
  use the inner tag for double tagged frames (VLAN\_CFG.VLAN\_INNER\_TAG\_ENA). Both S-tagged
  and C-tagged frames are considered.
- Drop Eligible Indicator (DEI) when the frame is VLAN tagged or priority tagged. There is an option to
  use the inner tag for double tagged frames (VLAN\_CFG.VLAN\_INNER\_TAG\_ENA). Both S-tagged
  and C-tagged frames are considered.
- DSCP (all 6 bits, both for IPv4 and IPv6 packets). The classifier can look for the DSCP value behind up to two VLAN tags.

The following illustration shows the flow chart of basic QoS and DP classification.



Figure 20 · QoS and DP Basic Classification Flow



The following illustration shows the flow chart for basic DSCP classification.



Figure 21 · Basic DSCP Classification Flow Chart



The translation part of the DSCP classification is common for both QoS, DP, and DSCP classification.

The basic classified QoS, DP, and DSCP can be overwritten by more intelligent decisions made in the VCAP IS1.

## 3.7.4 VLAN Classification

The following table lists the registers associated with VLAN classification.

Table 30 · VLAN Configuration Registers

| Register | Description | Replication |
|----------|-------------|-------------|
|----------|-------------|-------------|



Table 30 · VLAN Configuration Registers (continued)

| ANA:PORT:VLAN_CFG | Configures the port's processing of VLAN information Per port in VLAN-tagged and priority-tagged frames. |
|-------------------|----------------------------------------------------------------------------------------------------------|
|                   | Configures the port-based VLAN.                                                                          |

The VLAN classification determines a tag header for all frames. The tag header includes the following information:

- Priority Code Point (PCP)
- Drop Eligible Indicator (DEI)
- VLAN Identifier (VID)
- Tag Protocol Identifier (TPID) type (TAG\_TYPE). This field informs whether tag used for classification was a C-tag or an S-tag.

The tag header determined by the classifier is carried with the frame through the switch and is used in various places such as the analyzer for forwarding and the rewriter for egress tagging operations.

The device recognizes three kinds of tags based on the TPID, which is the EtherType in front of the tag:

- Customer tags (C-TAGs), which use TPID 0x8100.
- Service tags (S-TAGs), which use TPID 0x88A8 (IEEE 802.1ad).
- Service tags (S-TAGs), which use a custom TPID programmed in SYS::VLAN\_ETYPE\_CFG.

For customer tags and service tags, both VLAN tags (tags with nonzero VID) and priority tags (tags with VID = 0) are processed.

The tag header is either retrieved from a tag in the incoming frame or from a default port-based tag header. The port-based tag header is configured in ANA:PORT:VLAN CFG.

For double tagged frames, there is an option to use the inner tag instead of the outer tag (VLAN\_CFG.VLAN\_INNNER\_TAG\_ENA).

In addition to the tag header, the port decides the number of VLAN tags to pop at egress (VLAN\_POP\_CNT). If the configured number of tags to pop is greater than the actual number of tags in the frame, the number is reduced to the number of actual tags in the frame.

The following illustration shows the flow chart for basic VLAN classification.



Figure 22 · Basic VLAN Classification Flow



The basic classifier can overwrite the basic classified PCP value with the frame's basic classified QoS class coming from the basic QoS classification. This option is enabled in ANA:PORT:PTP\_DLY1\_CFG.USE\_QOS\_AS\_PCP\_ENA. The basic classified tag header can be overwritten by more intelligent decisions made in the VCAP IS1.

# 3.7.5 Link Aggregation Code Generation

This section provides information about the functions in link aggregation code generation.



The following table lists the registers associated with aggregation code generation.

Table 31 · Aggregation Code Generation Registers

| Register      | Description                                                                                      | Replication |  |
|---------------|--------------------------------------------------------------------------------------------------|-------------|--|
| ANA::AGGR_CFG | Configures use of Layer-2 through Layer-4 flow information for link aggregation code generation. | Common      |  |

The classifier generates a link aggregation code, which is used in the analyzer when selecting to which port in a link aggregation group a frame is forwarded.

The following contributions to the link aggregation code is configured in the AGGR\_CFG register:

- Destination MAC address—use the lower 12 bits of the DMAC.
- Source MAC address—use the lower 12 bits of the SMAC.
- IPv6 flow label—use the 20 bits of the flow label.
- IPv4 source and destination IP addresses—use the lower 8 bits of the SIP and DIP.
- TCP/UDP source and destination port for IPv4 and IPv6 frames—use the lower 8 bits of the SPORT and DPORT.
- Random aggregation code—use a pseudo-random number instead of the frame information.

Each of the enabled contributions are XOR'ed together, yielding a 4-bit aggregation code ranging from 0 to 15. For more information about how the aggregation code is used, see Link Aggregation, page 247.

# 3.7.6 CPU Forwarding Determination

The following table lists the registers associated with CPU forwarding in the basic classifier.

Table 32 · CPU Forwarding Determination

| Register               | Description                                              | Replication |
|------------------------|----------------------------------------------------------|-------------|
| CPU_FWD_CFG            | Enables CPU forwarding for various frame types.          | Per port    |
| CPU_FWD_BPDU_CFG       | Enables CPU forwarding per BPDU address.                 | Per port    |
| CPU_FWD_GARP_CFG       | Enables CPU forwarding per GARP address.                 | Per port    |
| CPU_FWD_CCM_CFG        | Enables CPU forwarding per CCM/Link trace address        | Per port    |
| CPUQ_CFG and CPUQ_CFG2 | CPU extraction queues for various frame types            | None        |
| CPUQ_8021_CFG          | CPU extraction queues for BPDU, GARP, and CCM addresses. | None        |
| VRAP_CFG               | VLAN configuration of VRAP filter.                       | None        |
| VRAP_HDR_DATA          | Data match against VRAP header.                          | None        |
| VRAP_HDR_MASK          | Mask used to don't care bits in the VRAP header. None    |             |

The classifier has support for determining whether certain frames must be forwarded to the CPU extraction queues. Other parts of the device can also determine CPU forwarding, for example, the analyzer, or the VCAP IS2. All events leading to CPU forwarding are OR'ed together, and the final CPU extraction queue mask, which is available to the user, contains the sum of all events leading to CPU extraction. For more information, see CPU Extraction and Injection, page 264.

Upon CPU forwarding by the classifier, the frame type determines whether the frame is redirected or copied to the CPU. Any frame type or event causing a redirection to the CPU cause all front ports to be removed from the forwarding decision - only the CPU receives the frame. When copying a frame to the CPU, the normal forwarding of the frame is unaffected.



The following table lists the standard frame types, with respect to CPU forwarding, that are recognized by the classifier.

Table 33 • Frame Type Definitions for CPU Forwarding

| Frame                                                      | Condition                                                                                                                                                                                                                            | Copy/Redirect         |  |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|
| BPDU frames.<br>Reserved Addresses<br>(IEEE 802.1D 7.12.6) | DMAC = 0x0180C20000000 to 0x0180C20000F (BPDUs and various Slow protocols supporting spanning tree, link aggregation, port authentication)                                                                                           | Redirect/Copy/Discard |  |
| Reserved ALLBRIDGE address                                 | DMAC = 0x0180C2000010                                                                                                                                                                                                                | Redirect/Copy/Discard |  |
| GARP Application Addresses (IEEE 802.1D 12.5)              | DMAC = 0x0180C2000020 to 0x0180C200002F                                                                                                                                                                                              | Redirect/Copy/Discard |  |
| CCM/Link Trace Addresses<br>(IEEE P802.1ag)                | DMAC = 0x0180C2000030 to 0x0180C200003F                                                                                                                                                                                              | Redirect/Copy/Discard |  |
| IGMP                                                       | DMAC = 0x01005E0000000 to 0x01005E7FFFFF<br>EtherType = IPv4<br>IP Protocol = IGMP                                                                                                                                                   | Redirect              |  |
| MLD                                                        | DMAC = 0x333300000000 to 0x3333FFFFFFFF EtherType = IPv6 IPv6 Next Header = 0 Hop-by-hop options header with the first option being a Router Alert option with the MLD message (Option Type = 5, Opt Data Len = 2, Option Data = 0). | Redirect              |  |
| IPv4 Multicast Ctrl                                        | DMAC = 0x01005E0000000 to 0x01005E7FFFF<br>EtherType = IPv4<br>IP protocol is not IGMP<br>IPv4 DIP inside 224.0.0.x                                                                                                                  | Сору                  |  |
| Source port                                                | All frames received on enabled ingress port                                                                                                                                                                                          | Сору                  |  |

In addition, the classifier can recognize Versatile Register Access Protocol (VRAP) frames and redirect such frames to the CPU. This is a proprietary frame format, which is used for reading and writing switch configuration registers through ethernet frames. For more information, see VRAP Engine, page 148.

To determine if a frame is a VRAP frame, the VRAP filter in the classifier performs three checks:

- VLAN check. The filter can be either VLAN unaware or VLAN aware
   (ANA::VRAP\_CFG.VRAP\_VLAN\_AWARE\_ENA). If VLAN unaware, VRAP frames must be
   untagged. If VLAN aware, VRAP frames must be VLAN tagged and the frame's VID must match a
   configured value (ANA::VRAP\_CFG.VRAP\_VID). Double VLAN tagged frames always fail this
   check.
- EtherType and EPID check. The EtherType must be 0x8880 and the EPID must be 0x0004 (bytes 0 and 1 after the EtherType).
- VRAP header check. The VRAP header (bytes 0, 1, 2, and 3 after the EPID) must match a 32-bit configured value (ANA::VRAP\_HDR\_DATA) where any bits can be don't cared by a mask (ANA::VRAP\_HDR\_MASK).

If all three checks are fulfilled, frames are redirected to CPU extraction queue ANA::CPUQ CFG2.CPUQ VRAP.

The VRAP filter is enabled in ANA:PORT:CPU\_FWD\_CFG.



# 3.8 VCAP

The VCAP is a content-aware packet processor for wire-speed packet inspection for rich implementation of, for example, advanced VLAN and QoS classifications and manipulations, IP source guarding, and security features for wireline and wireless applications.

The following describes three VCAPs implemented in the device: IS1, IS2, and ES0. IS1 and IS2 are generic ingress VCAPs working on the incoming frames while ES0 is an egress VCAP working on all outgoing frames.

When a VCAP is enabled, each frame is examined to determine the frame type (for example IPv4 TCP frame) so that the frame information is extracted according to the frame type. Together with port-specific configuration and classification results from the basic classification, the extracted frame information makes up an entry key, which is passed to a TCAM and matched against entries in the TCAM.

An entry in the TCAM consists of a pattern and a mask, where the mask allows pattern-matching with the use of "don't cares". The first matching entry is then used to select an action. The following illustration provides a functional overview of a general TCAM.

Figure 23 · VCAP Functional Overview



Each frame results in up to six ingress VCAP lookups and one egress lookup per destination port. The lookups use different keys and the results determine the frame's ingress classification, security handling, and egress VLAN manipulation. The six ingress lookups and the associated VCAPs are:

- Advanced ingress classification, first lookup:
  - VCAP: IS1
  - Key: IS1
  - Entry: IS1 Control Entry
- Advanced ingress classification, second lookup:
  - VCAP: IS1
  - Kev: IS1
  - Entry: IS1 Control Entry
- · Advanced ingress classification, third lookup:
  - VCAP: IS1
  - Key: IS1
  - Entry: IS1 Control Entry
- IP source guarding check:
  - VCAP: IS2
  - Key: SMAC SIP4 (IPv4 frames) or SMAC SIP6 (IPv6 frames)
  - Entry: SMAC\_SIP4 Control Entry or SMAC\_SIP6 Control Entry
- Security enforcement, first lookup:
  - VCAP: IS2



- Key: MAC\_ETYPE, MAC\_LLC, MAC\_SNAP, ARP, IP4\_OTHER, IP4\_TCP\_UDP, IP6\_STD, IP6\_OTHER, IP6\_TCP\_UDP, OAM, CUSTOM, depending on frame type
- Entry: Access Control Entry
- · Security enforcement, second lookup
  - VCAP: IS2
  - Key: MAC\_ETYPE, MAC\_LLC, MAC\_SNAP, ARP, IP4\_OTHER, IP4\_TCP\_UDP, IP6\_STD, IP6\_OTHER, IP6\_TCP\_UDP, OAM, CUSTOM, depending on frame type
  - Entry: Access Control Entry

The egress lookup per destination port and associated VCAP is:

- Egress tagging and frame manipulations
  - VCAP: ES0
  - · Key: ES0
  - Entry: Egress Control Entry

The IP source guarding check is only carried out for IP frames.

CPU injected frames are subject to all the above VCAP lookups in IS1, IS2, and ES0.

With respect to IS1 and IS2, each frame is classified to one of seven overall VCAP frame types. The frame type determines the information to extract from the frame and also which VCAP entries to match against. The following table lists which frame types are used and which VCAP entries the frame types are matched against in IS1 and IS2. **Note** The lookup in ES0 is independent of the frame type, and all frames match against all entries in the TCAM.

Table 34 · IS1 and IS2 VCAP Frame Types

| Frame Type   | Condition                                                                                                                                                                                                                   | IS1 Entries                                                                    | IS2 Entries                         |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------|
| IPv6 Frame   | The Type/Len field is equal to 0x86DD. The IP version is 6. Special IPv6 frames: •IPv6 TCP frame: Next header is TCP (0x6) •IPv6 UDP frame: Next header is UDP (0x11) •IPv6 Other frame: Next header is neither TCP nor UDP | Frame type flags:<br>ETYPE_LEN = 1<br>IP_SNAP = 1<br>IP4 = 0<br>TCP_UDP<br>TCP | IP6_TCP_UDP<br>IP6_OTHER<br>IP6_STD |
| IPv4 Frame   | The Type/Len field is equal to 0x800. The IP version is 4. Special IPv4 frames: •IPv4 TCP frame: IP protocol is TCP (0x6) •IPv4 UDP frame: IP protocol is UDP (0x11) •IPv4 Other frame: IP protocol is neither TCP nor UDP  | Frame type flags:<br>ETYPE_LEN = 1<br>IP_SNAP = 1<br>IP4 = 1<br>TCP_UDP<br>TCP | IP4_TCP_UDP<br>IP4_OTHER            |
| (R)ARP Frame | The Type/Len field is equal to 0x0806 (ARP) or 0x8035 (RARP).                                                                                                                                                               | Frame type flags:<br>ETYPE_LEN = 1<br>IP_SNAP = 0                              | ARP                                 |
| OAM Frame    | The Type/Len field is equal to 0x8902, 0x8809, or 0x88EE. In particular, the following protocol data units use this EtherType: •IEEE 802.1ag (CFM) •IEEE 802.3 (EFM) •ITU-T Y.1731 (ETH-OAM) •MEF-16 (E-LMI)                | Frame type flags:<br>ETYPE_LEN = 1<br>IP_SNAP = 0                              | OAM                                 |



Table 34 • IS1 and IS2 VCAP Frame Types (continued)

| Frame Type  | Condition                                                                                                                                                                                                  | IS1 Entries                                       | IS2 Entries |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------|
| SNAP Frame  | The Type/Len field is less than 0x600. The Destination Service Access Point field, DSAP is equal to 0xAA. The Source Service Access Point field, SSAP is equal to 0xAA. The Control field is equal to 0x3. | Frame type flags:<br>ETYPE_LEN = 0<br>IP_SNAP = 1 | MAC_SNAP    |
| LLC Frame   | The Type/Len field is less than 0x600<br>The LLC header does not indicate a SNAP<br>frame.                                                                                                                 | Frame type flags:<br>ETYPE_LEN = 0<br>IP_SNAP = 0 | MAC_LLC     |
| ETYPE Frame | The Type/Len field is greater than or equal to 0x600. The Type field does not indicate any of the previously mentioned frame types, that is, ARP, RARP, IPv4, or IPv6.                                     | Frame type flags:<br>ETYPE_LEN = 1<br>IP_SNAP = 0 | MAC_ETYPE   |

In addition, Precision Time Protocol (PTP) frames are handled by IS2. The following encapsulations of PTP frames are supported:

- PTP over Ethernet:
  - ETYPE frame with Type/Len = 0x88F7.
  - Matched against MAC\_ETYPE entries.
- PTP over UDP over IPv4:
  - IPv4 UDP frame with UDP destination port numbers 319 or 320.
  - Matched against IP4\_TCP\_UDP entries.
- PTP over UDP over IPv6
  - IPv6 UDP frame with UDP destination port numbers 319 or 320.
  - Matched against IP6 TCP UDP entries.

PTP frames may be untagged, single tagged, or double tagged.

For PTP over Ethernet, the following PTP fields are always extracted:

- TransportSpecific (byte 0)
- MessageType (byte 0)
- VersionPTP (byte 1)
- DomainNumber (byte 4)
- FlagField: flags 1, 2, and 7 (byte 6)

Note Byte 0 is the byte immediately following the EtherType, then byte 1, byte 2, and so on.

For PTP over UDP, the following PTP fields are always extracted:

- MessageType (byte 0)
- VersionPTP (byte 1)
- DomainNumber (byte 4)
- FlagField: flags 1, 2, and 7 (byte 6)

**Note** Byte 0 is the byte immediately following the UDP header, then byte 1, byte 2, and so on.

# 3.8.1 Port Configuration

This section provides information about special port configurations that control the key generation for the VCAPs.



The following table lists the registers associated with port configuration for VCAP.

Table 35 · Port Module Configuration of VCAP

| Register                 | Description                                                      | Replication |
|--------------------------|------------------------------------------------------------------|-------------|
| ANA:PORT:VCAP_CFG        | Configuration of the key generation for the VCAPs.               | Per port    |
| ANA:PORT:VCAP_S1_KEY_CFG | Configuration of the key generation for the VCAP IS1 per lookup. | Per port    |
| ANA:PORT:VCAP_S2_CFG     | Configuration of the key generation for the VCAP IS2.            | Per port    |
| REW:PORT:PORT_CFG        | Enables VCAP ES0.                                                | Per port    |

Each port module affects the key generation for VCAPs IS1 and IS2 through the VCAP\_CFG, VCAP\_S1\_KEY\_CFG, and VCAP\_S2\_CFG registers, and the rewriter affects VCAP ES0 through the REW:PORT:PORT\_CFG.ES0\_ENA register.

### 3.8.1.1 VCAP IS1 Port Configuration

The following port configurations are available for IS1:

- Enable lookups in IS1 (VCAP\_CFG.S1\_ENA). If disabled, frames received by the port module are not matched against rules in VCAP IS1.
- Use destination information rather than source information (VCAP\_CFG.S1\_DMAC\_DIP\_ENA). By
  default, the two advanced classification lookups in IS1 use the source MAC address and source IP
  address from the incoming frame when generating the key. Through S1\_DMAC\_DIP\_ENA, the
  corresponding destination information, destination MAC address, and destination IP address can be
  used instead. This can be controlled per lookup so that, for example, the first lookup applies source
  information, and the second applies destination information.
- Use inner VLAN tag rather than outer VLAN tag (VCAP\_CFG.S1\_VLAN\_INNER\_TAG\_ENA). By
  default, the two advanced classification lookups in IS1 use the outer VLAN tag from the incoming
  frame when generating the key. Through S1\_VLAN\_INNER\_TAG\_ENA, the inner tag for double
  tagged frames can be used. This can be controlled per lookup so that, for example, the first lookup
  applies the outer tag, and the second lookup applies the inner tag. For single tagged frames, the
  outer VLAN tag is always used.
- Select which IS1 key to use for IPv6 frames (VCAP\_S1\_CFG.S1\_KEY\_IP6\_CFG). This can be
  controlled per lookup in IS1. IPv6 frames can use any of the six supported keys in IS1. For more
  information about the IS1 keys, see VCAP IS1, page 65.
- Select which IS1 key to use for IPv4 frames (VCAP\_S1\_CFG.S1\_KEY\_IP4\_CFG). This can be controlled per lookup in IS1. IPv4 frames can use S1\_NORMAL, S1\_7TUPLE, S1\_5TUPLE\_IP4, or S1\_DBL\_VID keys.
- Select which IS1 key to use for non-IP frames (VCAP\_S1\_CFG.S1\_KEY\_OTHER\_CFG). This can be controlled per lookup in IS1. Non-IP frames can use S1\_NORMAL, S1\_7TUPLE, or S1\_DBL\_VID keys.

### 3.8.1.2 VCAP IS2 Port Configuration

The following port configurations are available for IS2:

- Enable lookups in IS2 (VCAP\_S2\_CFG.S2\_ENA). If disabled, frames received by the port module are not matched against rules in VCAP IS2.
- Default PAG value (VCAP\_CFG.PAG\_VAL). This PAG value is the initial value. Actions out of IS1
  can change the PAG value before it is used in the key for IS2.

Each port module can control a hierarchy of which entry types in IS2 to use for different frame types. This is controllable per lookup. For instance, it is controllable whether IPv6 TCP frames are matched against IP6\_TCP\_UDP entries, IP6\_STD entries, IP4\_TCPUDP entries, or MAC\_ETYPE entries. Note that matching against an entry type controls how the key is generated.



With reference to the VCAP\_S2\_CFG register, the following table lists the hierarchy for different frame types.

Table 36 ⋅ Hierarchy of IS2 Entry Types

| Frame Type                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IPv6 TCP and UDP frames                    | Configuration: S2_IP6_CFG.  If S2_IP6_CFG is set to 0, IPv6 TCP and UDP frames are matched against IP6_TCP_UDP entries.  If S2_IP6_CFG is set to 1, IPv6 TCP and UDP frames are matched against IP6_STD entries.  If S2_IP6_CFG is set to 2, IPv6 TCP and UDP frames are matched against IP4_TCP_UDP entries.  If S2_IP6_CFG is set to 3, IPv6 TCP and UDP frames are matched against MAC_ETYPE entries.  Note: S2_IP6_CFG also controls the keys generation for IPv6 Other frames. |
| IPv6 Other frames<br>(non-TCP and non-UDP) | Configuration: S2_IP6_CFG.  If S2_IP6_CFG is set to 0, IPv6 Other frames are matched against IP6_OTHER entries.  If S2_IP6_CFG is set to 1, IPv6 Other frames are matched against IP6_STD entries.  If S2_IP6_CFG is set to 2, IPv6 Other frames are matched against IP4_OTHER entries.  If S2_IP6_CFG is set to 3, IPv6 Other frames are matched against IP4_OTHER entries.  MAC_ETYPE entries.  Note: S2_IP6_CFG also controls the keys generation for IPv6 TCP and UDP frames.   |
| IPv4 TCP and UDP frames                    | Configuration: S2_IP_TCPUDP_DIS  If S2_IP_TCPUDP_DIS is cleared, IPv4 TCP and UDP frames are matched against IP4_TCPUDP entries.  If S2_IP_TCPUDP_DIS is set, IPv4 TCP and UDP frames are matched against MAC_ETYPE entries.                                                                                                                                                                                                                                                        |
| IPv4 Other frames<br>(non-TCP and non-UDP) | Configuration: S2_IP_OTHER_DIS  If S2_IP_OTHER_DIS is cleared, IPv4 Other frames are matched against IP4_OTHER entries.  If S2_IP_OTHER_DIS is set, IPv4 Other frames are matched against MAC_ETYPE entries.                                                                                                                                                                                                                                                                        |
| ARP frames                                 | Configuration: S2_ARP_DIS  If S2_ARP_DIS is cleared, ARP frames are matched against ARP entries.  If S2_ARP_DIS is set, ARP frames are matched against MAC_ETYPE entries.                                                                                                                                                                                                                                                                                                           |
| OAM frames                                 | Configuration: S2_OAM_DIS  If S2_OAM_DIS is cleared, OAM frames are matched against OAM entries.  If S2_OAM_DIS is set, OAM frames are matched against MAC_ETYPE entries.                                                                                                                                                                                                                                                                                                           |
| SNAP frames                                | Configuration: S2_SNAP_DIS  If S2_SNAP_DIS is cleared, SNAP frames are matched against SNAP entries.  If S2_SNAP_DIS is set, SNAP frames are matched against LCC entries.                                                                                                                                                                                                                                                                                                           |



### 3.8.1.3 VCAP ES0 Port Configuration

The rewriter configures VCAP ES0 through REW:PORT:PORT\_CFG.ES0\_ENA. If ES0 is disabled, frames transmitted on the port are not matched against rules in ES0.

#### 3.8.2 **VCAP IS1**

This section provides information about the IS1 keys and associated actions.

IS1 supports six different keys. The main characteristics of these keys are listed in the following table.

Table 37 · Overview of IS1 Keys

| IS1 Key       | Size | Frame Types                           | Key Overview                                                                                                                                                                                  |
|---------------|------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S1_NORMAL     | Half | Applicable to all frame types         | Source MAC address,<br>source IP address (32 bits)<br>outer VLAN, DSCP, IP protocol,<br>source and destination TCP/UDP ports.                                                                 |
| S1_5TUPLE_IP4 | Half | Applicable to IPv4<br>and IPv6 frames | Inner and outer VLAN,<br>source and destination IP addresses (32 bits),<br>DSCP, IP protocol,<br>source and destination TCP/UDP ports.                                                        |
| S1_NORMAL_IP6 | Full | Applicable to IPv6 frames only        | Similar to S1_NORMAL but with full IPv6 source IP address: Source MAC address, source IPv6 address (128 bits), inner and outer VLAN, DSCP, IP protocol, source and destination TCP/UDP ports. |
| S1_7TUPLE     | Full | Applicable to all frame types         | Source and destination MAC addresses, inner and outer VLAN, source and destination IP addresses (64 bits), DSCP, IP protocol, source and destination TCP/UDP ports.                           |
| S1_5TUPLE_IP6 | Full | Applicable to IPv6 frames only        | Similar to S1_5TUPLE_IP4 but with full IPv6 addresses: Inner and outer VLAN, source and destination IP addresses (128 bits), DSCP, IP protocol, source and destination TCP/UDP ports.         |
| S1_DBL_VID    | Quad | Applicable to all frame types         | Subset of S1_7TUPLE without addresses:<br>Inner and outer VLAN,<br>DSCP, IP protocol,<br>Destination TCP/UDP port.                                                                            |

### 3.8.2.1 IS1 Entry Key Encoding

All frame types are subject to the three IS1 lookups. The VCAP IS1 port configuration (VCAP\_S1\_CFG) determines the key generated for each lookup. Keys that are applicable to multiple frame types (for instance S1\_NORMAL) contain frame type flags inside the key that indicate the originating frame type. In addition, certain key fields are overloaded with different frame fields depending on the frame type flag settings.

The following illustration shows the entry fields are available for quad, half, and full keys in IS1.



Figure 24 · IS1 Entry Type Overview



VCAP IS1 can hold the following number of IS1 entries:

- S1\_NORMAL: Up to 128 entries.
- S1\_5TUPLE\_IP4: Up to 128 entries.
- S1\_NORMAL\_IP6: Up to 64 entries.
- S1\_7TUPLE: Up to 64 entries.
- S1\_5TUPLE\_IP6: Up to 64 entries.
- S1\_DBL\_VID: Up to 256 entries.



The following table provides information about how the quad key, S1\_DBL\_VID is generated.

Table 38 · Specific Fields for IS1 Quad Key S1\_DBL\_VID

| Field Name           | Bit    | Width     | Description                                                                                                                                                                                                           |
|----------------------|--------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lookup Information   |        |           |                                                                                                                                                                                                                       |
| LOOKUP               | 0      | 2         | 0: First lookup<br>1: Second lookup<br>2: Third lookup                                                                                                                                                                |
| Interface and Miscel | llaned | ous Infor | mation                                                                                                                                                                                                                |
| IGR_PORT_MASK        | 2      | 12        | Ingress port mask. VCAP generated with one bit set in the mask corresponding to the ingress port.                                                                                                                     |
| RESERVED             | 14     | 9         | Reserved. Must be set to don't care.                                                                                                                                                                                  |
| OAM_Y1731            | 23     | 1         | Set if frame is a Y.1731 OAM frame with EtherType = 0x8902.                                                                                                                                                           |
| L2_MC                | 24     | 1         | Set if frame's destination MAC address is a multicast address (bit 40 = 1)                                                                                                                                            |
| L2_BC                | 15     | 1         | Set if frame's destination MAC address is the broadcast address (FF-FF-FF-FF-FF)                                                                                                                                      |
| IP_MC                | 26     | 1         | Set if frame is IPv4 frame and frame's destination MAC address is an IPv4 multicast address (0x01005E0 /25). Set if frame is IPv6 frame and frame's destination MAC address is an IPv6 multicast address (0x3333/16). |
| Tagging Information  | 1      |           |                                                                                                                                                                                                                       |
| VLAN_TAGGED          | 27     | 1         | Set if frame has one or more Q-tags. Independent of port VLAN awareness.                                                                                                                                              |
| VLAN_DBL_TAGGE<br>D  | 28     | 1         | Set if frame has two or more Q-tags. Independent of port VLAN awareness.                                                                                                                                              |
| TPID                 | 29     | 1         | 0: Customer TPID 1: Service TPID (88A8 or programmable). S1_NORMAL: TPID is derived from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA.                                                                            |
| VID                  | 30     | 12        | Frame's VID if frame is tagged, otherwise port default. S1_NORMAL: VID is taken from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA.                                                                                |
| DEI                  | 42     | 1         | Frame's DEI if frame is tagged, otherwise port default. S1_NORMAL: DEI is taken from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA.                                                                                |
| PCP                  | 43     | 3         | Frame's PCP if frame is tagged, otherwise port default. S1_NORMAL: PCP is taken from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA.                                                                                |
| INNER_TPID           | 46     | 1         | TPID for inner tag: 0: Customer TPID. 1: Service TPID (88A8 or programmable).                                                                                                                                         |
| INNER_VID            | 47     | 12        | Frame's inner VID if frame is double tagged.                                                                                                                                                                          |
| INNER_DEI            | 59     | 1         | Frame's inner DEI if frame is double tagged.                                                                                                                                                                          |
| INNER_PCP            | 60     | 3         | Frame's inner PCP if frame is double tagged.                                                                                                                                                                          |
| Layer 2 Information  |        |           |                                                                                                                                                                                                                       |



Table 38 ⋅ Specific Fields for IS1 Quad Key S1\_DBL\_VID (continued)

| Field Name          | Bit | Width | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ETYPE_LEN           | 63  | 1     | Frame type flag. Set if frame has EtherType >= 0x600 (Frame is type encoded). Otherwise cleared (Frame is length encoded).                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ETYPE               | 64  | 16    | Overloaded field for different frame types: LLC frame: ETYPE = [DSAP, SSAP] SNAP frame: ETYPE = PID[4:3] IPv4 or IPv6 TCP/UDP frame: ETYPE = DPORT IPv4 or IPv6 Other frame: ETYPE = IP protocol ARP or ETYPE frame: ETYPE = Frame's EtherType. Y.1731 OAM frames (EtherType = 0x8902): ETYPE[15:8] = 0x89. ETYPE[7]: Set if the frames was injected with masquerading. ETYPE[6:0]: Encodes the frame's MEG level. For more information, see OAM_MEL_FLAGS Table 55, page 85. To indicate the overloading of the ETYPE field, OAM_Y1731 is set to 1. |
| IP_SNAP             | 80  | 1     | Frame type flag.<br>Set if frame is IPv4, IPv6, or SNAP frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| IP4                 | 81  | 1     | Frame type flag.<br>Set if frame is IPv4 frame                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Layer 3 Information |     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| L3_FRAGMENT         | 82  | 1     | Set if IPv4 frame is fragmented (More Fragments flag = 1 or Fragments Offset > 0).  Layer 4 information cannot not be trusted.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| L3_FRAG_OFS_GT<br>0 | 83  | 1     | Set if IPv4 frame is fragmented and it is not the first fragment (Fragments Offset > 0). Layer 4 information cannot not be trusted.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| L3_OPTIONS          | 84  | 1     | Set if IPv4 frame contains options (IP len > 5). IP options are not skipped nor parsed.  Layer 4 information cannot not be trusted.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| L3_DSCP             | 85  | 6     | Frame's DSCP value. The DSCP value may have been translated during basic classification. See QoS, DP, and DSCP Classification, page 53.                                                                                                                                                                                                                                                                                                                                                                                                              |
| Layer 4 Information |     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TCP_UDP             | 91  | 1     | Frame type flag.<br>Set if frame is IPv4/IPv6 TCP or UDP frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TCP                 | 92  | 1     | Frame type flag.<br>Set if frame is IPv4/IPv6 TCP frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

The following three tables provide information about how the half keys, S1\_NORMAL and S1\_5TUPLE\_IP4, are generated. The first table lists the common fields between the half keys.

Table 39 · IS1 Common Key Fields for Half keys

| Field Name         | Bit | Width | dth Description                                 |  |
|--------------------|-----|-------|-------------------------------------------------|--|
| Lookup Information |     |       |                                                 |  |
| IS1_TYPE_HALF      | 0   | 1     | 0: S1_NORMAL entries. 1: S1_5TUPLE_IP4 entries. |  |



Table 39 · IS1 Common Key Fields for Half keys (continued)

| Field Name                 | Bit   | Width     | Description                                                                                                                                                                                                           |
|----------------------------|-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOOKUP                     | 1     | 2         | 0: First lookup.<br>1: Second lookup.<br>2: Third lookup.                                                                                                                                                             |
| Interface and Miscella     | aneoi | us Inforr | nation                                                                                                                                                                                                                |
| IGR_PORT_MASK              | 3     | 12        | Ingress port mask. VCAP generated with one bit set in the mask corresponding to the ingress port.                                                                                                                     |
| RESERVED                   | 15    | 9         | Reserved. Must be set to don't care.                                                                                                                                                                                  |
| OAM_Y1731                  | 24    | 1         | Set if frame is Y.1731 OAM frame with EtherType = 0x8902.                                                                                                                                                             |
| L2_MC                      | 25    | 1         | Set if frame's destination MAC address is a multicast address (bit 40 = 1).                                                                                                                                           |
| L2_BC                      | 26    | 1         | Set if frame's destination MAC address is the broadcast address (FF-FF-FF-FF-FF)                                                                                                                                      |
| IP_MC                      | 27    | 1         | Set if frame is IPv4 frame and frame's destination MAC address is an IPv4 multicast address (0x01005E0 /25). Set if frame is IPv6 frame and frame's destination MAC address is an IPv6 multicast address (0x3333/16). |
| <b>Tagging Information</b> |       |           |                                                                                                                                                                                                                       |
| VLAN_TAGGED                | 28    | 1         | Set if frame has one or more Q-tags. Independent of port VLAN awareness.                                                                                                                                              |
| VLAN_DBL_TAGGED            | 29    | 1         | Set if frame has two or more Q-tags. Independent of port VLAN awareness.                                                                                                                                              |
| TPID                       | 30    | 1         | 0: Customer TPID. 1: Service TPID (88A8 or programmable). S1_NORMAL: TPID is derived from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA.                                                                           |
| VID                        | 31    | 12        | Frame's VID if frame is tagged, otherwise port default. S1_NORMAL: VID is taken from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA.                                                                                |
| DEI                        | 43    | 1         | Frame's DEI if frame is tagged, otherwise port default. S1_NORMAL: DEI is taken from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA.                                                                                |
| PCP                        | 44    | 3         | Frame's PCP if frame is tagged, otherwise port default. S1_NORMAL: PCP is taken from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA.                                                                                |

Table 40 ⋅ Specific Fields for IS1 Half Key S1\_NORMAL

| Field Name          | Bit | Width | Description                                                                                                                |
|---------------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------|
| Layer-2 Information |     |       |                                                                                                                            |
| L2_SMAC             | 47  | 48    | Frame's source MAC address. Use destination MAC address if VCAP_CFG.S1_DMAC_DIP_ENA is set for ingress port.               |
| ETYPE_LEN           | 95  | 1     | Frame type flag. Set if frame has EtherType >= 0x600 (Frame is type encoded). Otherwise cleared (Frame is length encoded). |



Table 40 ⋅ Specific Fields for IS1 Half Key S1\_NORMAL (continued)

| Field Name          | Bit | Width | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ETYPE               | 96  | 16    | Overloaded field for different frame types:  LLC frame: ETYPE = [DSAP, SSAP]  SNAP frame: ETYPE = PID[4:3]  IPv4 or IPv6 TCP/UDP frame: ETYPE = DPORT  IPv4 or IPv6 Other frame: ETYPE = IP protocol  ARP or ETYPE frame: ETYPE = Frame's EtherType.  Y.1731 OAM frames (EtherType = 0x8902): ETYPE[15:8] = 0x89.  ETYPE[7]: Set if the frames was injected with masquerading.  ETYPE[6:0]: Encodes the frame's MEG level. For more information, see OAM_MEL_FLAGS Table 55, page 85.  To indicate the overloading of the ETYPE field, OAM_Y1731 is set to 1. |
| IP_SNAP             | 112 | 1     | Frame type flag.<br>Set if frame is IPv4, IPv6, or SNAP frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| IP4                 | 113 | 1     | Frame type flag.<br>Set if frame is IPv4 frame                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Layer-3 Information |     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| L3_FRAGMENT         | 114 | 1     | Set if IPv4 frame is fragmented (More Fragments flag = 1 or Fragments Offset > 0).  Layer 4 information cannot not be trusted.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| L3_FRAG_OFS_GT0     | 115 | 1     | Set if IPv4 frame is fragmented and it is not the first fragment (Fragments Offset > 0).  Layer 4 information cannot not be trusted.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| L3_OPTIONS          | 116 | 1     | Set if IPv4 frame contains options (IP len > 5). IP options are not skipped nor parsed.  Layer 4 information cannot not be trusted.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| L3_DSCP             | 117 | 6     | Frame's DSCP value. The DSCP value may have been translated during basic classification. See QoS, DP, and DSCP Classification, page 53.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| L3_IP4_SIP          | 123 | 32    | Overloaded fields for different frame types:  LLC frame: L3_IP4_SIP = [CTRL, PAYLOAD[0:2]]  SNAP frame: L3_IP4_SIP = [PID[2:0], PAYLOAD[0]]  IPv4 or IPv6 frame: L3_IP4_SIP = source IP address, bits [31:0]  OAM, ARP or ETYPE frame: L3_IP4_SIP = PAYLOAD[0:3]  For IPv4 or IPv6 frames, use destination IP address if  VCAP_CFG.S1_DMAC_DIP_ENA is set for ingress port.                                                                                                                                                                                   |
| Layer-4 Information |     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| TCP_UDP             | 155 | 1     | Frame type flag. Set if frame is IPv4/IPv6 TCP or UDP frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TCP                 | 156 | 1     | Frame type flag. Set if frame is IPv4/IPv6 TCP frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| L4_SPORT            | 157 | 16    | TCP/UDP frame's source port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



Table 40 · Specific Fields for IS1 Half Key S1\_NORMAL (continued)

| Field Name | Bit | Width | Description                                                                                                                                                                                                                                                                                                                     |
|------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L4_RNG     | 173 | 8     | Range mask with one bit per range. A bit is set, if the corresponding range is matched. Range types: SPORT, DPORT, SPORT or DPORT, VID, DSCP Input to range checkers: SPORT/DPORT: From frame VID: From frame if tagged, otherwise port's VID DSCP: Translated DSCP from the basic classification. See Range Checkers, page 94. |

Table 41 • Specific Fields for IS1 Half Key S1\_5TUPLE\_IP4

| Field Name          | Bit | Width    | Description                                                                              |
|---------------------|-----|----------|------------------------------------------------------------------------------------------|
| Tagging Information |     |          |                                                                                          |
| INNER_TPID          | 47  | 1        | TPID for inner tag.                                                                      |
|                     |     |          | 0: Customer TPID.<br>1: Service TPID (88A8 or programmable).                             |
| INNER_VID           | 48  | 12       | Frame's inner VID if frame is double tagged.                                             |
| ·                   | 60  | 1        |                                                                                          |
| INNER_DEI           |     | •        | Frame's inner DEI if frame is double tagged.                                             |
| INNER_PCP           | 61  | 3        | Frame's inner PCP if frame is double tagged.                                             |
| Layer-3 Information |     |          |                                                                                          |
| IP4                 | 64  | 1        | Frame type flag.<br>Set if frame is IPv4 frame.                                          |
| L3_FRAGMENT         | 65  | 1        | Set if IPv4 frame is fragmented (More Fragments flag = 1                                 |
|                     |     |          | or Fragments Offset > 0). Layer 4 information cannot not be trusted.                     |
|                     |     |          | •                                                                                        |
| L3_FRAG_OFS_GT0     | 66  | 1        | Set if IPv4 frame is fragmented and it is not the first fragment (Fragments Offset > 0). |
|                     |     |          | Layer 4 information cannot not be trusted.                                               |
| L3_OPTIONS          | 67  | 1        | Set if IPv4 frame contains options (IP len > 5). IP options                              |
|                     |     |          | are not skipped nor parsed.                                                              |
|                     |     |          | Layer 4 information cannot not be trusted.                                               |
| L3_DSCP             | 68  | 6        | Frame's DSCP value. The DSCP value may have been                                         |
|                     |     |          | translated during basic classification. For more                                         |
|                     |     |          | information, see QoS, DP, and DSCP Classification, page 53.                              |
| L3 IP4 DIP          | 74  | 32       | IPv4: destination IP address.                                                            |
|                     |     | <b>-</b> | IPv6: destination IP address, bits [31:0].                                               |
| L3_IP4_SIP          | 106 | 32       | IPv4: source IP address.                                                                 |
|                     |     |          | IPv6: source IP address, bits [31:0].                                                    |
| L3_PROTO            | 138 | 8        | IPv4: IP protocol.                                                                       |
|                     |     |          | IPv6: next header.                                                                       |
| Layer-4 Information |     |          |                                                                                          |
| TCP_UDP             | 146 | 1        | Frame type flag.                                                                         |
|                     |     |          | Set if frame is IPv4/IPv6 TCP or UDP frame.                                              |
| TCP                 | 147 | 1        | Frame type flag.                                                                         |
|                     |     |          | Set if frame is IPv4/IPv6 TCP frame.                                                     |



Table 41 · Specific Fields for IS1 Half Key S1\_5TUPLE\_IP4 (continued)

| Field Name           | Bit | Width | Description                                                                                                                                                                                                                                                                                                                     |
|----------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L4_RNG               | 148 | 8     | Range mask with one bit per range. A bit is set, if the corresponding range is matched. Range types: SPORT, DPORT, SPORT or DPORT, VID, DSCP Input to range checkers: SPORT/DPORT: From frame VID: From frame if tagged, otherwise port's VID DSCP: Translated DSCP from the basic classification. See Range Checkers, page 94. |
| IP_PAYLOAD_S1_5TUPLE | 156 | 32    | Payload after IPv4 or IPv6 header. For TCP and UDP frames, this field contains the source and destination port numbers.                                                                                                                                                                                                         |

The following four tables provide information about how the full keys, S1\_NORMAL\_IP6, S1\_7TUPLE, and S1\_5TUPLE\_IP6, are generated. The first table lists the common fields between the full keys.

Table 42 · IS1 Common Key Fields for Full keys

| Field Name            | Bit    | Width   | Description                                                                                                                                                                                                           |
|-----------------------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lookup Information    |        |         |                                                                                                                                                                                                                       |
| IS1_TYPE_FULL         | 0      | 2       | 0: S1_NORMAL_IP6 entries. 1: S1_7TUPLE entries. 2: S1_5TUPLE_IP6 entries.                                                                                                                                             |
| LOOKUP                | 2      | 2       | 0: First lookup. 1: Second lookup. 2: Third lookup.                                                                                                                                                                   |
| Interface and Miscell | aneous | Informa | tion                                                                                                                                                                                                                  |
| IGR_PORT_MASK         | 4      | 12      | Ingress port mask. VCAP generated with one bit set in the mask corresponding to the ingress port.                                                                                                                     |
| RESERVED              | 16     | 9       | Reserved. Must be set to don't care.                                                                                                                                                                                  |
| OAM_Y1731             | 25     | 1       | Set if frame is a Y.1731 frame with EtherType = 0x8902.                                                                                                                                                               |
| L2_MC                 | 26     | 1       | Set if frame's destination MAC address is a multicast address (bit 40 = 1).                                                                                                                                           |
| L2_BC                 | 27     | 1       | Set if frame's destination MAC address is the broadcast address (FF-FF-FF-FF-FF).                                                                                                                                     |
| IP_MC                 | 28     | 1       | Set if frame is IPv4 frame and frame's destination MAC address is an IPv4 multicast address (0x01005E0 /25). Set if frame is IPv6 frame and frame's destination MAC address is an IPv6 multicast address (0x3333/16). |
| Tagging Information   |        |         |                                                                                                                                                                                                                       |
| VLAN_TAGGED           | 29     | 1       | Set if frame has one or more Q-tags. Independent of port VLAN awareness.                                                                                                                                              |
| VLAN_DBL_TAGGED       | 30     | 1       | Set if frame has two or more Q-tags. Independent of port VLAN awareness.                                                                                                                                              |
| TPID                  | 31     | 1       | 0: Customer TPID. 1: Service TPID (88A8 or programmable). S1_NORMAL: TPID is derived from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA.                                                                           |



Table 42 · IS1 Common Key Fields for Full keys (continued)

| Field Name | Bit | Width | Description                                                                                                                            |
|------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------|
| VID        | 32  | 12    | Frame's VID if frame is tagged, otherwise port default. S1_NORMAL: VID is taken from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA. |
| DEI        | 44  | 1     | Frame's DEI if frame is tagged, otherwise port default. S1_NORMAL: DEI is taken from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA. |
| PCP        | 45  | 3     | Frame's PCP if frame is tagged, otherwise port default. S1_NORMAL: PCP is taken from tag pointed to by VCAP_CFG.S1_VLAN_INNER_TAG_ENA. |
| INNER_TPID | 48  | 1     | TPID for inner tag. 0: Customer TPID. 1: Service TPID (88A8 or programmable).                                                          |
| INNER_VID  | 49  | 12    | Frame's inner VID if frame is double tagged.                                                                                           |
| INNER_DEI  | 61  | 1     | Frame's inner DEI if frame is double tagged.                                                                                           |
| INNER_PCP  | 62  | 3     | Frame's inner PCP if frame is double tagged.                                                                                           |

Table 43 · Specific Fields for IS1 Full Key S1\_NORMAL\_IP6

| Field Name          | Bit | Width | Description                                                                                                                                                                                                                                                                                                                      |
|---------------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Layer 2 Information |     |       |                                                                                                                                                                                                                                                                                                                                  |
| L2_SMAC             | 65  | 48    | Frame's source MAC address. Use destination MAC address if VCAP_CFG.S1_DMAC_DIP_ENA is set for ingress port.                                                                                                                                                                                                                     |
| Layer 3 Information |     |       |                                                                                                                                                                                                                                                                                                                                  |
| L3_DSCP             | 113 | 6     | Frame's DSCP value. The DSCP value may have been translated during basic classification. For more information, see QoS, DP, and DSCP Classification, page 53.                                                                                                                                                                    |
| L3_IP6_SIP          | 119 | 128   | Source IP address. Use destination IP address if VCAP_CFG.S1_DMAC_DIP_ENA is set for ingress port.                                                                                                                                                                                                                               |
| L3_PROTO            | 247 | 8     | IPv6 next header.                                                                                                                                                                                                                                                                                                                |
| Layer 4 Information |     |       |                                                                                                                                                                                                                                                                                                                                  |
| TCP_UDP             | 255 | 1     | Frame type flag. Set if frame is IPv4/IPv6 TCP or UDP frame.                                                                                                                                                                                                                                                                     |
| TCP                 | 256 | 1     | Frame type flag. Set if frame is IPv4/IPv6 TCP frame.                                                                                                                                                                                                                                                                            |
| L4_RNG              | 257 | 8     | Range mask with one bit per range. A bit is set, if the corresponding range is matched. Range types: SPORT, DPORT, SPORT or DPORT, VID, DSCP. Input to range checkers: SPORT/DPORT: From frame VID: From frame if tagged, otherwise port's VID DSCP: Translated DSCP from the basic classification. See Range Checkers, page 94. |



Table 43 • Specific Fields for IS1 Full Key S1\_NORMAL\_IP6 (continued)

| Field Name        | Bit | Width | Description                                                                                                     |
|-------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------|
| IP_PAYLOAD_S1_IP6 | 265 | 112   | Payload after IPv6 header. For TCP and UDP frames, this field contains the source and destination port numbers. |

Table 44 • Specific Fields for IS1 Full Key S1\_7TUPLE

| Field Name          | Bit | Width | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Layer-2 Information |     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| L2_DMAC             | 65  | 48    | Frame's destination MAC address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| L2_SMAC             | 113 | 48    | Frame's source MAC address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ETYPE_LEN           | 161 | 1     | Frame type flag. Set if frame has EtherType >= 0x600 (Frame is type encoded). Otherwise cleared (Frame is length encoded).                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ETYPE               | 162 | 16    | Overloaded field for different frame types: LLC frame: ETYPE = [DSAP, SSAP] SNAP frame: ETYPE = PID[4:3] IPv4 or IPv6 TCP/UDP frame: ETYPE = DPORT IPv4 or IPv6 Other frame: ETYPE = IP protocol ARP or ETYPE frame: ETYPE = Frame's EtherType. Y.1731 OAM frames (EtherType = 0x8902): ETYPE[15:8] = 0x89. ETYPE[7]: Set if the frames was injected with masquerading. ETYPE[6:0]: Encodes the frame's MEG level. For more information, see OAM_MEL_FLAGS Table 55, page 85. To indicate the overloading of the ETYPE field, OAM_Y1731 is set to 1. |
| IP_SNAP             | 178 | 1     | Frame type flag.<br>Set if frame is IPv4, IPv6, or SNAP frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| IP4                 | 179 | 1     | Frame type flag.<br>Set if frame is IPv4 frame                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Layer-3 Information |     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| L3_FRAGMENT         | 180 | 1     | Set if IPv4 frame is fragmented (More Fragments flag = 1 or Fragments Offset > 0).  Layer 4 information cannot not be trusted.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| L3_FRAG_OFS_GT0     | 181 | 1     | Set if IPv4 frame is fragmented and it is not the first fragment (Fragments Offset > 0).  Layer 4 information cannot not be trusted.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| L3_OPTIONS          | 182 | 1     | Set if IPv4 frame contains options (IP len > 5). IP options are not skipped nor parsed.  Layer 4 information cannot not be trusted.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| L3_DSCP             | 183 | 6     | Frame's DSCP value. The DSCP value may have been translated during basic classification. For more information, see QoS, DP, and DSCP Classification, page 53.                                                                                                                                                                                                                                                                                                                                                                                        |
| L3_IP6_DIP_MSB      | 189 | 16    | IPv6 frame: L3_IP6_SIP_MSB = destination IP address, bits [127:112]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



Table 44 · Specific Fields for IS1 Full Key S1\_7TUPLE (continued)

| Field Name          | Bit | Width | Description                                                                                                                                                                                                                                                                                                                     |
|---------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L3_IP6_DIP          | 205 | 64    | Overloaded fields for different frame types: LLC frame: L3_IP6_DIP = PAYLOAD[7:14] SNAP frame: L3_IP6_DIP = PAYLOAD[5:12] IPv4 frame: L3_IP6_DIP = destination IP address, bits [31:0] IPv6 frame: L3_IP6_DIP = destination IP address, bits [63:0] OAM, ARP or ETYPE frame: L3_IP6_DIP = PAYLOAD[8:15]                         |
| L3_IP6_SIP_MSB      | 269 | 16    | IPv6 frame: L3_IP6_SIP_MSB = source IP address, bits [127:112]                                                                                                                                                                                                                                                                  |
| L3_IP6_SIP          | 285 | 64    | Overloaded fields for different frame types: LLC frame: L3_IP6_SIP = [CTRL, PAYLOAD[0:6]] SNAP frame: L3_IP6_SIP = [PID[2:0], PAYLOAD[0:4]] IPv4 frame: L3_IP6_SIP = source IP address, bits [31:0] IPv6 frame: L3_IP6_SIP = source IP address, bits [63:0] OAM, ARP or ETYPE frame: L3_IP6_SIP = PAYLOAD[0:7]                  |
| Layer-4 Information |     |       |                                                                                                                                                                                                                                                                                                                                 |
| TCP_UDP             | 349 | 1     | Frame type flag. Set if frame is IPv4/IPv6 TCP or UDP frame.                                                                                                                                                                                                                                                                    |
| TCP                 | 350 | 1     | Frame type flag.<br>Set if frame is IPv4/IPv6 TCP frame.                                                                                                                                                                                                                                                                        |
| L4_SPORT            | 351 | 16    | TCP/UDP frame's source port.                                                                                                                                                                                                                                                                                                    |
| L4_RNG              | 367 | 8     | Range mask with one bit per range. A bit is set, if the corresponding range is matched. Range types: SPORT, DPORT, SPORT or DPORT, VID, DSCP Input to range checkers: SPORT/DPORT: From frame VID: From frame if tagged, otherwise port's VID DSCP: Translated DSCP from the basic classification. See Range Checkers, page 94. |

Table 45 · Specific Fields for IS1 Full Key S1\_5TUPLE\_IP6

| Field Name          | Bit | Width | Description                                                                                                                             |
|---------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Layer-3 Information |     |       |                                                                                                                                         |
| L3_DSCP             | 65  | 6     | Frame's DSCP value. The DSCP value may have been translated during basic classification. See QoS, DP, and DSCP Classification, page 53. |
| L3_IP6_DIP          | 71  | 128   | IPv6 destination IP address                                                                                                             |
| L3_IP6_SIP          | 199 | 128   | IPv6 source IP address                                                                                                                  |
| L3_PROTO            | 327 | 8     | IPv6 next header.                                                                                                                       |
| Layer-4 Information |     |       |                                                                                                                                         |
| TCP_UDP             | 335 | 1     | Frame type flag.<br>Set if frame is IPv6 TCP or UDP frame.                                                                              |
| ТСР                 | 336 | 1     | Frame type flag.<br>Set if frame is IPv6 TCP frame.                                                                                     |



Table 45 · Specific Fields for IS1 Full Key S1\_5TUPLE\_IP6 (continued)

| Field Name           | Bit | Width | Description                                                                                                                                                                                                                                                                                                                     |
|----------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L4_RNG               | 337 | 8     | Range mask with one bit per range. A bit is set, if the corresponding range is matched. Range types: SPORT, DPORT, SPORT or DPORT, VID, DSCP Input to range checkers: SPORT/DPORT: From frame VID: From frame if tagged, otherwise port's VID DSCP: Translated DSCP from the basic classification. See Range Checkers, page 94. |
| IP_PAYLOAD_S1_5TUPLE | 345 | 32    | Payload after IPv6 header. For TCP and UDP frames, this field contains the source and destination port numbers.                                                                                                                                                                                                                 |

Fields not applicable to a certain frame type (for example, L3\_OPTIONS for an IPv6 frame) must be set to don't care for entries the frame type can match.

If L3\_FRAGMENT or L3\_OPTIONS are set to 1 or set to don't care, Layer 4 information cannot be trusted and should be set to don't-care for such entries.

### 3.8.2.2 IS1 Action Encoding

The VCAP generates an action vector from each of the three IS1 lookups. All matches return the same action vector, independently of the match entry type. The action vectors are combined into one action vector, which is applied to the classification of the frame.

There are no default action vectors for the IS1.

The following table lists the available fields for the IS1 action vector.

Table 46 · IS1 Action Fields

| Action Field      | Bit | Width | Description                                                                                                                                         |
|-------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| DSCP_ENA          | 0   | 1     | If set, use DSCP_VAL as classified DSCP value. Otherwise, DSCP value from basic classification is used.                                             |
| DSCP_VAL          | 1   | 6     | See DSCP_ENA.                                                                                                                                       |
| QOS_ENA           | 7   | 1     | If set, use QOS_VAL as classified QoS class. Otherwise, QoS class from basic classification is used.                                                |
| QOS_VAL           | 8   | 3     | See QOS_ENA.                                                                                                                                        |
| DP_ENA            | 11  | 1     | If set, use DP_VAL as classified drop precedence level. Otherwise, drop precedence level from basic classification is used.                         |
| DP_VAL            | 12  | 1     | See DP_ENA.                                                                                                                                         |
| PAG_OVERRIDE_MASK | 13  | 8     | Bits set in this mask will override PAG_VAL from port profile.  New PAG =  (PAG (input) AND ~PAG_OVERRIDE_MASK) OR  (PAG_VAL AND PAG_OVERRIDE_MASK) |
| PAG_VAL           | 21  | 8     | See PAG_OVERRIDE_MASK.                                                                                                                              |
| RESERVED          | 29  | 9     | Reserved. Must be set to 0.                                                                                                                         |



Table 46 · IS1 Action Fields (continued)

| Action Field        | Bit | Width | Description                                                                                                                                                                                                                                                                                        |
|---------------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VID_REPLACE_ENA     | 40  | 1     | Controls the classified VID: VID_REPLACE_ENA=0: Add VID_ADD_VAL to basic classified VID and use result as new classified VID. VID_REPLACE_ENA = 1: Replace basic classified VID with VID_VAL value and use as new classified VID.                                                                  |
| VID_ADD_VAL         | 41  | 12    | See VID_REPLACE_ENA.                                                                                                                                                                                                                                                                               |
| FID_SEL             | 53  | 2     | Controls the Filter Identifier (FID) used when looking up the MAC table.  0: Disabled: FID = classified VID prepended 0.  1: Use FID_VAL for SMAC lookup in MAC table.  2: Use FID_VAL for DMAC lookup in MAC table.  3: Use FID_VAL for DMAC and SMAC lookup in MAC table.                        |
| FID_VAL             | 55  | 13    | See FID_SEL.                                                                                                                                                                                                                                                                                       |
| PCP_DEI_ENA         | 68  | 1     | If set, use PCP_VAL and DEI_VAL as classified PCP and DEI values. Otherwise, PCP and DEI from basic classification are used.                                                                                                                                                                       |
| PCP_VAL             | 69  | 3     | See PCP_DEI_ENA.                                                                                                                                                                                                                                                                                   |
| DEI_VAL             | 72  | 1     | See PCP_DEI_ENA.                                                                                                                                                                                                                                                                                   |
| VLAN_POP_CNT_ENA    | 73  | 1     | If set, use VLAN_POP_CNT as the number of VLAN tags to pop from the incoming frame. This number is used by the Rewriter. Otherwise, VLAN_POP_CNT from ANA:PORT:VLAN_CFG.VLAN_POP_CNT is used.                                                                                                      |
| VLAN_POP_CNT        | 74  | 2     | See VLAN_POP_CNT_ENA.                                                                                                                                                                                                                                                                              |
| CUSTOM_ACE_TYPE_ENA | 76  | 4     | Enables use of custom keys in IS2. Bits 3:2 control second lookup in IS2 while bits 1:0 control first lookup. Encoding per lookup: 0: Disabled. 1: Extract 40 bytes after position corresponding to the location of the IPv4 header and use as key. 2: Extract 40 bytes after SMAC and use as key. |
| HIT_STICKY          | 80  | 1     | If set, a frame has matched against the associated entry.                                                                                                                                                                                                                                          |

Each lookup returns an action vector if there is a match. The potentially three IS1 action vectors are applied in three steps. First, the action vector from the first lookup is applied, then the action vector from the second lookup is applied to the result from the first action vector, and finally, the action vector from the third lookup is applied to the result from the second action vector. This implies that if two or more lookups return an action of DP\_ENA = 1; for example, the DP\_VAL from the last lookup is used.

The CUSTOM\_ACE\_TYPE\_ENA action in IS1 enables the use of custom keys in IS2. Two different custom keys are supported:

- CUSTOM\_IP: 40 bytes are extracted from the frame starting from byte-position 34. This position
  corresponds to the first byte after the IPv4 header if the frame is IPv4. The 40 bytes are matched
  against the CUSTOM entries in IS2.
- CUSTOM\_SMAC: 40 bytes are extracted from the frame starting from byte-position 12. This position
  corresponds to the first byte after the source MAC address. The 40 bytes are matched against the
  CUSTOM entries in IS2.

**Note** Up to two VLAN tags (two for double VLAN tagged frames and one for single VLAN tagged frames) are removed from the frame before extracting the data.



## 3.8.3 **VCAP IS2**

This section provides information about the IS2 keys, the SMAC\_SIP4 and SMAC\_SIP6 keys, and associated actions.

### 3.8.3.1 IS2 Entry Key Encoding

All frame types are subject to the two IS2 lookups. The frame type determines the key entry type. For more information about VCAP frame types, see Table 34, page 61. The following illustrations show entry fields available for each frame type (indicated by the field IS2\_TYPE\_HALF and IS2\_TYPE\_FULL) for half and full entries.



Figure 25 · IS2 Half Entry Type Overview





Figure 26 · IS2 Half Entry Type Overview



VCAP IS2 can hold the following number of IS2 entries:

- MAC\_ETYPE: Up to 128 entries.
- MAC\_LLC: Up to 128 entries.
- MAC\_SNAP: Up to 128 entries.
- ARP: Up to 128 entries.
- IP4\_TCP\_UDP: Up to 128 entries.
- IP4\_OTHER: Up to 128 entries.
- IP6\_STD: Up to 128 entries.
- IP6\_TCP\_UDP: Up to 64 entries.



- IP6\_OTHER: Up to 64 entries.
- OAM: Up to 128 entries.

The following tables provide information about how the IS2 half keys are generated. The first table lists the common fields between the half keys.

Table 47 · IS2 Common Key Fields for Half keys

| Field Name           | Bit     | Width       | Description                                                                                                                                                                        |
|----------------------|---------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lookup Information   | 1       |             |                                                                                                                                                                                    |
| S2_TYPE_HALF         | 0       | 4           | 0: MAC ETYPE entries 1: MAC LLC entries 2: MAC SNAP entries 3: ARP entries 4: IPv4 TCP/UDP entries 5: IPv4 OTHER entries 6: IPv6 STD entries 7: OAM entries (8: SMAC_SIP6 entries) |
| FIRST                | 4       | 1           | Set for first lookup and cleared for second lookup.                                                                                                                                |
| Interface Informatio | n       |             |                                                                                                                                                                                    |
| PAG                  | 5       | 8           | Policy association group. Action from VCAP IS1.                                                                                                                                    |
| IGR_PORT_MASK        | 13      | 12          | Ingress port mask. VCAP generated with one bit set in the mask corresponding to the ingress port.                                                                                  |
| Tagging and IP Sou   | rce Gua | rding Infor | mation                                                                                                                                                                             |
| RESERVED             | 26      | 1           | Reserved. Must be set to don't care.                                                                                                                                               |
| HOST_MATCH           | 26      | 1           | The action from the SMAC_SIP4 or SMAC_SIP6 lookups. Used for IP source guarding.                                                                                                   |
| L2_MC                | 27      | 1           | Set if frame's destination MAC address is a multicast address (bit 40 = 1).                                                                                                        |
| L2_BC                | 28      | 1           | Set if frame's destination MAC address is the broadcast address (FF-FF-FF-FF-FF).                                                                                                  |
| VLAN_TAGGED          | 29      | 1           | Set if frame has one or more Q-tags. Independent of port VLAN awareness.                                                                                                           |
| VID                  | 30      | 12          | Classified VID which is the result of the VLAN classification in basic classification and IS1.                                                                                     |
| DEI                  | 42      | 1           | Classified DEI which is the final result of the VLAN classification in basic classification and IS1.                                                                               |
| PCP                  | 43      | 3           | Classified PCP which is the final result of the VLAN classification in basic classification and IS1.                                                                               |

Table 48 ⋅ IS2 MAC\_ETYPE Key

| Field Name          | Bit  | Width | Description                                                         |
|---------------------|------|-------|---------------------------------------------------------------------|
| Layer-2 Information | tion |       |                                                                     |
| L2_DMAC             | 46   | 48    | Frame's destination MAC address.                                    |
| L2_SMAC             | 94   | 48    | Frame's source MAC address.                                         |
| ETYPE               | 142  | 16    | Frame's EtherType. This is the EtherType after up to two VLAN tags. |
| L2_PAYLOAD0         | 158  | 16    | Payload bytes 0-1 after the frame's EtherType.                      |



Table 48 • IS2 MAC\_ETYPE Key (continued)

| Field Name  | Bit | Width | Description                                                                                            |
|-------------|-----|-------|--------------------------------------------------------------------------------------------------------|
| L2_PAYLOAD1 | 174 | 8     | Payload byte 4 after the frame's EtherType. This is specifically for PTP frames.                       |
| L2_PAYLOAD2 | 182 | 3     | Bits 7, 2, and 1 from payload byte 6 after the frame's EtherType. This is specifically for PTP frames. |

### Table 49 ⋅ IS2 MAC\_LLC Key

| Field Name         | Bit | Width | Description                                                              |
|--------------------|-----|-------|--------------------------------------------------------------------------|
| Layer-2 Informatio | n   |       |                                                                          |
| L2_DMAC            | 46  | 48    | Frame's destination MAC address                                          |
| L2_SMAC            | 94  | 48    | Frame's source MAC address                                               |
| L2_LLC             | 142 | 40    | LLC header and data after up to two VLAN tags and the type/length field. |

Table 50 ⋅ IS2 MAC\_SNAP Key

| Field Name          | Bit | Width | Description                              |
|---------------------|-----|-------|------------------------------------------|
| Layer-2 Information | 1   |       |                                          |
| L2_DMAC             | 46  | 48    | Frame's destination MAC address          |
| L2_SMAC             | 94  | 48    | Frame's source MAC address               |
| L2_SNAP             | 142 | 40    | SNAP header after LLC header (AA-AA-03). |

Table 51 ⋅ IS2 ARP Key

| Field Name          | Bit | Width | Description                                                                   |
|---------------------|-----|-------|-------------------------------------------------------------------------------|
| Layer-2 Information |     |       |                                                                               |
| L2_SMAC             | 46  | 48    | Frame's source MAC address                                                    |
| Layer-3 Information |     |       |                                                                               |
| ARP_ADDR_SPACE_OK   | 94  | 1     | Set if hardware address is Ethernet.                                          |
| ARP_PROTO_SPACE_OK  | 95  | 1     | Set if protocol address space is IP.                                          |
| ARP_LEN_OK          | 96  | 1     | Set if hardware address length = 6 (Ethernet) and IP address length = 4 (IP). |
| ARP_TARGET_MATCH    | 97  | 1     | Target hardware address = SMAC (RARP).                                        |
| ARP_SENDER_MATCH    | 98  | 1     | Sender hardware address = SMAC (ARP).                                         |
| ARP_OPCODE_UNKNOWN  | 99  | 1     | Set if ARP opcode is none of the below are mentioned.                         |
| ARP_OPCODE          | 100 | 2     | 0: ARP request 1: ARP reply. 2: RARP request. 3: RARP reply.                  |
| L3_IP4_DIP          | 102 | 32    | Target IPv4 address.                                                          |
| L3_IP4_SIP          | 134 | 32    | Sender IPv4 address.                                                          |



Table 51 · IS2 ARP Key (continued)

| Field Name | Bit | Width | Description                                             |
|------------|-----|-------|---------------------------------------------------------|
| DIP_EQ_SIP | 166 | 1     | Set if sender IP address is equal to target IP address. |

Table 52 ⋅ IS2 IP4\_TCP\_UDP Key

| Field Name                      | Bit | Width | Description                                                                                                                                                                                                                                                         |  |  |
|---------------------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Layer-3 and Layer-4 Information |     |       |                                                                                                                                                                                                                                                                     |  |  |
| IP4                             | 46  | 1     | Set if frame is IPv4 frame. IPv6 frames can also use IP4_TCP_UDP entries when IP6_STD entries are disabled.                                                                                                                                                         |  |  |
| L3_FRAGMENT                     | 47  | 1     | Set if IP frame is fragmented (More Fragments flag = 1 or Fragments Offset > 0).                                                                                                                                                                                    |  |  |
| L3_FRAG_OFS_GT0                 | 48  | 1     | Set if IP frame is fragmented and it is not the first fragment (Fragments Offset > 0). Such frames do not carry Layer-4 information all Layer-4 information fields in the key are automatically set to don't-care when generating the key.                          |  |  |
| L3_OPTIONS                      | 49  | 1     | Set if IP frame contains options (IP len > 5). IP options are not skipped nor parsed which implies that Layer-4 information cannot be used. All Layer-4 information fields in the key are automatically set to don't-care when generating the key.                  |  |  |
| L3_TTL_GT0                      | 50  | 1     | Set if IP TTL is greater than 0.                                                                                                                                                                                                                                    |  |  |
| L3_TOS                          | 51  | 8     | IP TOS field.                                                                                                                                                                                                                                                       |  |  |
| L3_IP4_DIP                      | 59  | 32    | IPv4 frames: Destination IPv4 address. IPv6 frames: Source IPv6 address, bits 63:32.                                                                                                                                                                                |  |  |
| L3_IP4_SIP                      | 91  | 32    | IPv4 frames: Source IPv4 address. IPv6 frames: Source IPv6 address, bit 31:0.                                                                                                                                                                                       |  |  |
| DIP_EQ_SIP                      | 123 | 1     | Set if source IP address is equal to destination IP address. Full addresses are checked, also for IPv6.                                                                                                                                                             |  |  |
| TCP                             | 124 | 1     | Set if IP Proto = 6 (TCP).                                                                                                                                                                                                                                          |  |  |
| L4_DPORT                        | 125 | 16    | TCP/UDP destination port.                                                                                                                                                                                                                                           |  |  |
| L4_SPORT                        | 141 | 16    | TCP/UDP source port.                                                                                                                                                                                                                                                |  |  |
| L4_RNG                          | 157 | 8     | Range mask with one bit per range. A bit is set, if the corresponding range is matched. Range types: SPORT, DPORT, SPORT or DPORT, VID, DSCP. Input to range checkers: SPORT, DPORT: From frame VID, DSCP: Classified result from IS1. See Range Checkers, page 94. |  |  |
| SPORT_EQ_DPORT                  | 165 | 1     | Set if UDP or TCP source port equals UDP or TCP destination port.                                                                                                                                                                                                   |  |  |
| SEQUENCE_EQ0                    | 166 | 1     | TCP: Set if TCP sequence number is 0. PTP over UDP: messageType bit 0.                                                                                                                                                                                              |  |  |
| L4_FIN                          | 167 | 1     | TCP: TCP flag FIN. PTP over UDP: messageType bit 1.                                                                                                                                                                                                                 |  |  |



Table 52 · IS2 IP4\_TCP\_UDP Key (continued)

| Field Name      | Bit | Width | Description                                                     |
|-----------------|-----|-------|-----------------------------------------------------------------|
| L4_SYN          | 168 | 1     | TCP: TCP flag SYN. PTP over UDP: messageType bit 2.             |
| L4_RST          | 169 | 1     | TCP: TCP flag RST. PTP over UDP: messageType bit 3.             |
| L4_PSH          | 170 | 1     | TCP: TCP flag PSH. PTP over UDP: flagField bit 1 (twoStepFlag). |
| L4_ACK          | 171 | 1     | TCP: TCP flag ACK. PTP over UDP: flagField bit 2 (unicastFlag). |
| L4_URG          | 172 | 1     | TCP: TCP flag URG. PTP over UDP: flagField bit 7 (reserved).    |
| L4_1588_DOM     | 173 | 8     | PTP over UDP: domainNumber.                                     |
| L4_1588_VERSION | 181 | 4     | PTP over UDP: version.                                          |

Frames with IP options (L3\_OPTIONS set to 1 in key) or fragmented frames, which are not the initial fragment (L3\_FRAG\_OFS\_GT0 set to 1 in key), do not carry Layer-4 information. The Layer-4 fields in the key (L4\_SPORT, L4\_DPORT, L4\_RNG, SPORT\_EQ\_DPORT, SEQUENCE\_EQ0, L4\_FIN, L4\_SYN, L4\_RST, L4\_PSH, L4\_ACK, L4\_URG, L4\_1588\_DOM, and L4\_1588\_VERSION) are automatically set to don't care.

Table 53 ⋅ IS2 IP4\_OTHER Key

| Field Name          | Bit | Width | Description                                                                                                                                                                              |
|---------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Layer-3 Information |     |       |                                                                                                                                                                                          |
| IP4                 | 46  | 1     | Set if frame is IPv4 frame. IPv6 frames can also use IP4_OTHER entries when IP6_STD entries are disabled.                                                                                |
| L3_FRAGMENT         | 47  | 1     | Set if IP frame is fragmented (More Fragments flag = 1 or Fragments Offset > 0)                                                                                                          |
| L3_FRAG_OFS_GT0     | 48  | 1     | Set if IP frame is fragmented and if it is not the first fragment (Fragments Offset > 0).                                                                                                |
| L3_OPTIONS          | 49  | 1     | Set if IPv4 frame contains options (IP len > 5). IP options are not skipped nor parsed, which implies that L3_PAYLOAD contains data from the IP options for IPv4 frames with IP options. |
| L3_TTL_GT0          | 50  | 1     | Set if IP TTL is greater than 0.                                                                                                                                                         |
| L3_TOS              | 51  | 8     | IP TOS field.                                                                                                                                                                            |
| L3_IP4_DIP          | 59  | 32    | IPv4 frames: Destination IPv4 address. IPv6 frames: Source IPv6 address, bits 63:32.                                                                                                     |
| L3_IP4_SIP          | 91  | 32    | IPv4 frames: Source IPv4 address. IPv6 frames: Source IPv6 address, bit 31:0.                                                                                                            |
| DIP_EQ_SIP          | 123 | 1     | Set if source IP address is equal to destination IP address. Full addresses are checked, also for IPv6.                                                                                  |
| L3_PROTO            | 124 | 8     | IPv4: IP protocol.<br>IPv6: next header.                                                                                                                                                 |
| L3_PAYLOAD          | 132 | 56    | Bytes 0-6 after IP header.                                                                                                                                                               |



Table 54 ⋅ IS2 IP6\_STD Key

| Field Name          | Bit | Width | Description                           |
|---------------------|-----|-------|---------------------------------------|
| Layer-3 Information |     |       |                                       |
| L3_TTL_GT0          | 46  | 1     | Set if IP HOPLIMIT is greater than 0. |
| L3_IP6_SIP          | 47  | 128   | Frame's source IPv6 address           |
| L3_PROTO            | 175 | 8     | IPv6 next header.                     |

Table 55 · IS2 OAM Key

| Field Name           | Bit | Width | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Layer-2 Information  | 1   |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| L2_DMAC              | 46  | 48    | Frame's destination MAC address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| L2_SMAC              | 94  | 48    | Frame's source MAC address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| OAM_MEL_FLAGS        | 142 | 7     | Encoding of MD level/MEG level (MEL).  One bit for each level (lowest level encoded as zero) The following keys can be generated: MEL=0: 0x0000000 MEL=1: 0x0000001 MEL=2: 0x0000011 MEL=3: 0x0000111 MEL=3: 0x0000111 MEL=4: 0x0001111 MEL=5: 0x011111 MEL=5: 0x0111111 MEL=7: 0x1111111  Together with the mask, the following kinds of rules may be created: Exact match. Fx. MEL=2: 0x0000011 Below. Fx. MEL<=4: 0x000XXXX Above. Fx. MEL>=5: 0xXX11111 Between. Fx. 3<= MEL<=5: 0x000XX111, where 'X' means 'don't care'. |
| OAM_VER              | 149 | 5     | Frame's OAM version.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| OAM_OPCODE           | 154 | 8     | Frame's OAM opcode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| OAM_FLAGS            | 162 | 8     | Frame's OAM flags.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| OAM_MEPID            | 170 | 16    | CCM frame's OAM MEP ID.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OAM_CCM_CNTS_<br>EQ0 | 186 | 1     | Flag indicating whether dual-ended loss measurement counters in CCM frames are used or not. The flag OAM_CCM_CNTS_EQ0 is set if the counters TxFCf, RxFCb, and TxFCb are set to all zeros.                                                                                                                                                                                                                                                                                                                                     |
| OAM_IS_Y1731         | 187 | 1     | Set if frame's EtherType = 0x8902                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

The following tables provide information about how the IS2 full keys are generated. The first table lists the common fields between the full keys.

Table 56 ⋅ IS2 Common Key Fields for Full keys

| Field Name         | Bit | Width | Description |
|--------------------|-----|-------|-------------|
| Lookup Information | า   |       |             |



Table 56 · IS2 Common Key Fields for Full keys (continued)

| Field Name           | Bit     | Width       | Description                                                                                           |
|----------------------|---------|-------------|-------------------------------------------------------------------------------------------------------|
| S2_TYPE_FULL         | 0       | 2           | 0: IP6_TCP_UDP entries. 1: IP6_OTHER entries. 2: Custom entries.                                      |
| FIRST                | 2       | 1           | Set for first lookup and cleared for second lookup.                                                   |
| Interface Informatio | n       |             |                                                                                                       |
| PAG                  | 3       | 8           | Policy association group. Action from VCAP IS1.                                                       |
| IGR_PORT_MASK        | 11      | 12          | Ingress port mask. VCAP generated with one bit set in the mask corresponding to the ingress port.     |
| Tagging and IP Sou   | rce Gua | rding Infor | mation                                                                                                |
| RESERVED             | 23      | 1           | Reserved. Must be set to don't care.                                                                  |
| HOST_MATCH           | 24      | 1           | The action from the SMAC_SIP4 or SMAC_SIP6 lookups. Used for IP source guarding.                      |
| L2_MC                | 25      | 1           | Set if frame's destination MAC address is a multicast address (bit 40 = 1).                           |
| L2_BC                | 26      | 1           | Set if frame's destination MAC address is the broadcast address (FF-FF-FF-FF-FF).                     |
| VLAN_TAGGED          | 27      | 1           | Set if frame has one or more Q-tags. Independent of port VLAN awareness.                              |
| VID                  | 28      | 12          | Classified VID which is the result of the VLAN classification in basic classification and IS1.        |
| DEI                  | 40      | 1           | Classified DEI, which is the final result of the VLAN classification in basic classification and IS1. |
| PCP                  | 41      | 3           | Classified PCP, which is the final result of the VLAN classification in basic classification and IS1. |

Table 57 ⋅ IS2 IP6\_TCP\_UDP Key

| Field Name          | Bit     | Width | Description                                                  |
|---------------------|---------|-------|--------------------------------------------------------------|
| Layer-3 and Layer-4 | Informa | ation |                                                              |
| L3_TTL_GT0          | 44      | 1     | Set if IP HOPLIMIT is greater than 0.                        |
| L3_TOS              | 45      | 8     | IP TOS field.                                                |
| L3_IP6_DIP          | 53      | 128   | Destination IPv6 address.                                    |
| L3_IP6_SIP          | 181     | 128   | Source IPv6 address.                                         |
| DIP_EQ_SIP          | 309     | 1     | Set if source IP address is equal to destination IP address. |
| TCP                 | 310     | 1     | Set if IP Proto = 6 (TCP).                                   |
| L4_DPORT            | 311     | 16    | TCP/UDP destination port.                                    |
| L4_SPORT            | 327     | 16    | TCP/UDP source port.                                         |



Table 57 ⋅ IS2 IP6\_TCP\_UDP Key (continued)

| Field Name      | Bit | Width | Description                                                                                                                                                                                                                                                        |
|-----------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L4_RNG          | 343 | 8     | Range mask with one bit per range. A bit is set, if the corresponding range is matched. Range types: SPORT, DPORT, SPORT or DPORT, VID, DSCP. Input to range checkers: SPORT, DPORT: From frame VID, DSCP: Classified result from IS1 See Range Checkers, page 94. |
| SPORT_EQ_DPORT  | 351 | 1     | Set if UDP or TCP source port equals UDP or TCP destination port.                                                                                                                                                                                                  |
| SEQUENCE_EQ0    | 352 | 1     | TCP: Set if TCP sequence number is 0. PTP over UDP: messageType bit 0.                                                                                                                                                                                             |
| L4_FIN          | 353 | 1     | TCP: TCP flag FIN. PTP over UDP: messageType bit 1.                                                                                                                                                                                                                |
| L4_SYN          | 354 | 1     | TCP: TCP flag SYN. PTP over UDP: messageType bit 2.                                                                                                                                                                                                                |
| L4_RST          | 355 | 1     | TCP: TCP flag RST. PTP over UDP: messageType bit 3.                                                                                                                                                                                                                |
| L4_PSH          | 356 | 1     | TCP: TCP flag PSH. PTP over UDP: flagField bit 1 (twoStepFlag).                                                                                                                                                                                                    |
| L4_ACK          | 357 | 1     | TCP: TCP flag ACK. PTP over UDP: flagField bit 2 (unicastFlag).                                                                                                                                                                                                    |
| L4_URG          | 358 | 1     | TCP: TCP flag URG. PTP over UDP: flagField bit 7 (reserved).                                                                                                                                                                                                       |
| L4_1588_DOM     | 359 | 8     | PTP over UDP: domainNumber.                                                                                                                                                                                                                                        |
| L4_1588_VERSION | 367 | 4     | PTP over UDP: version                                                                                                                                                                                                                                              |

### Table 58 • IS2 IP6\_OTHER Key

| Bit | Width                        | Description                                                  |
|-----|------------------------------|--------------------------------------------------------------|
|     |                              |                                                              |
| 44  | 1                            | Set if IP HOPLIMIT is greater than 0.                        |
| 45  | 8                            | IP TOS field.                                                |
| 53  | 128                          | Destination IPv6 address.                                    |
| 181 | 128                          | Source IPv6 address.                                         |
| 309 | 1                            | Set if source IP address is equal to destination IP address. |
| 310 | 8                            | IPv6 next header.                                            |
| 318 | 56                           | Bytes 0-6 after IP header.                                   |
|     | 44<br>45<br>53<br>181<br>309 | 44 1<br>45 8<br>53 128<br>181 128<br>309 1                   |

### Table 59 · IS2 CUSTOM Key

| Field Name         | Bit | Width | Description |
|--------------------|-----|-------|-------------|
| Custom Information | on  |       |             |



Table 59 · IS2 CUSTOM Key (continued)

| Field Name  | Bit | Width | Description                                                                                                                                                                                                                                                                        |
|-------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CUSTOM_TYPE | 44  | 1     | O: CUSTOM_IP - Custom data extracted from byte 34 (corresponds to the first byte after the IPv4 header if the frame is IPv4).  1: CUSTOM_SMAC - Custom data extracted from byte 12 (first byte after SMAC).  Note that up to two VLAN tags are removed before extracting the data. |
| CUSTOM      | 45  | 320   | Custom extracted data.                                                                                                                                                                                                                                                             |

### 3.8.3.1.1 IS2 Action Encoding

The VCAP generates an action vector from each of the two IS2 lookups for each frame.

The first IS2 lookup returns a default action vector per ingress port when no entries are matched, and the second IS2 lookup returns a common default action vector when no entries are matched. There are no difference between an action vector from a match and a default action vector.

The following table lists the available fields for the action vector.

Table 60 · IS2 Action Fields

| Action Field | Bit | Width | Description                                                                                                                                                                                                                                                                                                                                                           |
|--------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HIT_ME_ONCE  | 0   | 1     | Setting this bit to 1 causes the first frame that hits this action where the HIT_CNT counter is zero to be copied to the CPU extraction queue specified in CPU_QU_NUM. The HIT_CNT counter is then incremented and any frames that hit this action later are not copied to the CPU. To re-enable the HIT_ME_ONCE functionality, the HIT_CNT counter must be cleared.  |
| CPU_COPY_ENA | 1   | 1     | Setting this bit to 1 causes all frames that hit this action to be copied to the CPU extraction queue specified in CPU_QU_NUM.                                                                                                                                                                                                                                        |
| CPU_QU_NUM   | 2   | 3     | Determines the CPU extraction queue that is used when a frame is copied to the CPU due to a HIT_ME_ONCE or CPU_COPY_ENA action.                                                                                                                                                                                                                                       |
| MASK_MODE    | 5   | 2     | Controls how PORT_MASK is applied.  0: No action from PORT_MASK.  1: Permit/deny (PORT_MASK AND'ed with destination set).  2: Policy forwarding (DMAC lookup replaced with PORT_MASK).  3: Redirect (Previous forwarding decisions (classifier, IS1, ISDX, SRC, AGGR, VLAN, and DMAC lookup) are replaced with PORT_MASK).  The CPU port is not touched by MASK_MODE. |
| MIRROR_ENA   | 7   | 1     | Setting this bit to 1 causes frames to be mirrored to the mirror target port (ANA::MIRRPORPORTS).                                                                                                                                                                                                                                                                     |
| LRN_DIS      | 8   | 1     | Setting this bit to 1 disables learning of frames hitting this action.                                                                                                                                                                                                                                                                                                |
| POLICE_ENA   | 9   | 1     | Setting this bit to 1 causes frames that hit this action to be policed by the ACL policer specified in POLICE_IDX. Only applies to the first lookup.                                                                                                                                                                                                                  |



Table 60 · IS2 Action Fields (continued)

| Action Field     | Bit | Width | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POLICE_IDX       | 10  | 9     | Selects VCAP policer used when policing frames (POLICE_ENA).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| POLICE_VCAP_ONLY | 19  | 1     | Disable policing from QoS, and port policers. Only the VCAP policer selected by POLICE_IDX is active. Only applies to the second lookup.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PORT_MASK        | 20  | 11    | Port mask applied to the forwarding decision based on MASK_MODE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| REW_OP           | 31  | 9     | Rewriter operation command. The following functions are supported:  No operation: REW_OP[3:0] = 0.  No operation. Special Rewrite: REW_OP[3:0]= 8. Swap the MAC addresses and clear bit 40 in the new SMAC when transmitting the frame. One-step PTP: REW_OP[2:0] = 2. The frame's residence time is added to the correction field in the PTP frame. The following sub-commands can be encoded: REW_OP[7]: Enables Add/subtract mode. REW_OP[5]: Set if egress delay must be added to correction field at egress. REW_OP[4:3]: Configures if ingress delay must be subtracted from the frame's Rx time stamp. This is not applicable for ingress ports in backplane mode. Bits 4:3 = 0: No delay adjustments. Bits 4:3 = 1: Subtract delay ANA:PORT:PTP_DLY1_CFG. Bits 4:3 = 2: Subtract delay ANA:PORT:PTP_DLY2_CFG. Two-step PTP: REW_OP[2:0] = 3. The frame's departure time stamp is saved in the time stamp FIFO queue at egress. REW_OP[8:3] holds the PTP time stamp identifier used by the CPU. Origin PTP: REW_OP[2:0] = 9. The time of day at the frame's departure time is written into the origin time stamp field in the PTP frame. Unspecified bits must be set to 0. |
| SMAC_REPLACE_ENA | 40  | 1     | If set, frame's source MAC address is replaced with MAC address defined per egress port (SYS::REW_MAC_LOW_CFG, SYS::REW_MAC_HIGH_CFG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RESERVED         | 41  | 2     | Reserved. Must be set to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ACL_ID           | 43  | 6     | Logical ID for the entry. This ID is extracted together with the frame in the CPU extraction header. Only applicable to actions with CPU_COPY_ENA or HIT_ME_ONCE set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| HIT_CNT          | 49  | 32    | A statistics counter that is incremented by one each time the given action is hit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

The two action vectors from the first and second lookups are combined into one action vector, which is applied in the analyzer. For more information, see Forwarding Engine, page 109. The actions are combined as follows:

• HIT\_ME\_ONCE, CPU\_COPY\_ENA, CPU\_QU\_NUM: If any of the two action vectors have HIT\_ME\_ONCE or CPU\_COPY\_ENA set, CPU\_COPY\_ENA is



forwarded to the analyzer. The settings in the action vector from second lookup takes precedence with respect to the CPU extraction queue number.

MIRROR ENA:

If any of the two action vectors have MIRROR\_ENA set, MIRROR\_ENA is forwarded to the analyzer.

- LRN DIS:
  - If any of the two action vectors have LRN\_DIS set, LRN\_DIS is forwarded to the analyzer.
- REW OP:

The settings in the action vector from the second lookup takes precedence unless the second lookup returns REW\_OP[3:0] = 0.

ACL ID:

If both lookups in IS2 hit an entry with CPU\_COPY\_ENA set, then the resulting value is the addition of the two ACL\_ID values. This allow for unique identification of both rules in IS2 through ACL\_ID if each lookup manipulates its own part of the ACL\_ID. For instance, first lookup returns ACL\_ID = 0:15, and second lookup returns ACL\_ID = 0, 16, 32, or 48.

 POLICE\_ENA, POLICE\_IDX, POLICE\_VCAP\_ONLY: Only applies to actions from the first lookup.

The following table lists the combinations for MASK\_MODE and PORT\_MASK when combining actions from the first and second lookups.

Table 61 ⋅ MASK\_MODE and PORT\_MASK Combinations

| First Lookup | Second Lookup       |                                            |                  |                    |  |  |  |
|--------------|---------------------|--------------------------------------------|------------------|--------------------|--|--|--|
|              | No action           | Permit/deny                                | Policy           | Redirect           |  |  |  |
| No action    | No action           | Permit<br>P <sup>1</sup> = P2 <sup>2</sup> | Policy<br>P = P2 | Redirect<br>P = P2 |  |  |  |
| Permit/deny  | Permit              | Permit                                     | Policy           | Redirect           |  |  |  |
|              | P = P1 <sup>3</sup> | P = P1 and P2                              | P = P1 and P2    | P = P2             |  |  |  |
| Policy       | Policy              | Policy                                     | Policy           | Redirect           |  |  |  |
|              | P = P1              | P = P1 and P2                              | P = P1 and P2    | P = P2             |  |  |  |
| Redirect     | Redirect            | Redirect                                   | Redirect         | Redirect           |  |  |  |
|              | P = P1              | P = P1 and P2                              | P = P1 and P2    | P = P2             |  |  |  |

- 1. P: Resulting PORT\_MASK to analyzer.
- 2. P2: PORT MASK from second match.
- 3. P1: PORT\_MASK from first match.

Policy forwarding for frames matching an IPv4 and IPv6 multicast entry in the MAC table is not possible. Policy forwarding is handled as a permit/deny action for such frames.

#### 3.8.3.1.2 SMAC\_SIP4 and SMAC\_SIP6 Entry Key Encoding

The following illustration shows which entry fields are available for SMAC\_SIP4 and SMAC\_SIP6 keys in IS2.

Figure 27 • SMAC\_SIP Entry Type Overview



SMAC\_SIP6 (half entry, TYPE= 1000)

VCAP IS2 can hold the following number of SMAC\_SIP entries.

- SMAC SIP6: Up to 128 entries.
- SMAC\_SIP4: Up to 256 entries.



All IPv6 frames are subject to a SMAC\_SIP6 lookup in IS2. The following table lists the SMAC\_SIP6 key.

Table 62 • SMAC\_SIP6 Key

| Field Name          | Bit                   | Width | Description                                          |  |  |  |
|---------------------|-----------------------|-------|------------------------------------------------------|--|--|--|
| Lookup Informa      | Lookup Information    |       |                                                      |  |  |  |
| S2_TYPE_HALF        | 0                     | 4     | 8: SMAC_SIP4.                                        |  |  |  |
| Interface Inforn    | Interface Information |       |                                                      |  |  |  |
| IGR_PORT            | 4                     | 4     | The port number where the frame was received (0-11). |  |  |  |
| Layer-2 Information |                       |       |                                                      |  |  |  |
| L2_SMAC             | 8                     | 48    | Frame's source MAC address.                          |  |  |  |
| Layer-3 Information |                       |       |                                                      |  |  |  |
| L3_IP6_SIP          | 56                    | 128   | Frame's source IPv6 address.                         |  |  |  |

All IPv4 frames are subject to a SMAC\_SIP4 lookup in IS2. The following table lists the SMAC\_SIP4 key.

Table 63 · SMAC\_SIP4 Key

| Field Name            | Bit                 | Width | Description                                          |  |  |
|-----------------------|---------------------|-------|------------------------------------------------------|--|--|
| Interface Information |                     |       |                                                      |  |  |
| IGR_PORT              | 0                   | 4     | The port number where the frame was received (0-11). |  |  |
| Layer-2 Information   | Layer-2 Information |       |                                                      |  |  |
| L2_SMAC               | 4                   | 48    | Frame's source MAC address.                          |  |  |
| Layer-3 Information   |                     |       |                                                      |  |  |
| L3_IP4_SIP            | 52                  | 32    | Frame's source IPv4 address.                         |  |  |

## 3.8.3.1.3 SMAC\_SIP4 and SMAC\_SIP6 Action Encoding

The VCAP generates an action vector from the SMAC\_SIP4 or SMAC\_SIP6 lookup if there is a match. There is no default action vector if no match.

The following table lists the available fields for the action vector from both the SMAC\_SIP4 and SMAC\_SIP6 lookups.

Table 64 • SMAC\_SIP4 and SMAC\_SIP6 Action Fields

| Action Field | Bit | Width | Description                                                                                                                                                                                   |
|--------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU_COPY_ENA | 0   | 1     | Setting this bit to 1 causes all frames that hit this action to be copied to the CPU extraction queue specified in CPU_QU_NUM.                                                                |
| CPU_QU_NUM   | 1   | 3     | Determines the CPU extraction queue that is used when a frame is copied to the CPU due to a HIT_ME_ONCE or CPU_COPY_ENA action.                                                               |
| FWD_KILL_ENA | 4   | 1     | Setting this bit to 1 denies forwarding of the frame forwarding to any front port. The frame can still be copied to the CPU by other actions.                                                 |
| HOST_MATCH   | 5   | 1     | Used for IP source guarding. If set, it signals that the host is a valid (for instance a valid combination of source MAC address and source IP address). HOST_MATCH is input to the IS2 keys. |
| HIT_STICKY   | 6   | 1     | If set, a frame has matched against the associated entry.                                                                                                                                     |



The HOST\_MATCH flag is used as input into the IS2 keys. This enables further handling of frames either matching or not matching a host pair in the SMAC SIP table.

### 3.8.4 **VCAP ES0**

This section provides information about the ES0 key and associated actions.

#### 3.8.4.1 ES0 Entry Key Encoding

All frames are subject to one ES0 lookup per destination port. The key in ES0 is generated based on the frame's VLAN classification.

VCAP ES0 can hold 256 ES0 entries.

The following table lists the ES0 key.

Table 65 • ES0 Key

| Field Name      | Bit                   | Width | Description                                                                                         |  |  |  |
|-----------------|-----------------------|-------|-----------------------------------------------------------------------------------------------------|--|--|--|
| Interface Infor | Interface Information |       |                                                                                                     |  |  |  |
| EGR_PORT        | 0                     | 4     | The port number where the frame is transmitted (0-11).                                              |  |  |  |
| IGR_PORT        | 4                     | 4     | The port number where the frame was received (0-11).                                                |  |  |  |
| RESERVED        | 8                     | 2     | Reserved. Must be set to don't care.                                                                |  |  |  |
| L2_MC           | 10                    | 1     | Set if frame's destination MAC address is a multicast address (bit 40 = 1).                         |  |  |  |
| L2_BC           | 11                    | 1     | Set if frame's destination MAC address is the broadcast address (FF-FF-FF-FF-FF).                   |  |  |  |
| Tagging Inforn  | Tagging Information   |       |                                                                                                     |  |  |  |
| VID             | 12                    | 12    | Classified VID that is the result of the VLAN classification in basic classification and IS1.       |  |  |  |
| DP              | 24                    | 1     | Frame's drop precedence (DP) level after policing.                                                  |  |  |  |
| PCP             | 25                    | 3     | Classified PCP that is the final result of the VLAN classification in basic classification and IS1. |  |  |  |

### 3.8.4.2 ES0 Action Encoding

The VCAP generates one action vector from the ES0 lookup. The lookup returns a default action vector per egress port when no entries are matched. There are no difference between an action vector from a match and a default action vector.

The following table lists the available action fields for ES0. For more information about how the actions are applied to the VLAN manipulations, see VLAN Editing, page 133.

Table 66 · ES0 Action Fields

| Action Field   | Bit | Width | Description                                                                                                                                                                                                                          |
|----------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PUSH_OUTER_TAG | 0   | 2     | Controls outer tagging. 0: No ES0 tag A: Port tag is allowed if enabled on port. 1: ES0 tag A: Push ES0 tag A. No port tag. 2: Force port tag: Always push port tag. No ES0 tag A. 3: Force untag: Never push port tag or ES0 tag A. |
| PUSH_INNER_TAG | 2   | 1     | Controls inner tagging. 0: Do not push ES0 tag B as inner tag. 1: Push ES0 tag B as inner tag.                                                                                                                                       |



Table 66 • ES0 Action Fields (continued)

| Action Field   | Bit | Width | Description                                                                                                                                     |
|----------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| TAG_A_TPID_SEL | 3   | 2     | Selects TPID for ES0 tag A: 0: 0x8100. 1: 0x88A8. 2: Custom (REW:PORT:PORT_VLAN_CFG.PORT_TPID). 3: If IFH.TAG_TYPE = 0 then 0x8100 else custom. |
| TAG_A_VID_SEL  | 5   | 1     | Selects VID for ES0 tag A. 0: Classified VID + VID_A_VAL. 1: VID_A_VAL.                                                                         |
| TAG_A_PCP_SEL  | 6   | 2     | Selects PCP for ES0 tag A.  0: Classified PCP.  1: PCP_A_VAL.  2: DP and QoS mapped to PCP (per port table).  3: QoS class.                     |
| TAG_A_DEI_SEL  | 8   | 2     | Selects PCP for ES0 tag A. 0: Classified DEI. 1: DEI_A_VAL. 2: DP and QoS mapped to PCP (per port table). 3: DP.                                |
| TAG_B_TPID_SEL | 10  | 2     | Selects TPID for ES0 tag B. 0: 0x8100. 1: 0x88A8. 2: Custom (REW:PORT:PORT_VLAN_CFG.PORT_TPID). 3: If IFH.TAG_TYPE = 0 then 0x8100 else custom. |
| TAG_B_VID_SEL  | 12  | 1     | Selects VID for ES0 tag B. 0: Classified VID + VID_B_VAL. 1: VID_B_VAL.                                                                         |
| TAG_B_PCP_SEL  | 13  | 2     | Selects PCP for ES0 tag B. 0: Classified PCP. 1: PCP_B_VAL. 2: DP and QoS mapped to PCP (per port table). 3: QoS class.                         |
| TAG_B_DEI_SEL  | 15  | 2     | Selects PCP for ES0 tag B. 0: Classified DEI. 1: DEI_B_VAL. 2: DP and QoS mapped to PCP (per port table). 3: DP.                                |
| VID_A_VAL      | 17  | 12    | VID used in ES0 tag A. See TAG_A_VID_SEL.                                                                                                       |
| PCP_A_VAL      | 29  | 3     | PCP used in ES0 tag A. See TAG_A_PCP_SEL.                                                                                                       |
| DEI_A_VAL      | 32  | 1     | DEI used in ES0 tag A. See TAG_A_DEI_SEL.                                                                                                       |
| VID_B_VAL      | 33  | 12    | VID used in ES0 tag B. See TAG_B_VID_SEL.                                                                                                       |
| PCP_B_VAL      | 45  | 3     | PCP used in ES0 tag B. See TAG_B_PCP_SEL.                                                                                                       |
| DEI_B_VAL      | 48  | 1     | DEI used in ES0 tag B. See TAG_B_DEI_SEL.                                                                                                       |
| RESERVED       | 49  | 24    | Reserved. Must be set to 0.                                                                                                                     |
| HIT_STICKY     | 73  | 1     | If set, a frame has matched the associated entry.                                                                                               |



## 3.8.5 Range Checkers

The following table lists the registers associated with configuring range checkers.

Table 67 · Range Checker Configuration

| Register               | Description                                  | Replication |
|------------------------|----------------------------------------------|-------------|
| ANA::VCAP_RNG_TYPE_CFG | Configuration of the range checker types.    | None        |
| ANA::VCAP_RNG_VAL_CFG  | Configuration of range start and end points. | None        |

All IS1 entries, together with the IP4\_TCP\_UDP and IP6\_TCP\_UDP entries in IS2, contain eight range checker flags (L4\_RNG), which are matched against an 8-bit range key. The range key is generated for each frame based on the extracted frame data and the configuration in ANA::VCAP\_RNG\_TYPE\_CFG and ANA::VCAP\_RNG\_VAL\_CFG. Each of the eight range checkers can be configured to one of the following range types:

- TCP/UDP destination port range
   Input to the range is the frame's TCP/UDP destination port number.
- TCP/UDP source port range
   Input to the range is the frame's TCP/UDP source port number.
- TCP/UDP source and destination ports range. Range is matched if either source or destination port is within range.
  - Input to the range are the frame's TCP/UDP source and destination port numbers.
- · VID range
  - IS1: Input to the range is the frame's VID or the port VID if the frame is untagged.
  - IS2: Input to the range is the classified VID.
- DSCP range
  - IS1: Input to the range is the translated DSCP value from basic classification.
  - IS2: Input to the range is the classified DSCP value.

For IS2, the range key is only applicable to TCP/UDP frames. For IS1, the range key is generated for any frame types. Specific range types not applicable to a certain frame type (for example, TCP/UDP port ranges for IPv4 Other frames) must be set to don't care in entries the frame type can match.

Range start points and range end points are configured in ANA::VCAP RNG VAL CFG.

## 3.8.6 VCAP Configuration

This section provides information about how the VCAPs (IS1, IS2, and ES0) are configured.

Each VCAP implements its own set of the registers listed in the following two tables.

Entries in a VCAP are accessed indirectly through an entry and action cache. The cache is accessible using the VCAP configuration registers listed in following table. As shown in the following illustration, an entry in the VCAP consists of a TCAM entry and an associated action and counter entry.

The following table lists the registers associated with VCAP configuration.

Table 68 · VCAP Configuration Registers

| Register         | Description                    | Replication |
|------------------|--------------------------------|-------------|
| VCAP_UPDATE_CTRL | General configuration register | None        |
| VCAP_MV_CFG      | Move configuration             | None        |
| VCAP_ENTRY_DAT   | Entry data cache               | 64          |
| VCAP_MASK_DAT    | Entry mask cache               | 64          |
| VCAP_ACTION_DAT  | Action data cache              | 64          |
| VCAP_CNT_DAT     | Counter data cache             | 32          |
| VCAP_TG_DAT      | Type-Group cache               | None        |



Table 68 · VCAP Configuration Registers (continued)

| Register    | Description            | Replication |  |
|-------------|------------------------|-------------|--|
| VCAP_STICKY | Sticky-bit indications | None        |  |

Each VCAP has defined various constants and are accessed using the registers listed in the following table.

Table 69 · VCAP Constants

| Register       | Description               | Replication |
|----------------|---------------------------|-------------|
| ENTRY_WIDTH    | Width of entry field      | None        |
| ENTRY_CNT      | Number of entries         | None        |
| ENTRY_SWCNT    | Number of subwords        | None        |
| ENTRY_TG_WIDTH | Width of type-group field | None        |
| ACTION_DEF_CNT | Number of default actions | None        |
| ACTION_WIDTH   | Width of action field     | None        |
| CNT_WIDTH      | Width of counter field    | None        |

Figure 28 · VCAP Configuration Overview



A TCAM entry consists of entry data, an entry mask, and a type-group value. The type-group value is used internally to differentiate between VCAP lookups of different subword sizes. Each TCAM entry has an associated action entry. In addition, the action RAM has an entry for each of the default actions in the VCAP. The entries in the action RAM consists of action data and a counter value.

For a write access, the TCAM and action entry must be written to the cache and then copied from the cache to the TCAM/RAM. For a read access, the TCAM and action entry must first be retrieved from the TCAM/RAM before being read from the cache. When a read or write operation is initiated, it is possible to individually select if the operation should be applied to the TCAM and/or action RAM. When data is moved between the cache and the TCAM/RAM, it is always the entire entry that is moved. For VCAPs with several subwords per entry, this must be taken into account if only a single subword of a TCAM entry should be updated. To modify a single subword, the entire TCAM entry must be read, then the subword must be modified in the cache, and finally the entry must be written back to the TCAM.

The cache can hold only one VCAP entry (TCAM and action entry) at a time. After the TCAM and action entry are written to the cache, the cache must be copied to the TCAM and RAM before new entries can be written to the cache.



The following table lists the different parameters for the four VCAPs available in the device. The parameters are needed to format the data to be written to the cache. The parameters can also be read in the registers listed in Table 69, page 95.

Table 70 · VCAP Parameters

| VCAP | Entry<br>Width | Number of<br>Entries | Action<br>Width | Number of<br>Default<br>Actions | Counter<br>Width | Subwords | Type-Group<br>Width |
|------|----------------|----------------------|-----------------|---------------------------------|------------------|----------|---------------------|
| IS1  | 384            | 64                   | 312             | 1                               | 4x1 (sticky)     | 4        | 2                   |
| IS2  | 384            | 64                   | 99              | 13                              | 4x32             | 4        | 3                   |
| ES0  | 29             | 256                  | 72              | 11                              | 1 (sticky)       | 1        | 1                   |

### 3.8.6.1 Creating a VCAP Entry in the Cache

Before a VCAP entry can be created in the TCAM and RAM, the entry must be created in the cache. The cache is accessed through the following 32-bit registers.

- VCAP ENTRY DAT
- VCAP MASK DAT
- VCAP ACTION DAT
- VCAP CNT DAT
- VCAP\_TG\_DAT

Each of the cache registers is replicated 64 times; however, only the bits used by the VCAP are mapped to physical registers. For example, for VCAP IS1, only the lowest 384 bits of VCAP\_ENTRY\_DAT and VCAP\_MASK\_DAT is mapped to physical registers. As mentioned previously, a VCAP entry consists of a TCAM entry and an action entry.

The TCAM entry consists of entry data, mask data, a type value, and a type-group value. The entry data prefixed with the type value is written to VCAP\_ENTRY\_DATA. The mask data is written to VCAP\_MASK\_DATA, and the type-group value is written to VCAP\_TG\_DAT. The type and type-group values are used internally in the VCAP to distinguish between the different entry types. The following table lists the type and type-group value for each of the entry types.

Table 71 • Entry, Type, and Type-Group Parameters

| VCAP | Entry Type    | Entry Width | Subwords | Type Value<br>[width in ()] | Type-Group Value [width in ()] |
|------|---------------|-------------|----------|-----------------------------|--------------------------------|
| IS1  | S1_NORMAL     | 180         | 2        | 0 (1)                       | 2 (2)                          |
| IS1  | S1_5TUPLE_IP4 | 187         | 2        | 1 (1)                       | 2 (2)                          |
| IS1  | S1_NORMAL_IP6 | 374         | 1        | 0 (2)                       | 1 (2)                          |
| IS1  | S1_7TUPLE     | 373         | 1        | 1 (2)                       | 1 (2)                          |
| IS1  | S1_5TUPLE_IP6 | 374         | 1        | 2 (2)                       | 1 (2)                          |
| IS1  | S1_DBL_VID    | 93          | 4        | Not used (0)                | 3 (2)                          |
| IS2  | MAC_ETYPE     | 181         | 2        | 0 (4)                       | 2 (2)                          |
| IS2  | MAC_LCC       | 178         | 2        | 1 (4)                       | 2 (2)                          |
| IS2  | MAC_SNAP      | 178         | 2        | 2 (4)                       | 2 (2)                          |
| IS2  | ARP           | 163         | 2        | 3 (4)                       | 2 (2)                          |
| IS2  | IP4_TCP_UCP   | 181         | 2        | 4 (4)                       | 2 (2)                          |
| IS2  | IP4_OTHER     | 184         | 2        | 5 (4)                       | 2 (2)                          |
| IS2  | IP6_STD       | 179         | 2        | 6 (4)                       | 2 (2)                          |
| IS2  | OAM           | 184         | 2        | 7 (4)                       | 2 (2)                          |



Table 71 • Entry, Type, and Type-Group Parameters (continued)

| VCAP | Entry Type  | Entry Width | Subwords | Type Value<br>[width in ()] | Type-Group Value<br>[width in ()] |
|------|-------------|-------------|----------|-----------------------------|-----------------------------------|
| IS2  | IP6_TCP_UDP | 369         | 1        | 0 (2)                       | 1 (2)                             |
| IS2  | IP6_OTHER   | 372         | 1        | 1 (2)                       | 1 (2)                             |
| IS2  | CUSTOM      | 363         | 1        | 2 (2)                       | 1 (2)                             |
| IS2  | SMAC_SIP4   | 84          | 4        | Not used (0)                | 3 (2)                             |
| IS2  | SMAC_SIP6   | 180         | 2        | 8 (4)                       | 2 (2)                             |
| ES0  | VID         | 28          | 1        | Not used (0)                | 1 (1)                             |

Note that the type value is not used for all entry types. If the type value is not used for an entry type, write the entry data from bit 0 of VCAP ENTRY DAT.

As an example of how a TCAM entry is laid out in the cache register, the following illustration shows a TCAM entry of the IP6\_TCP\_UDP entry type for the VCAP IS2.

Figure 29 · Entry Layout in Register Example



Generally, the type value must never be masked. However, by masking the type bits a lookup in the VCAP is able to match several different entry types. For example, the IS2 entry types MAC\_ETYPE and MAC\_LLC have the binary type values 0000 and 0001, respectively. By masking bit 0, a lookup is able to match both entry types.

The entry type used in the preceding example only has one subword per entry in the TCAM. Creating a TCAM entry with an entry type that has several subwords per TCAM entry is a little more complicated. As shown in the following example, the ARP entry type of the VCAP IS2 is used. The ARP entry type has two subwords per TCAM entry. From Table 71, page 96, it can be seen that the ARP entry type has a width of 163 bits per subword. A row in the IS2 TCAM is 384 bits wide. For more information, see Table 70, page 96. Each subword is assigned to half a TCAM row; that is, subword 0 is assigned to bits 0-187 and subword 1 is assigned to bits 188-375. Because the ARP entry only is 167 bits wide, there are 21 unused bits for each subword, as shown in the following illustration. The layout for VCAP\_MASK\_DAT is similar to VCAP\_ENTRY\_DAT. In addition, a type-group value is associated to each subword. The type-group values are laid out back-to-back in VCAP\_TG\_DAT as shown in the following illustration.



Figure 30 · Entry Layout in Register using Subwords Example



To invalidate an entry in the TCAM (so a lookup never matches the entry), set the type-group for the entry to 0. If there are more subwords in the entry, each subword can be individually invalidated by setting its corresponding type-group value to 0.

The action entry is written to VCAP\_ACTION\_DAT. Similar to an entry data, an action entry also has a prefixed type value. The following table lists the parameters for the different action types available in VCAPs.

Table 72 · Action and Type Field Parameters

|      |             | Action |          | Type Value    |
|------|-------------|--------|----------|---------------|
| VCAP | Action Type | Width  | Subwords | [width in ()] |
| IS1  | S1          | 80     | 4        | Not used (0)  |
| IS2  | BASE_TYPE   | 51     | 2        | 0 (1)         |
| IS2  | SMAC_SIP    | 6      | 4        | 1 (1)         |
| ES0  | VID         | 91     | 1        | Not used (0)  |

An action that is associated with an entry type with several subwords per entry has an equal number of subwords. For actions with several subwords, the subwords are simply concatenated together.

The following illustration shows the action layout in the VCAP\_ACTION\_DAT register for an SMAC\_SIP action entry. The SMAC\_SIP has four subwords per row.

Figure 31 · Action Layout in Register Example



The counter value associated to the action is written to VCAP\_CNT\_DAT. VCAP\_CNT\_DAT contains a counter value for each subword in the TCAM entry. For action entries, the counter values for each subword are simply concatenated together.

### 3.8.6.2 Copying Entries Between Cache and TCAM/RAM

When an entry and associated action is created in the cache, the data in the cache must be copied to a given address in the TCAM and RAM using the VCAP\_UPDATE\_CTRL register. Use the following procedure.

- 1. Set VCAP UPDATE CTRL.UPDATE CMD to copy from cache to TCAM/RAM.
- 2. Set the address for the entry in VCAP\_UPDATE\_CTRL.UPDATE\_ADDR.
- 3. Set VCAP\_UPDATE\_CTRL.UPDATE\_SHOT to initiate the copy operation. The bit is cleared by hardware when the operation is finished.



Initiating another operation before the UPDATE\_SHOT field is cleared is not allowed. The delay between setting the UPDATE\_SHOT field and the clearing of that field depends on the type of operation and the traffic load on the VCAP.

By setting the fields UPDATE\_ENTRY\_DIS, UPDATE\_ACTION\_DIS, and/or UPDATE\_CNT\_DIS in the VCAP\_UPDATE\_CTRL register the writing of the TCAM, action, and/or the counter entry can be disabled.

Copying a VCAP entry from the TCAM/RAM to the cache is done in a similar fashion by setting VCAP\_UPDATE\_CTRL.UPDATE\_CMD to copy from TCAM/RAM to the cache. Note that due to internal mapping of the entry data and mask data, the values that are read back from the TCAM cannot always match with the values that were originally written to the TCAM. The internal mapping that happens is listed in the following table. There are differences, because a masked 1 is read back as a masked 0, which is functionally the same.

Written Entry Written Mask Description **Read Entry Read Mask** 0 0 Match-0 0 0 0 1 1 Match-Any 0 1 0 1 0 Match-1 1 1 Match-Any 0 1

Table 73 · Internal Mapping of Entry and Mask

If an entry match is not found during a lookup for a given frame, a default action is selected by the VCAP. Default actions and counter values are copied between the cache and the action RAM similar to a regular VCAP entry. The default actions are stored in the RAM right below the last regular action entry; for example, VCAP IS2 has 256 regular entries, so the first default action in VCAP IS2 is stored at address 256, the second at address 257, and so on. For more information about the number of regular VCAP entries in each VCAP, see Table 70, page 96. When a default action is copied from the cache to the RAM, VCAP\_UPDATE\_CTRL.UPDATE\_ENTRY\_DIS must be set to disable the update of the TCAM. If updating of the TCAM is not disabled, the operation may overwrite entries in the TCAM.

The cache can be cleared by setting VCAP\_UPDATE\_CTRL.CLEAR\_CACHE. This sets all replications of VCAP\_ENTRY\_DAT, VCAP\_MASK\_DAT, VCAP\_ACTION\_DAT, VCAP\_CNT\_DAT, and VCAP\_TG\_DAT to zeros. The CLEAR\_CACHE field is automatically cleared by hardware when the cache is cleared.

## 3.8.7 Advanced VCAP Operations

The VCAP supports a number of advanced operations that allow easy moving and removal of entries and actions during frame traffic.

### 3.8.7.1 Moving a Block of Entries and Actions

A number of entries and actions can be moved up or down by several positions in the TCAM and RAM. This is done using the VCAP\_UPDATE\_CTRL and VCAP\_MV\_CFG registers.

A Move operation is performed by:

- Setting VCAP\_UPDATE\_CTRL.UPDATE\_ADDR equal to the address of the entry with the lowest address, among the entries that must be moved.
- Setting VCAP\_MV\_CFG.MV\_SIZE to the number of entries that must be moved; n + 1 entries are moved.
- Setting VCAP\_MV\_CFG.MV\_NUM\_POS to the number of positions the entries must be moved. The entries are moved n positions up or down.
- Setting UPDATE\_ENTRY\_DIS, UPDATE\_ACTION\_DIS, and/or UPDATE\_CNT\_DIS to only move some parts of the VCAP entry.
- Setting VCAP\_UPDATE\_CTRL.UPDATE\_CMD to move up (decreasing addresses) or move down (increasing addresses).
- Initiating the Move operation by setting VCAP\_UPDATE\_CTRL.VCAP\_UPDATE\_SHOT.



A new command must not be setup until after the VCAP\_UPDATE\_CTRL.VCAP\_UPDATE\_SHOT field has automatically cleared. Also note that the cache is used by the VCAP while a Move operation is being performed. As a result, any value in cache prior to a Move operation is lost, and a write is not permitted to the cache while a Move operation is performed.

The following illustration shows an example of a Move operation.

Figure 32 · Move Down Operation Example



A Move operation can be performed hitlessly during frame traffic, that is, all entries and actions are still available during a Move operation, and all hits are counted by the action hit counters. The TCAM entries at the original positions are invalidated after the Move operation is complete.

During heavy frame traffic, it can take some time for a large move operation to complete, because the moving of individual rows are restarted each time a lookup is performed. If it is not important that the hit counters are accurately updated while the move operation is processed,

VCAP\_UPDATE\_CTRL.MV\_TRAFFIC\_IGN can be set. This prevents the VCAP from restarting moves and consequently, decreases the time it takes for the move operation to complete. It may, however, lead to inaccurate hit counter values. Note that even if MV\_TRAFFIC\_IGN is set, the VCAP still processes all lookups correctly.

Default actions can also be moved, however, VCAP\_UPDATE\_CTRL.UPDATE\_ENTRY\_DIS must be set.

If a row is moved to a negative address (above address 0), the row is effectively deleted. If a block is partly moved above address 0, the block is also only partially deleted. In other words, the rows that are effectively moved to an address below 0 are not deleted. If one or more rows are deleted during a move operation, the sticky bit VCAP\_STICKY.VCAP\_ROW\_DELETED\_STICKY is set.

### 3.8.7.2 Initializing A Block of Entries

A block of entries can be set to the value of the cache in a single operation. For example, it can be used to initialize all TCAM, action, and counter entries to a specific value. The block of entries to initialize can also include the default action and counter entries.

To perform an initialization operation:

- Set VCAP\_UPDATE\_CTRL.UPDATE\_ADDR equal to the address of the entry with the lowest address, among the entries that should be written.
- Set VCAP\_MV\_CFG.MV\_SIZE to the number of entries that must be included in the initialization operation: n + 1 entries are included.
- Set UPDATE\_ENTRY\_DIS, UPDATE\_ACTION\_DIS, and/or UPDATE\_CNT\_DIS to select if the TCAM, action RAM, and/or the counter RAM should be excluded from the initialization operation.
- Set VCAP UPDATE CTRL.UPDATE CMD to the initialization operation.
- Start the initialization operation by setting VCAP UPDATE CTRL.VCAP UPDATE SHOT.



A new command must not be set up until after the VCAP\_UPDATE\_CTRL.VCAP\_UPDATE\_SHOT field is automatically cleared neither must the cache be written to before VCAP\_UPDATE\_SHOT is cleared.

## 3.9 Analyzer

The analyzer module is responsible for a number of tasks:

- Determining the set of destination ports, also known as the forwarding decision, for frames received by port modules. This includes Layer-2 forwarding, CPU-forwarding, mirroring, and SFlow sampling.
- Keeping track of network stations and their MAC addresses through MAC address learning and aging.
- Holding VLAN membership information (configured by CPU) and applying this to the forwarding decision.

The analyzer consists of the following main blocks.

- MAC table
- VLAN table
- Forwarding Engine

The MAC and VLAN tables are the main databases used by the forwarding engine. The forwarding engine determines the forwarding decision and initiates learning in the MAC table when appropriate.

The analyzer operates on analyzer requests initiated by the port modules. For each received frame, the port module requests the analyzer to determine the forwarding decision. Initially, the analyzer request is directed to the VCAP. The result from the VCAP (the IS2 action) is forwarded to the analyzer along with the original analyzer request. For more information about VCAP, see VCAP, page 60.

The analyzer request contains the following frame information.

- · Destination and source MAC addresses.
- Physical port number where the frame was received (referred to as PPORT).
- Logical port number where the frame was received (referred to as LPORT).
   By default, LPORT and PPORT are the same. However, when using link aggregation, multiple physical ports map to the same logical port. The LPORT value is configured in ANA:PORT:PORT CFG.PORTID VAL in the analyzer.
- Frame properties derived by the classifier and VCAP IS1:
  - Classified VID
  - · Link aggregation code
  - Basic CPU forwarding
  - CPU forwarding for special frame types determined by the classifier

Based on this information, the analyzer determines an analyzer reply, which is returned to the ingress port modules. The analyzer reply contains:

- The forwarding decision (referred to as DEST). This mask contains 11 bits, 1 bit for each front port.
  DEST does not include the CPU port. The CPU port receives a copy of the frame if the CPU
  extraction queue mask, CPUQ, has any bits set.
- The CPU extraction queue mask (referred to as CPUQ). This mask contains 8 bits, 1 bit for each CPU extraction queue.

The terms PPORT, LPORT, DEST and CPUQ, as previously defined, are used throughout the remainder of this section.

#### 3.9.1 MAC Table

This section provides information about the MAC table block in the analyzer. The following table lists the registers associated with MAC table access.

Table 74 · MAC Table Access

| Register | Description                                       | Replication |
|----------|---------------------------------------------------|-------------|
| MACHDATA | MAC address and VID when accessing the MAC table. | None        |
| MACLDATA | MAC address when accessing the MAC table.         | None        |



Table 74 · MAC Table Access (continued)

| Register    | Description                                                                              | Replication |
|-------------|------------------------------------------------------------------------------------------|-------------|
| MACTINDX    | Direct address into the MAC table for direct read and write.                             | None        |
| MACACCESS   | Flags and command when accessing the MAC table.                                          | None        |
| MACTOPTIONS | Flags when accessing the MAC table.                                                      | None        |
| AUTOAGE     | Age scan period.                                                                         | None        |
| AGENCTRL    | Controls the default values for new entries in MAC table.                                | None        |
| ENTRYLIM    | Controls limits on number of learned entries per port.                                   | Per port    |
| LEARNDISC   | Counts the number of MAC table entries not learned due lack of storage in the MAC table. | None        |

The analyzer contains a MAC table with 4096 entries containing information about stations learned by the device. The table is organized as a hash table with four buckets and 1024 rows. Each row is indexed by an 10-bit hash value, which is calculated based on the station's (MAC, VID) pair, as shown in the following illustration.

Figure 33 · MAC Table Organization



The following table lists the fields for each entry in the MAC table.

Table 75 · MAC Table Entry

| Field    | Bits | Description                                                                                                      |
|----------|------|------------------------------------------------------------------------------------------------------------------|
| VALID    | 1    | Entry is valid.                                                                                                  |
| MAC      | 48   | The MAC address of the station (primary key).                                                                    |
| VID      | 13   | VLAN identifier that the station is learned with (primary key).                                                  |
| DEST_IDX | 6    | Destination mask index pointing to a destination mask in the destination mask table (PGID entries 0 through 63). |



Table 75 • MAC Table Entry (continued)

| Field            | Bits | Description                                                                                                                                                                                                                                                                            |
|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENTRY_TYPE       | 2    | Entry type:  0: Normal entry subject to aging.  1: Normal entry not subject to aging (locked).  2: IPv4 multicast entry not subject to aging. Full port set is encoded in MAC table entry.  3: IPv6 multicast entry not subject to aging. Full port set is encoded in MAC table entry. |
| AGED_FLAG        | 1    | Entry is aged once by an age scan. See Age Scan, page 103.                                                                                                                                                                                                                             |
| MAC_CPU_COP<br>Y | 1    | Copy frames from or to this station to the CPU.                                                                                                                                                                                                                                        |
| SRC_KILL         | 1    | Do not forward frames from this station.  Note: This flag is not used for destination lookups.                                                                                                                                                                                         |
| IGNORE_VLAN      | 1    | Do not use the VLAN_PORT_MASK from the VLAN table when forwarding frames to this station.                                                                                                                                                                                              |

Entries in the MAC table can be added, deleted, or updated in three ways:

- Hardware-based learning of source MAC addresses (that is, inserting new (MAC, VID) pairs in the MAC table).
- Age scans (setting AGED FLAG and deleting entries).
- · CPU commands (for example, for CPU-based learning).

### 3.9.1.1 Hardware-Based Learning

The analyzer adds an entry to the MAC table when learning is enabled, and the MAC table does not contain an entry for a received frame's (SMAC, VID). The new entry is formatted as follows:

- VALID is set.
- MAC is set to the frame's SMAC.
- VID is set to the frame's VID prepended with 0.
- ENTRY\_TYPE is set to 0 (normal entry subject to aging).
- DEST\_IDX is set to the frame's LPORT.
- MAC CPU COPY is set to AGENCTRL.LEARN CPU COPY.
- SRC KILL is set to AGENCTRL.LEARN SRC KILL.
- IGNORE VLAN is set to AGENCTRL.LEARN IGNORE VLAN.
- All other fields are cleared.

When a frame is received from a known station, that is, the MAC table already contains an entry for the received frame's (SMAC, VID), the analyzer can update the entry as follows.

For entries of entry type 0 (unlocked entries):

- The AGED\_FLAG is cleared. This implies the station is active, avoiding the deletion of the entry due to aging.
- If the existing entry's DEST\_IDX differs from the frame's LPORT, then the entry's DEST\_IDX is set to the frame's LPORT. This implies the station has moved to a new port.

For entries of entry type 1 (locked entries):

• The AGED FLAG is cleared. This implies the station is active.

Entries of entry types 2 and 3 are never updated, because their multicast MAC addresses are never used as source MAC addresses.

For more information about learning, see SMAC Analysis, page 114.

### 3.9.1.2 Age Scan

The analyzer scans the MAC table for inactive entries. An age scan is initiated by either a CPU command or automatically performed by the device with a configurable age scan period (AUTOAGE). The age scan



checks the flag AGED\_FLAG for all entries in the MAC table. If an entry's AGED\_FLAG is already set and the entry is of entry type 0, the entry is removed. If the AGED\_FLAG is not set, it is set to 1. The flag is cleared when receiving frames from the station identified by the MAC table entry. For more information, see Hardware-Based Learning, page 103.

#### 3.9.1.3 CPU Commands

The following table lists the set of commands that a CPU can use to access the MAC table. The MAC table command is written to MACACCESS.MAC\_TABLE\_CMD. Some commands require the registers MACLDATA, MACHDATA, and MACTINDX to be preloaded before the command is issued. Some commands return information in MACACCESS, MACLDATA, and MACHDATA.

Table 76 · MAC Table Commands

| Command  | Purpose                                                                                                                                                                         | Use                                                                                                                                                                                                                                                                       |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LEARN    | Insert/learn new entry<br>in MAC table.<br>Position given by<br>(MAC, VID)                                                                                                      | Configure MAC and VID of the new entry in MACHDATA and MACLDATA. Configure remaining entry fields in MACACCESS. The location in the MAC table is calculated based on (MAC, VID).                                                                                          |
| FORGET   | Delete/unlearn entry given by (MAC, VID).                                                                                                                                       | Configure MAC and VID in MACHDATA and MACLDATA.                                                                                                                                                                                                                           |
| AGE      | Start age scan.                                                                                                                                                                 | No preload required. Issue command.                                                                                                                                                                                                                                       |
| READ     | Read entry pointed to by (row, column).                                                                                                                                         | Configure row (0-1023) and column (0-3) of the entry to read in:  MACTINDX.INDEX (row).  MACTINDX.BUCKET (column).  MACACCESS.VALID must be set to 0.  When MAC_TABLE_CMD changes to IDLE, MACHDATA,  MACLDATA, and MACACCESS contain the information read.               |
| LOOKUP   | Lookup entry pointed to by (MAC, VID).                                                                                                                                          | Configure MAC and VID of station to look up in MACHDATA and MACLDATA. MACACCESS.VALID must be 1. Issue a READ command. When MAC_TABLE_CMD changes to IDLE, success of the lookup is indicated by MACACESS.VALID. If successful, MACACCESS contains the entry information. |
| WRITE    | Write entry, MAC table position given by (row, column).                                                                                                                         | Configure MAC and VID of the new entry in MACHDATA and MACLDATA. Configure remaining entry fields in MACACCESS. The location in the MAC table is given by row and column in MACTINDX.                                                                                     |
| INIT     | Initialize the table.                                                                                                                                                           | No preload required. Issue command.                                                                                                                                                                                                                                       |
| GET_NEXT | Get the smallest entry in the MAC table numerically larger than the specified (MAC, VID). The VID and MAC are evaluated as a 60-bit number with the VID being most significant. | Configure MAC and VID of the starting point for the search in MACHDATA and MACLDATA.  When MAC_TABLE_CMD changes to IDLE, success of the search is indicated by MACACESS.VALID. If successful, MACHDATA, MACLDATA, and MACACCESS contain the information read.            |
| IDLE     | Indicate that MAC table is ready for new command.                                                                                                                               | No preload required.                                                                                                                                                                                                                                                      |



#### 3.9.1.4 Known Multicasts

From a CPU, entries can be added to the MAC table with any content. This makes it possible to add a known multicast address with multiple destination ports:

- Set the MAC and VID in MACHDATA and MACLDATA.
- Set MACACCESS.ENTRY\_TYPE = 1, because this is not an entry subject to aging.
- Set MACACCESS.AGED FLAG to 0.
- Set MACACCESS.DEST IDX to an unused value.
- · Set the destination mask in the destination mask table pointed to by DEST\_IDX to the desired ports.

**Example** All frames in VLAN 12 with MAC address 0x010000112233 are to be forwarded to ports 8, 9, and 12.

This is done by inserting the following entry in the MAC table:

VID = 12 MAC = 0x010000112233 ENTRY\_TYPE = 1 VALID = 1 AGED\_FLAG = 0 DEST\_IDX = 40

and configuring the destination mask table PGID[40] = 0x1300.

IPv4 and IPv6 multicast entries can be programmed differently without using the destination mask table. This is described in the following subsection.

#### 3.9.1.5 IPv4 Multicast Entries

MAC table entries with the ENTRY\_TYPE = 2 settings are interpreted as IPv4 multicast entries.

IPv4 multicasts entries match IPv4 frames, which are classified to the specified VID, and which have DMAC = 0x01005Exxxxxx, where xxxxxx is the lower 24 bits of the MAC address in the entry.

Instead of a lookup in the destination mask table (PGID), the destination set is programmed as part of the entry MAC address. This is shown in the following table.

Table 77 · IPv4 Multicast Destination Mask

| <b>Destination Ports</b> | Record Bit Field |
|--------------------------|------------------|
| Ports 10-0               | MAC[34-24]       |

**Example**: All IPv4 multicast frames in VLAN 12 with MAC 01005E112233 are to be forwarded to ports 3, 8, and 9. This is done by inserting the following entry in the MAC table entry:

VALID = 1 VID = 12 MAC = 0x000308112233 ENTRY\_TYPE = 2 DEST\_IDX = 0

#### 3.9.1.6 IPv6 Multicast Entries

MAC table entries with the ENTRY\_TYPE = 3 settings are interpreted as IPv6 multicast entries. IPv6 multicasts entries match IPv6 frames, which are classified to the specified VID, and which have DMAC=0x3333xxxxxxxxx, where xxxxxxxx is the lower 32 bits of the MAC address in the entry.

Instead of a lookup in the destination mask table (PGID), the destination set is programmed as part of the entry MAC address. This is shown in the following table.

Table 78 · IPv6 Multicast Destination Mask

| <b>Destination Ports</b> | Record Bit Field |
|--------------------------|------------------|
| Ports 10 through 0       | MAC [42-32]      |



**Example:** All IPv6 multicast frames in VLAN 12 with MAC 333300112233 are to be forwarded to ports 3, 8, and 9.

This is done by inserting the following entry in the MAC table entry:

VID = 12 MAC = 0x030800112233 ENTRY\_TYPE = 3 VALID

1 DEST\_IDX = 0

#### Port, VLAN, and Domain Filter

The following table lists the registers associated with the ageing filter.

Table 79 · VID/Port/Domain Filters

| Register | Description                                                                                         | Replication |
|----------|-----------------------------------------------------------------------------------------------------|-------------|
| ANAGEFIL | Port, VLAN, and domain filter for limiting the target for aging and search operations on MAC table. | None        |

The ANAGEFIL register can be used to only hit specific VLANs or ports when doing certain operations. If the filter is enabled, it affects the Manual age scan command (MACACCESS.MAC TABLE CMD = AGE).

The GET NEXT MAC table command. For more information, see CPU Commands, page 104.

When two or more filters are enabled at the same time, for example, port and domain, all conditions must be fulfilled before the operation (aging, GET\_NEXT) is carried out.

### 3.9.1.7 Shared VLAN Learning

The following table lists the location of the Filter Identifier (FID) used for shared VLAN learning.

Table 80 · FID Definition Registers

| Register               | Description                                                                                                                   | Replication   |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------|
| IS1_ACTION.FID_SEL     | Specifies the use of IS1_ACTION.FID_VAL for the DMAC lookup, the SMAC lookup, or for both lookups.                            | Per IS1 entry |
| IS1_ACTION.FID_VAL     | FID value used when FID_SEL>0. This FID takes precedence.                                                                     | Per IS1 entry |
| ANA::FID_MAP.FID_C_VAL | VID-to-FID mapping table. 64 FIDs are programmable. FID_C_VAL=0 effectively disables the mapping implying that FID_C_VAL=VID. | Per VID       |
| AGENCTRL.FID_MASK      | Combines multiple VIDs in the MAC table.                                                                                      | None          |

In the default configuration, the device is set up to do Independent VLAN Learning (IVL), that is, MAC addresses are learned separately on each VLAN. The device also supports Shared VLAN Learning (SVL), where a MAC table entry is shared among a group of VLANs. For shared VLAN learning, a MAC address and a Filter Identifier (FID) define each MAC table entry. A set of VIDs then map to the FID.

The device supports shared VLAN learning in three ways:

- Through the IS1 actions FID\_SEL and FID\_VAL specifying the FID to use.
- Through the per-VID mapping table FID MAP.
- Through the AGENCTRL.FID\_MASK, which controls a general mapping between FID and VIDs.



The IS1 action FID\_SEL selects whether to use the FID\_VAL for the DMAC lookup, for the SMAC lookup (learning), or for both lookups. If set for a lookup, the FID\_VAL replaces the VID when calculating the hash key into the MAC table and when comparing with the entry's VID. If used during the SMAC lookup, new entries are learned using the FID\_VAL. If an IS1 action returns a FID\_SEL > 0, it overrules the use of the FID mapping table for the frame. In addition, FID\_SEL > 0 overrules the use of the FID\_MASK for the MAC table lookups specified in FID\_SEL.

The FID mapping table, FID\_MAP, maps the frame's classified VID to a FID. If the returned FID is larger than 0, then the FID overrules the use of the FID\_MASK for both the DMAC and SMAC lookups in the MAC table. Learning is done using the returned FID.

If neither IS1 nor the FID\_MAP table have instructed changes to the FID, then the FID\_MASK is applied. The 12-bit FID\_MASK masks out the corresponding bits in the VID. The FID used for learning and lookup is therefore calculated as FID = VID AND (NOT FID\_MASK). The FID used in the MAC table is 13 bits so the calculated FID is prepended with 0. Bit 13 in the FID in the MAC table is only selectable through the FID ENA action out of IS1.

All VIDs mapping to the same FID share the same MAC table entries.

**Example:** Configure all MAC table entries to be shared among all VLANs.

This is done by setting FID\_MASK to 11111111111.

**Example:** Split the MAC table into two separate databases: one for even VIDs and one for odd VIDs.

This is done by setting FID\_MASK to 11111111110.

#### 3.9.1.8 Learn Limit

The following table lists the registers associated with controlling the number of MAC table entries per port.

Table 81 · Learn Limit Definition Registers

| Register            | Description                                                                               | Replication |
|---------------------|-------------------------------------------------------------------------------------------|-------------|
| ENTRYLIM            | Configures maximum number of unlocked entries in the MAC table per ingress port.          | Per port    |
| PORT_CFG.LIMIT_CPU  | If set, learn frames exceeding the limit are copied to the CPU.                           | Per port    |
| PORT_CFG.LIMIT_DROP | If set, learn frames exceeding the limit are discarded.                                   | Per port    |
| LEARNDISC           | The number of MAC table entries that could not be learned due to a lack of storage space. | None        |

The ENTRYLIM.ENTRYLIM register specifies the maximum number of unlocked entries in the MAC table that a port is allowed to use. Locked and IPMC entries are not taken into account.

After the limit is reached, both auto-learning and CPU-based learning on unlocked entries are denied. A learn frame causing the limit to be exceeded can be copied to the CPU (PORT\_CFG.LIMIT\_CPU) and the forwarding to other front ports can be denied (PORT\_CFG.LIMIT\_DROP).

The ENTRYLIM.ENTRYSTAT register holds the current number of entries in the MAC table. MAC table aging and manual removing of entries through the CPU cause the current number to be reduced. If a MAC table entry moves from one port to another port, this is also reduces the current number. If the move causes the new port's limit to be exceeded, the entry is denied and removed from the MAC table.

The LEARNDISC counts all events where a MAC table entry is not created or updated due to a learn limit.



## 3.9.2 VLAN Table

The following table lists the registers associated with the VLAN Table.

Table 82 · VLAN Table Access

| Register   | Description                                    | Replication |
|------------|------------------------------------------------|-------------|
| VLANTIDX   | VID to access, and VLAN flags.                 | None        |
| VLANACCESS | VLAN port mask for VID and command for access. | None        |

The analyzer has a VLAN table that contains information about the members of each of the 4096 VLANs. The following table lists fields for each entry in the VLAN table.

Table 83 · Fields in the VLAN Table

| Field               | Bits | Description                                                                                                    |
|---------------------|------|----------------------------------------------------------------------------------------------------------------|
| VLAN_PORT_MASK      | 11   | One bit for each port. Set if port is member of VLAN. The CPU port is always a member of all VLANs.            |
| VLAN_MIRROR         | 1    | Mirror frames received in the VLAN. See Mirroring, page 117.                                                   |
| VLAN_SRC_CHK        | 1    | VLAN ingress filtering. If set, frames classified to this VLAN are dropped if PPORT is not member of the VLAN. |
| VLAN_LEARN_DISABLED | 1    | Disable learning in the VLAN.                                                                                  |
| VLAN_PRIV_VLAN      | 1    | Set VLAN to private.                                                                                           |

By default, all ports are members of all VLANs. This default can be changed through a CPU command. The following table lists the set of commands that a CPU can issue to access the VLAN table. The VLAN table command is written to VLANACCESS.VLAN\_TBL\_CMD.

Table 84 • VLAN Table Commands

| Command | Purpose                                            | Use                                                                                                                                                                                                                       |
|---------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INIT    | Initialize the table                               | Issue command. When VLAN_TBL_CMD changes to IDLE, initialization has completed and all ports are member of all VLANs. All flags are cleared.                                                                              |
| READ    | Read VLAN table entry for specific VID.            | Configure the VLAN to read from in VLANTIDX.V_INDEX. When VLAN_TBL_CMD changes to IDLE, VLANACCESS, and VLANTIDX contain the information read.                                                                            |
| WRITE   | Write VLAN table entry for specific VID.           | Configure the VLAN to write to in VLANTIDX.V_INDEX. Configure the content of the VLAN record in VLANACCESS.VLAN_PORT_MASK VLANTIDX.VLAN_MIRROR VLANTIDX.VLAN_SRC_CHK VLANTIDX.VLAN_LEARN_DISABLED VLANTIDX.VLAN_PRIV_VLAN |
| IDLE    | Indicate that VLAN table is ready for new command. | No preload required.                                                                                                                                                                                                      |



## 3.9.3 Forwarding Engine

The analyzer determines the set of ports to which each frame is forwarded, in several configurable steps. The resulting destination port set can include any number of front ports, excluding the CPU port. The CPU port is handled through te CPU extraction queue mask.

The analyzer request from the port modules is passed through all the processing steps of the forwarding engine. As each step is carried out, the destination port set (DEST) and CPU extraction queue mask (CPUQ) are built up.

In addition to the forwarding decision, the analyzer determines which frames are subject to learning (also known as learn frames). Learn frames trigger insertion of a new entry in the MAC table or update of an existing entry. Learning is presented as part of the forwarding, because in some cases, learning changes the normal forwarding of a frame, such as secure learning.

During the processing, the analyzer determines a local frame property. The learning-disabled flag, LRN\_DIS is used in the SMAC Learning step:

- If the learning-disabled flag is set, learning based on (SMAC, VID) is disabled.
- If the learning-disabled flag is cleared, learning is conducted according to the configuration in the SMAC learning step.

The following illustration shows the configuration steps in the analyzer.



Figure 34 · Analysis Steps



### 3.9.3.1 DMAC Analysis

During the DMAC analysis step, the (DMAC, VID) pair is looked up in the MAC table to get the first input to the calculation of the destination port set. For more information about the MAC table, see MAC Table, page 101.



The following table lists the registers associated with the DMAC analysis step.

Table 85 · DMAC Analysis Registers

| Register                    | Description                                                                                           | Replication |
|-----------------------------|-------------------------------------------------------------------------------------------------------|-------------|
| FLOODING.FLD_UNICAST        | Index into the PGID table used for flooding of unicast frames.                                        | None        |
| FLOODING.FLD_BROADCAST      | Index into the PGID table used for flooding of broadcast frames.                                      | None        |
| FLOODING.FLD_MULTICAST      | Index into the PGID table used for flooding of multicast frames, not flooded by the IPMC flood masks. | None        |
| FLOODING_IPMC.FLD_MC4_CTRL  | Index into the PGID table used for flooding of IPv4 multicast control frames.                         | None        |
| FLOODING_IPMC.FLD_MC4_DATA  | Index into the PGID table used for flooding of IPv4 multicast data frames.                            | None        |
| FLOODING_IPMC.FLD_MC6_CTRL  | Index into the PGID table used for flooding of IPv6 multicast control frames.                         | None        |
| FLOODING_IPMC.FLD_MC6_DATA  | Index into the PGID table used for flooding of IPv6 multicast data frames.                            | None        |
| PGID[63:0]                  | Destination and flooding masks table.                                                                 | 64          |
| AGENCTRL. IGNORE_DMAC_FLAGS | Controls the use of MAC table flags from (DMAC, VID) entry and flooding flags.                        | None        |
| CPUQ_CFG                    | Configuration of CPU extraction queues                                                                | None        |

The (DMAC, VID) pair is looked up in the MAC table. A match is found when the (DMAC, VID) pair matches that of an entry.

If a match is found, the entry is returned and DEST is determined based on the MAC table entry. For more information, see MAC Table, page 101.

If an entry is found in the MAC table entry of ENTRY\_TYPE 0 or 1 and the CPU port is set in the PGID pointed to by the MAC table entry, CPU extraction queue PGID.DST\_PGID is added to the CPUQ.

If an entry is not found for the (DMAC, VID) in the MAC table, the frame is flooded. The forwarding decision is set to one of the seven flooding masks defined in ANA::FLOODING or ANA::FLOODING\_IPMC, based on one of the flood type definitions listed in the following table.

Table 86 · Forwarding Decisions Based on Flood Type

| Frame Type             | Condition                                                                                                             |
|------------------------|-----------------------------------------------------------------------------------------------------------------------|
| IPv4 multicast data    | DMAC = 0x01005E0000000 to 0x01005E7FFFFF<br>EtherType = IPv4<br>IP protocol is not IGMP<br>IPv4 DIP outside 224.0.0.x |
| IPv6 multicast data    | DMAC = 0x333300000000 to 0x3333FFFFFFFF<br>EtherType = IPv6<br>IPv6 DIP outside 0xFF02::/16                           |
| IPv4 multicast control | DMAC = 0x01005E000000 to 0x01005E7FFFFF EtherType = IPv4 IP protocol is not IGMP IPv4 DIP inside 224.0.0.x            |



Table 86 • Forwarding Decisions Based on Flood Type (continued)

| Frame Type             | Condition                                                                                                                              |  |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| IPv6 multicast control | DMAC = 0x333300000000 to 0x3333FFFFFFFF<br>EtherType = IPv6<br>IPv6 DIP inside 0xFF02::/16                                             |  |
| Broadcast              | DMAC = 0xFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFF                                                                                           |  |
| Multicast              | Bit 40 in DMAC = 1 non-broadcast non-IPv4-multicast-data non-IPv6-multicast-data non-IPv4-multicast-control non-IPv6-multicast-control |  |
| Unicast                | Bit 40 in DMAC = 0                                                                                                                     |  |

In addition, the MAC table flag MAC\_CPU\_COPY is processed. If MAC\_CPU\_COPY is set, the CPUQ\_CFG.CPUQ\_MAC is added to CPUQ.

The processing of this flag can be disabled through AGENCTRL.IGNORE\_DMAC\_FLAGS.

Next, CPU-forwarding from the basic classifier, and the IS2 SMAC SIP lookup is processed if:

- The basic classifier decided to copy the frame to the CPU, the corresponding CPU extraction queue is added to CPUQ.
- The basic classifier decided to redirect the frame to the CPU, DEST is cleared and the corresponding CPU extraction queue is added to CPUQ.
- The IS2 SMAC\_SIP result decided to copy the frame to the CPU (SMAC\_SIP\_ACTION.CPU\_COPY\_ENA), the corresponding CPU extraction queue, SMAC\_SIP\_ACTION.CPU\_QU\_NUM is added to CPUQ.
- The IS2 SMAC\_SIP result decided to discard the frame (SMAC\_SIP\_ACTION.FWD\_KILL\_ENA set), DEST is cleared.

For more information about frame type definitions for CPU forwarding in the basic classifier, see Table 33, page 59.

#### 3.9.3.2 VLAN Analysis

During the VLAN analysis step, VLAN configuration is taken into account. As a result, ports can be removed from the forwarding decision. For more information about VLAN configuration, see VLAN Table, page 108.

The following table lists the registers associated with VLAN analysis.

Table 87 · VLAN Analysis Registers

| Register          | Description                                                                                                                                                                    | Replication |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| VLANMASK          | If PPORT is set in this mask, and PPORT is not member of the VLAN to which the frame is classified, DEST is cleared. This is also called VLAN ingress filtering.               | None        |
| PORT_CFG.RECV_ENA | If this bit is cleared for PPORT, forwarding from this port to other front ports is disabled, and DEST is cleared.                                                             | Per port    |
| PGID[91:80]       | Source port mask. Port mask per port, which specifies allowed destination ports for frames received on PPORT. By default, a port can forward to all other ports except itself. | Per port    |



Table 87 · VLAN Analysis Registers (continued)

| Register          | Description                                                                    | Replication |
|-------------------|--------------------------------------------------------------------------------|-------------|
| ISOLATED_PORTS    | Private VLAN mask. Isolated ports are cleared in this mask.                    | None        |
| COMMUNITY_PORTS   | Private VLAN mask. Community ports are cleared in this mask.                   | None        |
| ADVLEARN.VLAN_CHK | If set and VLAN ingress filtering clears DEST, then SMAC learning is disabled. | None        |

The frame's VID is used as an address for lookup in the VLAN table and the returned VLAN information is processed as follows:

All ports that are not members of the VLAN are removed from DEST, except if the (DMAC, VID)
match in the MAC table has VLAN\_IGNORE set, or if there is no match in the MAC table and
AGENCTRL.FLOOD\_IGNORE\_VLAN is set.

Note These two exceptions are skipped if AGENCTRL.IGNORE DMAC FLAGS is set.

- If the VLAN\_PRIV\_VLAN flag in the VLAN table is set, the VLAN is private, and isolated and
  community ports must be treated differently. An isolated port is identified as an ingress port for which
  PPORT is cleared in the ISOLATED\_PORTS register. An community port is identified as an ingress
  port for which PPORT is cleared in the COMMUNITY\_PORTS register. For frames received on an
  isolated port, all isolated and community ports are removed from the forwarding decision. For frames
  received on a community port, all isolated ports are removed from the forwarding decision.
- If VLAN ingress filtering is enabled, it is checked whether PPORT is member of the VLAN (VLAN\_PORT\_MASK). If this is not the case, DEST is cleared.

VLAN ingress filtering is enabled per port in the VLANMASK register or per VLAN in the VLAN\_SRC\_CHK flag in the VLAN table. If either is set, VLAN ingress filtering is performed.

Next, it is checked whether the ingress port is enabled to forward frames to other front ports and the source mask (PGID[80+PPORT]) is processed as follows:

- If PORT\_CFG.RECV\_ENA for PPORT is 0, DEST is cleared.
- Any ports, which are cleared in PGID[80+PPORT], are removed from DEST.

Finally, SMAC learning is disabled by setting the LRN\_DIS flag when either of the following two conditions is fulfilled as follows:

- VLAN LEARN DISABLED is set in the VLAN table for the VLAN.
- A frame is subject to VLAN ingress filtering (frame dropped due to PPORT not being member of VLAN), and ADVLEARN.VLAN\_CHK is set.

### 3.9.3.3 Aggregation

During the aggregation step, link aggregation is handled. The following table lists the registers associated with aggregation.

Table 88 · Analyzer Aggregation Registers

| Register    | Description             | Replication |
|-------------|-------------------------|-------------|
| PGID[79:64] | Aggregation mask table. | 16          |

The aggregation step ensures that when a frame is destined for an aggregation group, it is forwarded to exactly one of the group's member ports.

For non-aggregated ports, there is a one-to-one correspondence between logical port (LPORT) and physical port (PPORT). The aggregation step does not change the forwarding decision.

For aggregated ports, all physical ports in the aggregation group map to the same logical port, and the entry in the destination mask table for the logical port includes all physical ports, which are members of



the aggregation group. As a result, all but one member port must be removed from the destination port set.

The link aggregation code generated in the classifier is used to look up an aggregation mask in the aggregation masks table. Finally, ports that are cleared in the selected aggregation mask are removed from DEST.

For more information about link aggregation, see Link Aggregation, page 247.

### 3.9.3.4 VCAP Action Handling

VCAP IS2 actions are processed during the VCAP IS2 action handling step. The following table lists the processing of the VCAP actions. The order of processing is from top to bottom.

Table 89 · VCAP IS2 Action Processing

| IS2 Action Field           | Description                                                                                                                                                                                                                                                                                                                     |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU_COPY_ENA<br>CPU_QU_NUM | If CPU_COPY_ENA is set, the CPU_QU_NUM bit is set in CPUQ.                                                                                                                                                                                                                                                                      |
| HIT_ME_ONCE<br>CPU_QU_NUM  | If HIT_ME_ONCE is set and the HIT_CNT counter is zero, the CPU_QU_NUM bit is set in CPUQ.                                                                                                                                                                                                                                       |
| LRN_DIS                    | If set, learning is disabled (LRN_DIS flag is set).                                                                                                                                                                                                                                                                             |
| POLICE_ENA<br>POLICE_IDX   | If POLICE_ENA is set (only applies to first lookup), the POLICE_IDX instructs which policer to use for this frame. See Policers, page 118.                                                                                                                                                                                      |
| POLICE_VCAP_ONLY           | If POLICE_VCAP_ONLY is set (only applies to first lookup), the only active policer for this frame is the VCAP policer. Other policers (QoS, port) are disabled. See Policers, page 118.                                                                                                                                         |
| MASK_MODE<br>PORT_MASK     | The following actions are defined for MASK_MODE.  0: No action.  1: Permit. Ports cleared in PORT_MASK are removed from DEST.  2: Policy. DEST from the DMAC analysis step is replaced with PORT_MASK.  3: Redirect. DEST as the outcome of the DMAC, VLAN, service, and aggregation analysis steps is replaced with PORT_MASK. |
| MIRROR_ENA                 | If MIRROR_ENA is set, mirroring is enabled. This is used in the mirroring step. See Mirroring, page 117.                                                                                                                                                                                                                        |

### 3.9.3.5 SMAC Analysis

During the SMAC analysis step, the MAC table is searched for a match against the (SMAC, VID), and the MAC table is updated due to learning. Either the B-MAC table or the C-MAC table is searched. The learning part is skipped if the LRN\_DIS flag was set by any of the previous steps.

The following table lists the registers associated with SMAC learning.

Table 90 · SMAC Learning Registers

| Register           | Description                                                                                                                                                            | Replication |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| PORT_CFG.LEARN_ENA | If cleared for PPORT, learning is skipped (that is, LEARNAUTO, LEARNCPU, LEARNDROP, LIMIT_CPU, LIMIT_DROP, LOCKED_PORTMOVE_CPU, and LOCKED_PORTMOVE_DROP are ignored). | Per port    |
| PORT_CFG.LEARNAUTO | If set for PPORT, hardware-based learning is performed.                                                                                                                | Per port    |
| PORT_CFG.LEARNCPU  | If set for PPORT, learn frames are copied to the CPU.                                                                                                                  | Per port    |



Table 90 · SMAC Learning Registers (continued)

| Register                      | Description                                                                                    | Replication |
|-------------------------------|------------------------------------------------------------------------------------------------|-------------|
| PORT_CFG.LEARNDROP            | If set for PPORT, the CPU drops or forwards learn frames.                                      | Per port    |
| PORT_CFG.LIMIT_CPU            | If set for PPORT, learn frames for which PPORT exceeds the port's limit are copied to the CPU. | Per port    |
| PORT_CFG.LIMIT_DROP           | If set for PPORT, learn frames for which PPORT exceeds the port's limit are discarded.         | Per port    |
| PORT_CFG.LOCKED_PORTMOVE_CPU  | If set for PPORT, frames triggering a port move of a locked entry are copied to the CPU.       | Per port    |
| PORT_CFG.LOCKED_PORTMOVE_DROP | If set for PPORT, frames triggering a port move of a locked entry are discarded.               | Per port    |
| AGENCTRL.IGNORE_SMAC_FLAGS    | Controls the use of the MAC table flags from (SMAC, VID) entry.                                | None        |

Three different type of learn frames are identified:

- Normal learn frames. Frames for which an entry for the (SMAC, VID) is not found in the MAC table
  or the (SMAC, VID) entry in the MAC table is unlocked and has a DEST\_IDX different from LPORT.
  In addition, the learn limit for the LPORT must not be exceeded (ENTRYLIM).
- Learn frames exceeding the learn limit. Same condition as for normal learn frames except that the learn limit for the LPORT is exceeded (ENTRYLIM)
- Learn frames triggering a port move of a locked MAC table entry. Frames for which the (SMAC, VID) entry in the MAC table is locked and has a DEST\_IDX different from LPORT.

For all learn frames, the following must apply before learning related processing is applied.

- Learning is enabled by PORT\_CFG.LEARN\_ENA.
- The LRN\_DIS flag from previous processing steps must be cleared, which implies the following: Learning is not disabled due to VLAN ingress filtering Learning is not disabled due to VCAP IS2 action Learning is enabled for the VLAN (VLAN LEARN DISABLED is cleared in the VLAN table)

In addition, learning must not be disabled due to the ingress policer having policed the frame. For more information, see Policers, page 118.

If learning is enabled, learn frames are processed according to the setting of the following configuration parameters.

#### 3.9.3.5.1 Normal Learn Frames

- Automatic learning. If PORT\_CFG.LEARNAUTO is set for PPORT, the (SMAC, VID) entry is automatically added to the MAC table in the domain being searched.
- Drop learn frames. If PORT\_CFG.LEARNDROP is set for PPORT, DEST is cleared for learn frames.
   Therefore, learn frames are not forwarded on any ports. This is used for secure learning, where the CPU must verify a station before forwarding is allowed.
- Copy learn frames to the CPU. If PORT\_CFG.LEARNCPU is set for PPORT, the CPU port is added to DEST for learn frames and CPUQ\_CFG.CPUQ\_LRN is set in CPUQ. This is used for CPU based learning.

### 3.9.3.5.2 Learn Frames Exceeding the Learn Limit

- Drop learn frames. If PORT\_CFG.LIMIT\_DROP is set for PPORT, DEST is cleared for learn frames.
   As a result, learn frames are not forwarded on any ports.
- Copy learn frames to the CPU If PORT\_CFG.LIMIT\_CPU is set for PPORT, the CPU port is added to DEST and CPUQ\_CFG.CPUQ\_LRN is set in CPUQ for learn frames.

#### 3.9.3.5.3 Learn Frames Triggering a Port Move of a Locked MAC Table Entry

 Drop learn frames. If PORT\_CFG.LOCKED\_PORTMOVE\_DROP is set for PPORT, DEST is cleared for learn frames. Therefore, learn frames are not forwarded on any ports.



 Copy learn frames to the CPU. If PORT\_CFG.LOCKED\_PORTMOVE\_CPU is set for PPORT, the CPU port is added to DEST and CPUQ\_CFG.CPUQ\_LOCKED\_PORTMOVE is added to CPUQ.

Finally, if a match is found in the MAC table for the (SMAC, VID), adjustments can be made to the forwarding decision.

- If the (SMAC, VID) match in the MAC table has SRC KILL set, DEST is cleared.
- If the (SMAC, VID) match in the MAC table has MAC\_CPU\_COPY set, CPUQ\_CFG.CPUQ\_MAC\_COPY is added to CPUQ.

The processing of the MAC table flags from the (SMAC, VID) match can be disabled through AGENCTRL.IGNORE\_SMAC\_FLAGS.

#### 3.9.3.6 Storm Policers

The storm policers are activated during the storm policers step. The following table lists the registers associated with storm policers.

Table 91 · Storm Policer Registers

| Register         | Description                                                    | Replication |
|------------------|----------------------------------------------------------------|-------------|
| STORMLIMIT_CFG   | Enables policing of various frame types.                       | 4           |
| STORMLIMIT_BURST | Configures maximum allowed rates of the different frame types. | None        |

The analyzer contains four storm policers that can limit the maximum allowed forwarding frame rate for various frame types. The storm policers are common to all ports and, as a result, measure the sum of traffic forwarded by the switch. A frame can activate several policers, and the frame is discarded if any of the activated policers exceed a configured rate.

Each policer can be configured to a frame rate ranging from 1 frame per second to 1 million frames per second.

The following table lists the available policers.

Table 92 · Storm Policers

| Policer   | Description                                                                                              |
|-----------|----------------------------------------------------------------------------------------------------------|
| Broadcast | Flooded frames with DMAC = 0xFFFFFFFFFF.                                                                 |
| Multicast | Flooded frames with DMAC bit 40 set, except broadcasts.                                                  |
| Unicast   | Flooded frames with DMAC bit 40 cleared.                                                                 |
| Learn     | Learn frames copied or redirected to the CPU due to learning (LOCKED_PORTMOVE_CPU, LIMIT_CPU, LEARNCPU). |

For each of the policers, a maximum rate is configured in STORMLIMIT\_CFG and STORMLIMIT\_BURST:

- STORM UNIT chooses between a base unit of 1 frame per second or 1 kiloframes per second.
- STORM\_RATE sets the rate to 1, 2, 4, 8, ..., 1024 times the base unit (STORM\_UNIT).
- STORM BURST configures the maximum number of frames in a burst.
- STORM MODE specifies how the policer affects the forwarding decision. The options are:
  - When policing, clear CPUQ.
  - · When policing, clear DEST.
  - When policing, clear DEST and CPUQ.

Frames where the DMAC lookup returned a PGID with the CPU port set are always forwarded to the CPU even when the frame is policed by the storm policers. For more information, see DMAC Analysis, page 110.



### 3.9.3.7 sFlow Sampling

This process step handles sFlow sampling. The following table lists the registers associated with sFlow sampling.

Table 93 · sFlow Sampling Registers

| Register            | Description                                    | Replication |
|---------------------|------------------------------------------------|-------------|
| SFLOW_CFG           | Configures sFlow samplers (type and rates).    | Per port    |
| CPUQ_CFG.CPUQ_SFLOW | CPU extraction queue for sFLow sampled frames. | None        |

sFlow is a standard for monitoring high-speed switch networks through statistical sampling of incoming and outgoing frames. Each port in the device can be setup as an sFlow agent monitoring the particular link and generating sFlow data. If a frame is sFlow sampled, it is copied to the sFlow CPU extraction queue (CPUQ SFLOW).

An sFlow agent is configured through SFLOW CFG with the following options:

- SF\_RATE specifies the probability that the sampler copies a frame to the CPU. Each frame being
  candidate for the sampler has the same probability of being sampled. The rate is set in steps of
  1/4/196
- SF SAMPLE RX enables incoming frames on the port as candidates for the sampler.
- SF\_SAMPLE\_TX enables outgoing frames on the port as candidates for the sampler.

The Rx and Tx can be enabled independently. If both are enabled, all incoming and outgoing traffic on the port is subject to the statistical sampling given by the rate in SF RATE.

### 3.9.3.8 Mirroring

This processing step handles mirroring. The following table lists the registers associated with mirroring.

Table 94 · Mirroring Registers

| Register                  | Description                                                                                     | Replication        |
|---------------------------|-------------------------------------------------------------------------------------------------|--------------------|
| ADVLEARN.LEARN_MIRROR     | For learn frames, ports in this mask (mirror ports) are added to DEST.                          | None               |
| AGENCTRL.MIRROR_CPU       | Mirror all frames forwarded to the CPU port module.                                             | None               |
| PORT_CFG.SRC_MIRROR_ENA   | Mirror all frames received on an ingress port (ingress port mirroring).                         | Per port           |
| EMIRRORMASK               | Mirror frames that are to be transmitted on any ports set in this mask (egress port mirroring). | None               |
| VLANTIDX.VLAN_MIRROR      | Mirror all frames classified to a specific VID.                                                 | Per VLAN           |
| IS2_ACTION.MIRROR_ENA     | Mirror when an IS2 action is hit.                                                               | Per VCAP IS2 entry |
| MIRRORPORTS               | When mirroring a frame, ports in this mask are added to DEST.                                   | None               |
| AGENCTRL.CPU_CPU_KILL_ENA | Clear the CPU port if source port is the CPU port and the CPU port is set in DEST.              | None               |

Frames subject to mirroring are identified based on the following mirror probes:

- Learn mirroring if ADVLEARN.LEARN MIRROR is set and frame is a learn frame.
- CPU mirroring if AGENCTRL.MIRROR CPU is set and the CPU port is set in DEST.
- · Ingress mirroring if PORT CFG.SRC MIRROR ENA is set.
- Egress mirroring if any port set in EMIRRORMASK is also set in DEST.
- VLAN mirroring if VLAN MIRROR set in the VLAN table entry.
- VCAP mirroring if an action is hit that requires mirroring.



The following adjustment is made to the forwarding decision for frames subject to mirroring:

Ports set in MIRRORPORTS are added to DEST.

If the CPU port is set in the MIRRORPORTS, CPU extraction queue CPUQ\_CFG.CPUQ\_MIRROR is added to the CPUQ.

For learn frames with learning enabled, all ports in ADVLEARN\_MIRROR are added to DEST. For more information, see SMAC Analysis, page 114.

For more information about mirroring, see Mirroring, page 250.

Finally, if AGENCTRL.CPU\_CPU\_KILL\_ENA is set, the CPU port is removed if the ingress port is the CPU port itself. This is similar to source port filtering done for front ports and prevents the CPU from sending frames back to itself.

## 3.9.4 Analyzer Monitoring

Miscellaneous events in the analyzer can be monitored, which can provide an understanding of the events during the processing steps. The following table lists the registers associated with analyzer monitoring.

Table 95 · Analyzer Monitoring

| Register  | Description                                                                             | Replication |
|-----------|-----------------------------------------------------------------------------------------|-------------|
| ANMOVED   | ANMOVED[n] is set when a known station has moved to port n.                             | None        |
| ANEVENTS  | Sticky bit register for various events.                                                 | None        |
| LEARNDISC | The number of learn events that failed due to a lack of storage space in the MAC table. | None        |

Port moves, defined as a known station moving to a new port, are registered in the ANMOVED register. A port move occurs when an existing MAC table entry for (MAC, VID) is updated with new port information (DEST\_IDX). Such an event is registered in ANMOVED by setting the bit corresponding to the new port.

Continuously occurring port moves may indicate a loop in the network or a faulty link aggregation configuration.

A list of events, such as frame flooding or policer drop, can be monitored in ANEVENTS.

The LEARNDISC counter registers every time an entry in the MAC table cannot be made or if an entry is removed due to lack of storage.

## 3.10 Policers

The device has 192 policers that can be allocated to ingress ports, QoS classes per port, and VCAP IS2 entries. The policers limit the bandwidth of received frames by discarding frames exceeding configurable rates. All policers are MEF compliant dual leaky bucket policers that are capable of handling committed and excess peak information rates.

Each frame can hit up to three policers: One port policer, one VCAP policer and one QoS policer. The order in which the policers are applied to a frame is programmable.

In addition to the policers, the device also supports a number of storm policers and an egress scheduler with shaping capabilities. For more information, see Storm Policers, page 116 and Scheduler and Shapers, page 128.

The following table lists the registers associated with policer control.

Table 96 · Policer Control Registers

| Register         | Description                          | Replication |
|------------------|--------------------------------------|-------------|
| ANA:PORT:POL_CFG | Enables use of port and QoS policers | Per port    |



Table 96 · Policer Control Registers (continued)

| Register              | Description                                            | Replication |
|-----------------------|--------------------------------------------------------|-------------|
| ANA:POL:POL_PIR_CFG   | Configures the policer's peak information rate         | 384         |
| ANA:POL:POL_CIR_CFG   | Configures the policer's committed information rate    | 384         |
| ANA:POL:POL_MODE_CFG  | Configures the policer's mode of operation             | 384         |
| ANA:POL:POL_PIR_STATE | Current state of the peak information rate bucket      | 384         |
| ANA:POL:POL_CIR_STATE | Current state of the committed information rate bucket | 384         |
| ANA:PORT:POL_FLOWC    | Flow control settings                                  | Per port    |
| ANA::POL_HYST         | Hysteresis settings                                    | None        |

### 3.10.1 Policer Allocation

The different policer types are assigned a policer from the pool of policers the following ways:

- Port policers. Frames received on physical port 'p' use policer 'p'. Each of physical ports can be assigned to its own policer.
- QoS policers. Frames classified to QoS class 'q' on physical port 'p' use policer 32 + 8x 'p' + 'q'. Each of the eight per-port QoS classes per port can be assigned to its own policer.
- VCAP IS2 policers. Policers 128 through 191 can be allocated to VCAP policing. The action IS2\_ACTION.POLICE\_IDX points to the policer that is used.

The policer pool layout is illustrated in the following drawing.

Figure 35 · Policer Pool Layout



By default, none of the policers from the pool are allocated.

Port policers are allocated through ANA:PORT:POL\_CFG.PORT\_POL\_ENA per port and QoS policers are allocated through ANA:PORT:POL\_CFG.QUEUE\_POL\_ENA per QoS class per port.

Finally, VCAP IS2 policers are allocated by creating IS2 rules with POLICE\_ENA and POLICE\_IDX actions. IS2 policers actions are only valid in the first lookup in IS2. The VCAP can point to any unused policer in addition to the dedicated VCAP policers.

Any frame received by the MAC and forwarded to the classifier is applicable to policing. Frames with errors, pause frames, or MAC control frames are not forwarded by the MAC and, as a result, they are not accounted for in the policers. That is, they are not policed and are not adding to the rate measured by the policers.

In addition, the following special frame types can bypass the policers:



- If ANA:PORT:POL\_CFG.POL\_CPU\_REDIR\_8021 is set, frames being redirected to the CPU due to the classifier detecting the frames as being BPDU, ALLBRIDGE, GARP, or CCM/Link trace frames are not policed.
- If ANA:PORT:POL\_CFG.POL\_CPU\_REDIR\_IP is set, frames being redirected to the CPU due to the classifier detecting the frames as being IGMP or MLD frames are not policed.

These frames are still considered part of the rates being measured so the frames add to the relevant policer buckets but they are never discarded due to policing.

The VCAP IS2 has the option to disable the port policing and QoS class policing. This is done with the action POLICE\_VCAP\_ONLY. If POLICE\_VCAP\_ONLY is set, only a VCAP assigned policer can police the frame. The other policers are inactive meaning the frame does not add to the policers' buckets and the frame is never discarded due to policing by the policers.

The order in which the policers are executed is controlled through ANA:PORT:POL\_CFG.POL\_ORDER. The order can take the following main modes:

- Serial The policers are checked one after another. If a policer is closed, the frame is discarded and
  the subsequent policer buckets are not updated with the frame. The serial order is programmable.
- Parallel with independent bucket updates The three policers are working in parallel independently of each other. Each frame is added to a policer bucket if the policer is open, otherwise the frame is discarded. A frame may be added to one policer although another policer is closed.
- Parallel with dependent bucket updates The three policers are working in parallel but dependent
  on each other with respect to bucket updates. A frame is only added to the policer buckets if all three
  policers are open.

## 3.10.2 Policer Burst and Rate Configuration

Each of the policers is MEF-compliant dual leaky bucket policers. This implies that each policer supports the following configurations:

- Committed Information Rate (CIR). Specified in POL\_CIR\_CFG.CIR\_RATE in steps of 33.3 kbps.
   Maximum rate is 1.09 Gbps. If higher bandwidths are required, the policer for 2.5G ports must be disabled.
- Committed Burst Size (CBS). Specified in POL\_CIR\_CFG.CIR\_BURST in steps of 4 kilobytes.
   Maximum is 252 kilobytes.
- Excess Information Rate (EIR). Specified in POL\_PIR\_CFG.PIR\_RATE in steps of 33.3 kbps.
   Maximum rate is 1.09 Gbps. If higher bandwidths are required, the policer for 2.5G ports must be disabled.
- Excess Burst Size (EBS). Specified in POL\_PIR\_CFG.PIR\_BURST in steps of 4 kilobytes. Maximum is 252 kilobytes.
- Coupling flag. If POL\_MODE\_CFG.DLB\_COUPLED is set, frames classified as yellow (DP level = 1) are allowed to use of the committed information rate when not fully used by frames classified as green (DP level = 0). If cleared, the rate of frames classified as yellow are bounded by EIR.
- Color mode. Color-blind or color-aware. A policer always obey the frame color assigned by the classifier. To achieve color-blindness, the classifier must be set up to classify all incoming frames to DP level = 0.

The following parameters can also be configured per policer:

- The leaky bucket calculation can be configured to include or exclude preamble and inter-frame gap through configuration of POL\_MODE\_CFG.IPG\_SIZE.
- Each policer can be configured to measure frame rates instead of bit rates
   (POL\_MODE\_CFG.FRM\_MODE). The rate unit can be configured to 100 frames per second or 1
   frame per second.
- Each policer can operate as a single leaky bucket by disabling POL\_MODE\_CFG.CIR\_ENA. When
  operating as a single leaky bucket, the POL\_PIR\_CFG register controls the rate and burst of the
  policer.

By default, a policer discards frames while the policer is closed. A discarded frame is neither forwarded to any ports (including the CPU) nor is it learned.

Each port policer, however, has the option to run in flow control where the policer instructs the MAC to issue flow control pause frames instead of discarding frames. This is enabled in



ANA:PORT:POL\_FLOWC. Common for all port policers, POL\_HYST.POL\_FC\_HYST specifies a hysteresis, which controls when the policer can re-open after having closed.

To improve fairness between small and large frames being policed by the same policer, POL\_HYST.POL\_DROP\_HYST specifies a hysteresis that controls when the policer can re-open after being closed. By setting it to a value larger than the maximum transmission unit, it guarantees that when the policer opens again, all frames have the same chance of being accepted. This setting only applies to policers working in drop mode.

The current fill level of the dual leaky buckets can be read in POL\_PIR\_STATE and POL\_CIR\_STATE. The unit is 0.5 bits.

# 3.11 Shared Queue System

The device includes a shared queue system with one ingress queue per ingress port and one egress queue per QoS class per egress port per ingress port. The queue system has 224 kilobytes of buffer.

Frames are linked into the ingress queues after frame analysis. Each egress port module selected by the frame analysis receives a link to the frame and stores the link in the appropriate egress queue selected by mapping various frame properties to a queue number. The transfer from ingress to egress is extremely efficient with a transfer time of 12.8 ns per frame copy (equivalent to a transfer rate from ingress to egress of about 50 Gbps for 64-byte frames and about 1 terabit per second (Tbps) for 1518-byte frames). Each egress port module has a scheduler that selects between the egress queues when transmitting frames.

The following illustration shows the shared queue system.

Figure 36 · Queue System Overview



Resource depletion can prevent one or more of the frame copies from the ingress queue to the egress queues. If a frame copy cannot be made due to lack of resources, the ingress port's flow control mode determines the behavior as follows:

- Ingress port is in drop mode: The frame copy is discarded.
- Ingress port is in flow control mode: The frame is held back in the ingress queue and the frame copy is made when the congestion clears.

For more information about special configurations of the shared queue system with respect to flow control, see Ingress Pause Request Generation, page 126.



## 3.11.1 Buffer Management

A number of watermarks control how much data can be pending in the egress queues before the resources are depleted. There are no watermarks for the ingress queues, except for flow control, because the ingress queues are empty most of the time due to the fast transfer rates from ingress to egress. For more information, see Ingress Pause Request Generation, page 126. When the watermarks are configured properly, congested traffic does not influence the forwarding of non-congested traffic.

The memory is split into two main areas:

- A reserved memory area. The reserved memory area is subdivided into areas per port per QoS class per direction (ingress/egress).
- A shared memory area, which is shared by all traffic.

For setting up the reserved areas, egress watermarks exist per port and per QoS class for both ingress and egress. The following table lists the reservation watermarks.

Table 97 · Reservation Watermarks

| Register     | Description                                                                                             | Replication                       |
|--------------|---------------------------------------------------------------------------------------------------------|-----------------------------------|
| BUF_Q_RSRV_E | Configures the reserved amount of egress buffer per QoS class per egress port.                          | Per QoS class per egress port     |
| BUF_P_RSRV_E | Configures the reserved amount of egress buffer shared among the egress port's allocated egress queues. | Per egress port                   |
| BUF_Q_RSRV_I | Configures the reserved amount of egress buffer per ingress port per QoS class across all egress ports. | Per ingress port per<br>QoS class |
| BUF_P_RSRV_I | Configures the reserved amount of egress buffer per ingress port shared among the eight QoS classes.    | Per ingress port                  |

All the watermarks, including the ingress watermarks, are compared against the memory consumptions in the egress queues. For example, the ingress watermarks in BUF\_Q\_RSRV\_I compare against the total consumption of frames across all egress queues received on the specific ingress port and classified to the specific QoS class. The ingress watermarks in BUF\_P\_RSRV\_I compare against the total consumption of all frames across all egress queues received on the specific ingress port.

The reserved areas are guaranteed minimum areas. A frame cannot be discarded or held back in the ingress queues if the frame's reserved areas are not yet used.

The shared memory area is the area left when all the reservations are taken out. The shared memory area is shared between all ports, however, it is possible to configure a set of watermarks per QoS class and per drop precedence level (green/yellow) to stop some traffic flows before others. The following table lists the sharing watermarks.

Table 98 · Sharing Watermarks

| Register       | Description                                                                                                                | Replication                     |
|----------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| BUF_PRIO_SHR_E | Configures how much of the shared memory area that egress frames with the given QoS class are allowed to use.              | Per QoS class                   |
| BUF_COL_SHR_E  | Configures how much of the shared memory area that egress frames with the given drop precedence level are allowed to use.  | Per drop<br>precedence<br>level |
| BUF_PRIO_SHR_I | Configures how much of the shared memory area that ingress frames with the given QoS class are allowed to use.             | Per QoS class                   |
| BUF_COL_SHR_I  | Configures how much of the shared memory area that ingress frames with the given drop precedence level are allowed to use. | Per drop<br>precedence<br>level |



The sharing watermarks are maximum areas in the shared memory that a given traffic flow can use. They do not guarantee anything.

When a frame is enqueued into the egress queue system, the frame first consumes from the queue's reserved memory area, then from the port's reserved memory area. When all the frame's reserved memory areas are full, it consumes from the shared memory area.

The following provides some simple examples on how to configure the watermarks and how that influences the resource management.

- Setting BUF\_Q\_RSRV\_E(egress port = 7, QoS class = 4) to 2 kilobytes guarantees that traffic
  destined for port 7 classified to QoS class 4 have room for 2 kilobytes of frame data before frames
  can get discarded.
- Setting BUF\_Q\_RSRV\_I(ingress port = 7, QoS class = 4) to 2 kilobytes guarantees that traffic
  received on port 7 classified to QoS class 4 have room for 2 kilobytes of frame data before frames
  can get discarded.
- Setting BUF\_P\_RSRV\_I(ingress port 7) to 10 kilobytes guarantees that traffic received on port 7 have room for 10 kilobytes of data before frames can get discarded.
- The three reservations above reserve 14 kilobytes of memory in total (2 + 2+ 10 kilobytes) for port 7. If the same reservations are made for all ports, there are 224 11 × 14 = 70 kilobytes left for sharing. If the sharing watermarks are all set to 70 kilobytes, all traffic groups can consume memory from the shared memory area without restrictions.

If, instead, setting BUF\_PRIO\_SHR\_E(QoS class = 7) to 70 kilobytes and the other watermarks BUF\_PRIO\_SHR\_E(QoS class = 0:6) to 20 kilobytes guarantees that traffic classified to QoS class 7 has 50 kilobytes extra buffer. The buffer is shared between all ports.

The BUF\_PRIO\_SHR\_I, BUF\_PRIO\_SHR\_E, REF\_PRIO\_SHR\_I, and REF\_PRIO\_SHR\_E
watermarks can be used for guaranteeing shared resources for each individual QoS class. This is
done by setting QSYS::RES\_QOS\_MODE so that the watermarks operate on the current
consumption of each QoS class instead of the total use of the shared resources.

## 3.11.2 Frame Reference Management

Each frame in an egress queue consumes a frame reference, which is a pointer element that points to the frame's data in the memory and to the pointer element belonging to the next frame in the queue. The following illustrations shows how the frame references are used for creating the queue structure.

Figure 37 • Frame Reference



The shared queue system holds a table of 1911 frame references. The consumption of frame references is controlled through a set of watermarks. The set of watermarks is the exact same as for the buffer control. The frame reference watermarks are prefixed REF\_. Instead of controlling the amount of consumed memory, they control the number of frame references. Both reservation and sharing watermarks are available. For more information, see Table 97, page 122 and Table 98, page 122.



When a frame is enqueued into the shared queue system, the frame consumes first from the queue's reserved frame reference area, then from the port's reserved frame reference area. When all the frame's reserved frame reference areas are full, it consumes from the shared frame reference area.

## 3.11.3 Resource Depletion Condition

A frame copy is made from an ingress port to an egress port when both a memory check and a frame reference check succeed. The memory check succeeds when at least one of the following conditions is met

- Ingress memory is available: BUF Q RSRV I or BUF P RSRV I are not exceeded.
- Egress memory is available: BUF Q RSRV E or BUF P RSRV E are not exceeded.
- Shared memory is available: None of BUF\_PRIO\_SHR\_E, BUF\_COL\_SHR\_E, BUF\_PRIO\_SHR\_I, or BUF\_COL\_SHR\_I are exceeded.

The frame reference check succeeds when at least one of the following conditions is met.

- Ingress frame references are available: REF\_Q\_RSRV\_I or REF\_P\_RSRV\_I are not exceeded.
- Egress frame references are available: REF\_Q\_RSRV\_E or REF\_P\_RSRV\_E are not exceeded.
- Shared frame references are available: None of REF\_PRIO\_SHR\_E, REF\_COL\_SHR\_E, REF\_PRIO\_SHR\_I, or REF\_COL\_SHR\_I are exceeded.

## 3.11.4 Configuration Example

This section provides an example of how the watermarks can be configured for a QoS-aware switch with no color handling and the effects of the settings.

Table 99 · Watermark Configuration Example

| Watermark                        | Value                           | Comment                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BUF_Q_RSRV_I                     | 500 bytes                       | Guarantees that a port is capable of receiving at least one frame in all QoS classes.  Note It is not necessary to assign a full MTU, because the watermarks are checked before the frame is added to the memory consumption.                                                                                                                                     |
| BUF_P_RSRV_I                     | 0                               | No additional guarantees for the ingress port.                                                                                                                                                                                                                                                                                                                    |
| BUF_Q_RSRV_E                     | 200 bytes                       | Guarantees that all QoS classes are capable of sending a non-congested stream of traffic through the switch.                                                                                                                                                                                                                                                      |
| BUF_P_RSRV_E                     | 10 kilobytes                    | Guarantees that all egress ports have 10 kilobytes of buffer, independently of other traffic in the switch. This is the most demanding reservation in this setup, reserving 110 kilobytes of the total 224 kilobytes.                                                                                                                                             |
| BUF_COL_SHR_E<br>BUF_COL_SHR_I   | Maximum                         | Effectively disables frame coloring as watermark is never reached.                                                                                                                                                                                                                                                                                                |
| BUF_PRIO_SHR_E<br>BUF_PRIO_SHR_I | 42 kilobytes to<br>63 kilobytes | The different QoS classes are cut-off with 3 kilobytes distance (42, 45, 48, 51, 54, 57, 60, and 63 kilobytes). This gives frames with higher QoS classes a larger part of the shared buffer area. Effectively, this means that the burst capacity is 52 kilobytes for frames belonging to QoS class 0 and up to 73 kilobytes for frame belonging to QoS class 7. |
| REF_Q_RSRV_E<br>REF_Q_RSRV_I     | 4                               | For both ingress and egress, this guarantees that four frames can be pending from and to each port.                                                                                                                                                                                                                                                               |
| REF_P_RSRV_E<br>REF_P_RSRV_I     | 20                              | For both ingress and egress, this guarantees that an extra 20 frames can be pending, shared between all QoS classes within the port.                                                                                                                                                                                                                              |



Table 99 · Watermark Configuration Example (continued)

| Watermark                        | Value       | Comment                                                                                                                                                                                                                  |
|----------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REF_COL_SHR_E<br>REF_COL_SHR_I   | Maximum     | Effectively disables frame coloring as watermark is never reached.                                                                                                                                                       |
| REF_PRIO_SHR_E<br>REF_PRIO_SHR_I | 1350 - 1700 | The different QoS classes are cut-off with a distance of 50 frame references (1350, 1400, 1450, 1500, 1550, 1600, 1650, and 1700). This gives frames with higher QoS classes a larger part of the shared reference area. |

## 3.11.5 Watermark Programming and Consumption Monitoring

The watermarks previously described are all found in the SYS::RES\_CFG register. The register is replicated 1024 times. The following illustration the organization.

Figure 38 · Watermark Layout



The illustration shows the watermarks available for the BUF\_xxx\_I group of watermarks. For the other groups of watermarks (BUF\_xxx\_I, REF\_xxx\_I, BUF\_xxx\_E, and REF\_xxx\_E), the exact same set of watermarks are available.

For monitoring the consumption of resources, SYS::RES\_STAT provides information about current use and the maximum use since the last read of the register. The information is available for each of the watermarks listed and the layout of the RES\_STAT register follows the layout of the watermarks. SYS::MMGT.FREECNT holds the amount of free memory in the shared queue system and SYS::EQ\_CTRL.FP\_FREE\_CNT holds the number of free frame references in the shared queue system.



## 3.11.6 Advanced Resource Management

A number of additional handles into the resource management system are available for special use of the device. They are described in the following table.

Table 100 · Resource Management

| Resource Management                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Forced drop of egress and ingress frames                 | QSYS::EGR_DROP_MODE QSYS::SWITCH_PORT_MODE.INGRESS_DROP_MODE. If either an ingress port or an egress port in a frame transfer are configured for drop mode, congestion results in frame discards. Otherwise frames are held back in the ingress queues with potential head-of-line blocking effects.  Normally all egress ports are set to non-drop-mode while the ingress drop mode reflects whether or not the port is configured for flow control. |  |
| Prevent ingress port from using of the shared resources. | QSYS::IGR_NO_SHARING. For frames received on ports set in this mask, the shared watermarks are considered exceeded. This prevents the port from using more resources than allowed by the reservation watermarks.                                                                                                                                                                                                                                      |  |
| Prevent egress port from using of the shared resources.  | QSYS::EGR_NO_SHARING. For frames switched to ports set in this mask the shared watermarks are considered exceeded. This prevents the port from using more resources than allowed by the reservation watermarks.                                                                                                                                                                                                                                       |  |
| Weighted Random Early<br>Detection (WRED)                | QSYS::RED_PROFILE. It is possible to discard frames with increasing probability as the consumption of shared resources per QoS class per drop precedence level increases.  QSYS::RED_PROFILE configures a low and a high watermark per QoS class per drop precedence level. The probability of discarding a frame increases linearly from 0% when the consumption is at the low watermark to 100% when the consumption exceeds the high watermark.    |  |
| Prevent dequeuing                                        | QSYS::PORT_MODE.DEQUEUE_DIS. Each egress port can disable dequeuing of frames from the egress queues.                                                                                                                                                                                                                                                                                                                                                 |  |

# 3.11.7 Ingress Pause Request Generation

During resource depletion, the shared queue system either discards frames when the ingress port operates in drop mode, or holds back frames when the ingress port operates in flow control mode. The following describes special configuration for the flow control mode.

The shared queue system is enabled for holding back frames during resource depletion in SYS:PORT:PAUSE\_CFG.PAUSE\_ENA. In addition, this enables the generation of pause requests to the port module based on memory consumptions. The MAC uses the pause request to generate pause frames or create back pressure collisions to halt the link partner. This is done according to the MAC configuration. For more information about MAC configuration, see MAC, page 18.

The shared queue system generates the pause request based on the ingress port's memory consumption and also based on the total memory consumption in the shared queue system. This enables a larger burst capacity for a port operating in flow control while not jeopardizing the non-dropping flow control.

Generating the pause request partially depends on a memory consumption flag, TOT\_PAUSE, which is set and cleared under the following conditions:

- The TOT\_PAUSE flag is set when the total consumed memory in the shared queue system exceeds the SYS:PORT:PAUSE TOT CFG.PAUSE TOT START watermark.
- The TOT\_PAUSE flag is cleared when the total consumed memory in the shared queue system is below the SYS:PORT:PAUSE\_TOT\_CFG.PAUSE\_TOT\_STOP watermark.

The pause request is asserted when both of the following conditions are met.



- The TOT PAUSE flag is set.
- The ingress port memory consumption exceeds the SYS:PORT:PAUSE\_CFG.PAUSE\_START watermark.

The pause request is deasserted the following condition is met:

The ingress port's consumption is below the SYS:PORT:PAUSE CFG.PAUSE STOP watermark.

### 3.11.8 Tail Dropping

The shared queue system implements a tail dropping mechanism where incoming frames are discarded if the port's memory consumption and the total memory consumption exceed certain watermarks. Tail dropping implies that the frame is discarded unconditionally. All ports in the device are subject to tail dropping. It is independent of whether the port is in flow control mode or in drop mode.

Tail dropping can be effective under special conditions. For example, tail dropping can prevent an ingress port from consuming all the shared memory when pause frames are lost or when the link partner is not responding to pause frames.

The shared queue system initiates tail dropping by discarding the incoming frame if the following two conditions are met at any point while writing the frame data to the memory.

- If the Ingress port memory consumption exceeds the SYS:PORT:ATOP CFG.ATOP watermark
- If the total consumed memory in the shared queue system exceeds the SYS:PORT:ATOP TOT CFG.ATOP TOT watermark

### 3.11.9 Test Utilities

This section describes some of test utilities that are built into the shared queue system.

Each egress port can enable a frame repeater (SYS::REPEATER), which means that the head-of-line frames in the egress queues are transmitted but not dequeued after transmission. As a result, the scheduler sees the same frames again and again while the repeater function is active.

The SYS:PORT:PORT\_MODE.DEQUEUE\_DIS disables both transmission and dequeuing from the egress queues when set.

## 3.11.10 Energy Efficient Ethernet

This section provides information about the functions of Energy Efficient Ethernet in the shared queue system. The following table lists the registers associated with Energy Efficient Ethernet.

Table 101 · Energy Efficient Ethernet Control Registers

| Register        | Description                                                                                                              | Replication |
|-----------------|--------------------------------------------------------------------------------------------------------------------------|-------------|
| DEV::EEE_CFG    | Enables configuration of Energy Efficient Ethernet. Status Per port bit indicating that egress port is in the LPI state. |             |
| QSYS::EEE_CFG   | Configures fast queues. Per port                                                                                         |             |
| QSYS::EEE_THRES | Configures bytes and frame thresholds.                                                                                   | None        |

The shared queue system supports Energy Efficient Ethernet (EEE) as defined by IEEE Draft P802.3az by initiating the Low Power Idle (LPI) mode during periods of low link use. EEE is controlled per port by an egress queue state machine that monitors the queue fillings and ensures correct wake-up and sleep timing. The egress queue state machine is responsible for informing the PCS in the port module of changes in EEE states (active, sleep, low power idle, and wake up).



Figure 39 · Low Power Idle Operation



Energy Efficient Ethernet is enabled per port through DEV:: EEE\_CFG.EEE\_ENA.

By default, the egress port is transmitting enqueued data. This is the active state. If none of the port's egress queues have enqueued data for the time specified in DEV::EEE\_CFG.EEE\_TIMER\_HOLDOFF, the egress port instructs the PCS to enter the EEE sleep state.

When data is enqueued in any of the port's egress queues, a timer (DEV::EEE\_CFG.EEE\_TIMER\_AGE) is started. If one of the following conditions is met, the port enters the wake up state.

- A queue specified as high priority (QSYS:PORT:EEE\_CFG.EEE\_FAST\_QUEUES) has any data to transmit.
- The total number of frames in the port's egress queues exceeds QSYS::EEE THRES.EEE HIGH FRAMES.
- The total number of bytes in the port's egress queues exceeds QSYS::EEE\_THRES.EEE\_HIGH\_FRAMES.
- The time specified in DEV::EEE CFG.EEE TIMER AGE has passed. PCS is instructed to wake up.

To ensure that PCS, PHY, and link partner are resynchronized after waking up; the egress port holds back transmission of data until the time specified in DEV::EEE\_CFG.EEE\_TIMER\_WAKEUP has passed. After this time interval, the port resumes transmission of data.

The status bit DEV::EEE\_CFG.PORT\_LPI is set while the egress port holds back data due to LPI (from the sleep state to the wake up state, both included).

# 3.12 Scheduler and Shapers

The following table lists the registers associated with the scheduler and egress shaper control.

Table 102 · Scheduler and Egress Shaper Control Registers

| Register           | Description                                      | Replication |
|--------------------|--------------------------------------------------|-------------|
| QSYS::SHAPER_CFG   | Configuration of egress shaper's rate and burst. | 158         |
| QSYS::SE_CFG       | Configuration of the scheduling algorithm.       | 158         |
| QSYS::SE_DWRR_CFG  | Configuration of DWRR scheduler's costs.         | 158         |
| QSYS::SHAPER_STATE | Status of the shaper bucket.                     | 158         |

Each egress port contains a two-level priority-fair egress scheduler. The first scheduler level towards the egress port schedules between QoS classes while the second scheduler level towards the egress queues schedules between the ingress ports.

An egress scheduler is constructed using 9 scheduler elements. Each scheduler elements has 12 inputs and 1 output. It contains a scheduler, which can be strict or mixed with a round robin based scheduling algorithm. The round robin based scheduling algorithm can either be frame-based round robin or byte-based deficit weighted round robin. The output port of a scheduler elements contains a dual leaky bucket shaper.

The following illustration provides an overview of the egress scheduling system for egress port 0.



Figure 40 · Egress Scheduler Port 0



Each egress port features a similar egress scheduler. The following table lists which scheduler elements are used by the different ports.

Table 103 · Scheduler Elements Numbering

| Egress Port | Scheduler Elements - Level 1 | Scheduler Elements - Level 2 |
|-------------|------------------------------|------------------------------|
| 0           | 146                          | 0 through 7                  |
| 1           | 147                          | 8 through 15                 |
| 2           | 148                          | 16 through 23                |
| 3           | 149                          | 24 through 31                |
| 4           | 150                          | 32 through 39                |
| 5           | 151                          | 40 through 47                |
| 6           | 152                          | 48 through 55                |
| 7           | 153                          | 56 through 63                |
| 8           | 154                          | 64 through 71                |
| 9           | 155                          | 72 through 79                |



Table 103 · Scheduler Elements Numbering (continued)

| Egress Port | Scheduler Elements - Level 1 | Scheduler Elements - Level 2 |
|-------------|------------------------------|------------------------------|
| 10          | 156                          | 80 through 87                |
| 11 (CPU)    | 157                          | 88 through 95                |

#### 3.12.1 Scheduler Element

The following illustration shows the scheduler element.

Figure 41 · Scheduler Element



By default, the scheduler operates in strict priority between all 12 inputs. The inputs are searched in the following prioritized order: Input 11 has highest priority followed by 10, 9, 8, 7, 6, 5, 4, 3, 2, 1, and 0.

In addition, the scheduler can operate either in a byte-based deficit weighted round robin (DWRR) mode or a frame-based round robin (RR) mode. This is an overall configuration for the scheduler element and cannot be selected per input. In DWRR mode, the participating inputs are given a weight and the scheduler selects frames from these inputs according to the weights. The DWRR is byte-based and takes the lengths of the frames into account. In RR mode, the participating inputs are selected one after another. The RR is frame-based and does not take the length of the frames into account.

The scheduler supports a mixed mode where some inputs operate in strict priority and others operate in either DWRR or RR. Any number of inputs can be assigned to either group but strict priority inputs must always be selected from highest numbered inputs.

Each scheduler element has an associated leaky-bucket shaper at the output. The shaper limits the overall transmission bandwidth from the scheduler element. Frames are only scheduled if the shaper is open.

Each scheduling element determines whether it has a frame ready for scheduling based on status information of the scheduling element's inputs. For each input, the scheduling element knows if the input has a frame ready for transmission and if the frame is ready due to a work conservation mode. The overall scheduling algorithm within a scheduling element is as follows:

- If the output shaper is closed, frames are only scheduled from the element if the element is enabled for work conservation. Otherwise, frames are held back until the shaper opens.
- 2. If the output shaper is open or in work conservation mode, the scheduling element schedules between inputs that are not work conserving by following the rules for the scheduler configuration: strict inputs are scheduled first then round robin based inputs are scheduled according to either the DWRR algorithm or the RR algorithm.
- 3. If no frames are scheduled during step 2, a second round of scheduling is performed. Inputs that are work conserving become candidates for the second round of scheduling.

The hierarchy of scheduling elements is traversed from the element connected to the egress port through to the element that connects to an egress queue by recursively deciding which input should be scheduled.



## 3.12.2 Egress Shapers

Each of the scheduling elements contain an output shaper with the following configurations:

- Maximum rate Specified in SHAPER\_CFG.RATE in steps of 100160 bps. Maximum is 3.282 Gbps.
- Maximum burst size Specified in SHAPER\_CFG.BURST in steps of 4 kilobytes. Maximum is 252 kilobytes.

The shaper can operate byte-based or frame-based (SE\_CFG.SE\_FRM\_MODE). When operating as byte-based, the frame adjustment value HSCH\_MISC.FRM\_ADJ can be used to program the fixed number of extra bytes to add to each frame transmitted (irrespective of QoS class) in the shaper and DWRR calculations. A value of 20 bytes corresponds to line-rate calculation and accommodates for 12 bytes of inter-frame gap and 8 bytes of preamble. Data-rate based shaping and DWRR calculations are achieved by programming 0 bytes.

Each shaper implements two burst modes. By default, a leaky bucket is continuously assigned new credit according to the configured shaper rate. This implies that during idle periods, credit is building up, which allows for a burst of data when there are again data to transmit. This is not convenient in an Audio/Video Bridging (AVB) environment where this behavior enforces a requirement for larger buffers in end-equipment. To circumvent this, each shaper can enable an AVB mode (SE\_CFG.SE\_AVB\_ENA) in which credit is only assigned during periods where the scheduler element has data to transmit and is waiting for another scheduler element to finish a transmission. This AVB mode prevents the accumulation of large amount of credits.

## 3.12.3 Deficit Weighted Round Robin

The DWRR uses a cost-based algorithm compared to a weight-based algorithm. A high cost implies a small share of the bandwidth. DWRR is enabled when SE\_CFG.SE\_DWRR\_CFG>0 and SE\_CFG.RR\_ENA = 0. The participating inputs are then inputs 0 through SE\_CFG.SE\_DWRR\_CFG-1. Anything from 0 to 12 weighted inputs can participate.

Each input is programmed with a cost (SE\_DWRR\_CFG.DWRR\_COST). A cost is a number between 1 and 32. The programmable DWRR costs determine the behavior of the DWRR algorithm. The costs result in weights for each input to the scheduler element. The weights are relative to one another, and the resulting share of the egress bandwidth for a particular input is equal to the input's weight divided by the sum of all the inputs' weights. The algorithm is byte-based and takes the frame lengths into account.

Costs are easily converted to weights and vice versa given the following two algorithms. The following algorithms are shown with six participating inputs but can be applied to other configurations as well.

**Weights to Costs** Given a desired set of weights (W0, W1, W2, W3, W4, W5), the costs can be calculated using the following algorithm.

- 1. Set the cost of the queue with the smallest weight (Wsmallest) to cost 32.
- For any other queue Qn with weight Wn, set the corresponding cost Cn to Cn = 32 × Wsmallest/Wn

Costs to Weights: Given a set of costs for all queues (C0, C1, C2, C3, C4, C5), the resulting weights can be calculated using the following algorithm:

- 1. Set the weight of the queue with the highest cost (Chighest) to 1.
- 2. For any other queue Qn with cost Cn, set the corresponding weight Wn to Wn = Chighest/Cn

#### **Cost and Weight Conversion Examples**

Implement the following bandwidth distributions.

- Input 0: 5% (W0 = 5)
- Input 1: 10% (W1 = 10)
- Input 2: 15% (W2 = 15)
- Input 3: 20% (W3 = 20)
- Input 4: 20% (W4 = 20)
- Input 5: 30% (W5 = 30)

Given the algorithm to get from weights to costs, the following costs are calculated:

• *C0* = 32 (Smallest weight)



- C1 = 32\*5/10 = 16
- C2 = 32\*5/15 = 10.67 (rounded up to 11)
- *C3* = 32\*5/20 = 8
- *C4* = 32\*5/20 = 8
- C5 = 32\*5/30 = 5.33 (rounded down to 5)

Due to the rounding off, these costs result in the following bandwidth distribution, which is slightly off compared to the desired distribution:

- Input 0: 4.92%
- Input 1: 9.85%
- Input 2: 14.32%
- Input 3: 19.70%
- Input 4: 19.70%
- Input 5: 31.51%

#### 3.12.4 Round Robin

The round robin (RR) uses a simple round robin algorithm where each participating input is served one after another. RR is enabled when SE\_CFG.SE\_DWRR\_CFG>0 and SE\_CFG.RR\_ENA = 1. The participating inputs are then inputs 0 through SE\_CFG.SE\_DWRR\_CFG-1. Anything from 0 to 12 weighted inputs can participate.

The RR algorithm is frame-based and does not take the frame lengths into account.

## 3.12.5 Shaping and DWRR Scheduling Examples

This section provides examples and additional information about the use of the egress shapers and scheduler. The following assumes a scheduler element is connected to the egress gueues.

### 3.12.5.1 Mixing DWRR and Shaping Example

- Output from scheduler element is shaped down to 500 Mbps.
- Queues 7 and 6 are strict and queues 5 through 0 are weighted.
- Queue 7 is shaped to 100 Mbps.
- Queue 6 is shaped to 50 Mbps.
- The following traffic distribution is desired for queue 5 through 0:
   Q0: 5%, Q1: 10%, Q2: 15%, Q3: 20%, Q4: 20%, Q5: 30%.
- Each queue receives 125 Mbps of incoming traffic.

The following table lists the DWRR configuration and the resulting egress bandwidth for the various queues.

Table 104 · Example of Mixing DWRR and Shaping

|       | Distribution of Weighted | Configuration Costs/Weights |                                                              |
|-------|--------------------------|-----------------------------|--------------------------------------------------------------|
| Queue | Traffic                  | (C <i>n</i> /W <i>n</i> )   | Result: Egress Bandwidth                                     |
| Q0    | 5%                       | 32 / 1                      | 1/(1+2+2.9+4+4+6.4) × (500 – Mbps – 150 Mbps) = 17.2 Mbps    |
| Q1    | 10%                      | 16 / 2                      | 2/(1+2+2.9+4+4+6.4) × (500 – Mbps – 150 Mbps) = 34.5 Mbps    |
| Q2    | 15%                      | 11 / 2.9                    | 2.9/(1+2+2.9+4+4+6.4) × (500 – Mbps – 50 Mbps) = 50.1 Mbps   |
| Q3    | 20%                      | 8 / 4                       | 4/(1+2+2.9+4+4+6.4) × (500 – Mbps – 150 Mbps) = 68.9 Mbps    |
| Q4    | 20%                      | 8 / 4                       | 4/(1+2+2.9+4+4+6.4) × (500 – Mbps – 150 Mbps) = 68.9 Mbps    |
| Q5    | 30%                      | 5 / 6.4                     | 6.4/(1+2+2.9+4+4+6.4) × (500 – Mbps – 150 Mbps) = 110.3 Mbps |
| Q6    |                          |                             | 50 = Mbps                                                    |
| Q7    |                          |                             | 100 = Mbps                                                   |
| Sum:  | 100%                     |                             | 500 = Mbps                                                   |



### 3.12.5.2 Strict and Work-Conserving Shaping Example

- Output from scheduler element is shaped down to 500 Mbps.
- All queues are strict.
- All queues are shaped to 50 Mbps.
- Queues 6 and 7 are work-conserving (allowed to use excess bandwidth).
- · All queues receive 125 Mbps of traffic each.

The following table lists the resulting egress bandwidth for the various queues.

Table 105 · Example of Strict and Work-Conserving Shaping

| Queue | Result: Egress Bandwidth                                                            |
|-------|-------------------------------------------------------------------------------------|
| Q0    | 50 Mbps                                                                             |
| Q1    | 50 Mbps                                                                             |
| Q2    | 50 Mbps                                                                             |
| Q3    | 50 Mbps                                                                             |
| Q4    | 50 Mbps                                                                             |
| Q5    | 50 Mbps                                                                             |
| Q6    | 75 Mbps (Gets the last 25 Mbps of the 100 Mbps in excess not used by queue 7)       |
| Q7    | 125 Mbps (Gets 75 Mbps of the 100 Mbps in excess limited only by the received rate) |
| Sum:  | 500 Mbps                                                                            |

### 3.13 Rewriter

The device includes a rewriter common for all ports that determines how the egress frame is edited before transmission. The rewriter performs the following editing:

- · VLAN editing; tagging of frames and remapping of PCP and DEI.
- DSCP remarking; rewriting the DSCP value in IPv4 and IPv6 frames based on classified DSCP value.
- · FCS updating.
- Precision Time Protocol time stamp updating.

Each port module including the CPU port module (CPU port 11 and CPU port 12) has its own set of configuration in the rewriter. Each frame is handled by the rewriter one time per destination port.

Most rewriting functions in the rewriter are independent of each other and can co-exist. For instance, a frame can be VLAN tagged while at the same time being DSCP remarked. However, precision time protocol time stamp updating and DSCP remarking are mutually exclusive with the former taking precedence. If an IS2 action returns any PTP actions then DSCP remarking is automatically disabled for the frame.

# 3.13.1 VLAN Editing

The following table lists the registers associated with VLAN editing.

Table 106 · VLAN Editing Registers

| Register            | Description                                                         | Replication                |
|---------------------|---------------------------------------------------------------------|----------------------------|
| PORT_VLAN_CFG       | Port VLAN for egress port. Used for untagged set                    | Per port                   |
| TAG_CFG             | Tagging rules for port tag                                          | Per port                   |
| PORT_CFG.ESO_ENA    | Enable lookups in ES0                                               | Per port                   |
| PCP_DEI_QOS_MAP_CFG | Mapping table Maps DP level and QoS class to new PCP and DEI values | Per port per<br>QoS per DP |



The rewriter performs five steps related to VLAN editing for each frame and destination:

- 1. VLAN popping Zero, one, or two VLAN tags are popped from the frame.
- 2. ES0 lookup ES0 is looked up for each of the frame's destination ports. The action from ES0 controls the pushing of VLAN tags.
- 3. VLAN push decision Deciding the number of new tags to push and which tag source to use for each tag. Tag sources are: Port and ES0 (tag A and tag B).
- Constructing the VLAN tags The new VLAN tags are constructed based on the tag sources' configuration.
- 5. VLAN pushing the new VLAN tags are pushed.

### **3.13.1.1 VLAN Popping**

The rewriter initially pops the number of VLAN tags specified by the VLAN\_POP\_CNT parameter received with the frame from the classifier or VCAP IS1. Up to two VLAN tags can be popped. The rewriter itself does not influence the number VLAN tags being popped.

### 3.13.1.2 ES0 Lookup

For each of the frame's destination ports, VCAP ES0 is looked up using the ES0 key. See VCAP ES0, page 92 for more information about ES0. The action from an ES0 hit is used in the following to determine the frame's VLAN editing.

#### 3.13.1.3 VLAN Push Decision

After popping the VLAN tags, the rewriter decides whether to push zero, one, or two new VLAN tags to the outgoing frame according to the port's tagging configuration in register TAG\_CFG and the action from a potential VCAP ES0 hit. The up to two tags can originate from either the port (port tag) or ES0 (ES0 tag A and ES0 tag B).

By default, the port can push one tag according to the port's configuration in TAG\_CFG. If the ES0 lookup results in an entry being hit, the ES0 action can overrule the port configuration and push two tags by itself (ES0 tag A and ES0 tag B) or it can combine port tagging and ES0 tagging.

The following illustration shows an overview of the available tagging options.

Figure 42 · Tagging Overview



(1) Port tag is controlled by REW: PORT: TAG\_CFG. TAG\_CFG.



The following table lists all combinations of port tagging configuration and ES0 actions that control the number of tags to push and which tag source to use (port, ES0 tag A, or ES0 tag B):

Table 107 ⋅ Tagging Combinations

| ES0_ACTION                           | TAG_CFG              | Tagging action                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No ES0 hit                           | Controls<br>port tag | Port tag is pushed according to TAG_CFG as outer tag. Available options are: Tag all frames with port tag. Tag all frames with port tag, except if classified VID=0 or classified VID=PORT_VLAN.PORT_VID. Tag all frames with port tag, except if classified VID=0 No port tag No inner tag.                                                                                                         |
| PUSH_OUTER_TAG=0 PUSH_INNER_TAG=0    |                      | Port tag is pushed according to TAG_CFG as outer tag. Available options are: Tag all frames with port tag. Tag all frames with port tag, except if classified VID=0 or classified VID=PORT_VLAN.PORT_VID. Tag all frames with port tag, except if classified VID=0 No port tag No inner tag.                                                                                                         |
| PUSH_OUTER_TAG=1<br>PUSH_INNER_TAG=0 | Don't care           | ES0 tag A is pushed as outer tag.<br>No inner tag.                                                                                                                                                                                                                                                                                                                                                   |
| PUSH_OUTER_TAG=2<br>PUSH_INNER_TAG=0 | Don't care           | Port tag is pushed as outer tag. This overrules port settings in TAG_CFG. No inner tag.                                                                                                                                                                                                                                                                                                              |
| PUSH_OUTER_TAG=3<br>PUSH_INNER_TAG=0 | Don't care           | No tags are pushed. This overrules port settings in TAG_CFG.                                                                                                                                                                                                                                                                                                                                         |
| PUSH_OUTER_TAG=0<br>PUSH_INNER_TAG=1 |                      | Port tag is pushed according to TAG_CFG as outer tag. The following options are available: Tag all frames with port tag. Tag all frames with port tag, except if classified VID=0 or classified VID=PORT_VLAN.PORT_VID. Tag all frames with port tag, except if classified VID=0 No port tag ES0 tag B is pushed as inner tag. ES0 tag B is effectively the outer tag if the port tag is not pushed. |
| PUSH_OUTER_TAG=1<br>PUSH_INNER_TAG=1 | Don't care           | ES0 tag A is pushed as outer tag.<br>ES0 tag B is pushed as inner tag.                                                                                                                                                                                                                                                                                                                               |
| PUSH_OUTER_TAG=2<br>PUSH_INNER_TAG=1 | Don't care           | Port tag is pushed as outer tag. This overrules port settings in TAG_CFG. ES0 tag B is pushed as inner tag.                                                                                                                                                                                                                                                                                          |
| PUSH_OUTER_TAG=3 PUSH_INNER_TAG=1    | Don't care           | No outer tag is pushed. This overrules port settings in TAG_CFG. ES0 tag B is pushed as inner tag. ES0 tag B is effectively the outer tag, because no outer tag is pushed.                                                                                                                                                                                                                           |

## 3.13.1.4 Constructing VLAN Tags

When pushing a VLAN tag, the contents of the tag header, including the TPID, are highly programmable. The starting point is the classified tag header coming from the analyzer containing the PCP, DEI, VID and



tag type. For each of the fields in the resulting tag, it is programmable how the value is determined. For more information, see <figure reference>.

Figure 43 • Tag Construction (port tag, ES0 tag A, ES0 tag B)



- (\* 1) For port tag, this is classified only.
- (\*2) Use 0x8100 if classified tag type is 0x8100, otherwise custom.

The port tag, ES0 tag A, and ES0 tag B have individual configurations. For the port tag, the available tag field options are:

#### Port tag: PCP

- Use the classified PCP.
- Use the egress port's port VLAN (PORT\_VLAN.PORT\_PCP).
- Map the DP level and QoS class to a new PCP value using the per-port table PCP DEI QOS MAP CFG.
- Use the QoS class directly.

#### Port tag: DEI

- Use the classified DEI.
- Use the egress port's port VLAN (PORT\_VLAN.PORT\_DEI).
- Map the DP level and QoS class to a new DEI value using the per-port table PCP\_DEI\_QOS\_MAP\_CFG.
- · Use the DP level directly.

#### Port tag: VID

- · Use the classified VID.
- Use the egress port's port VLAN (PORT\_VLAN.PORT\_VID).

#### Port tag: TPID

- Use Ethernet type 0x8100 (C-tag).
- Use Ethernet type 0x88A8 (S-tag).
- Use custom Ethernet type programmed in PORT\_VLAN.PORT\_TPID.
- Use custom Ethernet type programmed in PORT\_VLAN.PORT\_TPID unless the incoming tag was a C-tag in which case Ethernet type 0x8100 is used.

Similar options for the ES0 tag A and ES0 tag B are available:

#### ES0 tag: PCP

- Use the classified PCP.
- Use ES0\_ACTION.PCP\_A\_VAL for ES0 tag A and use ES0\_ACTION.PCP\_B\_VAL for ES0 tag B.
- Map the DP level and QoS class to a new PCP using the per-port table PCP\_DEI\_QOS\_MAP\_CFG.
- · Use the QoS class directly.

#### ES0 tag: DEI

- Use the classified DEI.
- Use ES0 ACTION.DEI A VAL for ES0 tag A and use ES0 ACTION.DEI B VAL for ES0 tag B.
- Map the DP level and QoS class to a new DEI using the per-port table PCP DEI QOS MAP CFG.
- Use the DP level directly.



#### ES0 tag: VID

- Use the classified VID incremented with ES0\_ACTION.VID\_A\_VAL for ES0 tag A and use the classified VID incremented with ES0\_ACTION.VID\_B\_VAL for ES0 tag B.
- Use ES0\_ACTION.VID\_A\_VAL for ES0 tag A and use ES0\_ACTION.VID\_B\_VAL for ES0 tag B.

#### ES0 tag: TPID

- Use Ethernet type 0x8100 (C-tag).
- Use Ethernet type 0x88A8 (S-tag).
- Use custom Ethernet type programmed in PORT\_VLAN.PORT\_TPID.
- Use custom Ethernet type programmed in PORT\_VLAN.PORT\_TPID unless the incoming tag was a C-tag in which case Ethernet type 0x8100 is used.

### **3.13.1.5 VLAN Pushing**

In the final VLAN editing step, the VLAN tags derived from the previous steps are pushed to the frame.

## 3.13.2 DSCP Remarking

The following table lists the registers associated with DSCP remarking.

Table 108 · DSCP Remarking Registers

| Register           | Description                                       | Replication |
|--------------------|---------------------------------------------------|-------------|
| DSCP_CFG           | Selects how the DSCP remarking is done            | Per port    |
| DSCP_REMAP_CFG     | Mapping table from DSCP to DSCP for DP level = 0. | None        |
| DSCP_REMAP_DP1_CFG | Mapping table from DSCP to DSCP for DP level = 1. | None        |

The rewriter can remark the DSCP value in IPv4 and IPv6 frames, that is, write a new DSCP value to the DSCP field in the frame.

If a port is enabled for DSCP remarking (DSCP\_CFG.DSCP\_REWR\_CFG), the new DSCP value is derived by using the classified DSCP value from the analyzer (the basic classification or the VCAP IS1) in the ingress port. This DSCP value can be mapped before replacing the existing value in the frame. The following options are available:

- No DSCP remarking Leave the DSCP value in the frame untouched.
- · Update the DSCP value in the frame with the value received from the analyzer
- Update the DSCP value in the frame with the value received from the analyzer remapped through DSCP\_REMAP\_CFG. This is done independently of the value of the drop precedence level.
- Update the DSCP value in the frame with the value received from the analyzer remapped through DSCP\_REMAP\_CFG or DSCP\_REMAP\_DP1\_CFG dependent on the drop precedence level. This enables one mapping for green frames and another for yellow frames so that the resulting DSCP value can reflect the color of the frame.

In addition, the IP checksum is updated for IPv4 frames. Note that the IPv6 header does not contain a checksum. As a result, checksum updating does not apply for IPv6 frames.

DSCP remarking is not possible for frames where PTP time stamps are also generated and is automatically disabled.

# 3.13.3 FCS Updating

The following table lists the registers associated with FCS updating.

Table 109 · FCS Updating Registers

| Register                       | Description                                           | Replication |
|--------------------------------|-------------------------------------------------------|-------------|
| PORT_CFG.FCS_UPDATE_NONCPU_CFG | FCS update configuration for non-CPU injected frames. | Per port    |



Table 109 • FCS Updating Registers (continued)

| Register                    | Description                                       | Replication |
|-----------------------------|---------------------------------------------------|-------------|
| PORT_CFG.FCS_UPDATE_CPU_ENA | FCS update configuration for CPU injected frames. | Per port    |

The rewriter updates a frame's FCS when required or instructed to do so. Different handling is available for frames injected by the CPU and for all other frames.

For non-CPU injected frames, the following update options are available:

- Never update the FCS.
- Conditional update: Update the FCS if the frame was modified due to PTP time stamping, VLAN tagging, or DSCP remarking.
- · Always update the FCS.

In addition, the rewriter can update the FCS for all frames injected from the CPU through the CPU injection queues in the CPU port module:

- Never update the FCS.
- · Always update the FCS.

### 3.13.4 PTP Time Stamping

The following table lists the registers associated with PTP time stamping.

Table 110 · PTP Time Stamping Registers

| Register              | Description                      | Replication |
|-----------------------|----------------------------------|-------------|
| REW:PORT:PTP_CFG      | PTP Configuration of egress port | Per port    |
| REW:PORT:PTP_DLY1_CFG | Egress delay configuration       | Per port    |

The rewriter can do various different PTP time stamping in the egress frame:

**Residence time**. Adds the frame's residence time through the switch to the PTP correction field (byte-offset 8).

**Add/subtract**. Adds the frame's Tx time to the correction field (byte-offset 8) or subtract the frame's Rx time from the correction field.

Time-of-day. Samples and writes the 80-bit time-of-day into the PTP origin time stamp (byte-offset 34).

Set reserved bytes. Writes the RxTime into the PTP reserved bytes (byte-offset 16).

Clear reserved bytes. Writes zero into the PTP reserved bytes (byte-offset 16).

This can be done for PTP frames over IEEE802.3/Ethernet, PTP frames over UDP over IPv4, and PTP frames over UDP over IPv6. In addition, frames can be VLAN tagged. The rewriter automatically finds the correct location of the PTP header in the frame.

The rewriter takes the following frame properties from the analyzer as input.

- IS2 rewriter action (IS2 ACTION.REW OP[2:0]), which can be either one-step, two-step, or origin.
- The frame's Rx time stamp, adjusted for I/O path delays and ingress delays according to ingress
  actions.
- IS2 rewriter actions for one-step PTP: Add/subtract mode, egress delay adjustment.
- Ingress backplane mode ANA:PORT:PTP\_CFG.PTP\_BACKPLANE\_MODE from the frame's ingress port.

In addition, the following egress port properties are used.

- Egress port delay (REW:PORT:PTP\_DLY1\_CFG).
- Egress backplane mode (REW:PORT:PTP\_CFG.PTP\_BACKPLANE\_MODE).



The following table shows the resulting rewriter actions for the one-step PTP action, depending on the add/subtract mode and ingress and egress backplane mode settings.

Table 111 · PTP Time Stamping for One-step PTP

| PTP Action<br>(from IS2) | Add/Subtract | Ingress<br>Backplane | Egress<br>Backplane | PTP time stamp Rewriter Actions                                                                                                                                |
|--------------------------|--------------|----------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| One-step                 | Disabled     | Disabled             | Disabled            | Residence time: Adds frame's residence time to PTP correction field. Egress port delay is added to correction field if specified by IS2.                       |
| One-step                 | Disabled     | Disabled             | Enabled             | Sets reserved bytes: Writes frame's Rx time stamp into the reserved bytes.                                                                                     |
| One-step                 | Disabled     | Enabled              | Disabled            | Residence time: Adds frame's residence time to PTP correction field. Egress port delay is added to correction field if specified by IS2. Clear reserved bytes. |
| One-step                 | Disabled     | Enabled              | Enabled             | Does not apply.                                                                                                                                                |
| One-step                 | Enabled      | Disabled             | Disabled            | Residence time: Adds frame's residence time to PTP correction field. Egress port delay is added to correction field if specified by IS2.                       |
| One-step                 | Enabled      | Disabled             | Enabled             | Add/subtract: Subtracts frame's Rx time stamp from PTP correction field.                                                                                       |
| One-step                 | Enabled      | Enabled              | Disabled            | Add/subtract: Adds frame's Tx time stamp to PTP correction field. Egress port delay is added to correction field if specified by IS2. Clear reserved bytes.    |
| One-step                 | Enabled      | Enabled              | Enabled             | Does not apply.                                                                                                                                                |

All actions associated with one-step or origin can be disabled per egress port through REW:PORT:PTP\_CFG.PTP\_1STEP\_DIS.

The following table shows the resulting rewriter actions for the two-step PTP action, depending on the ingress and egress backplane mode settings.

Table 112 ⋅ PTP Time Stamping for Two-step PTP

| PTP action (from IS2) | Ingress<br>Backplane | Egress<br>Backplane | PTP time stamp Rewriter Actions                                               |
|-----------------------|----------------------|---------------------|-------------------------------------------------------------------------------|
| Two-step              | Disabled             | Disabled            | Saves Tx time stamp in PTP time stamp queue.                                  |
| Two-step              | Disabled             | Enabled             | Sets reserved bytes: Write the frame's Rx time stamp into the reserved bytes. |
| Two-step              | Enabled              | Disabled            | Saves Tx time stamp in PTP time stamp queue.<br>Clear reserved bytes.         |
| Two-step              | Enabled              | Enabled             | Does not apply.                                                               |

All actions associated with two-step can be disabled per egress port through REW:PORT:PTP\_CFG.PTP\_2STEP\_DIS.



The following table shows the resulting rewriter actions for the origin PTP action, depending on the ingress and egress backplane mode settings.

Table 113 · PTP Time Stamping for Origin PTP

| PTP Action<br>(from IS2) | Ingress<br>Backplane | Egress<br>Backplane | PTP time stamp Rewriter Actions                                          |
|--------------------------|----------------------|---------------------|--------------------------------------------------------------------------|
| Origin                   | Disabled             | Disabled            | Time-of-day: Write the time-of-day into the PTP origin time stamp field. |
| Origin                   | Disabled             | Enabled             | None.                                                                    |
| Origin                   | Enabled              | Disabled            | Time-of-day: Write the time-of-day into the PTP origin time stamp field. |
| Origin                   | Enabled              | Enabled             | Does not apply.                                                          |

The following describes each of the PTP time stamping rewriter actions.

**Residence Time**. The frame's residence time is calculated as Tx time stamp - Rx time stamp. For information about how the Rx and Tx time stamps are derived, see Rx and Tx Time Stamps, page 22. The residence time is adjusted for an optional egress delay (REW:PORT:PTP\_DLY1\_CFG) enabled through IS2\_ACTION.REW\_OP[5] = 1. The resulting residence time is added to the correction field value in the PTP header. The result is written back into the frame.

**Add/subtract.** Add the frame's Tx time to the correction field or subtract the frame's Rx time from the correction field. This is used in backplane applications. This mode requires a rollover protection mode to handle the situation where the nanosecond counter rolls over during the backplane transfer. The rollover protection mode is configured in SYS::PTP\_CFG.PTP\_CF\_ROLL\_MODE and must be the same in both the ingress and the egress backplane unit.

**Time-of-Day**. The time-of-day consists of a 48-bit seconds part and a 32-bit nanoseconds part. The current time-of-day is derived by sampling the time-of-day seconds counter (SYS::PTP\_TOD\_LSB, SYS::PTP\_TOD\_MSB) and the nanoseconds counter (Tx time stamp) at the time of the frame's departure from the switch. Note that the time-of-day value is adjusted for I/O path delay. For more information, see Rx and Tx Time Stamps, page 22.

**Set Reserved Bytes**. This action write the frame's Rx time stamp into the reserved bytes of the PTP header.

**Clear Reserved Bytes**. This action clears the reserved byte of the PTP header by setting the four bytes to 0.

In addition, the UDP checksum is handled for IPv4 frames and IPv6 frames after any PTP modifications by the rewriter. For IPv4, the UDP checksum is cleared while for IPv6, the two bytes immediately following the PTP header are updated so that the UDP checksum remains correct.

All internal calculations on nanoseconds time stamps are signed and use 48 bits of precision. When enabling a port for backplane mode, it is possible specify the number of bits to use from the 48-bit counter. This is specified in SYS::PTP\_CFG.PTP\_STAMP\_WID. This means that the time stamp values carried in the reserved bytes or in the correction field in the PTP header can be for instance 30 bits instead of the default 32 bits.

## 3.13.5 Special Rewriter Operations

VCAP IS2 can trigger a special rewriter operation through IS2\_ACTION.REW\_OP[3:0] = 8 (rewriter special), where the frame's MAC addresses are swapped:

- The original destination MAC address becomes the new source MAC address.
- The original source MAC address becomes the new destination MAC address.

Bit 40 is cleared in the new source MAC address to prevent the possibility of transmitting an illegal frame with a multicast source MAC address.



The swapping of MAC addresses is useful when implementing a general hairpinning functionality where an IS2-identified flow is hardware looped back to the source port while swapping the MAC addresses.

In addition, VCAP IS2 can trigger replacement of the source MAC address by setting IS2\_ACTION.SMAC\_REPLACE\_ENA = 1. The new source MAC address is configurable per egress port through SYS::REW MAC LOW CFG and SYS::REW MAC HIGH CFG.

The operations of swapping of MAC addresses and replacing the source MAC address are mutually exclusive and must not be enabled at the same time.

### 3.14 CPU Port Module

The CPU port module connects the switch core to the CPU system so that frames can be injected from or extracted to the CPU. It is also possible to use a regular front port as a CPU port. This is known as a Node Processor Interface (NPI).

The following illustration shows how the switch core interfaces to the CPU system through the CPU port module for injection and extraction of frames.

Figure 44 · CPU Injection and Extraction







### 3.14.1 Frame Extraction

The following table lists the registers associated with frame extraction.

Table 114 · Frame Extraction Registers

| Register                    | Description                                                                       | Replication                       |
|-----------------------------|-----------------------------------------------------------------------------------|-----------------------------------|
| QSYS::CPU_GROUP_MAP         | Configuration of mapping of extraction queues to CPU ports.                       | None                              |
| SYS::PORT_MODE.INCL_XTR_HDR | Enables insertion of extraction header. Configures formatting of outgoing frames. | Per CPU port<br>(ports 11 and 12) |

In the switch core, CPU extracted frames are forwarded to one of the eight CPU extraction queues. Each of these queues is mapped to one of two CPU ports (port 11 and port 12) through QSYS::CPU\_GROUP\_MAP. For each CPU port, there is a scheduler working either in strict mode or round robin, which selects between the CPU extraction queues mapped to the same CPU port. In strict mode, higher queue numbers are preferred over smaller queue numbers. In round robin, all queue are serviced one after another.

The two CPU ports contain the same rewriter as regular front ports. The rewriter modifies the frames before sending them to the CPU. In particular, the rewriter inserts an extraction header (SYS::PORT\_MODE.INCL\_XTR\_HDR), which contains relevant side band information about the frame such as the frame's classification result (VLAN tag information, DSCP, QoS class), ingress time stamp, and the reason for sending the frame to the CPU. For more information about the rewriter, see Rewriter, page 133.

The device CPU contains the functionality for reading out the frames. This can be done through the frame DMA or regular register access. The Versatile Register Access Protocol (VRAP) Engine can also be attached to one of the CPU extraction groups. This allows an external device to access internal registers through Ethernet frames.

The following table lists the contents of the CPU extraction header.

Table 115 · CPU Extraction Header

| Field    | Bit | Width | Description                                                                                                                                               |
|----------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESERVED | 127 | 1     | Reserved.                                                                                                                                                 |
| REW_OP   | 117 | 9     | Rewriter operation command.  REW_OP[2:0] = 3 implies two-step PTP where REW_OP[8:3] contains the PTP time stamp identifier.  Other settings do not apply. |
| REW_VAL  | 85  | 32    | This field contains the Rx time when the frame was received.                                                                                              |
| LLEN     | 79  | 6     | Frame length in bytes: 60 × WLEN + LLEN – 80.                                                                                                             |
| WLEN     | 71  | 8     | See LLEN.                                                                                                                                                 |
| RESERVED | 47  | 24    | Reserved.                                                                                                                                                 |
| SRC_PORT | 43  | 4     | The port number where the frame was received (0-11).                                                                                                      |
| ACL_ID   | 37  | 6     | If ACL_HIT is set, this value is the combined ACL_ID action of the rules hit in IS2.                                                                      |
| RESERVED | 36  | 1     | Reserved.                                                                                                                                                 |



Table 115 · CPU Extraction Header (continued)

| Field     | Bit | Width | Description                                                                                                                                                                                                           |
|-----------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SFLOW_ID  | 32  | 4     | sFlow sampling ID. 0-11: Frame was sFlow sampled by a Tx sampler on port given by SFLOW_ID. 12: Frame was sFlow sampled by an Rx sampler on port given by SRC_PORT. 13-14: Reserved. 15: Frame was not sFlow sampled. |
| ACL_HIT   | 31  | 1     | Set if frame has hit a rule in IS2, which copies the frame to the CPU (IS2 actions CPU_COPY_ENA or HIT_ME_ONCE).                                                                                                      |
| DP        | 30  | 1     | The frame's drop precedence (DP) level after policing.                                                                                                                                                                |
| LRN_FLAGS | 28  | 2     | The source MAC address learning action triggered by the frame. 0: No learning. 1: Learning of a new entry. 2: Updating of an already learned unlocked entry. 3: Updating of an already learned locked entry.          |
| CPUQ      | 20  | 8     | CPU extraction queue mask (one bit per CPU extraction queue). Each bit set implies the frame was subjected to CPU forwarding to the specific queue.                                                                   |
| QOS_CLASS | 17  | 3     | The frame's classified QoS class.                                                                                                                                                                                     |
| TAG_TYPE  | 16  | 1     | The tag information's associated Tag Protocol Identifier (TPID). The definitions are: 0: C-tag: EtherType = 0x8100. 1: S-tag: EtherType = 0x88A8 or custom value.                                                     |
| PCP       | 13  | 3     | The frame's classified PCP.                                                                                                                                                                                           |
| DEI       | 12  | 1     | The frame's classified DEI.                                                                                                                                                                                           |
| VID       | 0   | 12    | The frame's classified VID.                                                                                                                                                                                           |

## 3.14.2 Frame Injection

The following table lists the registers associated with frame injection.

Table 116 · Frame Injection Registers

| Register                    | Description                                                                   | Replication                       |
|-----------------------------|-------------------------------------------------------------------------------|-----------------------------------|
| SYS::PORT_MODE.INCL_INJ_HDR | Enable parsing of injection header. Configures formatting of incoming frames. | Per CPU port<br>(ports 11 and 12) |
| QSYS::EQ_PREFER_SRC         | Enable preferred arbitration of the CPU port (port 11) over front ports.      | CPU port (port 11 only)           |

The CPU injects frames through the two CPU injection groups that are independent of each other. The injection groups connect to the two CPU ports (port 11 and port 12) in the CPU port module. In CPU port module, each of the two CPU ports have dedicated access to the switch core. Inside the switch core, all CPU injected frames are seen as coming from CPU port (port 11). This implies that both CPU injection groups consume memory resources from the shared queue system for port 11 and that analyzer configuration for port 11 are applied to all frames.

In the switch core, the CPU port can be preferred over other ingress ports when transferring frames to egress queues by enabling precedence of the CPU port (QSYS::EQ\_PREFER\_SRC).



The first 20 bytes of a frame written to a CPU injection group is an injection header containing relevant side band information about how the frame must be processed by the switch core. The CPU ports must be enabled to expect the CPU injection header (SYS::PORT\_MODE.INCL\_INJ\_HDR).

On a per-frame basis, the CPU controls whether frames injected through the CPU port module are processed by the analyzer. If the frame is processed by the analyzer, it is sent through the processing steps to calculate the destination ports for the frame. If analyzer processing is not selected, the CPU can specify the destination port set and related information to fully control the forwarding of the frame. For more information about the analyzer's processing steps, see Forwarding Engine, page 109.

The contents of the CPU injection header is listed in the following table.

Table 117 · CPU Injection Header

| Field     | Bit | Width | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BYPASS    | 127 | 1     | When this bit is set, the analyzer processing is skipped for this frame. The destination set is specified in DEST and CPU_QUEUE. Forwarding uses the QOS_CLASS, and the rewriter uses the tag information (POP_CNT, TAG_TYPE, PCP, DEI, VID) for rewriting actions.  When this bit is cleared, the analyzer determines the destination set, QoS class, and VLAN classification for the frame through normal frame processing including lookups in the MAC table and VLAN table. |
| MASQ      | 126 | 1     | When this bit is set, masquerading is enabled. The classifier, analyzer, and queue system handle the frame as if it was received by the ingress port specified in MASQ_PORT. This field overloads the REW_OP field and should only be used when BYPASS = 0.                                                                                                                                                                                                                     |
| MASQ_PORT | 122 | 4     | Masquerading port used when MASQ is set. This field overloads the REW_OP field and should only be used when BYPASS = 0.                                                                                                                                                                                                                                                                                                                                                         |
| REW_OP    | 126 | 1     | If set, frame's source MAC address is replaced with source MAC address configured per egress port (SYS::REW_MAC_LOW_CFG, SYS::REW_MAC_HIGH_CFG).                                                                                                                                                                                                                                                                                                                                |



Table 117 · CPU Injection Header (continued)

| Field      | Bit            | Width          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------|----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REW_OP     | Bit 117 117 85 | <b>Width</b> 9 | Rewriter operation command. Used when BYPASS = 1. The following commands are supported:  No operation: REW_OP[3:0] = 0.  No operation.  Special Rewrite: REW_OP[3:0] = 8.  Swap the MAC addresses and clear bit 40 in the new SMAC when transmitting the frame.  DSCP remark: REW_OP[2:0] = 1.  REW_OP[8:3] contains the frame's classified DSCP to be used at egress for remarking.  One-step PTP: REW_OP[2:0] = 2.  The frame's residence time is added to the correction field in the PTP frame. The following sub-commands can be encoded:  REW_OP[5]: Set if egress delay must be added to residence time.  Two-step PTP: REW_OP[2:0] = 3.  The frame's departure time stamp is saved in the time stamp FIFO queue at egress. REW_OP[8:3] contains the PTP time stamp identifier used by the time stamp FIFO queue. Identifiers 0 through 3 are pre-allocated to be used by CPU injected frames.  Origin PTP: REW_OP[2:0] = 5.  The time of day at the frame's departure time is written into the origintime stamp field in the PTP frame.  Unspecified bits must be set to 0. |
| REW_VAL    | 85             | 32             | By default, this field contains the frame's receive time stamp. For injected frames, this can be set by the CPU to indicate when the injection started. The rewriter can then calculate a residence time based on REW_VAL and the frame's transmission time stamp.  If TFRM_TIMER > 0, then REW_VAL contains the transmission slot for periodic frame transmission (0 through 1023).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RESERVED   | 69             | 17             | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DEST       | 56             | 12             | This is the destination set for the frame. DEST[11] is the CPU. Used when BYPASS = 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RESERVED   | 47             | 9              | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SRC_PORT   | 43             | 4              | The port number where the frame was injected (0-12).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RESERVED   | 41             | 2              | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TFRM_TIMER | 37             | 4              | Selects timer for periodic transmissions (1 through 8). If TFRM_TIMER=0 then normal injection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RESERVED   | 31             | 6              | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DP         | 30             | 1              | The frame's drop precedence (DP) level after policing. Used when BYPASS = 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



Table 117 · CPU Injection Header (continued)

| Field     | Bit | Width | Description                                                                                                                                                                                                                                                               |
|-----------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POP_CNT   | 28  | 2     | Number of VLAN tags that must be popped in the rewriter before adding new tags. Used when BYPASS = 1.  0: No tags must be popped.  1: One tag must be popped.  2: Two tags must be popped.  3: Disable all rewriting of the frame. The rewriter can still update the FCS. |
| CPUQ      | 20  | 8     | CPU extraction queue mask (one bit per CPU extraction queue). Each bit set implies the frame must be forwarded by the CPU to the specific queue.  Used when BYPASS = 1 and DEST[11] = 1.                                                                                  |
| QOS_CLASS | 17  | 3     | The frame's classified QoS class. Used when BYPASS = 1.                                                                                                                                                                                                                   |
| TAG_TYPE  | 16  | 1     | The tag information's associated Tag Protocol Identifier (TPID). Used when BYPASS = 1. 0: C-tag: EtherType = 0x8100. 1: S-tag: EtherType = 0x88A8 or custom value.                                                                                                        |
| PCP       | 13  | 3     | The frame's classified PCP. Used when BYPASS = 1.                                                                                                                                                                                                                         |
| DEI       | 12  | 1     | The frame's classified DEI. Used when BYPASS = 1.                                                                                                                                                                                                                         |
| VID       | 0   | 12    | The frame's classified VID. Used when BYPASS = 1.                                                                                                                                                                                                                         |

## 3.14.3 Node Processor Interface (NPI)

The following table lists the registers associated with the NPI.

Table 118 · Node Processor Interface Registers

| Register                    | Description                                                                                                      | Replication |
|-----------------------------|------------------------------------------------------------------------------------------------------------------|-------------|
| QSYS::EXT_CPU_CFG           | Configuration of the NPI port number and configuration of which CPU extraction queues are redirected to the NPI. | None        |
| SYS::PORT_MODE.INCL_XTR_HDR | Enables insertion of extraction header.                                                                          | Per port    |
| SYS::PORT_MODE.INCL_INJ_HDR | Configuration of NPI ingress mode.                                                                               | Per port    |

Any front port can be configured as an NPI through which frames can be injected from and extracted to an external CPU. Only one port can be an NPI at the same time.

QSYS::EXT\_CPU\_CFG.EXT\_CPU\_PORT holds the port number of the NPI.

A dual CPU system is possible where both the internal and the external CPU are active at the same time. Through QSYS::EXT\_CPU\_CFG.EXT\_CPUQ\_MSK, it is configurable to which of the eight CPU extraction queues are directed to the internal CPU and which are directed to external CPU. A frame can be extracted to both the internal CPU and the external CPU if the frame is extracted for multiple reasons.

Frames being extracted by the external CPU can have the CPU extraction header inserted in front of the frame (SYS::PORT\_MODE.INCL\_XTR\_HDR). Similarly, frames being injected into the switch core by the external CPU can have the CPU injection header inserted in front of the frame (SYS::PORT\_MODE.INCL\_INJ\_HDR). In addition, there three different options in terms of inserting a prefix in front of the CPU injection or extraction header. The following illustration shows the different frame formats supported.



Figure 45 · CPU Injection and Extraction Prefixes



Note that inserting a CPU extraction header in front of a frame disables all other frame modifications done in the rewriter.

When injecting frames with an CPU injection header all incoming frames are expected to adhere to the configured prefix mode. The following parsing of the frames takes place:

- No prefix. All incoming frames are parsed as if they have a CPU injection header in front of the frame. Forwarding is based on the instructions in the CPU injection header.
- Short prefix. Incoming frames are checked against the expected format (start of frame must include 0x8880000A). If the prefix does not match then an error indication is set
  (SYS::PORT\_MODE.INJ\_HDR\_ERR). Compliant frames are forwarded based on the instructions in the CPU injection header. Non-compliant frames are forwarded as normal frames where the prefix and CPU injection header equaling the first 20 bytes of the frame are skipped.
- Long prefix. All incoming frames are parsed as if they have a long prefix followed by the CPU injection header in front of the frame. The incoming frames are checked against the expected format (start of frame must include 12 bytes of MAC addresses followed by 0x8880000A). If the prefix does not match then an error indication is set (SYS::PORT\_MODE.INJ\_HDR\_ERR). Both compliant and non-compliant frames are forwarded based on the instructions in the CPU injection header.

The external CPU can control forwarding of injected frames by either letting the frame analyze and forward accordingly or directly specifying the destination set. This is controlled through the BYPASS field in the CPU injection header.

## 3.14.4 Frame Generation Engine for Periodic Transmissions

The following table lists the registers associated with the frame generation engine.

Table 119 · Frame Generation Engine

| Register                | Description                                                                                          | Replication |
|-------------------------|------------------------------------------------------------------------------------------------------|-------------|
| QSYS::TFRM_MISC         | Configuration to cancel ongoing periodic transmissions.                                              | None        |
| QSYS::TFRM_PORT_DLY_ENA | Enable spaced-out transmissions when multiple periodic transmissions are scheduled at the same time. | Per port    |
| QSYS::TFRM_TIMER_CFG_x  | Period configuration. These registers configure the transmission period between frames.              | 8           |



The device contains a frame generation engine that can periodically transmit frames on a port with a programmable transmission period. The transmission period can be as low as 200 ns, which implies wire-speed back-to-back transmissions, or as high as several minutes. Up to 1024 periodic transmissions can coexist with up to eight different transmission periods.

To set up a periodic transmission, the CPU must inject a setup frame using the following settings in the injection header:

- REW VAL set to the selected transmission slot (0 through 1023).
- ACL\_ID set to the selected timer (1 through 8). The transmission period is programmed in steps of 198.2 ns in TFRM\_TIMER\_CFG\_x, where x = ACL\_ID. Note that injecting a frame with ACL\_ID > 0 effectively enables the periodic transmissions. To inject a normal frame, ACL\_ID must be set to 0.
- BYPASS set to 1.
- DEST set to the Tx port to which the periodic transmission applies. Only one Tx port per transmission is possible.
- Other fields in the injection header are applicable the same way as for normal injections. Note, that the periodic transmissions are subject to normal rewriter operations before being transmitted on the Tx port. For more information, see Rewriter, page 133.

After the injection, the setup frame is placed into the selected transmission slot and it is periodically transmitted using the transmission period defined by the selected timer. Every time the transmission period has passed since the last transmission, the frame is scheduled for a new transmission on the associated port. The periodic frame transmission takes precedence over other transmissions on the port, and as a consequence the frame is transmitted immediately after a potential ongoing transmission has ended.

If multiple periodic transmissions on a Tx port use the same timer, multiple frames are scheduled for transmission at the same time when the period has passed. By default, these frames are transmitted in a burst, back-to-back. However, it is also possible to space-out these frames over time and thereby allowing the normal data traffic to be interleaved the periodic transmissions. If the spacing is enabled (TFRM\_PORT\_DLY), timer 8 defines the period between frames in the burst.

Periodic transmissions are cancelled again by programming the slot number in TFRM\_MISC.TIMED\_CANCEL\_SLOT and setting TFRM\_MISC.TIMED\_CANCEL\_1SHOT. This removes the injected frame from the transmission slot.

Transmission slots 0 through 15 support any transmission periods including back-to-back transmissions while slots 16 through 1023 support transmission periods larger than 30 µs.

Frames transmitted from the frame generation engine are counted by the Tx counters just like normal frames using the QoS class specified in the injection header by the setup frame.

# 3.15 VRAP Engine

The Versatile Register Access Protocol (VRAP) engine allows external equipment to access registers in the device through any of the Ethernet port's on the device. The VRAP engine interprets incoming VRAP requests, and executes read, write, and read-modify-write commands contained in the frames. The results of the register accesses are reported back to the transmitter through automatically generated VRAP response frames.

The device supports version 1 of VRAP. All VRAP frames, both requests and responses, are standard Ethernet frames. All VRAP protocol fields are big-endian formatted.

The registers listed in the following table control the VRAP engine.

Table 120 · VRAP Registers

| Target:Register_group:Register.field | Description                                         | Replication |
|--------------------------------------|-----------------------------------------------------|-------------|
| ANA:CPU_FWD_CFG:CPU_VRAP_REDIR_ENA   | Enable redirection of VRAP frames to CPU.           | Per port    |
| ANA:CPUQ_CFG2:CPUQ_VRAP              | Configure the CPU extraction queue for VRAP frames. | None        |



Table 120 · VRAP Registers (continued)

| Target:Register_group:Register.field | Description                                                                                 | Replication  |
|--------------------------------------|---------------------------------------------------------------------------------------------|--------------|
| QSYS:CPU_GROUP_MAP:CPU_GROUP_MAP     | Map VRAP CPU extraction queue to a CPU port. One CPU port must be reserved for VRAP frames. | None         |
| DEVCPU_QS:XTR_GRP_CFG:MODE           | Enable VRAP mode for reserved CPU port.                                                     | Per CPU port |
| DEVCPU_QS:INJ_GRP_CFG:MODE           | Enable VRAP mode injection for reserved CPU port.                                           | Per CPU port |
| SYS:PORT_MODE:INCL_INJ_HDR           | The injection header is not present for VRAP response frames.                               | Per port     |
| SYS:PORT_MODE:INCL_XTR_HDR           | The extraction header is not present for redirected VRAP frames.                            | Per port     |
| DEVCPU_GCB:VRAP_ACCESS_STAT          | VRAP access status.                                                                         | None         |

The VRAP engine processes incoming VRAP frames that are redirected to the VRAP CPU extraction queue by the basic classifier. For more information about the VRAP filter in the classifier, see CPU Forwarding Determination, page 58.

The VRAP engine is enabled by allocating one of the two CPU ports as a dedicated VRAP CPU port (DEVCPU\_QS:XTR\_GRP\_CFG:MODE and DEVCPU\_QS:INJ\_GRP:MODE). The VRAP CPU extraction queue (ANA:CPUQ\_CFG2:CPUQ\_VRAP) must be mapped as the only CPU extraction queue to the VRAP CPU port (QSYS:CPU\_GROUP\_MAP:CPU\_GROUP\_MAP). In addition, the VRAP CPU port must disable the use of CPU injection and CPU extraction headers (SYS:PORT\_MODE:INCL\_INJ\_HDR and SYS:PORT\_MODE:INCL\_XTR\_HDR).

The complete VRAP functionality can be enabled automatically at chip startup by the use of special chip boot modes. For more information, see VCore-III Configurations, page 160.

The following describes the VRAP frame formats.

## 3.15.1 VRAP Request Frame Format

The following illustration shows the format of a VRAP request frame.

Figure 46 · VRAP Request Frame Format



VRAP request frames can optionally be VLAN tagged with one VLAN tag.

The EtherType = 0x8880 and the Ethernet Protocol Identifier (EPID) = 0x0004 identify the VRAP frames. The subsequent VRAP header is used in both request and response frames.

The VRAP commands included in the request frame are the actual register access commands. The VRAP engine supports the following five VRAP commands:

- READ: Returns the 32-bit contents of any register in the device.
- WRITE: Writes a 32-bit value to any register in the device.
- READ-MODIFY-WRITE: Does read/modify/write of any 32-bit register in the device.
- IDLE: Does not access registers but is useful for padding and identification purposes.
- PAUSE: Does not access registers but causes the VRAP engine to pause between register access.

Each of the VRAP commands are described in the following sections. Each VRAP request frame can contain multiple VRAP commands. Commands are processed sequentially starting with VRAP command #1, #2, and so on. For more information, see <figure reference>. There are no restrictions on the order or number of commands in the frame.



## 3.15.2 VRAP Response Frame Format

Having processed a VRAP request frame by executing the register access commands contained in the frame, the VRAP engine generates a VRAP response frame. The response frame uses the swapped DMAC and SMAC addresses in the VRAP request frame and it is transmitted on port where the VRAP request frame was received. If the DMAC in the VRAP request frame is a multicast DMAC, then bit 40 is cleared before using the DMAC as the SMAC in the VRAP response frame. The results of the VRAP commands are inserted into the response frame in the same order as the VRAP commands were processed.

The following illustration shows the format of a VRAP response frame.

Figure 47 · VRAP Response Frame Format

| DMAC                            | SMAC                         | EtherType | EPI D   |                        | R            | EAD and IDLE re | FCS |           |
|---------------------------------|------------------------------|-----------|---------|------------------------|--------------|-----------------|-----|-----------|
| SMAC from<br>VRAP request frame | DMAC from VRAP request frame | 0x8880    | 0x0004  | VRAP HDR<br>(Response) | #1           | #1 • •          |     | Valid FCS |
| 48 bits                         | 48 bits                      | 16 bits   | 16 bits | 32 bits                | <del> </del> | variable length |     | 32 bits   |

The VRAP response frame follows the VRAP request frame in terms of VLAN tagging: If the VRAP request was tagged, the VRAP response is also tagged using the same VLAN.

Only the READ and IDLE commands require data to be returned to the transmitter of the VRAP request frame. However, even if the VRAP request frame does not contain READ and IDLE commands, a VRAP response frame is generated with enough padding data (zeros) to fulfill the minimum transfer unit size.

### 3.15.3 VRAP Header Format

Both VRAP request and VRAP response frames contain a 32-bit VRAP header. The VRAP header is used to identify the protocol version and to differentiate between VRAP requests and VRAP response frames. The device supports VRAP version 1. The following illustration shows the VRAP header.

Figure 48 · VRAP Header Format



Version

Set to 0x1 in VRAP response frames.

VRAP request frames are ignored if Version <> 1

Flags

4 bits are used for Flags. Only one flag is defined:



R: 0 = Request, 1 = Response

Rsv: Set to 0 in VRAP response frames and ignored in VRAP request frames.

Reserved:

Set to 0 in VRAP response frames and ignored in VRAP request frames.

A valid VRAP request frame must use Version = 1 and Flags.R = 1. Frames with an invalid VRAP header are discarded and not processed by the VRAP engine.

#### 3.15.4 VRAP READ Command

The VRAP READ command returns the contents of any 32-bit register inside the device. The 32-bit read-data result is put into the VRAP response frame.



The READ command is 4 bytes wide and consists of one 32-bit address field, which is 32-bit aligned. The 2 least significant bits of the address set to 01. The following illustration shows the request command and the associated response result.

#### Figure 49 · READ Command



#### 3.15.5 VRAP WRITE Command

The WRITE command writes a 32-bit value to any register inside the device.

The WRITE command is 8 bytes wide and consists of one 32-bit address field, which is 32-bit aligned. The two least significant bits of the address set to 10, followed by one 32-bit write-data field. The following illustration shows the command.

Figure 50 · WRITE Command



### 3.15.6 VRAP READ-MODIFY-WRITE Command

The READ-MODIFY-WRITE command does read/modify/write-back on any 32-bit register inside the device.

The READ-MODIFY-WRITE command is 12 bytes wide and consists of one 32-bit address field, which is 32-bit aligned. The two least significant bits of the address set to 11 followed by one 32-bit write-data field followed by one 32-bit overwrite-mask field. For bits set in the overwrite mask, the corresponding bits in the write data field are written to the register while bits cleared in the overwrite mask are untouched when writing to the register. The following figure shows the command.

Figure 51 · READ-MODIFY-WRITE Command



### 3.15.7 VRAP IDLE Command

The IDLE command does not access registers in the device. Instead it just copies itself (the entire command) into the VRAP response. This can be used for padding to fulfill the minimum transmission unit size, or an external CPU can use it to insert a unique code into each VRAP request frame so that it can separate different replies from each other.

The IDLE command is 4 bytes wide and consists of one 32-bit code word with the four least significant bits of the code word set to 0000. The following illustration depicts the request command and the associated response.

Figure 52 • IDLE Command





### 3.15.8 VRAP PAUSE Command

The PAUSE command does not access registers in the device. Instead, it causes the VRAP engine to enter a wait state and remain there until the pause time has expired. This can be used to ensure sufficient delay between VRAP commands when this is needed.

The PAUSE command is 4 bytes wide and consists of one 32-bit code word with the four least significant bits of the code word set to 0100. The wait time is controlled by the 28 most significant bits of the wait command. The time unit is 1 us. The following illustration depicts the PAUSE command.

Figure 53 • PAUSE Command



# 3.16 Layer 1 Timing

There are eight recovered clocks, four outputs that provide timing sources for external timing circuitry in redundant timing implementations, and four internal clocks for the timing-recovery circuit. The following tables list the registers and pins associated with Layer 1 timing.

Table 121 · Layer 1 Timing Configuration Registers

| Register                      | Description                                                                   |
|-------------------------------|-------------------------------------------------------------------------------|
| HSIO::SYNC_ETH_CFG            | Configures recovered clocks. Replicated per recovered clock.                  |
| HSIO::SYNC_ETH_PLL_CFG        | Additional PLL recovered clock configuration. Replicated per recovered clock. |
| HSIO::PLL5G_CFG3              | Enables high speed clock output.                                              |
| PHY:PHY_GP:PHY_RCVD_CLK0_CTRL | Configures PHY recovered clock 0.                                             |
| PHY:PHY_GP:PHY_RCVD_CLK1_CTRL | Configures PHY recovered clock 1.                                             |

Table 122 · Layer 1 Timing Recovered Clock Pins

| Pin Name   | I/O | Description                                                                                  |
|------------|-----|----------------------------------------------------------------------------------------------|
| RCVRD_CLK0 | 0   | Recovered clock output, configured by SYNC_ETH_CFG[0]. This is an overlaid function on GPIO. |
| RCVRD_CLK1 | 0   | Recovered clock output, configured by SYNC_ETH_CFG[1]. This is an overlaid function on GPIO. |
| CLKOUT     | 0   | PLL high speed clock output.                                                                 |

It is possible to recover receive timing from any 10/100/1000 Mbps and 2.5 Gbps data streams into the device

The recovered clock outputs have individual divider configuration (through SYNC\_ETH\_CFG.SEL\_RCVRD\_CLK\_DIV) to allow division of SerDes receive frequency by 1, 2, 4, 5, 8, 16, or 25.

The recovered clocks are single-ended outputs, and the suggested divider settings in the following tables are selected to make sure to not output too high a frequency through the input and outputs.

The four CuPHY ports share two recovered clocks. In table Table 123, page 153, the two clock resources are called clk and can take the value 0 or 1. The CLK\_SRC\_SEL0 and CLK\_SRC\_SEL1 fields are



programmed with the number of the CuPHY that provides the recovered clock; CuPHYcan take the value 0 through 3.

Table 123 · Recovered Clock Settings for 1 Gbps and Lower

| Interface        | Output Frequency | Register Settings for Output n                                                                                                                                                                                                                                                                      |
|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CuPHY<br>clk 0-1 | 31.25 MHz        | SYNC_ETH_CFG[n].RCVRD_CLK_ENA=1, SYNC_ETH_CFG[n].SEL_RCVRD_CLK_DIV=1, SYNC_ETH_CFG[n].SEL_RCVRD_CLK_SRC=clk, PHY_RCVD_CLK[clk]_CTRL.RCVD_CLK[clk]_ENA=1, PHY_RCVD_CLK[clk]_CTRL.CLK_SRC_SEL[clk]=(CuPHY), PHY_RCVD_CLK[clk]_CTRL.CLK_FREQ_SEL[clk]=1, and PHY_RCVD_CLK[clk]_CTRL.CLK_SEL_PHY[clk]=1 |
| SerDes<br>0-8    | 31.25 MHz        | SYNC_ETH_CFG[n].RCVRD_CLK_ENA=1, SYNC_ETH_CFG[n].SEL_RCVRD_CLK_DIV=1, and SYNC_ETH_CFG[n].SEL_RCVRD_CLK_SRC=(SerDes+2)                                                                                                                                                                              |

Table 124 · Recovered Clock Settings for 2.5 Gbps

| Interface Output Frequency Register Settings for Output n |           | Register Settings for Output n                                                                                           |
|-----------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------|
| SerDes<br>7-8                                             | 31.25 MHz | SYNC_ETH_CFG[n].RCVRD_CLK_ENA=1, SYNC_ETH_CFG[n].SEL_RCVRD_CLK_DIV=4, and SYNC_ETH_CFG[n].SEL_RCVRD_CLK_SRC=(Serdes + 2) |

The frequency of the PLL can be used as recovered clock. The following table shows the configurations.

Table 125 · Recovered Clock Settings for PLL

| PLL | LL Output Frequency Register Settings for Output n |                                                                                                                      |
|-----|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| PLL | 31.25 MHz                                          | SYNC_ETH_CFG[n].RCVRD_CLK_ENA=1,<br>SYNC_ETH_CFG[n].SEL_RCVRD_CLK_DIV=1, and<br>SYNC_ETH_CFG[n].SEL_RCVRD_CLK_SRC=11 |

The recovered clock from the PLL can also be sent directly out on the differential high-speed CLKOUT output. The recovered clock frequency must be set to copy the switch core using HSIO::PLL5G CFG3.CLKOUT SEL.

It is possible to automatically squelch the clock output when the device detects a loss of signal on an incoming data stream. This can be used for failover in external timing recovery solutions.

The following table lists how to configure squelch for possible recovered clock sources (configured in SYNC\_ETH\_CFG[n].SEL\_RCVRD\_CLK\_SRC).

Table 126 · Squelch Configuration for Sources

| SRC | Associated Squelch Configuration                                                                                                    |
|-----|-------------------------------------------------------------------------------------------------------------------------------------|
| 0-5 | Set SERDES1G_COMMON_CFG.SE_AUTO_SQUELCH_ENA in SD macro to enable squelch when receive signal is lost. SD1G macro index is (SRC).   |
| 6-8 | Set SERDES6G_COMMON_CFG.SE_AUTO_SQUELCH_ENA in SD macro to enable squelch when receive signal is lost. SD6G macro-index is (SRC-6). |

When squelching the clock, it stops when it detects loss of signal (or PLL lock). The clock stops on either high or low level.

The auto squelch function is not supported when 100 Mbit operation on SerDes, so in this mode the auto squelch function must be disabled.



# 3.17 Hardware Time Stamping

Hardware time stamping provides nanosecond-accurate frame arrival and departure time stamps, which are used to obtain high precision timing synchronization and timing distribution.

All frames are Rx time stamped on arrival with a 48-bit time stamp value using a hardware timer (time stamper) that is implemented in the Media Access Control (MAC) block. The Rx time stamper provides high time stamp accuracy relative to actual arrival time of the first byte of the frame from the PHY device. Within the VCAP IS2, it is decided if the frame and associated Rx time stamp must be redirected or copied to CPU for processing. The frame is forwarded as normal otherwise.

The VCAP IS2 also decides if a Tx time stamp must be triggered for a frame. Given the Rx and Tx time stamps, the frame's residence time inside the switch is calculated. The residence time can be stored in a time stamp queue for the CPU to access (two-step time stamping) or the residence time can be used to update the residence time field inside Precision Time Protocol frames (one-step time stamping).

The Tx time stamper is located at the transmit side of the MAC block as close to the PHY device as possible and provides high accuracy of time stamp relative to when the first byte of the frame is actually transmitted to the PHY.

The device also implements a time of day counter with nanosecond-accuracy. The time of day counter is derived from a one-second timer. The one-second timer generates a pulse per second and is either derived from an adjusted system clock or from external timing equipment.

## 3.17.1 Time Stamp Classification

Frames requiring Rx or Tx time stamping are identified by VCAP IS2. The IS2 action that triggers time stamping is REW\_OP[2:0], with the following options:

- One-step time stamping (REW\_OP[2:0] = 2), which implies adding the frame's residence time to the correction field.
- Two-step time stamping (REW\_OP[2:0] = 3), which implies saving the frame's Tx time in a time stamp queue.
- Origin time stamping (REW\_OP[2:0] = 5), which implies writing the time of day into the origintime stamp field.

IS2 can be configured to identify the following frame formats from IEEE 1588-2008:

- Transport of PTP over UDP over IPv4
- Transport of PTP over UDP over IPv6
- Transport of PTP over IEEE 802.3/Ethernet

In addition, frames can be encapsulated in Q-in-Q tunnels. For more information about the frame encapsulations and PTP protocol fields supported by the VSC7418-01 device, see VCAP IS2, page 78.

# 3.17.2 Time of Day Generation

The DEVCPU has connection to four GPIOs to be used for 1588 synchronization shown in the following illustration.



Figure 54 • Timing Distribution



Each block using timing has a TimeOfDay instance included. These modules let time pass according to an incoming delta request, instructing it to add the nominal clock period in nanoseconds (+0/+1/-1) for each system clock cycle. This is controlled by a deltaT function in the DEVCPU, which can be configured to do regular adjustments to the time by adding a single nanosecond more or less at specified intervals. The absT function in the DEVCPU can set the full TOD time in the system. This is controlled by the LoadStore controllers.

The DEVCPU includes four LoadStore controllers, each using a designated GPIO pin on the GPIO interface. LoadStore controller 0 uses PTP\_0 pin; LoadStore controller 1 uses PTP\_1 pin, and so forth. Before using the LoadStore controller, the VCore-III CPU must enable the overlaid functions for the appropriate GPIO pins. For more information, see GPIO Overlaid Functions, page 205.

Each controller has CPU accessible registers with the full time of day set, and can be configured to load these into the TimeOfDay instances, or to store the current values from them. The operation can be done on a detected edge on the associated pin or immediately. The GPIO pin can also generate a clock with configurable high and low periods set in nanoseconds using the TimeOfDay watches or it can generate a pulse at a configured time with a configurable duration and polarity.

Table 127 · LoadStore Controller

| Pin Control Field | Function                                                                                                                                                                                                             |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Action            | Load: Load TOD_SEC and TOD_NSEC through the absTime bus. Delta: Add configured nsec to the current time of day (absT). Store: Store the current TOD_SEC and TOD_NSEC. Clock: Generate a clock or a pulse on the pin. |
| Sync              | Execute the load/store on incoming edge, if action is LOAD or STORE. Generate a pulse instead of clock if action is CLOCK.                                                                                           |
| Inverse polarity  | Falling edges are detected/generated.                                                                                                                                                                                |
| TOD_sec           | The 48-bit seconds of a time of day set to be loaded or stored.                                                                                                                                                      |
| TOD_nsec          | The 30-bit nanoseconds of a time of day set to be loaded or stored.                                                                                                                                                  |



Table 127 • LoadStore Controller (continued)

| Pin Control Field | Function                                                                                                  |
|-------------------|-----------------------------------------------------------------------------------------------------------|
| Waveform high     | Number of nanoseconds in the high period for generated clocks.  Duration of pulse for generated pulse.    |
| Waveform_low      | Number of nanoseconds in the low period for generated clocks.  Delay from TOD_ns = 0 for generated pulse. |

In addition, the load operation can load a delta to the current time. This is done by executing a LOAD action but using the DELTA command.

Each operation generates an interrupt when executed. For the clock action, the interrupt is generated when the output switches to the active level. The interrupts from each controller can be masked and monitored by the interrupt controller in the ICPU CFG register target.

The four controllers are completely equal in their capabilities.

## 3.17.3 Hardware Time Stamping Module

This section explains the functions of the hardware time stamping module. The following table lists the registers associated with the hardware time stamping module.

Table 128 · Hardware Time Stamping Registers

| Register         | Description                                              | Replication |
|------------------|----------------------------------------------------------|-------------|
| SYS::PTP_TXSTAMP | time stamp value in time stamp queue.                    | None        |
| SYS::PTP_NXT     | Advancing the time stamp queue.                          | None        |
| SYS::PTP_STATUS  | time stamp queue status and entry data.                  | None        |
| ANA::PTP_ID_HIGH | Release of time stamp identifiers, values 32 through 63. | None        |
| ANA::PTP_ID_LOW  | Release of time stamp identifiers, values 0 through 31.  | None        |

Each port module contains a hardware time stamping module that measures arrival and departure times based on the master timer. For information about how the Rx and Tx time stamps are derived, see Rx and Tx Time Stamps, page 22.

#### 3.17.3.1 Two-Step Time Stamping

Two-step time stamping is performed if the IS2 rewriter action is two-step (IS2\_ACTION.REW\_OP[2:0] = 3). This action can be applied to any frame, also non-PTP frames, because the frame itself is not modified. The frame's Tx time stamp is stored in a time stamp FIFO queue, which the CPU can access (SYS::PTP\_STATUS). The time stamp is common for all egress ports and can contain up to 128 time stamps. Each entry in the time stamp queue contains the following fields:

- SYS::PTP\_STATUS.PTP\_MESS\_VLD: A 1-bit valid bit meaning the entry is ready for reading.
- SYS::PTP\_STATUS.PTP\_MESS\_ID: A 6-bit time stamp identifier. A unique time stamp identifier is assigned to each frame for which one or more Tx time stamps are generated. The time stamp identifier is also available in the CPU extraction header for frames extracted to the CPU. The time stamp identifier overloads the DSCP value in the CPU extraction header. For more information about the CPU extraction header, see Table 115, page 142. By providing the time stamp identifier in both the time stamp queue and in the extracted frames, the CPU can correlate which time stamps belong to which frames. Note that time stamp identifier value 63 implies that no free identifier could be assigned to the frame. The time stamp entry can therefore not be trusted.
- SYS::PTP\_STATUS.PTP\_MESS\_TXPORT: The port number where the frame is transmitted. When
  transmitting a frame on multiple ports, there are generated multiple entries in the time stamp queue.
  Each entry uses the same time stamp identifier but with different Tx port numbers.
- SYS::PTP\_STATUS.PTP\_TXSTAMP\_OAM: For two-step time stamping, this field is always 0. If set, it identifies an entry inserted by the Vitesse OAM processor (VOP).
- SYS::PTP\_TXSTAMP: The frame's Tx time stamp.



The time stamp queue is a simple FIFO that can be read by the CPU. The time stamp queue provides the following handles for reading:

- Overflow of the queue is signaled through SYS::PTP\_STATUS.PTP\_OVFL. Overflow implies that
  one or more time stamps could not be enqueued due to all 128 entries being in use. time stamps not
  enqueued are lost.
- The head-of-line entry is read through SYS::PTP STATUS and SYS::PTP TXSTAMP.
- Writing to the one-shot register SYS::PTP\_NXT, removes the current head-of-line entry and advances the pointer to the next entry in the time stamp queue.

When two-step Tx time stamping is performed for a frame destined for the CPU extraction queues, no entry in the time stamp FIFO queue is made. The frame's Rx time stamp is available through the CPU extraction header.

The time stamp identifiers can take values between 0 to 63. Value 63 implies that all values 0-62 are in use. Values 0-3 are pre-assigned to the CPU to be used for injection of frames. The remaining values are assigned by the analyzer to frames requesting time stamping through the VCAP IS2 action. The assigned values must be released again by the CPU by writing to the corresponding bit in ANA::PTP\_ID\_HIGH (values 32 through 63) or ANA::PTP\_ID\_LOW (values 0 through 31). The CPU releases a time stamp identifier when it has read the anticipated time stamp entries from the time stamp queue. Note that multicasted frames generate a time stamp entry per egress port using the same time stamp identifier. Each of these entries must be read before the time stamp identifier is released.

Two-step time stamping can be disabled per egress port using REW:PORT:PTP\_CFG.PTP\_2STEP\_DIS. This setting overrules the IS2 action.

## 3.17.4 Configuring I/O Delays

After a valid link is established and detected by the involved PCS logic, the I/O delays from the internal time stamping points to the serial line must be configured. The delays are both mode-specific and interface-specific, depending on the core clock frequency.

Ingress barrel shifter states that in 1G mode, the Rx delays must be added 0.8 ns times the value of PCS1G\_LINK\_STATUS.DELAY\_VAR to adjust for barrel shifting state after link establishment. In 2.5G mode, the multiplier is 0.32 ns. In 100FX mode, the Rx delays must be subtracted 0.8 ns times the value of PCS\_FX100\_STATUS.EDGE\_POS\_PTP to adjust for detected data phase.

The Rx and Tx delay values for the different ports and modes are automatically configured in the software API.

# 3.18 Clocking and Reset

The reference clock for the PLL (REFCLK\_P/N) is either differential or single-ended. The frequency can be 25 MHz, 125 MHz, 156.25 MHz, or 250 MHz. The PLL must be configured for the appropriate clock frequency by using strapping inputs REFCLK CONF[2:0].

The PLL can be used as a recovered clock source for Synchronous Ethernet. For information about how to configure PLL clock recovery, see Layer 1 Timing, page 152.

For information about protecting the VCore CPU system during a soft-reset, see Clocking and Reset, page 157.

# 3.18.1 Pin Strapping

Configure PLL reference clock and VCore startup mode using the strapping pins on the GPIO interface. The device latches strapping pins and keeps their value when nRESET to the device is released. After



reset is released, the strapping pins are used for other functions. For more information about which GPIO pins are used for strapping, see GPIO Overlaid Functions, page 205.

Table 129 · Strapping

| Pin              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFCLK_CONF[2:0] | Configuration of reference clock frequency for PLL.  000: 125 MHz  001: 156.25 MHz  010: 250 MHz  100: 25 MHz  Other values are reserved and must not be used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| VCORE_CFG[3:0]   | Configuration of VCore system startup conditions.  0000: VCore-III CPU is enabled (Little Endian mode) and boots from SI (the SI slave is disabled).  1001: PCIe 1.x endpoint is enabled. Automatic boot of VCore-III CPU is disabled, and SI slave is enabled.  1010: MIIM slave is enabled with MIIM address 0 (MIIM slave pins are overlaid on GPIOs). Automatic boot of VCore-III CPU is disabled, and SI slave is enabled.  1011: MIIM slave is enabled with MIIM address 31 (MIIM slave pins are overlaid on GPIOs). Automatic boot of VCore-III CPU is disabled, and SI slave is enabled.  1100: VCore-III CPU is enabled (Big Endian mode) and boots from SI (the SI slave is disabled).  1111: Automatic boot of VCore-III CPU is disabled, and SI slave is enabled. Other values are reserved and must not be used. |

By using resistors to pull the GPIOs either low or high, software can use these GPIO pins for other functions after reset has been released. For more information about overlaid functions on the GPIOs, see GPIO Overlaid Functions, page 205.

Undefined configurations are reserved and cannot be used. VCore-III configurations that enable a front port or the PCIe endpoint drive VCore\_CFG[3:2] high when the front port or PCIe endpoint is ready to use.



# 4 VCore-III System and CPU Interfaces

This section provides information about the functional aspects of blocks and interfaces related to the VCore-III on-chip microprocessor system and an external CPU system.

The device contains a powerful VCore-III CPU system that is based on an embedded MIPS24KEc-compatible microprocessor and a high bandwidth Ethernet Frame DMA engine. The VCore-III system can control the device independently, or it can support an external CPU, relieving the external CPU of the otherwise time consuming tasks of transferring frames, maintaining the switch core, and handling networking protocols.

When the VCore-III CPU is enabled, it either automatically boots up from serial Flash or an external CPU can manually load a code-image to the device and then start the VCore-III CPU.

An external CPU can be connected to the device through the PCIe interface, serial interface (SI), dedicated MIIM slave interface, or through Versatile Register Access Protocol (VRAP) formatted Ethernet frames using the NPI Ethernet port. Through these interfaces, the external CPU has access to the complete set of device registers and can control them without help from the VCore-leVCore-III CPU if needed.

The following illustration shows the VCore-III block diagram.

Figure 55 · VCore-III System Block Diagram.



<sup>1.</sup> When the Vcore-III CPU boots up from the SI Flash, the SI is reserved as boot interface and cannot be used by an external CPU.

<sup>2.</sup> Inbound PCIe access to BAR0 maps to VCore register space (switch core access block, interrupt controller, timers, two-wire serial master/slave, UARTs, and manual frame injection/extraction). Inbound PCIe access to BAR2 maps to the DDR3/3L memory space (DDR controller).



# 4.1 VCore-III Configurations

The behavior of the VCore-III system after a reset is determined by four VCore strapping pins that are overlaid on GPIO pins. The value of these GPIOs is sampled shortly after releasing reset to the device. For more information about the strapping pins, see Pin Strapping, page 157.

The strapping value determines the reset value for the ICPU\_CFG::GENERAL\_CTRL register. After startup, the behavior of the VCore-III system can be modified by changing some of the fields in this register. The following are common scenarios.

- After starting the device with the VCore-III CPU disabled, an external CPU can manually boot the VCore-III CPU from SI Flash by writing ICPU\_CFG::GENERAL\_CTRL.IF\_SI\_OWNER = 1, ICPU\_CFG::GENERAL\_CTRL.BOOT\_MODE\_ENA = 1, and ICPU\_CFG::GENERAL\_CTRL.CPU\_DIS = 0. Endianess is configured by ICPU\_CFG::GENERAL\_CTRL.CPU\_BE\_ENA. Setting GENERAL\_CTRL.IF\_SI\_OWNER disables the SI slave, so the external CPU must use another interface than SI.
- After starting the device with the VCore-III CPU disabled and loading software into
  DDR3/DDR3Lmemory, an external CPU can boot the VCore-III CPU from DDR3/DDR3L memory by
  writing ICPU\_CFG::GENERAL\_CTRL.BOOT\_MODE\_ENA = 0 and
  ICPU\_CFG::GENERAL\_CTRL.CPU\_DIS = 0. Endianess is configured using
  ICPU\_CFG::GENERAL\_CTRL.CPU\_BE\_ENA.
- After automatically booting from SI Flash, the VCore-III CPU can release the SI interface and enable
  the SI slave by writing ICPU\_CFG::GENERAL\_CTRL.IF\_SI\_OWNER = 0. This enables SI access
  from an external CPU to the device. A special PCB design is required to make the serial interface
  work for both Flash and external CPU access.
- MIIM slave can be manually enabled by writing ICPU\_CFG::GENERAL\_CTRL.IF\_MIIM\_SLV\_ENA = 1. The MIIM slave automatically takes control of the appropriate GPIO pins.

The EJTAG interface of the VCore-III CPU and the Boundary Scan JTAG controller are both multiplexed onto the JTAG interface of the device. When the JTAG\_ICE\_nEN pin is low, the MIPS's EJTAG controller is selected. When the JTAG\_ICE\_nEN pin is high, the Boundary Scan JTAG controller is selected.

# 4.2 Clocking and Reset

The following table lists the registers associated with reset and the watchdog timer.

Table 130 · Clocking and Reset Configuration Registers

| Register             | Description                                                                                     |
|----------------------|-------------------------------------------------------------------------------------------------|
| ICPU_CFG::RESET      | VCore-III reset protection scheme and initiating soft reset of the VCore-III system and/or CPU. |
| DEVCPU_GCB::SOFT_RST | Initiating chip-level soft reset.                                                               |
| ICPU_CFG::WDT        | Watchdog timer configuration and status.                                                        |

The VCore-III CPU runs 500 MHz, the DDR3/DDR3L controller runs 312.50 MHz, and the rest of the VCore-III system runs at 250 MHz.

The VCore-III can be soft reset by setting RESET.CORE\_RST\_FORCE. By default, this resets both the VCore-III CPU and the VCore-III system. The VCore-III system can be excluded from a soft reset by setting RESET.CORE\_RST\_CPU\_ONLY; soft reset using CORE\_RST\_FORCE only then resets the VCore-III CPU. The frame DMA must be disabled prior to a soft reset of the VCore-III system. When CORE\_RST\_CPU\_ONLY is set, the frame DMA, PCIe endpoint, and DDR3/DDR3L controller are not affected by a soft reset and continue to operate throughout soft reset of the VCore-III CPU.

The VCore-III system comprises all the blocks attached to the VCore Shared Bus (SBA), including the PCIe, DDR3/DDR3L, and frame DMA/injection/extraction blocks. Blocks attached to the switch core Register Bus (CSR), including VRAP, SI, and MIIM slaves, are not part of the VCore-III system reset domain. For more information about the VCore-III system blocks, see Figure 4.1, page 160.



The device can be soft reset by writing SOFT\_RST.SOFT\_CHIP\_RST. The VCore-III system and CPU can be protected from a device soft reset by writing RESET.CORE\_RST\_PROTECT = 1 before initiating a soft reset. In this case, a chip-level soft reset is applied to all other blocks, except the VCore-III system and the CPU. When protecting the VCore-III system and CPU from a soft reset, the frame DMA must be disabled prior to a chip-level soft reset. The SERDES and PLL blocks can be protected from reset by writing to SOFT\_RST.SOFT\_SWC\_RST instead of SOFT\_CHIP\_RST.

The VCore-III general purpose registers (ICPU\_CFG::GPR) and GPIO alternate modes (DEVCPU\_GCB::GPIO\_ALT) are not affected by a soft reset. These registers are only reset when an external reset is asserted.

## 4.2.1 Watchdog Timer

The VCore system has a built-in watchdog timer (WDT) with a two-second timeout cycle. The watchdog timer is enabled, disabled, or reset through the WDT register. The watchdog timer is disabled by default.

After the watchdog timer is enabled, it must be regularly reset by software. Otherwise, it times out and cause a VCore soft reset equivalent to setting RESET.CORE\_RST\_FORCE. Improper use of the WDT.WDT\_LOCK causes an immediate timeout-reset as if the watchdog timer had timed out. The WDT.WDT\_STATUS field shows if the last VCore-III CPU reset was caused by WDT timeout or regular reset (possibly soft reset). The WDT.WDT\_STATUS field is updated only during VCore-III CPU reset.

To enable or to reset the watchdog timer, write the locking sequence, as described in WDT.WDT\_LOCK, at the same time as setting the WDT.WDT\_ENABLE field.

**Note:** Because watchdog timeout is equivalent to setting RESET.CORE\_RST\_FORCE, the RESET.CORE\_RST\_CPU\_ONLY field also applies to watchdog initiated soft reset.

### 4.3 Shared Bus

The shared bus is a 32-bit address and 32-bit data bus with dedicated master and slave interfaces that interconnect all the blocks in the VCore-III system. The VCore-III CPU, PCIe inbound, and VCore SBA access block are masters on the shared bus; only they can start access on the bus.

The shared bus uses byte addresses, and transfers of 8, 16, or 32 bits can be made. To increase performance, bursting of multiple 32-bit words on the shared bus can be performed.

All slaves are mapped into the VCore-III system's 32-bit address space and can be accessed directly by masters on the shared bus. There are two possible mappings of VCore-III shared bus slaves, boot mode and normal mode.

- Boot mode is active after power-up and reset of the VCore-III system. In this mode, the SI Flash boot master is mirrored into the lowest address region.
- In normal mode, the DDR3/DDR3L controller is mirrored into the lowest address region.

Changing between boot mode and normal mode is done by first writing and then reading ICPU CFG::GENERAL CTRL.BOOT MODE ENA. A change takes effect during the read.

The device supports up to 1 gigabyte (GB) of DDR3/DDR3L memory. By default, only 512 megabytes (MB) is accessible in the memory map. Write ICPU\_CFG::MEMCTRL\_CFG.512MBYTE\_PLUS = 1 to accommodate more than 512 MB of memory.



Figure 56 · Shared Bus memory

|                                                                      | Boot Mode (Physical), 512 MB                                                                                      |                                                                      | Normal Mode (Physical), 512 MB                                                                        |
|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| 0x00000000 —                                                         | 256 MB Mirror of SI Flash                                                                                         | 0x00000000 -                                                         | 512 MB                                                                                                |
| 0x10000000 —                                                         | 256 MB Reserved                                                                                                   | _                                                                    | Mirror of DDR3/DDR3L                                                                                  |
| 0x20000000 —                                                         | 512 MB                                                                                                            | 0x20000000 -                                                         | 512 MB                                                                                                |
|                                                                      | DDR3/DDR3L                                                                                                        |                                                                      | DDR3/DDR3L                                                                                            |
| 0x40000000 —                                                         | 256 MB SI Flash                                                                                                   | 0x40000000 -                                                         | 256 MB SI Flash                                                                                       |
| 0x50000000 —                                                         | 512 MB                                                                                                            | 0x50000000 -                                                         | 512 MB                                                                                                |
|                                                                      | Reserved                                                                                                          |                                                                      | Reserved                                                                                              |
| 0x70000000 —                                                         | 256 MB Chip Registers                                                                                             | 0x70000000 -                                                         | 256 MB Chip Registers                                                                                 |
| 0x80000000 —                                                         | 1 GB                                                                                                              | 0x80000000 -                                                         | 1 GB                                                                                                  |
|                                                                      | Reserved                                                                                                          |                                                                      | Reserved                                                                                              |
|                                                                      |                                                                                                                   |                                                                      |                                                                                                       |
| 0xC0000000 -                                                         | 1 GB                                                                                                              | 0×C0000000 -                                                         | 1 GB                                                                                                  |
|                                                                      |                                                                                                                   |                                                                      | PCIe DMA                                                                                              |
|                                                                      | PCI e DMA                                                                                                         |                                                                      | PCIE DMA                                                                                              |
| 0xFFFFFFF —                                                          |                                                                                                                   | 0xFFFFFFF -                                                          |                                                                                                       |
|                                                                      |                                                                                                                   |                                                                      |                                                                                                       |
|                                                                      |                                                                                                                   |                                                                      |                                                                                                       |
|                                                                      | Boot Mode (Physical), 1 GB <sup>(1)</sup>                                                                         |                                                                      | Normal Mode (Physical), 1 GB <sup>(1)</sup>                                                           |
| 0x00000000 —                                                         | Boot Mode (Physical), 1 GB <sup>(1)</sup> 256 MB Mirror of SI Flash                                               | 0×00000000 -                                                         | Normal Mode (Physical), 1 GB <sup>(1)</sup> 1 GB                                                      |
| 0x00000000 —<br>0x10000000 —                                         |                                                                                                                   | 0x00000000 -                                                         | 1 GB                                                                                                  |
|                                                                      | 256 MB Mirror of SI Flash                                                                                         | 0×00000000 -                                                         |                                                                                                       |
| 0x10000000 —                                                         | 256 MB Mirror of SI Flash<br>768 MB                                                                               |                                                                      | 1 GB                                                                                                  |
| 0×10000000 — 0×40000000 —                                            | 256 MB Mirror of SI Flash<br>768 MB                                                                               | - 0x40000000 -                                                       | 1 GB                                                                                                  |
| 0x10000000 —                                                         | 256 MB Mirror of SI Flash 768 MB Reserved 256 MB SI Flash 512 MB                                                  |                                                                      | 1 GB Mirror of DDR3/DDR3L  256 MB SI Flash 512 MB                                                     |
| 0x10000000 —  0x40000000 —  0x50000000 —                             | 256 MB Mirror of SI Flash 768 MB Reserved 256 MB SI Flash                                                         | - 0x40000000 -<br>- 0x50000000 -                                     | 1 GB Mirror of DDR3/DDR3L 256 MB SI Flash                                                             |
| 0x10000000 —  0x40000000 —  0x50000000 —  0x70000000 —               | 256 MB Mirror of SI Flash 768 MB Reserved 256 MB SI Flash 512 MB                                                  | - 0×40000000 -<br>- 0×50000000 -<br>- 0×70000000 -                   | 1 GB Mirror of DDR3/DDR3L  256 MB SI Flash 512 MB                                                     |
| 0x10000000 —  0x40000000 —  0x50000000 —                             | 256 MB Mirror of SI Flash 768 MB Reserved  256 MB SI Flash 512 MB Reserved                                        | - 0x40000000 -<br>- 0x50000000 -                                     | 1 GB  Mirror of DDR3/DDR3L  256 MB SI Flash  512 MB  Reserved                                         |
| 0x10000000 —  0x40000000 —  0x50000000 —  0x70000000 —               | 256 MB Mirror of SI Flash 768 MB Reserved 256 MB SI Flash 512 MB Reserved 256 MB Chip Registers                   | - 0×40000000 -<br>- 0×50000000 -<br>- 0×70000000 -                   | 1 GB  Mirror of DDR3/DDR3L  256 MB SI Flash  512 MB  Reserved  256 MB Chip Registers                  |
| 0x10000000 —  0x40000000 —  0x50000000 —  0x70000000 —  0x80000000 — | 256 MB Mirror of SI Flash  768 MB  Reserved  256 MB SI Flash  512 MB  Reserved  256 MB Chip Registers  1 GB       | - 0x40000000 -<br>- 0x50000000 -<br>- 0x70000000 -<br>- 0x80000000 - | 1 GB Mirror of DDR3/DDR3L  256 MB SI Flash 512 MB Reserved  256 MB Chip Registers 1 GB                |
| 0x10000000 —  0x40000000 —  0x50000000 —  0x70000000 —               | 256 MB Mirror of SI Flash  768 MB  Reserved  256 MB SI Flash  512 MB  Reserved  256 MB Chip Registers  1 GB       | - 0×40000000 -<br>- 0×50000000 -<br>- 0×70000000 -                   | 1 GB Mirror of DDR3/DDR3L  256 MB SI Flash 512 MB Reserved  256 MB Chip Registers 1 GB                |
| 0x10000000 —  0x40000000 —  0x50000000 —  0x70000000 —  0x80000000 — | 256 MB Mirror of SI Flash 768 MB Reserved  256 MB SI Flash 512 MB Reserved  256 MB Chip Registers 1 GB DDR3/DDR3L | - 0x40000000 -<br>- 0x50000000 -<br>- 0x70000000 -<br>- 0x80000000 - | 1 GB  Mirror of DDR3/DDR3L  256 MB SI Flash  512 MB Reserved  256 MB Chip Registers  1 GB  DDR3/DDR3L |
| 0x10000000 —  0x40000000 —  0x50000000 —  0x70000000 —  0x80000000 — | 256 MB Mirror of SI Flash 768 MB Reserved  256 MB SI Flash 512 MB Reserved  256 MB Chip Registers 1 GB DDR3/DDR3L | - 0x40000000 -<br>- 0x50000000 -<br>- 0x70000000 -<br>- 0x80000000 - | 1 GB Mirror of DDR3/DDR3L  256 MB SI Flash 512 MB Reserved  256 MB Chip Registers 1 GB DDR3/DDR3L     |

<sup>1.</sup> To enable support 1 gigabyte (GB) of DDR3/DDR3L memory (and the associated memory map), set ICPU\_CFG::MEMCTRL\_CFG.DDR\_512MBYTE\_PLUS.

**Note:** When the VCore-III system is protected from a soft reset using ICPU\_CFG::RESET.CORE\_RST\_CPU\_ONLY, a soft reset does not change shared bus memory mapping. For more information about protecting the VCore-III system when using a soft reset, see Figure 4.2, page 160.

If the boot process copies the SI Flash image to DDR3/DDR3L, and if the contents of the SI memory and the DDR3 memory are the same, software can execute from the mirrored region when swapping from boot mode to normal mode. Otherwise, software must be execute from the fixed SI Flash region when changing from boot mode to normal mode.

The Frame DMA has dedicated access to PCIe outbound and to the DDR3/DDR3L. This means that access on the SBA to other parts of the device, such as register access, does not affect Frame DMA injection/extraction performance.



### 4.3.1 VCore-III Shared Bus Arbitration

The following table lists the registers associated with the shared bus arbitration.

Table 131 · Shared Bus Configuration Registers

| Register     | Description                             |
|--------------|-----------------------------------------|
| SBA::PL_CPU  | Master priorities                       |
| SBA::PL_PCIE | Master priorities                       |
| SBA::PL_CSR  | Master priorities                       |
| SBA::WT_EN   | Enable of weighted token scheme         |
| SBA::WT_TCL  | Weighted token refresh period           |
| SBA::WT_CPU  | Token weights for weighted token scheme |
| SBA::WT_PCIE | Token weights for weighted token scheme |
| SBA::WT_CSR  | Token weights for weighted token scheme |

The VCore-III shared bus arbitrates between masters that want to access the bus. The default is to use a strict prioritized arbitration scheme where the VCore-III CPU has highest priority. The strict priorities can be changed using registers PL\_CPU, PL\_PCIE, and PL\_CSR.

- \* CPU registers apply to VCore-III CPU access
- \* PCIE registers apply to inbound PCIe access
- \* CSR registers apply to VCore-III SBA access block access

It is possible to enable weighted token arbitration scheme (WT\_EN). When using this scheme, specific masters can be guaranteed a certain amount of bandwidth on the shared bus. Guaranteed bandwidth that is not used is given to other masters requesting the shared bus.

When weighted token arbitration is enabled, the masters on the shared bus are grated a configurable number of tokens (WT\_CPU, WT\_PCIE, and WT\_CSR) at the start of each refresh period. The length of each refresh period is configurable (WT\_TCL). For each clock cycle that the master uses the shared bus, the token counter for that master is decremented. When all tokens are spent, the master is forced to a low priority. Masters with tokens always take priority over masters with no tokens. The strict prioritized scheme is used to arbitrate between masters with tokens and between masters without tokens.

**Example** Guarantee That PCle Can Get 25% Bandwidth. Configure WT\_TCL to a refresh period of 2048 clock cycles; the optimal length of the refresh period depends on the scenario, experiment to find the right setting. Guarantee PCle access in 25% of the refresh period by setting WT\_PClE to 512 (2048 × 25%). Set WT\_CPU and WT\_CSR to 0. This gives the VCore-III CPU and CSR unlimited tokens. Configure PCle to the highest priority by setting PL\_PCle to 15. Finally, enable the weighted token scheme by setting WT\_EN to 1. For each refresh period of 2048 clock cycles, PCle is guaranteed access to the shared bus for 512 clock cycles because it is the highest priority master. When all the tokens are spent, it is put into the low-priority category.

## 4.3.2 Chip Register Region

Registers in the VCore-III domain and inside the switch core are memory mapped into the chip registers region of the shared bus memory map. All registers are 32-bit wide and must only be accessed using 32-bit reads and writes. Bursts are supported.

Writes to this region are buffered (there is a one-word write buffer). Multiple back-to-back write access pauses the shared bus until the write buffer is freed up (until the previous writes are done). Reads from this region pause the shared bus until read data is available.



Figure 57 · Chip Registers Memory Map



The registers in the 0x70000000 through 0x70FFFFFF region are physically located inside the VCore-III system, so read and write access to these registers is fast (done in a few clock cycles). All registers in this region are considered fast registers.

Registers in the 0x71000000 through 0x71FFFFFF region are located inside the switch core; access to registers in this range takes approximately 1 µs. The DEVCPU\_ORG and DEVCPU\_QS targets are special; registers inside these two targets are faster; access to these two targets takes approximately 0.1 µs.

When more than one CPU is accessing registers, the access time may be increased. For more information, see Register Access and Multimaster Systems.

Writes to the Chip Registers region is buffered (there is a one-word write buffer). Multiple back-to-back write access pauses the shared bus until the write buffer is freed up (until the previous write is done). A read access pause the shared bus until read data is available. Executing a write immediately followed by a read requires the write to be done before the read can be started.

# 4.3.3 SI Flash Region

Read access from the SI Flash region initiates Flash formatted read access on the SI pins of the device by means of the SI boot controller.

The SI Flash region cannot be written to. Writing to the SI interface must be implemented by using the SI master controller. For more information, see SI Master Controller, page 189. For legacy reasons, it is also possible to write to the SI interface by using the SI boot master's software "bit-banging" register interface. For more information, see SI Boot Controller, page 187.

# 4.3.4 DDR3/DDR3L Region

Read and write access from or to the DDR3/DDR3L region maps to access on the DDR3 interface of the device using the DDR3 controller. For more information about the DDR3/DDR3L controller and initializing DDR3/DDR3L memory, see DDR3/DDR3L Memory Controller.



## 4.3.5 PCle Region

Read and write access from or to the PCle region maps to outbound read and write access on the PCle interface of the device by means of the PCle endpoint controller. For more information about the PCle endpoint controller and how to reach addresses in 32-bit and 64-bit PCle environments, see PCle Endpoint Controller.

### 4.4 VCore-III CPU

The VCore-III CPU system is based on a powerful MIPS24KEc-compatible microprocessor with 16-entry MMU, 32 kilobytes (kB) instruction, and 32 kB data caches.

This section describes how the VCore-III CPU is integrated into the VCore-III system. For more information about internal VCore-III CPU functions, such as bringing up caches, MMU, and so on, see the software board support package (BSP) at www.microsemi.com.

When the automatic boot in the little-endian or big-endian mode is enabled using the VCore-III strapping pins, the VCore-III CPU automatically starts to execute code from the SI Flash at byte address 0.

The following is a typical automatic boot sequence.

- 1. Speed up the boot interface. For more information, see SI boot controller.
- 2. Initialize the DDR3/DDR3L controller. For more information, see DDR3/DDR3L Memory Controller
- 3. Copy code-image from Flash to DDR3/DDR3L memory.
- 4. Change memory map from boot mode to normal mode, see Shared Bus.

When automatic boot is disabled, an external CPU is still able to start the VCore-III CPU through registers. For more information, see VCore Configurations.

The boot vector of the VCore-III CPU is mapped to the start of the KESEG1, which translates to physical address 0x00000000 on the VCore-III shared bus.

The VCore-III CPU interrupts are mapped to interrupt inputs 0 and 1, respectively.

## 4.4.1 Little Endian and Big Endian Support

The VCore-III system is constructed as a little endian system, and registers descriptions reflect little endian encoding. When big endian mode is enabled, instructions and data are byte-lane swapped just before they enter and when they leave the VCore-III CPU. This is the standard way of translating between a CPU in big endian mode and a little endian system.

In big endian mode, care must be taken when accessing parts of the memory system that is also used by users other than the VCore-III CPU. For example, device registers are written and read by the VCore-III CPU, but they are also used by the device (which sees them in little endian mode). The VCore-III BSP contains examples of code that correctly handles register access for both little and big endian mode.

Endianess of the CPU is selected by VCore-III strapping pins or by register configuration when manually booting the CPU. For more information, see VCore-III configurations.

# 4.4.2 Software Debug and Development

The VCore CPU has a standard MIPS EJTAG debug interface that can be used for breakpoints, loading of code, and examining memory. When the JTAG\_ICE\_nEN strapping pin is pulled low, the JTAG interface is attached to the EJTAG controller.

# 4.5 External CPU Support

An external CPU attaches to the device through the PCIe, SI, MIIM, or VRAP. Through these interfaces, an external CPU can access (and control) the device. For more information about interfaces and connections to device registers, see VCore-III system block diagram.

Inbound PCIe access is performed on the VCore Shared Bus (SBA) in the same way as ordinary VCore-III CPU access. By means of the switch core Access block it is possible to access the Switch Core Register (CSR) bus. For more information about supported PCIe BAR regions, see PCIe Endpoint Controller.



The SI, MIIM, and VRAP interfaces attach directly to the CSR. Through the VCore SBA access block, it is possible to access the VCore shared bus. For more information, see Access to the VCore Shared Bus.

The external CPU can coexist with the internal VCore-III CPU, and hardware-semaphores and interrupts are implemented for inter-CPU communication. For more information, see Mailbox and Semaphores, page 172.

# 4.5.1 Register Access and Multimaster Systems

There are three different groups of registers in the device:

- Switch Core
- Fast Switch Core
- VCore

The Switch Core registers and Fast Switch Core registers are separated into individual register targets and attached to the Switch Core Register bus (CSR). The Fast Switch Core registers are placed in the DEVCPU\_QS and DEVCPU\_ORG register targets. Access to Fast Switch Core registers is less than  $0.1~\mu s$ ; other Switch Core registers take no more than  $1~\mu s$  to access.

The VCore registers are attached directly to the VCore shared bus. The access time to VCore registers is negligible (a few clock cycles).

Although multiple masters can access VCore registers and Switch Core registers in parallel without noticeable penalty to the access time, the following exceptions apply.

- When accessing the same Switch Core register target (for example, DEVCPU\_GCB), the second
  master to attempt access has to wait for the first master to finish (round robin arbitration applies.)
   This does not apply to Fast Switch Core register targets (DEVCPU\_QS and DEVCPU\_ORG).
- If both the VCore-leVCore-III CPU and the PCIe master are performing Switch Core Register bus (CSR) access, both need to be routed through the Switch Core Access block. The second master has to wait for the first master to finish (shared bus arbitration applies).
- If two or more SI, MIIM, or VRAP masters are performing VCore register access, they all need to go through the VCore SBA Access block. Ownership has to be resolved by use of software (for example, by using the built-in semaphores).

The most common multimaster scenario is with an active VCore-III CPU and an external CPU using either SI or VRAP. In this case, Switch Core register access to targets that are used by both CPUs may see two times the access time (no more than  $2 \mu s$ ).

### 4.5.2 Serial Interface in Slave Mode

This section provides information about the function of the serial interface in slave mode.

The following table lists the registers associated with SI slave mode.

Figure 58 · SI Slave Mode Register

| Register               | Description                              |
|------------------------|------------------------------------------|
| DEVCPU_ORG::IF_CTRL    | Configuration of endianess and bit order |
| DEVCPU_ORG::IF_CFGSTAT | Configuration of padding                 |
| ICPU_CFG::GENERAL_CTRL | SI interface ownership                   |

The serial interface implements an SPI-compatible protocol that allows an external CPU to perform read and write access to register targets within the device. Endianess and bit order is configurable, and several options for high frequencies are supported.

The serial interface is available to an external CPU when the VCore-III CPU does not use the SI for Flash or external SI access. For more information, VCore-III System and CPU interfaces.



The following table lists the serial interface pins when the SI slave is configured as owner of SI interface in GENERAL\_CTRL.IF\_SI\_OWNER.

Table 132 · SI Slave Mode Pins

| Pin Name | I/O | Description            |
|----------|-----|------------------------|
| SI_nCS0  | 1   | Active-low chip select |
| SI_CLK   | I   | Clock input            |
| SI_DI    | 1   | Data input (MOSI)      |
| SI_DO    | 0   | Data output (MISO)     |

SI\_DI is sampled on rising edge of SI\_CLK. SI\_DO is driven on falling edge of SI\_CLK. There are no requirements on the logical values of the SI\_CLK and SI\_DI inputs when SI\_nCS is deasserted; they can be either 0 or 1. SI\_DO is only driven during read access when read data is shifted out of the device.

The external CPU initiates access by asserting chip select and then transmitting one bit read/write indication, one don't care bit, 22 address bits, and 32 bits of write data (or don't care bits when reading).

With the register address of a specific register (REG ADDR), the SI address (SI ADDR) is calculated as:

SI ADDR = (REG ADDR & 0x00FFFFFF)>>2

Data word endianess is configured through IF\_CTRL[0]. The order of the data bits is configured using IF\_CTRL[1].

The following illustration shows various configurations for write access. The order of the data bits during writing, as depicted, is also used when the device is transmitting data during read operations.

Figure 59 · Write Sequence for SI



When using the serial interface to read registers, the device needs to prepare read data after receiving the last address bit. The access time of the register that is read must be satisfied before shifting out the first bit of read data. For information about access time, see Register Access and Multimaster Systems. The external CPU must apply one of the following solutions to satisfy read access time.

Use SI\_CLK with a period of minimum twice the access time for the register target. For example, for normal switch core targets (single master):
 1/(2 × 1 µs) = 500 kHz (maximum)



- Pause the SI\_CLK between shifting of serial address bit 0 and the first data bit with enough time to satisfy the access time for the register target.
- Configure the device to send out padding bytes before transmitting the read data to satisfy the
  access time for the register target. For example, 1 dummy byte allows enough read time for the SI
  clock to run up to 6 MHz in a single master system. See the following calculation.

The device is configured for inserting padding bytes by writing to IF\_CFGSTAT.IF\_CFG. These bytes are transmitted before the read data. The maximum frequency of the SI clock is calculated as:

(IF CFGSTAT.IF CFG × 8 – 1.5)/access-time

For example, for normal switch core targets (single master), 1-byte padding give(1  $\times$  8 – 1.5) /1  $\mu$ s = 6 MHz (maximum). The SI\_DO output is kept tri-stated until the actual read data is transmitted.

The following illustrations show options for serial read access. The illustrations show only one mapping of read data, little endian with most significant bit first. Any of the mappings can be configured and applied to read data in the same way as for write data.

Figure 60 · Read Sequence for SI\_CLK Slow



Figure 61 · Read Sequence for SI\_CLK Pause



Figure 62 · Read Sequence for One-Byte Padding



When dummy bytes are enabled (IF\_CFGSTAT.IF\_CFG), the SI slave logic enables an error check that sends out 0x88888888 and sets IF\_CFGSTAT.IF\_STAT if the SI master does not provide enough time for register read.

When using SI, the external CPU must configure the IF\_CTRL register after power-up, reset, or chip-level soft reset. The IF\_CTRL register is constructed so that it can be written no matter the state of the interface. For more information about constructing write data for this register, see the instructions in IF\_CTRL.IF\_CTRL.



#### 4.5.3 MIIM Interface in Slave Mode

This section provides the functional aspects of the MIIM slave interface.

The MIIM slave interface allows an external CPU to perform read and write access to the device register targets. Register access is done indirectly, because the address and data fields of the MIIM protocol is less than those used by the register targets. Transfers on the MIIM interface are using the Management Frame Format protocol specified in IEEE 802.3, Clause 22.

The MIIM slave pins on the device are overlaid functions on the GPIO interface. MIIM slave mode is enabled by configuring the appropriate VCore\_CFG strapping pins. For more information, see VCore-III Configurations, page 160. When MIIM slave mode is enabled, the appropriate GPIO pins are automatically overtaken. For more information about overlaid functions on the GPIOs for these signals, see GPIO Overlaid Functions, page 205.

The following table lists the pins of the MIIM slave interface.

Table 133 · MIIM Slave Pins

| Pin Name           | I/O | Description                  |
|--------------------|-----|------------------------------|
| MIIM_SLV_MDC/GPIO  | I   | MIIM slave clock input       |
| MIIM_SLV_MDIO/GPIO | I/O | MIIM slave data input/output |

MIIM\_SLV\_MDIO is sampled or changed on the rising edge of MIIM\_SLV\_MDC by the MIIM slave interface.

The MIIM slave can be configured to answer on one of two different PHY addresses using ICPU\_CFG::GENERAL\_CTRL.IF\_MIIM\_SLV\_ADDR\_SEL or the VCore\_CFG strapping pins.

The MIIM slave has seven 16-bit MIIM registers defined as listed in the following table.

Table 134 · MIIM Registers

| Register Address | Register Name   | Description                                                                                                                                                                                                                                                            |
|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                | ADDR_REG0       | Bits 15:0 of the address to read or write. The address field must be formatted as word address.                                                                                                                                                                        |
| 1                | ADDR_REG1       | Bits 31:16 of the address to read or write.                                                                                                                                                                                                                            |
| 2                | DATA_REG0       | Bits 15:0 of the data to read or write. Returns 0x8888 if a register read error occurred.                                                                                                                                                                              |
| 3                | DATA_REG1       | Bits 31:16 of the data to read or write. The read or write operation is initiated after this register is read or written. Returns 0x8888 if read while busy or a register read error occurred.                                                                         |
| 4                | DATA_REG1_INCR  | Bits 31:16 of data to read or write. The read or write operation is initiated after this register is read or written. When the operation is complete, the address register is incremented by one. Returns 0x8888 if read while busy or a register read error occurred. |
| 5                | DATA_REG1_INERT | Bits 31:16 of data to read or write. Reading or writing to this register does not cause a register access to be initiated. Returns 0x8888 if a register read error occurred.                                                                                           |



Table 134 · MIIM Registers (continued)

| Register Address | Register Name | Description                                                                                                                                                                                                                                                                            |
|------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6                | STAT_REG      | The status register gives the status of any ongoing operations.  Bit 0: Busy. Set while a register read/write operation is in progress.  Bit 1: Busy_rd. Busy status during the last read or write operation.  Bit 2: Err. Set if a register access error occurred.  Others: Reserved. |

A 32-bit switch core register read or write transaction over the MIIM interface is done indirectly due to the limited data width of the MIIM frame. First, the address of the register inside the device must be set in the two 16-bit address registers of the MIIM slave using two MIIM write transactions. The two 16-bit data registers can then be read or written to access the data value of the register inside the device. Thus, it requires up to four MIIM transactions to perform a single read or write operation on a register target.

The address of the register to read/write is set in registers ADDR\_REG0 and ADDR\_REG1. The data to write to the register pointed to by the address in ADDR\_REG0 and ADDR\_REG1 is first written to DATA\_REG0 and then to DATA\_REG1. When the write transaction to DATA\_REG1 is completed, the MIIM slave initiates the switch core register write.

With the register address of a specific register (REG\_ADDR), the MIIM address (MIIM\_ADDR) is calculated as:

MIIM ADDR = (REG ADDR & 0x00FFFFFF)>>2

The following illustration shows a single MIIM write transaction on the MIIM interface.

Figure 63 · MIIM Slave Write Sequence



A read transaction is done in a similar way. First, read the DATA\_REG0 and then read the DATA\_REG1. As with a write operation. The switch core register read is not initiated before the DATA\_REG1 register is read. In other words, the returned read value is from the previous read transaction.

The following illustration shows a single MIIM read transaction on the MIIM interface.

Figure 64 · MIIM Slave Read Sequence





#### 4.5.4 Access to the VCore Shared Bus

This section provides information about how to access the VCore shared bus (SBA) from an external CPU attached by means of the VRAP, SI, or MIIM. The following table lists the registers associated with the VCore shared bus access.

Table 135 · VCore Shared Bus Access Registers

| Register                  | Description                                     |
|---------------------------|-------------------------------------------------|
| DEVCPU_GCB::VA_CTRL       | Status for ongoing access                       |
| DEVCPU_GCB::VA_ADDR       | Configuration of shared bus address             |
| DEVCPU_GCB::VA_DATA       | Configuration of shared bus address             |
| DEVCPU_GCB::VA_DATA_INCR  | Data register, access increments VA_ADDR        |
| DEVCPU_GCB::VA_DATA_INERT | Data register, access does not start new access |

An external CPU perform 32-bit reads and writes to the SBA through the VCore Access (VA) registers. In the VCore-III system, a dedicated master on the shared bus handles VA access. For information about arbitration between masters on the shared bus, see VCore Shared Bus Arbitration.

The SBA address is configured in VA\_ADDR. Writing to VA\_DATA starts an SBA write with the 32-bit value that was written to VA\_DATA. Reading from VA\_DATA returns the current value of the register and starts an SBA read access, when the read access completes, the result is automatically stored in the VA\_DATA register.

The VA\_DATA\_INCR register behaves similar to VA\_DATA, except that after starting an access, the VA\_ADDR register is incremented by four (so that it points to the next word address in the SBA domain). Reading from the VA\_DATA\_INCR register returns the value of VA\_DATA, writing to VA\_DATA\_INCR overwrites the value of VA\_DATA.

**Note** By using VA\_DATA\_INCR, sequential word addresses can be accessed without having to manually increment the VA\_ADDR register between each access.

The VA\_DATA\_INERT register provides direct access to the VA\_DATA value without starting access on the SBA. Reading from the VA\_DATA\_INERT register returns the value of VA\_DATA, writing to VA\_DATA\_INERT overwrites the value of VA\_DATA.

The VCore-III shared bus is capable of returning error-indication when illegal register regions are accessed. If a VA access results in an error-indication from the SBA, the VA\_CTRL.VA\_ERR field is set, and the VA\_DATA is set to 0x88888888.

**Note** SBA error indications only occur when non-existing memory regions or illegal registers are accessed. This will not happen during normal operation, so the VA\_CTRL.VA\_ERR indication is useful during debugging only.

**Example** Reading from ICPU\_CFG::GPR[1] through the VA registers. The GPR register is the second register in the SBA VCore-III Registers region. Set VA\_ADDR to 0x70000004, read once from VA\_DATA (and discard the read value). Wait until VA\_CTRL.VA\_BUSY is cleared, then VA\_DATA contains the value of the ICPU\_CFG::GPR[1] register. Using VA\_DATA\_INERT (instead of VA\_DATA) to read the data is appropriate, because this does not start a new SBA access.

#### 4.5.4.1 Optimized Reading

VCore-III shared bus access is typically much faster than the CPU interface, which is used to access the VA registers. The VA\_DATA register (VA\_DATA\_INCR and VA\_DATA\_INERT) return 0x88888888 while VA\_CTRL.VA\_BUSY is set. This means that it is possible to skip checking for busy between read access to SBA. For example, after initiating a read access from SBA, software can proceed directly to reading from VA\_DATA, VA\_DATA\_INCR, or VA\_DATA\_INERT

If the second read is different from 0x88888888, then the second read returned valid read data (the SBA access was done before the second read was performed).



If the second read is equal to 0x88888888, then the VA logic may have been busy during the read
and additional actions are required: First read the VA\_CTRL.VA\_BUSY field until the field is cleared
(VA logic is not busy). Then read VA\_DATA\_INERT. If VA\_DATA\_INERT returns 0x88888888, then
read-data is actually 0x88888888, continue to the next read. Otherwise, repeat the last read from
VA\_DATA\_VA\_DATA\_INCR, or VA\_DATA\_INERT and then continue to the next read from there.

Optimized reading can be used for single read and sequential read access. For sequential reads, the VA\_ADDR is only incremented on successful (non-busy) reads.

# 4.5.5 Mailbox and Semaphores

This section provides information about the semaphores and mailbox features for CPU to CPU communication. The following table lists the registers associated with mailbox and semaphores.

Table 136 · Mailbox and Semaphore Registers

| Register                | Description                                   |
|-------------------------|-----------------------------------------------|
| DEVCPU_ORG::MAILBOX_SET | Atomic set of bits in the mailbox register.   |
| DEVCPU_ORG::MAILBOX_CLR | Atomic clear of bits in the mailbox register. |
| DEVCPU_ORG::MAILBOX     | Current mailbox state.                        |
| DEVCPU_ORG::SEMA_CFG    | Configuration of semaphore interrupts.        |
| DEVCPU_ORG::SEMA0       | Taking of semaphore 0.                        |
| DEVCPU_ORG::SEMA1       | Taking of semaphore 1.                        |
| DEVCPU_ORG::SEMA0_OWNER | Current owner of semaphore 0.                 |
| DEVCPU_ORG::SEMA1_OWNER | Current owner of semaphore 1.                 |

The mailbox is a 32-bit register that can be set and cleared atomically using any CPU interface (including the VCore-III CPU). The MAILBOX register allows reading (and writing) of the current mailbox value. Atomic clear of individual bits in the mailbox register is done by writing a mask to MAILBOX\_CLR. Atomic setting of individual bits in the mailbox register is done by writing a mask to MAILBOX\_SET.

The device implements two independent semaphores. The semaphores are part of the Switch Core Register Bus (CSR) block and are accessible by means of the fast switch core registers. Semaphore ownership can be taken by interfaces attached to the CSR. That is, the VCore-III, VRAP, SI, and MIIM can be granted ownership. The VCore-IeVCore-III CPU and PCIe interface share the same semaphore, because they both access the CSR through the switch core access block.

Any CPU attached to an interface can attempt to take a semaphore n by reading SEMA0.SEMA0 or SEMA1.SEMA1. If the result is 1, the corresponding semaphore was successfully taken and is now owned by that interface. If the result is 0, the semaphore was not free. After successfully taking a semaphore, all additional reads from the corresponding register will return 0. To release a semaphore, write 1 to SEMA0.SEMA0 or SEMA1.SEMA1.

**Note** Any interface can release semaphores; it does not have to be the one that has taken the semaphore. This allows implementation of handshaking protocols.

The current status for a semaphore is available in SEMA0\_OWNER.SEMA0\_OWNER and SEMA1\_OWNER.SEMA1\_OWNER. See register description for encoding of owners.

Software interrupt is generated when semaphores are free or taken. Interrupt polarity is configured through SEMA\_CFG.SEMA\_INTR\_POL. Semaphore 0 is hooked up to SW0 interrupt and semaphore 1 is hooked up to SW1 interrupt. For configuration of software-interrupt, see Interrupt Controller.

In addition to interrupting on semaphore state, software interrupt can be manually triggered by writing directly to the ICPU CFG::INTR FORCE register.

Software interrupts (SW0 and SW1) can be individually mapped to either the VCore-III CPU or to external interrupt outputs (to an external CPU).



# 4.6 PCle Endpoint Controller

The device implements a single-lane PCle 1.x endpoint that can be hooked up to any PCle capable system. Using the PCle interface, an external CPU can access (and control) the device. Ethernet frames can be injected and extracted using registers or the device can be configured to DMA Ethernet frames autonomously to/from PCle memory. The device's DDR3/DDR3L memory is available through the PCle interface, allowing the external CPU full read and write access to DDR3/DDR3L modules attached to the device. The DDR3/DDR3L controller and memory modules can be initialized either via PCle or by the VCore-III CPU.

Both the VCore-III CPU and Frame DMA can generate PCle read/write requests to any 32-bit or 64-bit memory region in PCle memory space. However, it is up to software running on an external CPU to set up or communicate the appropriate PCle memory mapping information to the device.

The defaults for the endpoints capabilities region and the extended capabilities region are listed in the registers list's description of the PCIE registers. The most important parameters are:

- Vendor (and subsystem vendor) ID: 0x101B, Microsemi
- Device ID: 0xB005, device family ID
- Revision ID: 0x00, device family revision ID
- Class Code: 0x028000, Ethernet Network controller
- Single function, non-Bridge, INTA and Message Signaled Interrupt (MSI) capable device

The device family 0xB005 covers several register-compatible devices. The software driver must determine actual device ID and revision by reading DEVCPU\_GCB::CHIP\_ID from the device's memory mapped registers region.

For information about base address registers, see Base Address Registers, Inbound Requests.

The IDs, class code, revision ID, and base address register setups can be customized before enabling the PCle endpoint. However, it requires a manual bring-up procedure by software running locally on the VCore-III CPU. For more information, see Enabling the Endpoint.

The endpoint is power management capable and implements PCI Bus Power Management Interface Specification Revision 1.2. For more information, see Power Management.

The endpoint is MSI capable. Up to four 64-bit messages are supported. Messages can be generated on rising and falling edges of each of the two external VCore-III interrupt destinations. For more information, see Outbound Interrupts.

For information about all PCI Express capabilities and extended capabilities register defaults, see the PCIE region's register descriptions.

# 4.6.1 Accessing Endpoint Registers

The root complex accesses the PCIe endpoint's configuration registers by PCIe CfgRd/CfgWr requests. The VCore-III CPU can read configuration registers by means of the PCIE region. For more information, see Chip Register Region. The PCIE region must not be accessed when the PCIe endpoint is disabled.

The PCIe region is used during manual bring-up of PCIe endpoint. By using this region, it is possible to write most of the endpoint's read-only configuration registers, such as Vendor ID. The PCIe endpoint's read-only configuration register values must not be changed after the endpoint is enabled.

The VCore-III has a few dedicated PCIe registers in the ICPU\_CFG:PCIE register group. An external CPU attached through the PCIe interface has to go through BAR0 to reach these registers.

# 4.6.2 Enabling the Endpoint

The PCIe endpoint is disabled by default. It can be enabled automatically or manually by either setting the VCore\_CFG strapping pins or by software running in the VCore-III CPU.

The recommended approach is using VCore\_CFG strapping pins, because it is fast and does not require special software running on the VCore-III CPU. The endpoint is ready approximately 50 ms after release of the device's nRESET. Until this point, the device ignores any attempts to do link training, and the PCIe output remains idle (tri-stated).



By using software running on the VCore-III CPU, it is possible to manually start the PCIe endpoint. Note that PCIe standard specifies a maximum delay from nRESET release to working PCIe endpoint so software must enable the endpoint as part of the boot process.

The root complex must follow standard PCIe procedures for bringing up the endpoint.

### 4.6.2.1 Manually Starting MAC/PCS and SerDes

This section provides information about how to manually start up the PCIe endpoint and customize selected configuration space parameters.

The following table lists the registers related to manually bringing up PCle.

Table 137 · Manual PCle Bring-Up Registers

| Register                                                                                        | Description                              |
|-------------------------------------------------------------------------------------------------|------------------------------------------|
| ICPU_CFG::PCIE_CFG                                                                              | Disable of automatic link initialization |
| HSIO::SERDES6G_COMMON_CFG                                                                       | SERDES configuration                     |
| HSIO::SERDES6G_MISC_CFG                                                                         | SERDES configuration                     |
| HSIO::SERDES6G_IB_CFG                                                                           | SERDES configuration                     |
| HSIO::SERDES6G_IB_CFG1                                                                          | SERDES configuration                     |
| HSIO::SERDES6G_OB_CFG                                                                           | SERDES configuration                     |
| HSIO::SERDES6G_OB_CFG1                                                                          | SERDES configuration                     |
| HSIO::SERDES6G_DES_CFG                                                                          | SERDES configuration                     |
| HSIO::SERDES6G_PLL_CFG                                                                          | SERDES configuration                     |
| HSIO::SERDES6G_MISC_CFG                                                                         | SERDES configuration                     |
| HSIO::MCB_SERDES6G_ADDR_CFG                                                                     | SERDES configuration                     |
| PCIE::DEVICE_ID_VENDOR_ID, PCIE::CLASS_CODE_REVISION_ID, PCIE::SUBSYSTEM_ID_SUBSYSTEM_VENDOR_ID | Device parameter customization           |
| PCIE::BAR1, PCIE::BAR2                                                                          | Base address register customization      |

Disable automatic link training for PICe endpoint.

1. PCIE CFG.LTSSM DIS = 1.

Configure and enable PCIe SERDES for 2G5 mode.

- SERDES6G MISC CFG = 0x00000031.
- 2. SERDES6G OB CFG = 0x60000171.
- SERDES6G OB CFG1 = 0x000000B0.
- 4. SERDES6G DES CFG = 0x000068A6.
- 5. SERDES6G\_IB\_CFG = 0x3D57AC37.
- 6. SERDES6G\_IB\_CFG1 = 0x00110FF0.
- 7. SERDES6G COMMON CFG = 0x00024009.
- 8. MCB\_SERDES6G\_ADDR\_CFG = 0x80000004 and wait until bit 31 is cleared.
- 9. SERDES6G\_PLL\_CFG = 0x00030F20.
- 10. MCB SERDES6G ADDR CFG = 0x80000004 and wait until bit 31 is cleared.
- 11. Wait at least 20 ms.
- 12. SERDES6G IB CFG = 0x3D57AC3F.
- 13. SERDES6G MISC CFG = 0x00000030.
- 14. MCB\_SERDES6G\_ADDR\_CFG = 0x80000004 and wait until bit 31 is cleared.
- 15. Wait at least 60 ms.
- 16. SERDES6G IB CFG = 0x3D57ACBF.
- 17. SERDES6G IB CFG1 = 0x00103FF0.
- 18. MCB SERDES6G ADDR CFG = 0x80000004 and wait until bit 31 is cleared.



To optionally disable BAR1:

- 1. PCIE CFG.PCIE BAR WR ENA = 1
- 2. BAR1 = 0x00000000
- 3. PCIE\_CFG.PCIE\_BAR\_WR\_ENA = 0

To optionally increase BAR2 from 128 to 256 megabytes:

- 1. PCIE CFG.PCIE BAR WR ENA = 1
- 2. BAR2 = 0x0FFFFFFF
- 3. PCIE CFG.PCIE BAR WR ENA = 0

To optionally change selected PCIe configuration space values:

- Write Vendor ID/Device ID using DEVICE ID VENDOR ID.
- Write Class Code/Revision ID using CLASS CODE REVISION ID.
- Write Subsystem ID/Subsystem Vendor ID using SUBSYSTEM ID SUBSYSTEM VENDOR ID.

Enable automatic link training for PCIe endpoint

1. PCIE CFG.LTSSM DIS = 0

The last step enables the endpoint for link training, and the root complex will then be able to initialize the PCIe endpoint. After this the PCIE parameters must not be changed anymore.

# 4.6.3 Base Address Registers Inbound Requests

The device implements three memory regions. Read and write operations using the PCIe are translated directly to read and write access on the SBA. When manually bringing up the PCIe endpoint, BAR1 can be disabled. For more information, see Manually Starting MAC/PCS and SerDes.

Table 138 · Base Address Registers

| Register                    | Description                                                                                                                                                                                                                       |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BAR0, 32-bit, 32 megabytes  | Chip registers region. This region maps to the Chip registers region in the SBA address space. See Chip Register Region. This region only supports 32-bit word-aligned reads and writes. Single and burst accesses are supported. |  |
| BAR1, 32-bit, 16 megabytes  | SI Flash region. This region maps to the SI Flash region in the SBA address space. See SI Flash Region. This region only supports 32-bit word-aligned reads. Single and burst access is supported.                                |  |
| BAR2, 32-bit, 128 megabytes | DDR3/DDR3L region. This region maps to the low 128 megabytes of the DDR3/DDR3L region in the SBA address space. See DDR3/DDR3L Region.                                                                                            |  |

This region supports all access types.

To access the BAR1 region, a Flash must be attached to the SI interface of the device. For information about how to set up I/O timing and to program the Flash through BAR0; the Chip Registers Region, see SI Boot Controller, page 187.

To access the BAR2 region, DDR3/DDR3L modules must be present and initialized. For information about initializing the DDR3/DDR3L controller and modules through BAR0; the Chip Registers, see DDR3/DDR3L Memory Controller. During manual bring up of PCIe, the size of the BAR2 region can be changed to match the size of the attached DDR3/DDR3L modules. For more information, see Manually Starting MAC/PCS and SerDes.

# 4.6.4 Outbound Interrupts

The device supports both Message Signaled Interrupt (MSI) and Legacy PCI Interrupt Delivery. The root complex configures the desired mode using the MSI enable bit in the PCIe MSI Capability Register Set. For information about the VCore-III interrupt controller, see Interrupt Controller, page 217.



The following table lists the device registers associated PCIe outbound interrupts.

Table 139 · PCIe Outbound Interrupt Registers

| Register                       | Description               |
|--------------------------------|---------------------------|
| ICPU_CFG::PCIE_INTR_COMMON_CFG | Interrupt mode and enable |
| ICPU_CFG::PCIE_INTR_CFG        | MSI parameters            |

In legacy mode, one interrupt is supported; select either EXT\_DST0 or EXT\_DST1 using PCIE\_INTR\_COMMON\_CFG.LEGASY\_MODE\_INTR\_SEL. The PCIe endpoint uses Assert\_INTA and Deassert\_INTA messages when configured for legacy mode.

In MSI mode, both EXT\_DST interrupts can be used. EXT\_DST0 is configured though PCIE\_INTR\_CFG[0] and EXT\_DST1 through PCIE\_INTR\_CFG[1]. Enable message generation on rising and/or falling edges in PCIE\_INTR\_CFG[n].INTR\_RISING\_ENA and PCIE\_INTR\_CFG[n].INTR\_FALLING\_ENA. Different vectors can be generated for rising and falling edges, configure these through PCIE\_INTR\_CFG[n].RISING\_VECTOR\_VAL and PCIE\_INTR\_CFG[n].FALLING\_VECTOR\_VAL. Finally, each EXT\_DST interrupt must be given an appropriate traffic class through PCIE\_INTR\_CFG[n].TRAFFIC\_CLASS.

After the root complex has configured the PCIe endpoint's MSI Capability Register Set and the external CPU has configured how interrupts from the VCore-III interrupt controller are propagated to PCIe, interrupts must then be enabled by setting PCIE\_INTR\_COMMON\_CFG.PCIE\_INTR\_ENA.

#### 4.6.5 Outbound Access

After the PCIe endpoint is initialized, outbound read/write access to PCIe memory space is initiated by reading or writing the SBA's PCIe DMA region.

The following table lists the device registers associated with PCIe outbound access.

Table 140 · Outbound Access Registers

| Register                | Description                                   |
|-------------------------|-----------------------------------------------|
| ICPU_CFG::PCIESLV_SBA   | Configures SBA outbound requests.             |
| ICPU_CFG::PCIESLV_FDMA  | Configures FDMA outbound requests.            |
| PCIE::ATU_REGION        | Select active region for the ATU_* registers. |
| PCIE::ATU_CFG1          | Configures TLP fields.                        |
| PCIE::ATU_CFG2          | Enable address translation.                   |
| PCIE::ATU_TGT_ADDR_LOW  | Configures outbound PCIe address.             |
| PCIE::ATU_TGT_ADDR_HIGH | Configures outbound PCIe address.             |

The PCIe DMA region is 1 gigabyte. Access in this region is mapped to any 1 gigabyte region in 32-bit or 64-bit PCIe memory space by using address translation. Two address translation regions are supported. The recommended approach is to configure the first region for SBA outbound access and the second region for FDMA outbound access.

Address translation works by taking bits [29:0] from the SBA/FDMA address, adding a configurable offset, and then using the resulting address to access into PCIe memory space. Offsets are configurable in steps of 64 kilobytes in the ATU\_TGT\_ADDR\_HIGH and ATU\_TGT\_ADDR\_LOW registers.

The software on the VCore-III CPU (or other SBA masters) can dynamically reconfigure the window as needed; however, the FDMA does not have that ability, so it must be disabled while updating the 1 gigabyte window that is set up for it.

**Note** Although the SBA and FDMA both access the PCIe DMA region by addresses 0xC0000000 though 0xFFFFFFFF, the PCIe address translation unit can differentiate between these accesses and apply the appropriate translation.



#### 4.6.5.1 Configuring Outbound SBA Translation Region

Configure PCIESLV SBA.SBA OFFSET = 0 and select address translation region 0 by writing ATU REGION.ATU IDX = 0. Set PCIE::ATU BASE ADDR LOW.ATU BASE ADDR LOW = 0x0000 and PCIE::ATU LIMIT ADDR.ATU LIMIT ADDR = 0x3FFF.

The following table lists the appropriate PCIe headers that must be configured before using the SBA's PCle DMA region. Remaining header fields are automatically handled.

**Header Field** Register::Fields Attributes

Table 141 • PCIe Access Header Fields

ATU CFG1.ATU ATTR Poisoned Data PCIESLV SBA.SBA EP TLP Digest Field Present ATU CFG1.ATU TD **Traffic Class** ATU CFG1.ATU TC ATU CFG1.ATU TYPE Type Byte Enables PCIESLV SBA.SBA BE ATU\_CFG2.ATU\_MSG\_CODE Message Code

Configure the low address of the destination window in PCIe memory space as follows:

- Set ATU TGT ADDR HIGH.ATU TGT\_ADDR\_HIGH to bits [63:32] of the destination window. Set to 0 when a 32-bit address must be generated.
- Set ATU TGT ADDR LOW.ATU TGT ADDR LOW to bits [31:16] of the destination window. This field must not be set higher than 0xC000.

Enable address translation by writing ATU\_CFG2.ATU\_REGION\_ENA = 1. SBA access in the PCIe DMA region is then mapped to PCIe memory space as defined by ATU\_TGT\_ADDR\_LOW and ATU TGT ADDR HIGH.

The header fields and the PCle address fields can be reconfigured on-the-fly as needed; however, set ATU REGION.ATU IDX to 0 to ensure that the SBA region is selected.

#### 4.6.5.2 **Configuring Outbound FDMA Translation Region**

Configure PCIESLV FDMA.FDMA OFFSET = 1, and select address translation region 1 by writing ATU REGION.ATU IDX = 1.

Set PCIE::ATU BASE ADDR LOW.ATU BASE ADDR LOW = 0x4000 and PCIE::ATU LIMIT ADDR.ATU LIMIT ADDR = 0x7FFF.

The FDMA PCIe header must be MRd/MWr type, reorderable, cache-coherent, and without ECRC. Remaining header fields are automatically handled.

Table 142 · FDMA PCIe Access Header Fields

| Header Field             | Register::Fields  | Suggested Value                  |
|--------------------------|-------------------|----------------------------------|
| Attributes               | ATU_CFG1.ATU_ATTR | Set to 2                         |
| TLP Digest Field Present | ATU_CFG1.ATU_TD   | Set to 0                         |
| Traffic Class            | ATU_CFG1.ATU_TC   | Use an appropriate traffic class |
| Туре                     | ATU_CFG1.ATU_TYPE | Set to 0                         |

Configure low address of destination window in PCIe memory space as follows:

Set ATU\_TGT\_ADDR\_HIGH.ATU\_TGT\_ADDR\_HIGH to bits [63:32] of the destination window. Set to 0 when a 32-bit address must be generated.



Set ATU\_TGT\_ADDR\_LOW.ATU\_TGT\_ADDR\_LOW to bits [31:16] of the destination window. This
field must not be set higher than 0xC000.

Enable address translation by writing ATU\_CFG2.ATU\_REGION\_ENA = 1. The FDMA can be configured to make access in the 0xC0000000 - 0xFFFFFFFF address region. These accesses will then be mapped to PCIe memory space as defined by ATU\_TGT\_ADDR\_LOW and ATU\_TGT\_ADDR\_HIGH. The FDMA must be disabled if the address window needs to be updated.

### 4.6.6 Power Management

The device's PCIe endpoint supports D0, D1, and D3 device power-management states and associated link power-management states. The switch core does not automatically react to changes in the PCIe endpoint's power management states. It is, however, possible to enable a VCore-III interrupt on device power state changes and then have the VCore-III CPU software make application-specific changes to the device operation depending on the power management state.

Table 143 · Power Management Registers

| Register                  | Description                                |
|---------------------------|--------------------------------------------|
| ICPU_CFG::PCIE_STAT       | Current power management state             |
| ICPU_CFG::PCIEPCS_CFG     | Configuration of WAKE output and beacon    |
| ICPU_CFG::PCIE_INTR       | PCIe interrupt sticky events               |
| ICPU_CFG::PCIE_INTR_ENA   | Enable of PCIe interrupts                  |
| ICPU_CFG::PCIE_INTR_IDENT | Currently interrupting PCIe sources        |
| ICPU_CFG::PCIE_AUX_CFG    | Configuration of auxiliary power detection |

Because the device does not implement a dedicated auxiliary power for the PCIe endpoint, the endpoint is operated from the VDD core power supply. Before the power management driver initializes the device, software can "force" auxiliary power detection by writing PCIE\_AUX\_CFG = 3, which causes the endpoint to report that it is capable of emitting Power Management Events (PME) messages in the D3c state

The current device power management state is available using PCIE\_STAT.PM\_STATE. A change in this field's value sets the PCIE\_INTR.INTR\_PM\_STATE sticky bit. To enable this interrupt, set PCIE\_INTR\_ENA.INTR\_PM\_STATE\_ENA. The current state of the PCIe endpoint interrupt towards the VCore-III interrupt controller is shown in PCIE\_INTR\_IDENT register (if different from zero, then interrupt is active).

The endpoint can emit PMEs if the PME\_En bit is set in the PM Capability Register Set and if the endpoint is in power-down mode.

- Outbound request from either SBA or FDMA trigger PME.
- A change in status for an enabled outbound interrupt (either legacy or MSI) triggers PME. This
  feature can be disabled by setting
  ICPU CFG::PCIE INTR COMMON CFG.WAKEUP ON INTR DIS.

In the D3 state, the endpoint transmits a beacon. The beacon function can be disabled and instead drive the WAKE output using the overlaid GPIO function. For more information about the overlaid function on the GPIO for this signal, see GPIO Overlaid Functions, page 205.

Table 144 · PCle Wake Pin

| Pin Name       | I/O | Description      |
|----------------|-----|------------------|
| PCIe_WAKE/GPIO | 0   | PCIe WAKE output |

Enable WAKE by setting PCIEPCS\_CFG.BEACON\_DIS. The polarity of the WAKE output is configured in PCIEPCS\_CFG.WAKE\_POL. The drive scheme is configured in PCIEPCS\_CFG.WAKE\_OE.



# 4.6.7 Device Reset Using PCIe

The built-in PCIe reset mechanism in the PCIe endpoint resets only the PCIe MAC. The device reset is not tied into the MAC reset. To reset the complete the device, use the following procedure.

- 1. Save the state of the PCIe controller registers using operating system.
- 2. Set DEVCPU\_GCB::SOFT\_RST.SOFT\_CHIP\_RST.
- Wait for 100 ms.
- 4. Recover state of PCle controller registers using operating system.

Setting SOFT\_CHIP\_RST will cause re-initialization of the device.

# 4.7 Frame DMA

This section describes the Frame DMA engine (FDMA). When FDMA is enabled, Ethernet frames can be extracted or injected autonomously to or from the device's DDR3/DDR3L memory and/or PCIe memory space. Linked list data structures in memory are used for injecting or extracting Ethernet frames. The FDMA generates interrupts when frame extraction or injection is done and when the linked lists needs updating.

Table 145 · FDMA Registers

| Register                    | Description                                                       |
|-----------------------------|-------------------------------------------------------------------|
| DEVCPU_QS::XTR_GRP_CFG      | CPU port ownership, extraction direction.                         |
| DEVCPU_QS::INJ_GRP_CFG      | CPU port ownership, injection direction.                          |
| DEVCPU_QS::INJ_CTRL         | Injection EOF to SOF spacing.                                     |
| SYS::PORT_MODE              | Enables IFH and disables FCS recalculation (for injected frames). |
| ICPU_CFG::FDMA_CH_CFG       | Channel configuration, priorities, and so on.                     |
| ICPU_CFG::FDMA_CH_ACTIVATE  | Enables channels.                                                 |
| ICPU_CFG::FDMA_CH_DISABLE   | Disables channels.                                                |
| ICPU_CFG::FDMA_CH_STAT      | Status for channels.                                              |
| ICPU_CFG::FDMA_CH_SAFE      | Sets when safe to update channel linked lists.                    |
| ICPU_CFG::FDMA_DCB_LLP      | Linked list pointer for channels.                                 |
| ICPU_CFG::FDMA_DCB_LLP_PREV | Previous linked list pointer for channels.                        |
| ICPU_CFG::FDMA_CH_CNT       | Software counters for channels.                                   |
| ICPU_CFG::FDMA_INTR_LLP     | NULL pointer event for channels.                                  |
| ICPU_CFG::FDMA_INTR_LLP_ENA | Enables interrupt on NULL pointer event.                          |
| ICPU_CFG::FDMA_INTR_FRM     | Frame done event for channels.                                    |
| ICPU_CFG::FDMA_INTR_FRM_ENA | Enables interrupt on frame done event.                            |
| ICPU_CFG::FDMA_INTR_SIG     | SIG counter incremented event for channels.                       |
| ICPU_CFG::FDMA_INTR_SIG_ENA | Enables interrupt on SIG counter event.                           |
| ICPU_CFG::MANUAL_INTR       | Manual injection/extraction events.                               |
| ICPU_CFG::MANUAL_INTR_ENA   | Enables interrupts on manual injection/extraction events.         |
| ICPU_CFG::FDMA_EVT_ERR      | Error event for channels.                                         |
| ICPU_CFG::FDMA_EVT_ERR_CODE | Error event description.                                          |
| ICPU_CFG::FDMA_INTR_ENA     | Enables interrupt for channels.                                   |
| ICPU_CFG::FDMA_INTR_IDENT   | Currently interrupting channels.                                  |



Table 145 • FDMA Registers (continued)

| Register                             | Description                               |
|--------------------------------------|-------------------------------------------|
| DEVCPU_QS::XTR_FRM_PRUNING           | Enables pruning of extraction frames.     |
| ICPU_CFG::FDMA_CH_INJ_TOKEN_CNT      | Injection tokens.                         |
| ICPU_CFG::FDMA_CH_INJ_TOKEN_TICK_RLD | Periodic addition of injection tokens.    |
| ICPU_CFG::MANUAL_CFG                 | Configures manual injection/extraction.   |
| ICPU_CFG::MANUAL_XTR                 | Memory region used for manual extraction. |
| ICPU_CFG::MANUAL_INJ                 | Memory region used for manual injection.  |
| ICPU_CFG::FDMA_GCFG                  | Configures injection buffer watermark.    |

The FDMA implements two extraction channels per CPU port and a total of eight injection channels. Extraction channels are hard-coded per CPU port, and injection channels can be individually assigned to any CPU port.

- FDMA channel 0 corresponds to port 11(group 0) extraction direction.
- FDMA channel 1 corresponds to port 12(group 1) extraction direction.
- FDMA channel 2 through 9 corresponds to port 11 (group 0) injection direction when FDMA CH CFG[channel].CH INJ GRP is set to 0.
- FDMA channel 2 through 9 corresponds to port 12 (group 1) injection direction when FDMA\_CH\_CFG[channel].CH\_INJ\_GRP is set to 1.

The FDMA implements a strict priority scheme. Injection and extraction channels can be assigned individual priorities, which are used when the FDMA has to decide between servicing two or more channels. Channel priority is configured in FDMA\_CH\_CFG[ch].CH\_PRIO. When channels have same priority, the higher channel number takes priority over the lower channel number.

When more than one injection channel is enabled for injection on the same CPU port, then priority determines which channel that is allowed to inject data. Ownership is re-arbitrated on frame boundaries.

The internal frame header is added in front of extracted frames and provides useful switching information about the extracted frames.

Injection frames requires an internal frame header for controlling injection parameters. The internal frame header is added in front of frame data. The device recalculates and overwrites the Ethernet FCS for frames that are injected through the CPU when requested by setting in the internal frame header.

For more information about the extraction and injection IFH, see CPU Port Module, page 141.

The FDMA supports a manual mode where the FDMA decision logic is disabled and the FDMA takes and provides data in the order that was requested by an external master (internal or external CPU). The manual mode is a special case of normal FDMA operation where only few of the FDMA features apply. For more information about manual operation, see Manual Mode.

The following configuration must be performed before enabling FDMA extraction: Set  $XTR\_GRP\_CFG[group].MODE = 2$ .

The following configurations must be performed before enabling FDMA injection:

Set INJ\_GRP\_CFG[group].MODE = 2. Set INJ\_CTRL[group].GAP\_SIZE = 0, set PORT MODE[port].INCL INJ HDR = 1.

#### 4.7.1 DMA Control Block Structures

The FDMA processes linked lists of DMA Control Block Structures (DCBs). The DCBs have the same basic structure for both injection or for extraction. A DCB must be placed on a 32-bit word-aligned address in memory. Each DCB must have an associated data block that is placed on a 32-bit word aligned address in memory, the length of the data block must be a complete number of 32-bit words.

An Ethernet frame can be contained inside one data block (if the data block is big enough) or the frame can be spread across multiple data blocks. A data block never contains more than one Ethernet frame.



Data blocks that contain start-of-frame have set a special bit in the DCB's status word, likewise for data blocks that contains end of frame. The FDMA stores or retrieves Ethernet frame data in network order. This means that the data at byte address (n) of a frame was received just before the data at byte address (n + 1).

Frame data inside the DCB's associated data blocks can be placed at any byte offset and have any byte length as long as byte offset and length does not exceed the size of the data block. Byte offset and length is configured using special fields inside the DCB status word. Software can specify offset both when setting up extraction and injection DCBs. Software only specifies length for injection DCBs; the FDMA automatically calculates and updates length for extraction.

**Example** If a DCB's status word has block offset 5 and block length 2, then the DCB's data block contains two bytes of frame data placed at second and third bytes inside the second 32-bit word of the DCB's associated data block.

DCBs are linked together by the DCB's LLP field. The last DCB in a chain must have LLP = NULL. Chains consisting of a single DCB are allowed.

Figure 65 · FDMA DCB Layout



# 4.7.2 Enabling and Disabling FDMA Channels

To enable a channel (ch), write a valid DCB pointer to FDMA\_DCB\_LLP[ch] and enable the channel by setting FDMA\_CH\_ACTIVATE.CH\_ACTIVATE[ch]. This makes the FDMA load the DCB from memory and start either injection or extraction.

To schedule a channel for disabling, set FDMA\_CH\_DISABLE.CH\_DISABLE[ch]. An active channel does not disable immediately. Instead, it waits until the current data block is done, saves the status word, and then disables.

Channels can be in one of three states: DISABLED, UPDATING, or ACTIVE. Channels are DISABLED by default. When the channel is reading a DCB or writing the DCB status word, it is considered to be UPDATING. The status of individual channels is available in FDMA\_CH\_STAT.CH\_STAT[ch].

The following illustration shows the FDMA channel states.



Figure 66 · FDMA Channel States



A channel that has FDMA\_DCB\_LLP[ch].DCB\_LLP==NULL when going from ACTIVE to UPDATING disables itself instead of loading a new DCB. After this it can be re-enabled as previously described. Extraction channels emit an INTR\_LLP-event when loading a DCB with LLP==NULL. Injection channels emit an INTR\_LLP-event when saving status for a DCB that has the LLP==NULL.

**Note:** Extraction channel running out of DCBs during extraction is a problem that software must avoid. A hanging extraction channel will potentially be head-of-line blocking other extraction channels.

It is possible to update an active channels LLP pointer and pointers in the DCB chains. Before changing pointers software must schedule the channel for disabling (by writing FDMA\_CH\_DISABLE.CH\_DISABLE[ch]) and then wait for the channel to set FDMA\_CH\_SAFE.CH\_SAFE[ch]. When the pointer update is complete, soft must re-activate the channel by setting FDMA\_CH\_ACTIVATE.CH\_ACTIVATE[ch]. Setting activate will cancel the deactivate-request, or if the channel has disabled itself in the meantime, it will re activate the channel.

**Note:** The address of the current DCB is available in FDMA\_DCB\_LLP\_PREV[ch]. This information is useful when modifying pointers for an active channel. The FDMA does not reload the current DCB when reactivated, so if the LLP-field of the current DCB is modified, then software must also modify FDMA\_DCB\_LLP[ch].

Setting FDMA\_CH\_CFG[ch].DONEEOF\_STOP\_ENA disables an FDMA channel and emits LLP-event after saving status for DCBs that contains EOF (after extracting or injecting a complete frame). Setting FDMA\_CH\_CFG[ch].DONE\_STOP\_ENA disables an FDMA channel and emits LLP-event after saving status for any DCB.

### 4.7.3 Channel Counters

The FDMA implements three counters per channel: SIG, DCB, and FRM. These counters are accessible through FDMA\_CH\_CNT[ch].CH\_CNT\_SIG, FDMA\_CH\_CNT[ch].CH\_CNT\_DCB, and



FDMA\_CH\_CNT[ch].CH\_CNT\_FRM, respectively. For more information about how to safely modify these counters, see the register descriptions.

- The SIG (signal) counter is incremented by one each time the FDMA loads a DCB that has the DATAL.SIG bit set to 1.
- The FRM (frame) counter is incremented by one each time the FDMA store status word for DCB that
  has EOF set. It is a wrapping counter that can be used for software driver debug and development.
  This counter does not count aborted frames.
- The DCB counter is incremented by one every time the FDMA loads a DCB from memory. It is a
  wrapping counter that can be used for software driver debug and development.

It is possible to enable channel interrupt whenever the SIG counter is incremented; this makes it possible for software to receive interrupt when the FDMA reaches certain points in a DCB chain.

# 4.7.4 FDMA Events and Interrupts

Each FDMA channel can generate four events: LLP-event, FRM-event, SIG-event, and ERR-event. These events cause a bit to be set in FDMA\_INTR\_LLP.INTR\_LLP[ch], FDMA\_INTR\_FRM.INTR\_FRM[ch], FDMA\_INTR\_SIG.INTR\_SIG[ch], and FDMA\_EVT\_ERR.EVT\_ERR[ch], respectively.

- LLP-event occurs when an extraction channel loads a DCB that has LLP = NULL or when an
  injection channel writes status for a DCB that has LLP=NULL. LLP-events are also emitted from
  channels that have FDMA\_CH\_CFG[ch].DONEEOF\_STOP\_ENA or
  FDMA\_CH\_CFG[ch].DONE\_STOP\_ENA set. For more information, see Enabling and Disabling
  FDMA Channels.
- FRM-event is indicated when an active channel loads a new DCB and the previous DCB had EOF.
   The FRM-event is also indicated for channels that are disabled after writing DCB status with EOF.
- SIG-event is indicated whenever the FDMA\_CH\_CNT[ch].CH\_CNT\_SIG counter is incremented. The SIG (signal) counter is incremented when loading a DCB that has the DATAL.SIG bit set.
- ERR-event is an error indication that is set for a channel if it encounters an unexpected problem
  during normal operation. This indication is implemented to ease software driver debugging and
  development. A channel that encounters an error will be disabled, depending on the type of error the
  channel state may be too corrupt for it to be restarted without system reset. When an ERR-event
  occurs, the FDMA\_EVT\_ERR\_CODE.EVT\_ERR\_CODE shows the exact reason for an ERR-event.
  For more information about the errors that are detected, see
  FDMA\_EVT\_ERR\_CODE.EVT\_ERR\_CODE.

Each of the events (LLP, FRM, SIG) can be enabled for channel interrupt through FDMA\_INTR\_LLP\_ENA.INTR\_LLP\_ENA[ch], FDMA\_INTR\_FRM\_ENA.INTR\_FRM\_ENA[ch], and FDMA\_INTR\_SIG.INTR\_SIG[ch] respectively. The ERR event is always enabled for channel interrupt.

The highest numbered extraction channel supports two additional non-sticky events related to manual extraction: XTR\_SOF\_RDY-event and XTR\_ANY\_RDY-event. An active event causes the following fields to be set: MANUAL\_INTR\_XTR\_SOF\_RDY and MANUAL\_INTR.INTR\_XTR\_ANY\_RDY respectively. For more information, see Manual Extraction.

- XTR\_SOF\_RDY-event is active when the next word to be manually extracted contains an SOF indication. This event is enabled in MANUAL INTR ENA.INTR XTR SOF RDY ENA.
- XTR\_ANY\_RDY-event is active when any word is available for manually extraction. This event is
  enabled in MANUAL\_INTR\_ENA.INTR\_XTR\_ANY\_RDY\_ENA respectively.

The highest numbered injection channel supports one additional non-sticky event related to manual injection: INJ\_RDY-event. This event is active when the injection logic has room for (at least) sixteen 32-bit words of injection frame data. When this event is active, MANUAL\_INTR.INJ\_RDY is set. The INJ\_RDY-event can be enabled for channel interrupt by setting MANUAL INTR ENA.INTR INJ RDY ENA. For more information, see Manual Injection.

The FDMA\_INTR\_ENA.INTR\_ENA[ch] field enables interrupt from individual channels, FDMA\_INTR\_IDENT.INTR\_IDENT[ch] field shows which channels that are currently interrupting. While INTR\_IDENT is non-zero, the FDMA is indicating interrupting towards to the VCore-III interrupt controller.

The following illustration shows the FDMA channel interrupt hierarchy.



Figure 67 · FDMA Channel Interrupt Hierarchy



### 4.7.5 FDMA Extraction

During extraction, the FDMA extracts Ethernet frame data from the Queuing System and saves it into the data block of the DCB that is currently loaded by the FDMA extraction channel. The FDMA continually processes DCBs until it reaches a DCB with LLP = NULL or until it is disabled.

When an extraction channel writes the status word of a DCB, it updates SOF/EOF/ABORT/PRUNED-indications and BLOCKL. BLOCKO remains unchanged (write value is taken from the value that was read when the DCB was loaded).

Aborting frames from the queuing system will not occur during normal operation. If the queuing system is reset during extraction of a particular frame, then ABORT and EOF is set. Software must discard frames that have ABORT set.

Pruning of frames during extraction is enabled per extraction port through XTR\_FRM\_PRUNING[group].PRUNE\_SIZE. When enabled, Ethernet frames above the configured size are truncated, and PD and EOF is set.

# 4.7.6 FDMA Injection

During injection, the FDMA reads Ethernet frame data from the data block of the DCB that is currently loaded by the FDMA injection channel and injects this into the queuing system. The FDMA continually processes DCBs until it reaches a DCB with LLP = NULL or until it is disabled.

When an injection channel writes the status word of a DCB, it sets DONE indication. All other status word fields remain unchanged (write value is stored the first time the injection channel loads the DCB).

The rate by which the FDMA injects frames can be shaped by using tokens. Each injection channel has an associated token counter (FDMA\_CH\_INJ\_TOKEN\_CNT[ich]). A DCB that has the DATAL.TOKEN field set causes the injection channel to deduct one from the token counter before the data block of the DCB can be injected. If the token counter is at 0, the injection channel postpones injection until the channels token counter is set to a value different from 0.



Tokens can be added to the token counter by writing the FDMA\_CH\_INJ\_TOKEN\_CNT[ich] register. Tokens can also be added automatically (with a fixed interval) by using the dedicated token tick counter. Setting FDMA\_CH\_INJ\_TOKEN\_TICK\_RLD[ich] to a value n (different from 0) will cause one token to be added to that injection channel every  $n \times 200$  ns.

#### 4.7.7 Manual Mode

The decision making logic of the FDMA extraction path and/or injection paths can be disabled to give control of the FDMA's extraction and/or injection buffers directly to any master attached to the Shared Bus Architecture. When operating in manual mode DCB structure, counters and most of the interrupts do not apply.

Manual extraction and injection use hard-coded channel numbers.

- Manual extraction mode uses FDMA channel 1 (port 12 extraction direction).
- Manual injection mode uses FDMA channel 9 (port 12 injection direction).

To enable manual extraction, set MANUAL\_CFG.XTR\_ENA. The FDMA must not be enabled for FDMA extraction when manual extraction mode is active. To enable manual injection, set MANUAL\_CFG.INJ\_ENA and FDMA\_CH\_CFG[9].CH\_INJ\_CRP = 1. The FDMA must not be enabled for FDMA injection when manual injection mode is active. Extraction and injection paths are independent. For example, FDMA can control extraction at the same time as doing manual injection by means of the CPU.

#### 4.7.7.1 Manual Extraction

Extraction is done by reading one or more blocks of data from the extraction memory area. A block of data is defined by reading one or more data words followed by reading of the extraction status word. The extraction memory area is 16 kilobytes and is implemented as a replicated register region MANUAL\_XTR. The highest register in the replication (0xFFF) maps to the extraction status word. The status word is updated by the extraction logic and shows the number of frame bytes read, SOF and EOF indications, and PRUNED/ABORT indications.

**Note** During frame extraction, the CPU does not know the frame length. This means that the CPU must check for EOF regularly during frame extraction. When reading a data block from the device, the CPU can burst read from the memory area in such a way that the extraction status word is read as the last word of the burst.

Figure 68 · Extraction Status Word Encoding



The extraction logic updates the extraction status word while the CPU is reading out data for a block. Prior to starting a new data block, the CPU can write the two least significant bits of the BLOCKO field. The BLOCKO value is stored in the extraction logic and takes effect when the new data block is started. Reading the status field always returns the BLOCKO value that applies to the current data block. Unless



written (before stating a data block), the BLOCKO is cleared, so by default all blocks have 0 byte offset. The offset can be written multiple times; the last value takes effect.

The CPU can abort frames that it has already started to read out by writing the extraction status field with the ABORT field set. All other status-word fields will be ignored. This causes the extraction logic to discard the active frame and remove it from the queuing system.

Reading of block data does not have to be done in one burst. As long as the status word is not read, multiple reads from the extraction region are treated as belonging to the same block.

#### 4.7.7.2 Manual Injection

Injection is done by writing one or more blocks of data to the injection memory area. A block of data is defined by writing an injection status word followed by writing one or more data words. The injection memory area is 16 kilobytes and is implemented as a replicated register region MANUAL\_INJ. The first register in this replication maps to the injection status word. The status word for each block defines the following:

- Number of bytes to be injected
- · Optional byte offset before injection data
- SOF and EOF indications
- Optional ABORT indication

**Note** In general, it makes sense to inject frames as a single large block of data (containing both SOF and EOF). However, because offset/length can be specified individually for each block, injecting frames through several blocks is useful when compensating for offset/word misalignment. For example, when building a frame from different memory regions in the CPU main memory.

Figure 69 · Injection Status Word Encoding



Injection logic updates the PD field of the status word. The status word can be read at any time during injection without affecting current data block transfers. However, a CPU is able to calculate how much data that is required to inject a complete block of data (at least BLOCKO + BLOCKL bytes), so reading the status word is for software development and debug only. Writing status word before finishing a previous data block will cause that frame to be aborted. Frames are also aborted if they do not start with SOF or end with EOF indications.

As long as the status word is not written, multiple writes to the injection region are treated as data belonging to the same block. This means multiple bursts of data words can be written between each injection status word update.



Software can abort frames by writing to injection status with ABORT field set. All other status word fields are ignored. When a frame is aborted, the already injected data is removed from the queuing system.

# 4.8 VCore-III System Peripherals

This section describes the subblocks of the VCore-III system. Although the subblocks are primarily intended to be used by the VCore-III CPU, an external CPU can also access and control them through the shared bus.

#### 4.8.1 SI Boot Controller

The SPI boot master allows booting from a Flash that is connected to the serial interface. For information about how to write to the serial interface, see SI Master Controller, page 189. For information about using an external CPU to access device registers using the serial interface, see Serial Interface in Slave Mode, page 166.

The following table lists the registers associated with the SI boot controller.

Table 146 · SI Boot Controller Configuration Registers

| Register               | Description                                        |
|------------------------|----------------------------------------------------|
| ICPU_CFG::SPI_MST_CFG  | Serial interface speed and address width           |
| ICPU_CFG::SW_MODE      | Legacy manual control of the serial interface pins |
| ICPU_CFG::GENERAL_CTRL | SI interface ownership                             |

By default, the SI boot controller operates in 24-bit address mode. In this mode, there are four programmable chip selects when the VCore-III system controls the SI. Each chip select can address up to 16 megabytes (MB) of memory.

Figure 70 · SI Boot Controller Memory Map in 24-Bit Mode



The SI boot controller can be reconfigured for 32-bit address mode through SPI\_MST\_CFG.A32B\_ENA. In 32-bit mode, the entire SI region of 256 megabytes (MB) is addressed using chip select 0.

Figure 71 · SI Boot Controller Memory Map in 32-Bit Mode



Reading from the memory region for a specific SI chip select generates an SI read on that chip select. The VCore-III CPU can execute code directly from Flash by executing from the SI boot controller's memory region. For 32-bit capable SI Flash devices, the VCore-III must start up in 24-bit mode. During the boot process, it must manually reconfigure the Flash device (and SI boot controller) into 32-bit mode and then continue booting.

The SI boot controller accepts 8-bit, 16-bit, and 32-bit read access with or without bursting. Writing to the SI requires manual control of the SI pins using software. Setting SW\_MODE.SW\_PIN\_CTRL\_MODE



places all SI pins under software control. Output enable and the value of SI\_CLK, SI\_DO, SI\_nCSn are controlled through the SW\_MODE register. The value of the SI\_DI pin is available in SW\_MODE.SW\_SPI\_SDI. The software control mode is provided for legacy reasons; new implementations should use the dedicated master controller for writing to the serial interface. For more information see SI Master Controller, page 189.

**Note** The VCore-III CPU cannot execute code directly from the SI boot controller's memory region at the same time as manually writing to the serial interface.

The following table lists the serial interface pins when the SI boot controller is configured as owner of SI interface in GENERAL\_CTRL.IF\_SI\_OWNER. For more information about overlaid functions on the GPIOs for these signals, see GPIO Overlaid Functions, page 205.

Table 147 · Serial Interface Pins

| Pin Name                    | I/O | Description                                                                                                                            |
|-----------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------|
| SI_nCS0<br>SI_nCS[3:1]/GPIO | 0   | Active low chip selects. Only one chip select can be active at any time. Chip selects 1 through 3 are overlaid functions on GPIO pins. |
| SI_CLK                      | 0   | Clock output.                                                                                                                          |
| SI_DO                       | 0   | Data output (MOSI).                                                                                                                    |
| SI_DI                       | I   | Data input (MISO).                                                                                                                     |

The SI boot controller does speculative pre-fetching of data. After reading address n, the SI boot controller automatically continues reading address n + 1, so that the next value is ready if requested by the VCore-III CPU. This greatly optimizes reading from sequential addresses in the Flash, such as when copying data from Flash into program memory.

The following illustrations depict 24-bit address mode. When the controller is set to 32-bit mode (through SPI MST CFG.A32B ENA), 32 address bits are transferred instead of 24.

Figure 72 · SI Read Timing in Normal Mode



Figure 73 · SI Read Timing in Fast Mode



The default timing of the SI boot controller operates with most serial interface Flash devices. Use the following process to calculate the optimized serial interface parameters for a specific SI device:



- Calculate an appropriate frequency divider value as described in SPI\_MST\_CFG.CLK\_DIV. The SI operates at no more than 25 MHz, and the maximum frequency of the SPI device must not be exceeded. The VCore-III system frequency in the device is 250 MHz.
- The SPI device may require a FAST\_READ command rather than normal READ when the SI frequency is increased. Setting SPI\_MST\_CFG.FAST\_READ\_ENA makes the SI boot controller use FAST\_READ commands.
- 3. Calculate SPI\_MST\_CFG.CS\_DESELECT\_TIME so that it matches how long the SPI device requires chip-select to be deasserted between access. This value depends on the SI clock period that results from the SPI\_MST\_CFG.CLK\_DIV setting.

These parameters must be written to SPI\_MST\_CFG. The CLK\_DIV field must either be written last or at the same time as the other parameters. The SPI\_MST\_CFG register can be configured while also booting up from the SI.

When the VCore-III CPU boots from the SI interface, the default values of the SPI\_MST\_CFG register are used until the SI\_MST\_CFG is reconfigured with optimized parameters. This implies that SI\_CLK is operating at approximately 8.1 MHz, with normal read instructions and maximum gap between chip select operations to the Flash.

**Note** The SPI boot master does optimized reading. SI\_DI (from the Flash) is sampled just before driving falling edge on SI\_CLK (to the Flash). This greatly relaxes the round trip delay requirement for SI\_CLK to SI\_DI, allowing high Flash clock frequencies.

### 4.8.2 SI Master Controller

This section describes the SPI master controller (SIMC) and how to use it for accessing external SPI slave devices, such as programming of a serially attached Flash device on the boot interface. VCore booting from serial Flash is handled by the SI boot master.

The following table lists the registers associated with the SI master controller.

Table 148 · SI Master Controller Configuration Registers Overview

| Register               | Description                               |
|------------------------|-------------------------------------------|
| SIMC::CTRLR0           | Transaction configuration                 |
| SIMC::CTRLR1           | Configurations for receive-only mode      |
| SIMC::SIMCEN           | SI master controller enable               |
| SIMC::SER              | Slave select configuration                |
| SIMC::BAUDR            | Baud rate configuration                   |
| SIMC::TXFTLR           | Tx FIFO threshold level                   |
| SIMC::RXFTLR           | Rx FIFO Threshold Level                   |
| SIMC::TXFLR            | Tx FIFO fill level                        |
| SIMC::RXFLR            | Rx FIFO fill level                        |
| SIMC::SR               | Various status indications                |
| SIMC::IMR              | Interrupt enable                          |
| SIMC::ISR              | Interrupt sources                         |
| SIMC::RISR             | Unmasked interrupt sources                |
| SIMC::TXOICR           | Clear of transmit FIFO overflow interrupt |
| SIMC::RXOICR           | Clear of receive FIFO overflow interrupt  |
| SIMC::RXUICR           | Clear of receive FIFO underflow interrupt |
| SIMC::DR               | Tx/Rx FIFO access                         |
| SIMC::RX_SAMPLE_DLY    | RXD sample delay                          |
| ICPU_CFG::GENERAL_CTRL | Interface configurations                  |



The SI master controller supports Motorola SPI and Texas Instruments SSP protocols. The default protocol is SPI, enable SSP by setting CTRLR0.FRF = 1 and GENERAL\_CTRL.SSP\_MODE\_ENA = 1. The protocol baud rate is programmable in BAUDR.SCKDV; the maximum baud rate is 25 MHz.

Before the SI master controller can be used, it must be set as owner of the serial interface. This is done by writing GENERAL CTRL.IF SI OWNER = 2.

The SI master controller has a programmable frame size. The frame size is the smallest unit when transferring data over the SI interface. Using CTRLR0.DFS, the frame size is configured in the range of 4 bits to 16 bits. When reading or writing words from the transmit/receive FIFO, the number of bits that is stored per FIFO-word is always equal to frame size (as programmed in CTRLR0.DFS).

The controller operates in one of three following major modes: Transmit and receive, transmit only, or receive only. The mode is configured in CTRLR0.TMOD.

**Transmit and receive.** software paces SI transactions. For every data frame that software writes to the transmission FIFO, another data frame is made available in the receive FIFO (receive data from the serial interface). Transaction will go on for as long as there is data available in the transmission FIFO.

**Transmit only.** Software paces SI transactions. The controller transmits only; receive data is discarded. Transaction will go on for as long as there is data available in the transmission FIFO.

**Receive only.** The controller paces SI transactions. The controller receives only data, software requests a specific number of data frames by means of CTRLR1.NDF, the transaction will go on until all data frames has been read from the SI interface. Transaction is initiated by software writing one data frame to transmission FIFO. This frame is not used for anything else than starting the transaction. The SI\_DO output is undefined during receive only transfers. Receive data frames are put into the receive FIFO as they are read from SI.

For SPI mode, chip select is asserted throughout transfers. Transmit transfers end when the transmit FIFO runs out of data frames. Software must make sure it is not interrupted while writing data for a multi-frame transfer. When multiple distinct transfers are needed, wait for SR.TFE = 1 and SR.BUSY = 0 before initiating new transfer. SR.BUSY is an indication of ongoing transfers, however, it is not asserted immediately when writing frames to the FIFO. As a result, software must also check the SR.TFE (transmit FIFO empty) indication.

The SI master controller supports up to 5 chip selects. Chip select 0 is mapped to the SI\_nCS pin of the serial interface. The remaining chips selects are available using overlaid GPIO functions. Software controls which chip selects to activate for a transfer using the SER register. For more information about overlaid functions on the GPIOs for these signals, see GPIO Overlaid Functions, page 205.

| Pin Name                    | I/O | Description                                                                                |
|-----------------------------|-----|--------------------------------------------------------------------------------------------|
| SI_nCS0<br>SI_nCS[4:1]/GPIO | 0   | Active low chip selects. Chip selects 1 through 4 are overlaid functions on the GPIO pins. |
| SI_CLK                      | 0   | Clock output.                                                                              |
| SI_DO                       | 0   | Data output (MOSI).                                                                        |
| SI_DI                       | I   | Data input (MISO).                                                                         |

Table 149 · SI Master Controller Pins

Writing to any DR replication index put data into the transmission FIFO, and reading from any DR replication index take out data from the receive FIFO. FIFO status indications are available in the SR register's TFE, TFNF, RFF, and RFNE fields. For information about interrupting on FIFO status, see SIMC Interrupts, page 192.

It is important to delay the sample of the RXD input signal by writing to SIMC::RX\_SAMPLE\_DLY. Each value represents a single VCore system clock cycle delay on the sample. If this field is programmed with a value that exceeds 25, a zero (0) delay will be applied. For optimal operation, it is suggested to set the value to SIMC::BAUD/2, but no larger than 25. This will delay sampling of RX-data by half clock cycle for SPI frequencies above 5MHz. Below 5 MHz the sampling delay will be 100ns. It is impossible to write to this register when the SIMC is enabled.



After completing all initial configurations, the SI master controller is enabled by writing SIMCEN.SIMCEN = 1. Some registers can only be written when the controller is in disabled state. This is noted in the register-descriptions for the affected registers.

#### 4.8.2.1 SPI Protocol

When the SI master controller is configured for SPI mode, clock polarity and position is configurable in CTRLR0.SCPH and CTRLR0.SCPOL. The following illustration shows the four possible combinations for 8-bit transfers.

Figure 74 · SIMC SPI Clock Configurations



Data is sampled in the middle of the data-eye.

When using SPI protocol and transferring more than one data frame at the time, the controller performs one consecutive transfer. The following illustration shows a transfer of three data frames of 4 bits each.

**Note** Transmitting transfers end when the transmit FIFO runs out of data frames. Receive only transfers end when the pre-defined number of data-frames is read from the SI interface.

Figure 75 · SIMC SPI 3x Transfers



#### 4.8.2.2 SSP Protocol

The SSP protocol for transferring two 6-bit data frames is shown in the following illustration. When using SSP mode, CTRLR0.SCPH and CTRLR0.SCPOL must remain zero.



#### 4.8.2.3 SIMC SSP 2x Transfers



#### 4.8.2.4 SIMC Interrupts

The SI master controller has five interrupt sources:

- RXF interrupt is asserted when the fill level of the receive FIFO (available in RXFLR) exceeds the
  programmable level set in RXFTLR. This interrupt is non-sticky; it is deasserted when fill level is
  decreased below the programmable level.
- RXO interrupt is asserted on receive FIFO overflow. This interrupt is cleared by reading the RXOICR register.
- RXU interrupt is asserted when reading from an empty receive FIFO. This interrupt is cleared by reading the RXUICR register.
- TXO interrupt is asserted when writing to a full transmit FIFO. This interrupt is cleared by reading the TXOICR register.
- TXE interrupt is asserted when the fill level of the transmit FIFO (available in TXFLR) is below the
  programmable level set in TXFTLR. This interrupt is non-sticky; it is deasserted when fill level is
  increased above the programmable level.

The raw (unmasked) status of these interrupts is available in the RISR register. Each of the interrupts can be individually masked by the IMR register. All interrupts are enabled by default. The currently active interrupts are shown in the ISR register.

If the RXO, RXU, and TXO interrupts occur during normal use of the SI master controller, it is an indication of software problems.

Interrupt is asserted towards the VCore-III interrupt controller when any enabled interrupt is asserted and the SI master controller is enabled.

#### 4.8.2.5 SIMC Programming Example

This example shows how to use the SI master controller to interface with the SI slave of another device. The slave device will be initialized for big endian/most significant bit first mode and then the DEVCPU\_GCB::GPR register is written with the value 0x01234567. It is assumed that the other device's SI slave is connected on SI nCS1 (and that appropriate GPIO alternate function has been enabled).

The SI slave is using a 24-bit address field and a 32-bit data field. This example uses 4 x 16-bit data frames to transfer the write-access. This means that 8 bits too much will be transferred, this is not a problem for the SI slave interface; it ignores data above and beyond the 56 bit required for a write-access

For information about initialization and how to calculate the 24-bit SI address field, see Serial Interface in Slave Mode, page 166. The address-field when writing DEVCPU\_GCB::GPR is 0x804001 (including write-indication).

The following steps are required to bring up the SI master controller and write twice to the SI slave device.

**Important** The following procedure disconnects the SI boot master from the SI interface. Booting must be done before attempting to overtake the boot-interface.

- Write GENERAL\_CTRL.IF\_SI\_OWNER = 2 to make SI master controller the owner of the SI interface.
- 2. Write BAUDR = 250 to get 1 MHz baud rate.
- 3. Write SER = 2 to use SI\_nCS1.



- 4. Write CTRLR0 = 0x10F for 16-bit data frame and transmit only.
- 5. Write SIMCEN = 1 to enable the SI master controller.
- 6. Write DR[0] = 0x8000, 0x0081, 0x8181, 0x8100 to configure SI slave for big endian / most significant bit first mode.
- 7. Wait for SR.TFE = 1 and SR.BUSY = 0 for chip select to deassert between accesses to the SI slave.
- 8. Write DR[0] = 0x8040, 0x0101, 0x2345, 0x6700 to write DEVCPU GCB::GPR in slave device.
- 9. Wait for SR.TFE = 1 and SR.BUSY = 0, then disable the SI master controller by writing SIMCEN = 0.

When reading from the SI slave, CTRLR0.TMOD must be configured for transmit and receive. One-byte padding is appropriate for a 1 MHz baud rate.

# 4.8.3 DDR3/DDR3L Memory Controller

This section provides information about how to configure and initialize the DDR3/DDR3L memory controller.

The following table lists the registers associated with the memory controller.

Table 150 · DDR3/DDR3L Controller Registers

| Register                       | Description                  |
|--------------------------------|------------------------------|
| ICPU_CFG::RESET                | Reset Control                |
| ICPU_CFG::MEMCTRL_CTRL         | Control                      |
| ICPU_CFG::MEMCTRL_CFG          | Configuration                |
| ICPU_CFG::MEMCTRL_STAT         | Status                       |
| ICPU_CFG::MEMCTRL_REF_PERIOD   | Refresh period configuration |
| ICPU_CFG::MEMCTRL_ZQCAL        | DDR3/DDR3L ZQ-calibration    |
| ICPU_CFG::MEMCTRL_TIMING0      | Timing configuration         |
| ICPU_CFG::MEMCTRL_TIMING1      | Timing configuration         |
| ICPU_CFG::MEMCTRL_TIMING2      | Timing configuration         |
| ICPU_CFG::MEMCTRL_TIMING3      | Timing configuration         |
| ICPU_CFG::MEMCTRL_MR0_VAL      | Mode register 0 value        |
| ICPU_CFG::MEMCTRL_MR1_VAL      | Mode register 1 value        |
| ICPU_CFG::MEMCTRL_MR2_VAL      | Mode register 2 value        |
| ICPU_CFG::MEMCTRL_MR3_VAL      | Mode register 3 value        |
| ICPU_CFG::MEMCTRL_TERMRES_CTRL | Termination resistor control |
| ICPU_CFG::MEMCTRL_DQS_DLY      | DQS window configuration     |
| ICPU_CFG::MEMPHY_CFG           | SSTL configuration           |
| ICPU_CFG::MEMPHY_ZCAL          | SSTL calibration             |

The memory controller works with JEDEC-compliant DDR3/DDR3L memory modules. The controller runs 312.50 MHz and supports one or two byte lanes in either single or dual row configurations (one or two chip selects). The controller supports up to 16 address bits. The maximum amount of physical memory that can be attached to the controller is 1 gigabyte.

The memory controller supports ECC encoding/decoding by using one of the two lanes for ECC information. Enabling ECC requires that both byte lanes are populated. When ECC is enabled, half the total physical memory is available for software use; the other half is used for ECC information.

The following steps are required to bring up the memory controller.



- 1. Release the controller from reset by clearing RESET.MEM RST FORCE.
- Configure timing and mode parameters. These depend on the DDR3/DDR3L module and configuration selected for the device. For more information, see DDR3/DDR3L Timing and Mode Configuration Parameters, page 194.
- Enable and calibrate the SSTL I/Os. For more information, see Enabling and Calibrating SSTL I/Os.
- 4. Initialize the memory controller and modules. For more information, see Memory Controller and Module Initialization.
- 5. Calibrate the DQS read window. For more information, see DQS Read Window Calibration.
- Optionally configure ECC and 1 gigabyte support. For more information see ECC and 1 Gigabyte Support.

**Note** For selected DDR3/DDR3L modules, the bring-up of the memory controller is already implemented as part of the Board Support Package (BSP). For more information about implementing the bring-up procedure, see Microsemi eCos BSP and Tool Chain, which is available on the Microsemi Web site at www.Microsemi.com.

#### 4.8.3.1 DDR3/DDR3L Timing and Mode Configuration Parameters

This section provides information about each of the parameters that must be configured prior to initialization of the memory controller. It provides a quick overview of fields that must be configured and their recommended values. For more information about each field, see the register list.

The memory controller operates at 312.5 MHz, and the corresponding DDR clock period is 3.2 ns (DDR625). When a specific timing value is used in this section (for example,  $t_{MOD}$ ), it means that the corresponding value from the memory module datasheet is expressed in memory controller clock cycles (divided by 3.2 ns and rounded up and possibly adjusted for minimum clock cycle count).

The following table defines general parameters for DDR3/DDR3L required when configuring the memory controller.

Table 151 · General DDR3/DDR3L Timing and Mode Parameters

Parameter DDR3/DDR3L

| Parameter | DDR3/DDR3L                              |
|-----------|-----------------------------------------|
| RL        | CL                                      |
| WL        | CWL                                     |
| MD        | t <sub>MOD</sub>                        |
| ID        | t <sub>XPR</sub>                        |
| SD        | t <sub>DLLK</sub>                       |
| OW        | 2                                       |
| OR        | 2                                       |
| RP        | t <sub>RP</sub>                         |
| FAW       | t <sub>FAW</sub>                        |
| BL        | 4                                       |
| MR0       | ((RL-4)<<4)   ((t <sub>WR-4</sub> )<<9) |
| MR1       | 0x0040                                  |
| MR2       | ((WL-5)<<3)                             |
| MR3       | 0x0000                                  |
|           |                                         |



The following table lists the memory controller registers that must be configured before initialization. It is recommended to configure all fields listed, even when ODT or dual row configurations are not used.

Table 152 · Memory Controller Configuration

| Register Field                               | Description                                                                                             |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------|
| MEMCTRL_CFG.DDR_MODE                         | Set to 1 for DDR3/DDR3L mode.                                                                           |
| MEMCTRL_CFG.DDR_WIDTH                        | Set to 0 when using 1 byte lane.<br>Set to 1 when using 2 byte lanes.                                   |
| MEMCTRL_CFG.MSB_COL_ADDR                     | Set to one less than the number of column address bits for the modules.                                 |
| MEMCTRL_CFG.MSB_ROW_ADDR                     | Set to one less than the number of row address bits for the modules. See field description for example. |
| MEMCTRL_CFG.BANK_CNT                         | Set to 1.                                                                                               |
| MEMCTRL_CFG.BURST_LEN                        | Set to 1.                                                                                               |
| MEMCTRL_CFG.BURST_SIZE                       | Set to same value as MEMCTRL_CFG.DDR_WIDTH.                                                             |
| MEMCTRL_CFG.DDR_ECC_ENA                      | Set to 0 during initialization of the memory controller.                                                |
| MEMCTRL_CFG.DDR_ECC_COR_ENA                  | Set to 0 during initialization of the memory controller.                                                |
| MEMCTRL_CFG.DDR_ECC_ERR_ENA                  | Set to 0 during initialization of the memory controller.                                                |
| MEMCTRL_CFG.DDR_512MBYTE_PLUS                | Set to 0 during initialization of the memory controller.                                                |
| MEMCTRL_REF_PERIOD.REF_PERIOD                | Set to (tREFI(ns)/3.2ns) round down to the nearest integer.                                             |
| MEMCTRL_REF_PERIOD.MAX_PEND_REF              | Set to 8.                                                                                               |
| MEMCTRL_TIMING0.RD_DATA_XFR_DLY              | Set to (RL-3).                                                                                          |
| MEMCTRL_TIMING0.WR_DATA_XFR_DLY              | Set to (WL-1).                                                                                          |
| MEMCTRL_TIMING0.RD_TO_PRECH_DLY              | Set to (BL-1).                                                                                          |
| MEMCTRL_TIMING0.WR_TO_PRECH_DLY              | Set to (WL+BL+tWR-1).                                                                                   |
| MEMCTRL_TIMING0.RAS_TO_PRECH_DLY             | Set to (tRAS(min)-1).                                                                                   |
| MEMCTRL_TIMING0.RD_CS_CHANGE_DLY             | Set to BL.                                                                                              |
| MEMCTRL_TIMING0.WR_CS_CHANGE_DLY             | Set to (BL-1).                                                                                          |
| MEMCTRL_TIMING0.RD_TO_WR_DLY                 | Set to (RL+BL+1-WL).                                                                                    |
| MEMCTRL_TIMING1.WR_TO_RD_DLY                 | Set to (WL+BL+tWTR-1).                                                                                  |
| MEMCTRL_TIMING1.RAS_TO_CAS_DLY               | Set to (tRCD-1).                                                                                        |
| MEMCTRL_TIMING1.RAS_TO_RAS_DLY               | Set to (tRRD-1).                                                                                        |
| MEMCTRL_TIMING1.PRECH_TO_RAS_DLY             | Set to (tRP-1).                                                                                         |
| MEMCTRL_TIMING1.BANK8_FAW_DLY                | Set to (FAW-1).                                                                                         |
| MEMCTRL_TIMING1.RAS_TO_RAS_SAME_B<br>ANK_DLY | Set to (tRC-1).                                                                                         |
| MEMCTRL_TIMING2.INIT_DLY                     | Set to (ID-1) during initialization of the memory controller.                                           |



Table 152 · Memory Controller Configuration (continued)

| Register Field                          | Description         |
|-----------------------------------------|---------------------|
| MEMCTRL_TIMING2.REF_DLY                 | Set to (tRFC-1).    |
| MEMCTRL_TIMING2.MDSET_DLY               | Set to (MD-1).      |
| MEMCTRL_TIMING2.PRECH_ALL_DLY           | Set to (RP-1).      |
| MEMCTRL_TIMING3.WR_TO_RD_CS_CHAN GE_DLY | Set to (WL+tWTR-1). |
| MEMCTRL_TIMING3.LOCAL_ODT_RD_DLY        | Set to (RL-3).      |
| MEMCTRL_TIMING3.ODT_WR_DLY              | Set to (OW-1).      |
| MEMCTRL_TIMING3.ODT_RD_DLY              | Set to (OR-1).      |
| MEMCTRL_MR0_VAL.MR0_VAL                 | Set to MR0.         |
| MEMCTRL_MR1_VAL.MR1_VAL                 | Set to MR1.         |
| MEMCTRL_MR2_VAL.MR2_VAL                 | Set to MR2.         |
| MEMCTRL_MR3_VAL.MR3_VAL                 | Set to MR3.         |

The memory controller supports two chip selects and automatically selects modules based on the configured address width and bank count. The resulting pool of memory is one large consecutive region.

#### 4.8.3.2 On-Die Termination

An end termination scheme must be configured when writing from the device to the memory modules, the memory module furthest away from the device must be connected to the ODT output. Enable assertion of ODT output for all write access by setting MEMCTRL TERMRES CTRL = 0x0000000C.

Figure 76 · Memory Controller ODT Hookup



### 4.8.3.3 Enabling and Calibrating SSTL I/Os

Prior to controller initialization, the device's SSTL I/O drivers must be enabled and calibrated to correct drive strength and termination resistor values. It is recommended that the device's I/O drive and termination strengths be 60  $\Omega$ /60  $\Omega$ .

Complete the following tasks to enable and calibrate the SSTL I/Os.

- 1. Enable the SSTL mode by clearing MEMPHY\_CFG.PHY\_RST and setting MEMPHY\_CFG.PHY\_SSTL\_ENA.
- Perform calibration with the previously mentioned drive and termination strengths by writing 0xEF to MEMPHY\_ZCAL.
- 3. Wait until MEMPHY ZCAL.ZCAL ENA is cleared (indicates calibration is done).
- 4. Enable drive of the SSTL I/Os by setting MEMPHY\_CFG.PHY\_CK\_OE, MEMPHY\_CFG.PHY\_CL\_OE, and MEMPHY\_CFG.PHY\_ODT\_OE.



The SSTL interface is now enabled and calibrated, and the initialization of the memory controller can commence.

#### 4.8.3.4 Memory Controller and Module Initialization

After memory controller parameters are configured, and after the SSTL I/Os are enabled and calibrated, the memory controller and modules are initialized by setting MEMCTRL CTRL.INITIALIZE.

During initialization, the memory controller automatically follows the proper JEDEC defined procedure for initialization and writing of mode registers to the DDR3/DDR3L memory modules.

The memory controller automatically clears MEMCTRL\_CTRL.INITIALIZE and sets the MEMCTRL\_STAT.INIT\_DONE field after the controller and the memory module (or modules) are operational. Software must wait for the INIT\_DONE indication before continuing to calibrate the read window.

#### 4.8.3.5 DQS Read Window Calibration

After initialization of the memory controller, successful writes to the memory are guaranteed. Reading is not yet possible, because the round trip delay between controller and memory modules are not calibrated.

Calibration of the read window includes writing a known value to the start of the DDR memory and then continually reading this value while adjusting the DQS window until the correct value is read from the memory. The calibration procedure depends on the number of byte lanes that are used (see MEMCTRL CFG.DDR WIDTH).

**Note** For an ECC system, the calibration procedure for two byte lanes must be used, because the memory controller is initialized without ECC enabled.

#### Calibration of One Byte Lane

The following procedure applies to systems where MEMCTRL CFG.DDR WIDTH is 0:

- Write 0x000000FF to SBA address 0x20000000.
- Set the MEMCTRL\_DQS\_DLY[0].DQS\_DLY field to 0.

Perform the following steps to calibrate the read window. Do not increment the DQS\_DLY field beyond its maximum value. If the DQS\_DLY maximum value is exceeded, it is an indication something is incorrect, and the memory controller will not be operational.

- Read byte address 0x20000000. If the content is different from 0xFF, increment MEMCTRL\_DQS\_DLY[0].DQS\_DLY by one, and repeat step 1, else continue to step 2.
- Read byte address 0x20000000. If the content is different from 0x00, increment MEMCTRL\_DQS\_DLY[0].DQS\_DLY by one, and repeat step 2, else continue to step 3.
- 3. Decrement MEMCTRL DQS DLY[0].DQS DLY by three.

After the last step, which configures the appropriate DQS read window, the memory is ready for random read and write operations. For more information about ECC or 1 gigabyte support, see ECC and 1-Gigabyte Support, page 198.

#### **Calibration of Two Byte Lanes**

This procedure applies to systems where MEMCTRL\_CFG.DDR\_WIDTH is 1:

- Write 0x0000FFFF to SBA address 0x20000000.
- Write 0x00000000 to SBA address 0x20000004.
- Set the MEMCTRL\_DQS\_DLY[0].DQS\_DLY field to 0.
- Set the MEMCTRL DQS DLY[1].DQS DLY field to 0.

Perform the following steps to calibrate the read window. Do not increment the DQS\_DLY fields beyond their maximum value. If a DQS\_DLY maximum value is exceeded, it is an indication something is incorrect, and the memory controller will not be operational.

Read byte addresses 0x20000000 and 0x20000001 from memory.
 If the contents of byte address 0x20000000 is different from 0xFF, increment MEMCTRL\_DQS\_DLY[0].DQS\_DLY by one.



If the contents of byte address 0x20000001 is different from 0xFF, increment MEMCTRL DQS DLY[1].DQS DLY by one.

If any DQS\_DLY was incremented repeat step 1, else continue to step 2.

Read byte addresses 0x20000000 and 0x20000001 from memory.
 If the contents of byte address 0x20000000 is different from 0x00, increment MEMCTRL\_DQS\_DLY[0].DQS\_DLY by one.

If the contents of byte address 0x20000001 is different from 0x00, increment MEMCTRL\_DQS\_DLY[1].DQS\_DLY by one.

If any DQS\_DLY was incremented repeat step 2, else continue to step 3.

 Decrement MEMCTRL\_DQS\_DLY[0].DQS\_DLY by three, and decrement MEMCTRL\_DQS\_DLY[1] by three.

The last step configures the appropriate DQS read windows. After this step the memory is ready for random read and write operations. If ECC or 1 gigabyte is needed, see ECC and 1 Gigabyte Support.

### 4.8.3.6 ECC and 1-Gigabyte Support

The memory controller supports ECC, allowing correction of two bits and detection of three-bit errors in every byte that is read from memory.

When ECC is enabled, one byte lane is used for data words and the other is used for ECC check-word. After enabling ECC, the amount of memory available to software is half of the physical memory (the lower half of the memory region).

ECC support must be enabled just after read calibration by setting MEMCTRL\_CFG.DDR\_ECC\_ENA = 1 and at the same time setting MEMCTRL\_CFG.BURST\_SIZE = 0.

When ECC is enabled, the memory controller automatically corrects two-bit errors and detects three-bit errors. It is possible to propagate these events to the SBA to trigger a bus-error event in the VCore-III CPU. Non-correctable error indications are forwarded when

MEMCTRL\_CFG.DDR\_ECC\_ERR\_ENA = 1. Correctable "errors" are forwarded when MEMCTRL\_CFG.DDR\_ECC\_COR\_ENA = 1. The VCore-III CPU can generate interrupt on these events so that software can take the appropriate action.

The memory controller supports up to 1 gigabyte of physical memory. To access more than 512 megabytes from the VCore-III CPU, set MEMCTRL\_CFG.DDR\_512MBYTE\_PLUS = 1 to change the SBA memory map. For more information, see Shared Bus. When ECC is enabled with 1 gigabyte of physical memory, MEMCTRL\_CFG.DDR\_512MBYTE\_PLUS does not have to be set, because only half of the physical memory is available to software.

#### **4.8.4** Timers

This section provides information about the timers. The following table lists the registers associated with timers

Table 153 · Timer Registers

| Register                     | Description                 |
|------------------------------|-----------------------------|
| ICPU_CFG::TIMER_CTRL         | Enable/disable timer        |
| ICPU_CFG::TIMER_VALUE        | Current timer value         |
| ICPU_CFG::TIMER_RELOAD_VALUE | Value to load when wrapping |
| ICPU_CFG::TIMER_TICK_DIV     | Common timer-tick divider   |

There are three decrementing 32-bit timers in the VCore-III system that run from a common divider. The common divider is driven by a fixed 250 MHz clock and can generate timer ticks from 0.1 µs (10 MHz) to 1 ms (1 kHz), configurable through TIMER TICK DIV. The default timer tick is 100 µs (10 kHz).



Software can access each timer value through the TIMER\_VALUE[n] registers. These can be read or written at any time, even when the timers are active.

When a timer is enabled through TIMER\_CTRL[n].TIMER\_ENA, it decrements from the current value until it reaches zero. An attempt to decrement a TIMER\_VALUE[n] of zero generates interrupt and assigns TIMER\_VALUE[n] to the contents of TIMER\_RELOAD\_VALUE[n]. Interrupts generated by the timers are sent to the VCore-III interrupt controller. From here, interrupts can be forwarded to the VCore-III CPU or to an external CPU. For more information, see Interrupt Controller.

By setting TIMER\_CTRL[n].ONE\_SHOT\_ENA, the timer disables itself after generating one interrupt. By default, timers will decrement, interrupt, and reload indefinitely (or until disabled by clearing TIMER\_CTRL[n].TIMER\_ENA).

A timer can be reloaded from TIMER\_RELOAD\_VALUE[n] at the same time as it is enabled by setting TIMER\_CTRL[n].FORCE\_RELOAD and TIMER\_CTRL[n].TIMER\_ENA at the same time.

**Example** Configure Timer0 to interrupt every 1 ms. With the default timer tick of 100 µs ten timer ticks are needed for a timer that wraps every 1 ms. Configure TIMER\_RELOAD\_VALUE[0] to 0x9, then enable the timer and force a reload by setting TIMER\_CTRL[0].TIMER\_ENA and TIMER\_CTRL[0].FORCE\_RELOAD at the same time.

#### 4.8.5 **UARTs**

This section provides information about the UART (Universal Asynchronous Receiver/Transmitter) controllers. There are two independent UART controller instances in the VCore-III system: UART and UART2. These instances are identical copies and anywhere in this description the word UART can be replaced by UART2.

The following table lists the registers associated with the UART.

Table 154 · UART Registers

| Register      | Description                                  |
|---------------|----------------------------------------------|
| UART::RBR_THR | Receive buffer/transmit buffer/Divisor (low) |
| UART::IER     | Interrupt enable/divisor (high)              |
| UART::IIR_FCR | Interrupt identification/FIFO control        |
| UART::LCR     | Line control                                 |
| UART::MCR     | Modem control                                |
| UART::LSR     | Line status                                  |
| UART::MSR     | Modem status                                 |
| UART::SCR     | Scratchpad                                   |
| UART::USR     | UART status                                  |
|               |                                              |

The VCore-III system UART is functionally based on the industry-standard 16550 UART (RS232 protocol). This implementation features a 16-byte receive and a 16-byte transmit FIFO.

Figure 77 · UART Timing



The number of data bits, parity, parity-polarity, and stop-bit lengths are all programmable using LCR.

The UART pins on the device are overlaid functions on the GPIO interface. Before enabling the UART, the VCore-III CPU must enable overlaid modes for the appropriate GPIO pins. For more information about overlaid functions on the GPIOs for these signals, see GPIO Overlaid Functions, page 205.



The following table lists the pins of the UART interfaces.

Table 155 · UART Interface Pins

| Pin Name       | I/O | Description         |
|----------------|-----|---------------------|
| UART_RXD/GPIO  | ı   | UART receive data   |
| UART_TXD/GPIO  | 0   | UART transmit data  |
| UART2_RXD/GPIO | I   | UART2 receive data  |
| UART2_TXD/GPIO | 0   | UART2 transmit data |

The baud rate of the UART is derived from the VCore-III system frequency. The divider value is indirectly set through the RBR\_THR and IER registers. The baud rate is equal to the VCore-III system clock frequency divided by sixteen times the value of the baud rate divisor. A divider of zero disables the baud rate generator and no serial communications occur. The default value for the divisor register is zero.

**Example** Configuring a baud rate of 9600 in a 250 MHz VCore-III system. To generate a baud rate of 9600, the divisor register must be set to 0x65C (250 MHz/(16 × 9600 Hz)). Set LCR.DLAB and write 0x5C to RBR\_THR and 0x06 to IER (this assumes that the UART is not in use). Finally, clear LCR.DLAB to change the RBR\_THR and IER registers back to the normal mode.

By default, the FIFO mode of the UART is disabled. Enabling the 16-byte receive and 16-byte transmit FIFOs (through IIR FCR) is recommended.

**Note:** Although the UART itself supports RTS and CTS, these signals are not available on the pins of the device.

#### 4.8.5.1 UART Interrupt

The UART can generate interrupt whenever any of the following prioritized events are enabled (through IER).

- Receiver error
- Receiver data available
- Character timeout (in FIFO mode only)
- Transmit FIFO empty or at or below threshold (in programmable THRE interrupt mode)

When an interrupt occurs, the IIR\_FCR register can be accessed to determine the source of the interrupt. Note that the IIR\_FCR register has different purposes when reading or writing. When reading, the interrupt status is available in bits 0 through 3. For more information about interrupts and how to handle them, see the IIR\_FCR register description.

**Example** Enabling interrupt when transmit fifo is below one-quarter full. To get this type of interrupt, the THRE interrupt must be used. First, configure TX FIFO interrupt level to one-quarter full by setting IIR\_FCR.TET to 10; at the same time, ensure that the IIR\_FCR.FIFOE field is also set. Set IER.PTIME to enable the THRE interrupt in the UART. In addition, the VCore-III interrupt controller must be configured for the CPU to be interrupted. For more information, see Interrupt Controller.

#### 4.8.6 Two-Wire Serial Interface

This section provides information about the two-wire serial interface controller in the VCore-III system. The following table lists the registers associated with the two-wire serial interface.

Table 156 · Two-Wire Serial Interface Registers

| Register      | Description                          |
|---------------|--------------------------------------|
| TWI::CFG      | General configuration.               |
| TWI::TAR      | Target address.                      |
| TWI::SAR      | Slave address.                       |
| TWI::DATA_CMD | Receive/transmit buffer and command. |



Table 156 · Two-Wire Serial Interface Registers (continued)

| Register                       | Description                                                                                                                   |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| TWI::SS_SCL_HCNT               | Standard speed high time clock divider.                                                                                       |
| TWI::SS_SCL_LCNT               | Standard speed low time clock divider.                                                                                        |
| TWI::FS_SCL_HCNT               | Fast speed high time clock divider.                                                                                           |
| TWI::FS_SCL_LCNT               | Fast speed low time clock divider.                                                                                            |
| TWI::INTR_STAT                 | Masked interrupt status.                                                                                                      |
| TWI::INTR_MASK                 | Interrupt mask register.                                                                                                      |
| TWI::RAW_INTR_STAT             | Unmasked interrupt status.                                                                                                    |
| TWI::RX_TL                     | Receive FIFO threshold for RX_FULL interrupt.                                                                                 |
| TWI::TX_TL                     | Transmit FIFO threshold for TX_EMPTY interrupt.                                                                               |
| TWI::CLR_*                     | Individual CLR_* registers are used for clearing specific interrupts. See register descriptions for corresponding interrupts. |
| TWI::CTRL                      | Control register.                                                                                                             |
| TWI::STAT                      | Status register.                                                                                                              |
| TWI::TXFLR                     | Current transmit FIFO level.                                                                                                  |
| TWI::RXFLR                     | Current receive FIFO level.                                                                                                   |
| TWI::TX_ABRT_SOURCE            | Arbitration sources.                                                                                                          |
| TWI::SDA_SETUP                 | Data delay clock divider.                                                                                                     |
| TWI::ACK_GEN_CALL              | Acknowledge of general call.                                                                                                  |
| TWI::ENABLE_STATUS             | General two-wire serial controller status.                                                                                    |
| ICPU_CFG::TWI_CONFIG           | Configuration of TWI_SDA hold-delay.                                                                                          |
| ICPU_CFG::TWI_SPIKE_FILTER_CFG | Configuration of TWI_SDA spike filter.                                                                                        |

The two-wire serial interface controller is compatible with the industry standard two-wire serial interface protocol. The controller supports standard speed up to 100 kbps and fast speed up to 400 kbps. Multiple bus masters, as well as both 7-bit and 10-bit addressing, are also supported.

The two-wire serial interface controller operates as master only.

The two-wire serial interface pins on the device are overlaid functions on the GPIO interface. Before enabling the two-wire serial interface, the VCore-III CPU must enable overlaid functions for the appropriate GPIO pins. For more information about overlaid functions on the GPIOs for these signals, see GPIO Overlaid Functions, page 205.

The following table lists the pins of the two-wire serial interface.

Table 157 • Two-Wire Serial Interface Pins

| Pin Name           | I/O   | Description                                                                                                                                                                    |
|--------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TWI_SCL/GPIO       | I/O   | Two-wire serial interface clock, open-collector output.                                                                                                                        |
| TWI_SDA/GPIO       | I/O   | Two-wire serial interface data, open-collector output.                                                                                                                         |
| TWI_SCL_Mn/GPIO    | I/O   | Two-wire serial interface multiplexed clocks (12 instances in total), open-collector outputs.                                                                                  |
| TWI_SCL_Mn_AD/GPI0 | O I/O | Two-wire serial interface multiplexed clocks (4 instances in total). Same as TWI_SCL_Mn/GPIO but the pin is always driven meaning feedback from slave devices is not possible. |



Setting CTRL.ENABLE enables the controller. The controller can be disabled by clearing the CTRL.ENABLE field, there is a chance that disabling is not allowed (at the time when it is attempted); the ENABLE STATUS register shows if the controller was successful disabled.

Before enabling the controller, the user must decide on either standard or fast mode (CFG.SPEED) and configure clock dividers for generating the correct timing (SS\_SCL\_HCNT, SS\_SCL\_LCNT, FS\_SCL\_HCNT, FS\_SCL\_LCNT, and SDA\_SETUP). The configuration of the divider registers depends on the VCore-III system clock frequency. The register descriptions explain how to calculate the required values.

Some two-wire serial devices require a hold time on TWI\_SDA after TWI\_SCL when transmitting from the two-wire serial interface controller. The device supports a configurable hold delay through the TWI\_CONFIG register.

The two-wire serial interface controller has an 8-byte combined receive and transmit FIFO.

During normal operation of the two-wire serial interface controller, the STATUS register shows the activity and FIFO states.

Figure 78 · Two-Wire Serial Interface Timing for 7-bit Address Access



## 4.8.6.1 Two-Wire Serial Interface Addressing

To configure either 7-bit or 10 bit addressing, use CFG.MASTER 10BITADDR.

The two-wire serial interface controller can generate both General Call and START Byte. Initiate this through TAR.GC\_OR\_START\_ENA or TAR.GC\_OR\_START. The target/slave address is configured using the TAR register.

# 4.8.6.2 Two-Wire Serial Interface Interrupt

The two-wire serial interface controller can generate a multitude of interrupts. All of these are described in the RAW\_INTR\_STAT register. The RAW\_INTR\_STAT register contains interrupt fields that are always set when their trigger conditions occur. The INTR\_MASK register is used for masking interrupts and allowing interrupts to propagate to the INTR\_STAT register. When set in the INTR\_STAT register, the two-wire serial interface controller asserts interrupt toward the VCore-III interrupt controller.

The RAW\_INTR\_STAT register also specifies what is required to clear the specific interrupts. When the source of the interrupt is removed, reading the appropriate CLR\_\* register (for example, CLR\_RX\_OVER) clears the interrupt.

#### 4.8.6.3 Built-in Two-Wire Serial Multiplexer

The device has built-in support for connecting to multiple two-wire serial devices that use the same two-wire serial address. This is done by using the multiplexed clock outputs (TWI\_SCL\_Mn) for the two-wire serial devices rather than TWI\_SCL. Depending on which device or devices it needs to talk to, software can then enable/disable the various clocks.

From the two-wire serial controller's point of view, it does not know if it is using TWI\_SCL or TWI\_SCL\_Mn clocks. When using multiplexed mode, software needs to enable/disable individual TWI\_SCL\_Mn connections before initiating the access operation using the two wire serial controller. Feedback on the clock (from slow two-wire serial devices) is automatically done for the TWI\_SCL\_Mn lines that are enabled.

To enable multiplexed clocks, configure the TWI\_SCL\_Mn overlaid mode in the GPIO controller during initialization. Individual TWI\_SCL\_Mn clocks are then enabled, when needed, by writing 1 to the corresponding GPIO output bit (in DEVCPU\_GCB::GPIO\_OUT). To disable the clock, write 0 to the GPIO output bit. Disabled TWI\_SCL\_Mn clocks are not driven during access and the feedback is disabled.



**Note** In multiprocessor systems, the DEVCPU\_GCB::GPIO\_OUT\_SET and DEVCPU\_GCB::GPIO\_OUT\_CLR registers can be used to avoid race conditions.

# 4.8.7 MII Management Controller

This section provides information about the MII Management (MIIM) controllers. The following table lists the registers associated with the MII Management controllers.

Table 158 · MIIM Registers

| Register                            | Description                                   |
|-------------------------------------|-----------------------------------------------|
| DEVCPU_GCB::MII_STATUS              | Controller status                             |
| DEVCPU_GCB::MII_CMD                 | Command and write data                        |
| DEVCPU_GCB::MII_DATA                | Read data                                     |
| DEVCPU_GCB::MII_CFG                 | Clock frequency configuration                 |
| DEVCPU_GCB::MII_SCAN_0              | Auto-scan address range                       |
| DEVCPU_GCB::MII_SCAN_1              | Auto-scan mask and expects                    |
| DEVCPU_GCB::MII_SCAN_LAST_RSLTS     | Auto-scan result                              |
| DEVCPU_GCB::MII_SCAN_LAST_RSLTS_VLD | Auto-scan result valid                        |
| DEVCPU_GCB:: MII_SCAN_RSLTS_STICKY  | Differences in expected versus read auto-scan |

The device contains two MIIM controllers with equal functionality. Data is transferred on the MIIM interface using the Management Frame Format protocol specified in IEEE 802.3, Clause 22 or the MDIO Manageable Device protocol defined in IEEE 802.3, Clause 45. The Clause 45 protocol differs from the Clause 22 protocol by using indirect register access to increase the address range. The controller supports both Clause 22 and Clause 45. The first MIIM controller is connected to the internal PHYs of the device.

The MIIM interface pins for the second controller are overlaid functions on the GPIO interface. Before using this MIIM controller, the overlaid functions for the appropriate GPIO pins must first be enabled. For more information about overlaid functions on the GPIOs for these signals, see GPIO Overlaid Functions, page 205.

Table 159 · MIIM Management Controller Pins

| Pin Name   | I/O | Description                             |
|------------|-----|-----------------------------------------|
| MDC1/GPIO  | 0   | MIIM clock for controller 1             |
| MDIO1/GPIO | I/O | MIIM data input/output for controller 1 |

The MDIO signal is changed or sampled on the falling edge of the MDC clock by the controller. The MDIO pin is tri-stated in-between access and when expecting read data.

Figure 79 · MII Management Timing



# 4.8.7.1 Clock Configuration

The frequency of the management interface clock generated by the MIIM controller is derived from the switch core's frequency. The MIIM clock frequency is configurable and is selected with



MII\_CFG.MIIM\_CFG\_PRESCALE. The calculation of the resulting frequency is explained in the register description for MII\_CFG.MIIM\_CFG\_PRESCALE. The maximum frequency of the MIIM clock is 25 MHz.

## 4.8.7.2 MII Management PHY Access

Reads and writes across the MII management interface are performed through the MII\_CMD register. Details of the operation, such as the PHY address, the register address of the PHY to be accessed, the operation to perform on the register (for example, read or write), and write data (for write operations), are set in the MII\_CMD register. When the appropriate fields of MII\_CMD are set, the operation is initiated by writing 0x1 to MII\_CMD.MIIM\_CMD\_VLD. The register is automatically cleared when the MIIM command is initiated. When initiating single MIIM commands, MII\_CMD.MIIM\_CMD\_SCAN must be set to 0x0.

When an operation is initiated, the current status of the operation can be read in MII\_STATUS. The fields MII\_STATUS.MIIM\_STAT\_PENDING\_RD and MII\_STATUS.MIIM\_STAT\_PENDING\_WR can be used to poll for completion of the operation. For a read operation, the read data is available in MII\_DATA.MIIM\_DATA\_RDDATA after completion of the operation. The value of MII\_DATA.MIIM\_DATA\_RDDATA is only valid if MII\_DATA.MIIM\_DATA\_SUCCESS indicates no read errors.

The MIIM controller contains a small command FIFO. Additional MIIM commands can be queued as long as MII\_STATUS.MIIM\_STAT\_OPR\_PEND is cleared. Care must be taken with read operations, because multiple queued read operations will overwrite MII\_DATA.MIIM\_DATA\_RDDATA.

**Note** A typical software implementation will never queue read operations, because the software needs read data before progressing the state of the software. In this case, MIIM\_STATUS.MIIM\_STAT\_OPR\_PEND is checked before issuing MIIM read or write commands, for read operations MII\_STATUS.MIIM\_STAT\_BUSY is checked before returning read result.

By default, the MIIM controller operates in Clause 22 mode. To access Clause 45 compatible PHYs, MII\_CFG.MIIM\_ST\_CFG\_FIELD and MII\_CMD.MIIM\_CMD\_OPR\_FIELD must be set according to Clause 45 mode of operation.

# 4.8.7.3 PHY Scanning

The MIIM controller can be configured to continuously read certain PHY registers and detect if the read value is different from an expected value. If a difference is detected, a special sticky bit register is set or a CPU interrupt is generated, or both. For example, the controller can be programmed to read the status registers of one or more PHYs and detect if the Link Status changed since the sticky register was last read.

The reading of the PHYs is performed sequentially with the low and high PHY numbers specified in MII\_SCAN\_0 as range bounds. The accessed address within each of the PHYs is specified in MII\_CMD.MIIM\_CMD\_REGAD. The scanning begins when a 0x1 is written to MII\_CMD.MIIM\_CMD\_SCAN and a read operation is specified in MII\_CMD.MIIM\_CMD\_OPR\_FIELD. Setting MII\_CMD.MIIM\_CMD\_SINGLE\_SCAN stops the scanning after all PHYs have been scanned one time. The remaining fields of MII\_CMD register are not used when scanning is enabled.

The expected value for the PHY register is set in MII\_SCAN\_1.MIIM\_SCAN\_EXPECT. The expected value is compared to the read value after applying the mask set in MII\_SCAN\_1.MIIM\_SCAN\_MASK. To don't-care a bit-position, write a 0 to the mask. If the expected value for a bit position differs from the read value during scanning, and the mask register has a 1 for the corresponding bit, a mismatch for the PHY is registered.

The scan results from the most recent scan can be read in MII\_SCAN\_LAST\_RSLTS. The register contains one bit for each of the possible 32 PHYs. A mismatch during scanning is indicated by a 0. MII\_SCAN\_LAST\_RSLTS\_VLD will indicate for each PHY if the read operation performed during the scan was successful. The sticky-bit register MII\_SCAN\_RSLTS\_STICKY has the mismatch bit set for all PHYs that had a mismatch during scanning since the last read of the sticky-bit register. When the register is read, its value is reset to all-ones (no mismatches).

# 4.8.7.4 MII Management Interrupt

The MII management controllers can generate interrupts during PHY scanning. Each MII management controller has a separate interrupt signal to the interrupt controller. Interrupt is asserted when one or



more PHYs have a mismatch during scan. The interrupt is cleared by reading the MII SCAN RSLTS STICKY register, which resets all MII SCAN RSLTS STICKY indications.

## 4.8.8 **GPIO Controller**

This section provides information about the use of GPIO pins.

The following table lists the registers associated with GPIO.

Table 160 · GPIO Registers

| Register                    | Description                              |
|-----------------------------|------------------------------------------|
| DEVCPU_GCB::GPIO_OUT        | Value to drive on GPIO outputs           |
| DEVCPU_GCB::GPIO_OUT_SET    | Atomic set of bits in GPIO_OUT           |
| DEVCPU_GCB::GPIO_OUT_CLR    | Atomic clear of bits in GPIO_OUT         |
| DEVCPU_GCB::GPIO_IN         | Current value on the GPIO pins           |
| DEVCPU_GCB::GPIO_OE         | Enable of GPIO output mode (drive GPIOs) |
| DEVCPU_GCB::GPIO_ALT        | Enable of overlaid GPIO functions        |
| DEVCPU_GCB::GPIO_INTR       | Interrupt on changed GPIO value          |
| DEVCPU_GCB::GPIO_INTR_ENA   | Enable interrupt on changed GPIO value   |
| DEVCPU_GCB::GPIO_INTR_IDENT | Currently interrupting sources           |
| DEVCPU_GCB::GPIO_SD_MAP     | Mapping of parallel signal detects       |

The GPIO pins are individually programmable. GPIOs are inputs by default and can be individually changed to outputs through GPIO\_OE. The value of the GPIO pins is reflected in the GPIO\_IN register. GPIOs that are in output mode are driven to the value specified in GPIO\_OUT.

In a system where multiple different CPU threads (or different CPUs) may work on the GPIOs at the same time, the GPIO\_OUT\_SET and GPIO\_OUT\_CLR registers provide a way for each thread to safely control the output value of individual GPIOs, without having to implement locked regions and semaphores.

The GPIO\_ALT registers are only reset by external reset to the device. This means that software reset of the DEVCPU\_GCB is possible without affecting the mapping of overlaid functions on the GPIOs.

#### 4.8.8.1 GPIO Overlaid Functions

Most of the GPIO pins have overlaid (alternative) functions that can be enabled through replicated GPIO ALT registers.

To enable a particular GPIO[n] pin with the alternate function, set the G\_ALT[n] register field in the replicated registers as follows:

- Overlaid mode 1, set GPIO\_ALT[1][n], GPIO\_ALT[0][n] = 1.
- Overlaid mode 2, set GPIO\_ALT[1][n], GPIO\_ALT[0][n] = 2.
- Normal GPIO mode, set GPIO\_ALT[1][n], GPIO\_ALT[0][n] = 0.

When the MIIM slave mode is enabled through the VCore\_CFG strapping pins, specific GPIO pins are overtaken and used for the MIIM slave interface.

During reset, the VCore\_CFG interface is sampled and used for VCore configuration. After reset, the device is released, and the GPIOs can be used for output or inputs. For more information, see VCore-III Configurations, page 160.



The following table maps the GPIO pins and available overlaid functions.

Table 161 · GPIO Overlaid Functions

| Name    | Overlaid Function 1 | Overlaid Function 2 | Overlaid Function 3 | Configuration or<br>Interface |
|---------|---------------------|---------------------|---------------------|-------------------------------|
| GPIO_0  | SG0_CLK             |                     |                     | REFCLK0_CONF0                 |
| GPIO_1  | SG0_DO              |                     |                     | REFCLK0_CONF1                 |
| GPIO_2  | SG0_DI              |                     |                     |                               |
| GPIO_3  | SG0_LD              |                     |                     | REFCLK0_CONF2                 |
| GPIO_4  | IRQ0_IN             | IRQ0_OUT            | TWI_SCL_M13         |                               |
| GPIO_5  | IRQ1_IN             | IRQ1_OUT            | PCI_Wake            |                               |
| GPIO_6  | UART_RXD            | TWI_SCL_M0          |                     |                               |
| GPIO_7  | UART_TXD            | TWI_SCL_M1          |                     |                               |
| GPIO_8  | SI_nCS1             | TWI_SCL_M2          | IRQ0_OUT            |                               |
| GPIO_9  | SI_nCS2             | TWI_SCL_M3          | IRQ1_OUT            |                               |
| GPIO_10 | PTP_2               | TWI_SCL_M4          | SFP0_SD             |                               |
| GPIO_11 | PTP_3               | TWI_SCL_M5          | SFP1_SD             |                               |
| GPIO_12 | UART2_RxD           | TWI_SCL_M6          | SFP2_SD             |                               |
| GPIO_13 | UART2_TxD           | TWI_SCL_M7          | SFP3_SD             |                               |
| GPIO_14 | MIIM1_MDC           | TWI_SCL_M8          | SFP4_SD             | MIIM_SLV_MDC                  |
| GPIO_15 | MIIM1_MDIO          | TWI_SCL_M9          | SFP5_SD             | MIIM_SLV_MDIO                 |
| GPIO_16 | TWI_SDA             |                     | SI_nCS3             |                               |
| GPIO_17 | TWI_SCL             | TWI_SCL_M10         | SI_nCS4             |                               |
| GPIO_18 | PTP_0               | TWI_SCL_M11_AD      |                     | VCORE_CFG0                    |
| GPIO_19 | PTP_1               | TWI_SCL_M12_AD      |                     | VCORE_CFG1                    |
| GPIO_20 | RECO_CLK0           | TACHO               | TWI_SCL_M14_AD      | VCORE_CFG2                    |
| GPIO_21 | RECO_CLK1           | PWM                 | TWI_SCL_M15_AD      | VCORE_CFG3                    |
|         |                     |                     |                     |                               |

# 4.8.8.2 **GPIO** Interrupt

The GPIO controller continually monitors all inputs and set bits in the GPIO\_INTR register whenever a GPIO changes its input value. By enabling specific GPIO pins in the GPIO\_INTR\_ENA register, a change indication from GPIO\_INTR is allowed to propagate (as GPIO interrupt) from the GPIO controller to the VCore-III Interrupt Controller.

The currently interrupting sources can be read from GPIO\_INTR\_IDENT, this register is the result of a binary AND between the GPIO\_INTR and GPIO\_INTR\_ENA registers.

## 4.8.8.3 Parallel Signal Detect

The GPIO controller has 6 programmable parallel signal detects, SFP0\_SD through SFP5\_SD. When parallel signal detect is enabled for a front port index, it overrides the signal-detect/loss-of-signal value provided by the serial GPIO controller.

To enable parallel signal detect n, first configure which port index from the serial GPIO controller that must be overwritten by setting GPIO\_SD\_MAP[n].G\_SD\_MAP, then enable the SFPn\_SD function on the GPIOs.



The following table lists parallel signal detect pins, which are overlaid on GPIOs. For more information about overlaid functions on the GPIOs for these signals, see GPIO Overlaid Functions, page 205.

Table 162 · Parallel Signal Detect Pins

| Register     | I/O | Description              |
|--------------|-----|--------------------------|
| SFP0_SD/GPIO | I   | Parallel signal detect 0 |
| SFP1_SD/GPIO | 1   | Parallel signal detect 1 |
| SFP2_SD/GPIO | I   | Parallel signal detect 2 |
| SFP3_SD/GPIO | I   | Parallel signal detect 3 |
| SFP4_SD/GPIO | I   | Parallel signal detect 4 |
| SFP5_SD/GPIO | 1   | Parallel signal detect 5 |

# 4.8.9 Serial GPIO Controller

The device features one serial GPIO (SIO) controller. By using a serial interface, the SIO controller significantly extends the number of available GPIOs with a minimum number of additional pins on the device. The primary purpose of the SIO controller is to connect control signals from SFP modules and to act as an LED controller.

Each SIO controller supports up to 128 serial GPIOs (SGPIOs) organized into 32 ports, with four SGPIOs per port.

The following table lists the registers associated with the SIO controller.

Table 163 · SIO Registers

| Register                      | Description                            |
|-------------------------------|----------------------------------------|
| DEVCPU_GCB::SIO_INPUT_DATA    | Input data                             |
| DEVCPU_GCB::SIO_CFG           | General configuration                  |
| DEVCPU_GCB::SIO_CLOCK         | Clock configuration                    |
| DEVCPU_GCB::SIO_PORT_CFG      | Output port configuration              |
| DEVCPU_GCB::SIO_PORT_ENA      | Port enable                            |
| DEVCPU_GCB::SIO_PWM_CFG       | PWM configuration                      |
| DEVCPU_GCB::SIO_INTR_POL      | Interrupt polarity                     |
| DEVCPU_GCB::SIO_INTR_RAW      | Raw interrupt status                   |
| DEVCPU_GCB::SIO_INTR_TRIGGER0 | Interrupt trigger mode 0 configuration |
| DEVCPU_GCB::SIO_INTR_TRIGGER1 | Interrupt trigger mode 1 configuration |
| DEVCPU_GCB::SIO_INTR          | Currently interrupting SGPIOs          |
| DEVCPU_GCB::SIO_INTR_ENA      | Interrupt enable                       |
| DEVCPU_GCB::SIO_INTR_IDENT    | Currently active interrupts            |



The following table lists the SIO controller pins, which are overlaid functions on GPIO pins. For more information about overlaid functions on the GPIOs for these signals, see GPIO Overlaid Functions, page 205.

Table 164 · SIO Controller Pins

| Pin Name     | I/O | Description                                                               |
|--------------|-----|---------------------------------------------------------------------------|
| SG0_CLK/GPIO | 0   | SIO clock output, frequency is configurable using SIO_CLOCK.SIO_CLK_FREQ. |
| SG0_DO/GPIO  | 0   | SIO data output.                                                          |
| SG0_DI/GPIO  | I   | SIO data input.                                                           |
| SG0_LD/GPIO  | 0   | SIO load data, polarity is configurable using SIO_CFG.SIO_LD_POLARITY.    |

The SIO controller works by shifting SGPIO values out on SG0\_DO though a chain of shift registers on the PCB. After shifting a configurable number of SGPIO bits, the SIO controller asserts SG0\_LD, which causes the shift registers to apply the values of the shifted bits to outputs. The SIO controller can also read inputs while shifting out SGPIO values on SG0\_DO by sampling the SG0\_DI input. The values sampled on SG0\_DI are made available to software.

If the SIO controller is only used for outputs, the use of the load signal is optional. If the load signal is omitted, simpler shift registers (without load) can be used, however, the outputs of these registers will toggle during shifting.

When driving LED outputs, it is acceptable that the outputs will toggle when SGPIO values are updated (shifted through the chain). When the shift frequency is fast, the human eye is not able to see the shifting though the LEDs.

The number of shift registers in the chain is configurable. The SIO controller allows enabling of individual ports through SIO\_PORT\_ENA; only enabled ports are shifted out on SG0\_DO. Ports that are not enabled are skipped during shifting of GPIO values.

**Note:** SIO\_PORT\_ENA allows skipping of ports in the SGPIO output stream that are not in use. The number of GPIOs per (enabled) port is configurable as well, through SIO\_CFG.SIO\_PORT\_WIDTH this can be set to 1, 2, 3, or 4 bits. The number of bits per port is common for all enabled ports, so the number of shift registers on the PCB must be equal to the number of enabled ports times the number of SGPIOs per port.

Enabling of ports and configuration of SGPIOs per port applies to both output mode and input mode. Unlike a regular GPIO port, a single SGPIO position can be used both as output and input. That is, software can control the output of the shift register AND read the input value at the same time. Using SGPIOs as inputs requires load-capable shift registers.

Regular shift registers and load-capable shift-registers can be mixed, which is useful when driving LED indications for integrated PHYs while supporting reading of link status from SFP modules, for example.



Figure 80 · SIO Timing



The SGPIO values are output in bursts followed by assertion of the SG0\_LD signal. Values can be output as a single burst or as continuous bursts separated by a configurable burst gap. The maximum length of a burst is  $32 \times 4$  data cycles. The burst gap is configurable in steps of approximately 1 ms, from 0 ms to 33 ms through SIO CFG.SIO BURST GAP DIS and SIO CFG.SIO BURST GAP.

A single burst is issued by setting SIO\_CFG.SIO\_SINGLE\_SHOT. The field is automatically cleared by hardware when the burst is finished. To issue continuous bursts, set SIO\_CFG.SIO\_AUTO\_REPEAT. The SIO controller continues to issue bursts until SIO\_CFG.SIO\_AUTO\_REPEAT is cleared.

SGPIO output values are configured in SIO\_PORT\_CFG.BIT\_SOURCE. The input value is available in SIO\_INPUT\_DATA.

The following illustration shows what happens when the number of SGPIOs per port is configured to two (through SIO\_CFG.SIO\_PORT\_WIDTH). Disabling ports (through SIO\_PORT\_ENA) is handled in the same way as disabling the SGPIO ports.

Figure 81 · SIO Timing with SGPIOs Disabled



The frequency of the SG0\_CLK clock output is configured through SIO\_CLOCK.SIO\_CLK\_FREQ. The SG0\_LD output is asserted after each burst; this output is asserted for a period of 25 ns to 30 ns. The polarity of SG0\_LD is configured in SIO\_CFG.SIO\_LD\_POLARITY.

The SGO\_LD output can be used to ensure that outputs are stable when serial data is being shifted through the registers. This can be done by using the SGO\_LD output to shift the output values into serial-to-parallel registers after the burst is completed. If serial-to-parallel registers are not used, the outputs will toggle while the burst is being shifted through the chain of shift registers. A universal serial-to-parallel shift register outputs the data on a positive-edge load signal, and a universal parallel-to-serial shift register shifts data when the load pin is high, so one common load signal can be used for both input and output serial parallel conversion.

The assertion of SG0\_LD happens after the burst to ensure that after power up, the single burst will result in well-defined output registers. Consequently, to sample input values one time, two consecutive



bursts must be issued. The first burst results in the input values being sampled by the serial-to-parallel registers, and the second burst shifts the input values into the SIO controller.

The port order required in the serial bitstream depends on the physical layout of the shift register chain. Often the input and output port orders must be opposite in the serial streams. The port order of the input and output bitstream is independently configurable in SIO\_CFG.SIO\_REVERSE\_INPUT and SIO\_CFG.SIO\_REVERSE\_OUTPUT.

The following illustration shows the port order.

#### Figure 82 · SGPIO Output Order



# 4.8.9.1 Output Modes

The output mode of each SGPIO can be individually configured in SIO\_PORT\_CFG.BIT\_SOURCE. The SIO controller features three output modes:

- Static
- Blink
- Link activity

The output mode can additionally be modified with PWM (SIO\_PORT\_CFG.PWM\_SOURCE) and configurable polarity (SIO\_PORT\_CFG.BIT\_POLARITY).

**Static Mode** The static mode is used to assign a fixed value to the SGPIO, for example, fixed 0 or fixed 1.

**Blink Mode** The blink mode makes the SGPIO blink at a fixed rate. The SIO controller features two blink modes that can be set independently. A SGPIO can then be configured to use either blink mode 0 or blink mode 1. The blink outputs are configured in SIO\_CFG.SIO\_BMODE\_0 and SIO\_CFG.SIO\_BMODE\_1. To synchronize the blink modes between different devices, reset the blink counter using SIO\_CFG.SIO\_BLINK\_RESET. All the SIO controllers on a device must be reset at same time to maintain the synchronization. The burst toggle mode of blink mode 1 toggles the output with every burst.

Table 165 · Blink Modes

| Register     | Description                                                                                                  |
|--------------|--------------------------------------------------------------------------------------------------------------|
| Blink Mode 0 | 0: 20 Hz blink frequency<br>1: 10 Hz blink frequency<br>2: 5 Hz blink frequency<br>3: 2.5 Hz blink frequency |
| Blink Mode 1 | 0: 20 Hz blink frequency<br>1: 10 Hz blink frequency<br>2: 5 Hz blink frequency<br>3: Burst toggle           |



**Link Activity Mode** The link activity mode makes the output blink when there is activity on the port module (Rx or Tx). The following table lists the mapping between the SIO port number and port modules.

Table 166 · SIO Controller Port Mapping

| 0         Port module 0           1         Port module 1           2         Port module 2           3         Port module 3           4         Port module 4           5         Port module 5           6         Port module 6           7         Port module 7           8         Port module 9           10         Port module 10           11         Free           12         Free           13         Free           14         Free           15         Free           16         Free           17         Free           18         Free           20         Free           21         Free           22         Free           23         Free           24         Free           25         Free           26         Free           27         Free           28         Free           30         Free           31         Free | SIO Port | SG0 Mapping    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|
| 2       Port module 2         3       Port module 3         4       Port module 4         5       Port module 5         6       Port module 6         7       Port module 7         8       Port module 8         9       Port module 9         10       Port module 10         11       Free         12       Free         13       Free         14       Free         15       Free         16       Free         17       Free         18       Free         20       Free         21       Free         22       Free         23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                 | 0        | Port module 0  |
| 3         Port module 3           4         Port module 4           5         Port module 5           6         Port module 7           8         Port module 8           9         Port module 9           10         Port module 10           11         Free           12         Free           13         Free           14         Free           15         Free           16         Free           17         Free           18         Free           20         Free           21         Free           22         Free           23         Free           24         Free           25         Free           26         Free           27         Free           28         Free           29         Free           30         Free                                                                                                       | 1        | Port module 1  |
| 4         Port module 4           5         Port module 5           6         Port module 6           7         Port module 7           8         Port module 8           9         Port module 9           10         Port module 10           11         Free           12         Free           13         Free           14         Free           15         Free           16         Free           17         Free           18         Free           20         Free           21         Free           22         Free           23         Free           24         Free           25         Free           26         Free           27         Free           28         Free           29         Free           30         Free                                                                                                       | 2        | Port module 2  |
| 5         Port module 5           6         Port module 6           7         Port module 7           8         Port module 8           9         Port module 9           10         Port module 10           11         Free           12         Free           13         Free           14         Free           15         Free           16         Free           17         Free           18         Free           20         Free           21         Free           22         Free           23         Free           24         Free           25         Free           26         Free           27         Free           28         Free           29         Free           30         Free                                                                                                                                         | 3        | Port module 3  |
| 6 Port module 6 7 Port module 7 8 Port module 8 9 Port module 9 10 Port module 10 11 Free 12 Free 13 Free 14 Free 15 Free 16 Free 17 Free 18 Free 20 Free 21 Free 22 Free 23 Free 24 Free 24 Free 25 Free 26 Free 27 Free 28 Free 29 Free 30 Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4        | Port module 4  |
| 7 Port module 7 8 Port module 8 9 Port module 9 10 Port module 10 11 Free 12 Free 13 Free 14 Free 15 Free 16 Free 17 Free 18 Free 20 Free 21 Free 22 Free 23 Free 24 Free 24 Free 25 Free 26 Free 27 Free 28 Free 29 Free 30 Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 5        | Port module 5  |
| 8       Port module 8         9       Port module 9         10       Port module 10         11       Free         12       Free         13       Free         14       Free         15       Free         16       Free         17       Free         18       Free         20       Free         21       Free         22       Free         23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                     | 6        | Port module 6  |
| 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 7        | Port module 7  |
| 10         Port module 10           11         Free           12         Free           13         Free           14         Free           15         Free           16         Free           17         Free           18         Free           20         Free           21         Free           22         Free           23         Free           24         Free           25         Free           26         Free           27         Free           28         Free           29         Free           30         Free                                                                                                                                                                                                                                                                                                                   | 8        | Port module 8  |
| 11       Free         12       Free         13       Free         14       Free         15       Free         16       Free         17       Free         18       Free         19       Free         20       Free         21       Free         22       Free         23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                           | 9        | Port module 9  |
| 12       Free         13       Free         14       Free         15       Free         16       Free         17       Free         18       Free         19       Free         20       Free         21       Free         22       Free         23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                 | 10       | Port module 10 |
| 13       Free         14       Free         15       Free         16       Free         17       Free         18       Free         19       Free         20       Free         21       Free         22       Free         23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11       | Free           |
| 14       Free         15       Free         16       Free         17       Free         18       Free         19       Free         20       Free         21       Free         22       Free         23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 12       | Free           |
| 15     Free       16     Free       17     Free       18     Free       19     Free       20     Free       21     Free       22     Free       23     Free       24     Free       25     Free       26     Free       27     Free       28     Free       29     Free       30     Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 13       | Free           |
| 16       Free         17       Free         18       Free         19       Free         20       Free         21       Free         22       Free         23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 14       | Free           |
| 17     Free       18     Free       19     Free       20     Free       21     Free       22     Free       23     Free       24     Free       25     Free       26     Free       27     Free       28     Free       29     Free       30     Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 15       | Free           |
| 18       Free         19       Free         20       Free         21       Free         22       Free         23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 16       | Free           |
| 19     Free       20     Free       21     Free       22     Free       23     Free       24     Free       25     Free       26     Free       27     Free       28     Free       29     Free       30     Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 17       | Free           |
| 20       Free         21       Free         22       Free         23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 18       | Free           |
| 21       Free         22       Free         23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 19       | Free           |
| 22       Free         23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 20       | Free           |
| 23       Free         24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 21       | Free           |
| 24       Free         25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 22       | Free           |
| 25       Free         26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 23       | Free           |
| 26       Free         27       Free         28       Free         29       Free         30       Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 24       | Free           |
| 27         Free           28         Free           29         Free           30         Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 25       | Free           |
| 28         Free           29         Free           30         Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 26       | Free           |
| 29 Free<br>30 Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 27       | Free           |
| 30 Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 28       | Free           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 29       | Free           |
| 31 Free                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 30       | Free           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 31       | Free           |

The link activity mode uses an envelope signal to gate the selected blinking pattern (blink mode 0 or blink mode 1). When the envelope signal is asserted, the output blinks, and when the envelope pattern is deasserted, the output is turned off. To ensure that even a single packet makes a visual blink, an activity pulse from the port module is extended to minimum 100 ms. If another packet is sent while the envelope



signal is asserted, the activity pulse is extended by another 100 ms. The polarity of the link activity modes can be set in SIO PORT CFG.BIT SOURCE.

The following illustration shows the link activity timing.

#### Figure 83 · Link Activity Timing



# 4.8.9.2 SIO Interrupt

The SIO controller can generate interrupts based on the value of the input value of the SGPIOs. All interrupts are level sensitive.

Interrupts are enabled using the two registers. Interrupts can be individually enabled for each port in SIO\_INTR\_ENA (32 bits) and in SIO\_CFG.SIO\_GPIO\_INTR\_ENA (4 bits) interrupts are enabled for the four inputs per port. In other words, SIO\_CFG.SIO\_GPIO\_INTR\_ENA is common for all 32 ports.

The SIO controller has four interrupt registers that each has one bit for each of the 128 GPIOs:

- SIO\_INTR\_RAW is high if the corresponding input bit is high (corrected for polarity as configured in SIO\_INTR\_POL). This register changes when the input changes.
- SIO\_INTR is high if the condition of the configured trigger mode for the bit is met. The trigger mode can be configured in SIO\_INTR\_TRIGGER0 and SIO\_INTR\_TRIGGER1 between level-triggered, edge-triggered, falling-edge-triggered, and rising-edge-triggered interrupt. This register is a sticky bit vector and can only be cleared by software. A bit is cleared by writing a 1 to the bit position.
- SIO\_INTR\_IDENT is the result of SIO\_INTR with the disabled interrupts (from SIO\_INTR\_ENA and SIO\_GPIO\_INTR\_ENA) removed. This register changes when SIO\_INTR or the enable registers change.

The SIO controller has one interrupt output connected to the main interrupt controller, which is asserted when one or more interrupts in SIO\_INTR\_IDENT are active. To determine which SGPIO is causing the interrupt, the CPU must read this register. The interrupt output remains high until all interrupts in SIO\_INTR\_IDENT are cleared (either by clearing SIO\_INTR or disabling the interrupts in SIO\_INTR\_ENA and SIO\_GPIO\_INTR\_ENA).

# 4.8.9.3 Loss of Signal Detection

The SIO controller can propagate loss of signal detection inputs directly to the signal detection input of the port modules. This is useful when, for example, SFP modules are connected to the device. The mapping between SIO ports and port modules is the same as for the link activity outputs; port 0 is connected to port module 0, port 1 is connected to port module 1, and so on.

The value of SGPIO bit 0 of each SIO port is forwarded directly to the loss of signal input on the corresponding port module. The port module must enable the loss of signal input locally.

Loss of signal can also be taken directly from overlaid functions on the regular GPIOs. In that case, the input from the SIO controller is ignored.

The polarity of the loss of signal input is configured using SIO\_INT\_POL, meaning the same polarity must be used for loss of signal detect and interrupt.

## 4.8.10 Fan Controller

The device includes a fan controller that can be used to control and monitor a system fan. A pulse width modulation (PWM) output regulates the fan speed. The fan speed is monitored using a TACHO input.



The fan controller is especially powerful when combined with the internal temperature sensor. For more information, see Temperature Sensor, page 214.

The following table lists the registers associated with the fan controller.

Table 167 • Fan Controller

| Register             | Description                    |
|----------------------|--------------------------------|
| DEVCPU_GCB::FAN_CFG  | General configuration          |
| DEVCPU_GCB::PWM_FREQ | Configuration of PWM frequency |
| DEVCPU_GCB::FAN_CNT  | Fan revolutions counter        |

The following table lists fan controller pins, which are overlaid on GPIOs. For more information about overlaid functions on the GPIOs for these signals, see GPIO Overlaid Functions, page 205.

Table 168 • Fan Controller Pins

| Register   | I/O | Description                          |
|------------|-----|--------------------------------------|
| TACHO/GPIO | I   | TACHO input for counting revolutions |
| PWM/GPIO   | 0   | PWM fan output                       |

The PWM output frequency depends on the value of DEVCPU\_GCB::PWM\_FREQ and the switch core clock frequency. If <code>pwm\_freq</code> is the desired PWM frequency and <code>core\_freq</code> is the switch core frequency, then DEVCPU\_GCB::PWM\_FREQ must be configured with value <code>core\_freq/pwm\_freq/256</code>. The DEVCPU\_GCB::PWM\_FREQ configuration register is 16bit wide and it defaults to value 24. The supported PWM frequency range depends on the core clock frequency. With 156.25MHz core frequency, the PWM can be configured in the range of 10Hz - 610kHz. The default PWM frequency is ~25kHz.

The low frequencies can be used for driving three-wire fans using a FET/transistor. The 25 kHz frequency can be used for four-wire fans that use the PWM input internally to control the fan. The duty cycle of the PWM output is programmable from 0% to 100%, with 8-bit accuracy. The polarity of the output can be controlled by FAN\_CFG.INV\_POL, so a duty-cycle of 100%, for example, can be either always low or always high.

The PWM output pin can be configured to act as a normal output or as an open-collector output, where the output value of the pin is kept low, but the output enable is toggled. The open-collector output mode is enabled by setting FAN\_CFG.PWM\_OPEN\_COL\_ENA.

**Note:** By using open-collector mode, it is possible to externally pull-up to a higher voltage than the maximum GPIO I/O supply. The GPIO pins are 3.3 V-tolerable.

The speed of the fan is measured using a 16-bit counter that counts the rising edges on the TACHO input. A fan usually gives one to four pulses per revolution, depending on the fan type. The counter value is available in the FAN\_CNT register. Depending on the value of FAN\_CFG.FAN\_STAT\_CFG, the FAN\_CNT register is updated in two different ways:

- If FAN\_CFG.FAN\_STAT\_CFG is set, the FAN\_CNT register behaves as a 16-bit wrapping counter that shows the total number of ticks on the TACHO input.
- If FAN\_CFG.FAN\_STAT\_CFG is cleared, the FAN\_CNT register is updated one time per second
  with the number of TACHO ticks received during the last second.

Optionally, the TACHO input is gated by the polarity-corrected PWM output by setting FAN\_CFG.GATE\_ENA, so that only TACHO pulses received while the polarity corrected PWM output is high are counted. Glitches on the TACHO input can occur right after the PWM output goes high. As a result, the gate signal is delayed by 10  $\mu$ s when PWM goes high. There is no delay when PWM goes low, and the length of the delay is not configurable. Software must read the counter value in FAN\_CNT and calculate the RPM of the fan.

An example of how to calculate the RPM of the fan is if the fan controller is configured to 100 Hz and a 20% duty cycle, each PWM pulse is high in 2 ms and low in 8 ms. If gating is enabled, the gating of the



TACHO input is open in 1.99 ms and closed in 8.01 ms. If the fan is turning with 100 RPMs and gives two TACHO pulses per revolution, it will ideally give 200 pulses per minute. TACHO pulses are only counted in 19.99% of the time, so it will give  $200 \times 0.1999 = 39.98$  pulses per minute. If the additional 10 µs gating time is ignored, the counter value is multiplied by 2.5 to get the RPM value, because there is a 20% duty cycle with two TACHO pulses per revolution. By multiplying with 2.5, the RPM value is calculated to 99.95, which is 0.05% off the correct value (due to the 10 µs gating time).

# 4.8.11 Temperature Sensor

This section provides information about the on-die temperature sensor. When enabled the temperature sensor logic will continually monitor the temperature of the die and make this available for software.

The following table lists the registers associated with the temperature monitor.

Table 169 · Temperature Sensor Registers

| Register               | Description        |
|------------------------|--------------------|
| HSIO::TEMP_SENSOR_CTRL | Enabling of sensor |
| HSIO::TEMP_SENSOR_STAT | Temperature value  |

The temperature sensor is enabled by setting TEMP\_SENSOR\_CTRL.SAMPLE\_ENA. After this the temperature sensor will sample temperature every 500 µs and show current temperature through TEMP\_SENSOR\_STATE.TEMP. The formula for converting TEMP field value to centigrade temperature is:

Temp (°C) =  $177.4 - 0.8777 \times TEMP\_SENSOR\_STATE.TEMP$ 

It takes approximately 500 µs after setting SAMPLE\_ENA until the first temperature sample is ready. The TEMP SENSOR SATE.TEMP VALID field is set when the temperature value is available.

# 4.8.12 Memory Integrity Monitor

Soft errors happen in all integrated circuits, these are a result of natural alpha decay, cosmic radiation, or electrical disturbances in the environment in which the device operates. The chance of soft errors happening in a memory (RAM) is higher than for flip-flop based logic, because the memory structures are physically small and changes require less outside force than in flip flops. The device has built-in protection from soft errors by using error correcting code (ECC) on critical memories. In addition, the device allows monitoring and reporting of soft error events.

The following table lists the registers associated with the memory integrity monitor.

Table 170 · Integrity Monitor Registers

| Register                 | Description                                     |
|--------------------------|-------------------------------------------------|
| DEVCPU_GCB::MEMITGR_CTRL | Trigger monitor state changes.                  |
| DEVCPU_GCB::MEMITGR_STAT | Current state of the monitor and memory status. |
| DEVCPU_GCB::MEMITGR_INFO | Shows indication when in DETECT state.          |
| DEVCPU_GCB::MEMITGR_IDX  | Shows memory index when in DETECT state.        |
| DEVCPU_GCB::MEMITGR_DIV  | Monitor speed.                                  |

The memory integrity monitor looks for memory soft-error indications. Correctable (single bit) and non-correctable (multibit or parity) indications are detected during memory read and can be reported to software by the ITGR software interrupt. For information about how to enable this interrupt, see Interrupt Controller, page 217.

The memory integrity monitor operates in three different states: IDLE, LISTEN, and DETECT. After a reset, the monitor starts in the IDLE state.



**IDLE** The monitor is deactivated and in quiet mode. In IDLE mode, the memories still correct, detect, and store indications locally, but they are not able to report indications to the monitor.

**LISTEN** In the LISTEN state, the monitor looks for indications in the memories.

MEMITGR STAT.INDICATION is set (and interrupt is asserted) when indications are detected.

**DETECT** DETECT state is used when indications are read from the memories. It means that a valid indication is available in MEMITGR INFO and the corresponding memory index in MEMITGR IDX.

The current state of the monitor is reported in MEMITGR\_STAT.MODE\_IDLE, MEMITGR\_STAT.MODE\_DETECT, and MEMITGR\_STAT.MODE\_LISTEN. Software initiates transitions between states by setting the one-shot MEMITGR\_CTRL.ACTIVATE field. It may take some time to transition from one state to the next. The MEMITGR\_CTR.ACTIVATE field is not cleared before the next state is reached (also the MEMITGR\_STAT.MODE\_BUSY field is set while transitioning between states).

Figure 84 · Monitor State Diagram



The first time after reset that MEMITGR\_CTRL.ACTIVATE is set, the monitor resets the detection logic in all the memories and transitions directly from IDLE to LISTEN state.

Before setting MEMITGR\_CTRI.ACTIVATE for the first time, speed up the monitor by setting MEMITGR\_DIV.MEM\_DIV to the value specified in the registers list. The memories of the PCIe MAC are clock-gated and bypassed when PCIe interface is not enabled; enable monitoring of PCIe MAC memories by setting ICPU\_CFG::PCIE\_CFG.MEM\_RING\_CORE\_ENA. This field must not be set when PCIe interface is not enabled.

To read out indications, first transition from LISTEN to IDLE, then continue transitioning until the LISTEN state is reached. Every time the monitor ends up in the DETECT state, an indication is available in the MEMITGR\_INFO and MEMITGR\_IDX registers. Each memory stores one indication. Indications are cleared when they are read by way of the monitor. Each indication contains four flags and one memory address.



- The MEM\_ERR flag is set when a non-correctable upset is detected and the corresponding address is available in MEM\_ADDR.
- The MEM\_ERR\_OVF flag is set when a non-correctable upset is detected for which address could not be stored.
- The MEM\_COR flag is set when a correctable upset is detected and the corresponding address is available in MEM\_ADDR.
- The MEM\_COR\_OVF flag is set when a correctable upset is detected for which address could not be stored.

Information about non-correctable upsets is prioritized over correctable upsets. Address can only be saved when the monitor is in LISTEN mode. The following flowchart shows how the detection logic sets flags and address.

Figure 85 · Memory Detection Logic



If the MEM\_ERR\_OVF or MEM\_COR\_OVF flag is set, at least one event has occurred for which the address could not be stored.

The following table shows ECC-enabled memories in the device, their index, and the recommended approach for handling indications. If the controller reports an index that is not mentioned in the list, the recommended approach is to reboot the device.

Table 171 · Memories with Integrity Support

| Index  | Description                                                             |
|--------|-------------------------------------------------------------------------|
| Others | For unlisted indexes, the recommended approach is to reboot the device. |

The VCore-III CPU implements parity protection of all VCore-III cache structures as specified by MIPS architecture. For information about how to enable parity protection and interrupt on parity upsets, see the MIPS documentation.



Reading from uninitialized memory locations has a high plausibility of triggering non correctable or correctable indications. This is useful when developing integrity monitor software driver. For example, powering up a system without initializing the VCAPs and reading actions and sticky bits will trigger monitor indications. Note that the contents of memories are not changed by device reset, so power cycle is needed to reset the memories.

# 4.8.13 Interrupt Controller

This section provides information about the VCore-III interrupt controller.

The following table lists the registers associated with the interrupt controller.

Table 172 · Interrupt Controller Registers

| Register                   | Description                                                         |
|----------------------------|---------------------------------------------------------------------|
| ICPU_CFG::INTR_RAW         | Current value of interrupt inputs                                   |
| ICPU_CFG::INTR_BYPASS      | Force non-sticky function                                           |
| ICPU_CFG::INTR_TRIGGER     | Configure edge or level sensitive events                            |
| ICPU_CFG::INTR_FORCE       | Force events (for software debug)                                   |
| ICPU_CFG::INTR_STICKY      | Currently logged events                                             |
| ICPU_CFG::INTR_ENA         | Enable of interrupt sources                                         |
| ICPU_CFG::INTR_ENA_CLR     | Atomic clear of bits in INTR_ENA                                    |
| ICPU_CFG::INTR_ENA_SET     | Atomic set of bits in INTR_ENA                                      |
| ICPU_CFG::INTR_IDENT       | Currently enabled and interrupting sources                          |
| ICPU_CFG::DST_INTR_MAP     | Mapping of interrupt sources to destinations                        |
| ICPU_CFG::DST_INTR_IDENT   | Currently enabled, mapped, and interrupting sources per destination |
| ICPU_CFG::DEV_INTR_POL     | Polarity of module interrupt inputs                                 |
| ICPU_CFG::DEV_INTR_RAW     | Current value of module interrupts                                  |
| ICPU_CFG::DEV_INTR_BYPASS  | Force non-sticky function for module interrupts                     |
| ICPU_CFG::DEV_INTR_TRIGGER | Configure edge or level sensitive events for module interrupts      |
| ICPU_CFG::DEV_INTR_STICKY  | Currently logged module interrupt events                            |
| ICPU_CFG::DEV_INTR_ENA     | Enable of module interrupts                                         |
| ICPU_CFG::DEV_INTR_IDENT   | Currently interrupting and enabled module interrupts                |
| ICPU_CFG::EXT_SRC_INTR_POL | Polarity of external interrupt inputs.                              |
| ICPU_CFG::EXT_DST_INTR_POL | Polarity of external interrupt outputs.                             |
| ICPU_CFG::EXT_DST_INTR_DRV | Drive mode for external interrupt outputs                           |

The interrupt controller maps interrupt sources from VCore-III and switch core blocks, port modules, and external interrupt inputs to four interrupt destinations. Two interrupt destinations are mapped to the VCore-III CPU, and two can be transmitted from the device using the overlaid functions on GPIOs or using PCle inband interrupt signaling.



The following table lists the available interrupt sources in the device.

Table 173 · Interrupt Sources

| Source Name | Description                                                                                                                                                                                                                                    |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEV         | Aggregated port module interrupt. This interrupt is asserted if there is an active and enabled interrupt from any of the device's port modules. See Port Module Interrupts. This interrupt has bit index 0 in INTR_* and DST_INTR_* registers. |
| EXT_SRC0    | External interrupt source 0. See External Interrupts. This interrupt has bit index 1 in INTR_* and DST_INTR_* registers.                                                                                                                       |
| EXT_SRC1    | External interrupt source 1. See External Interrupts. This interrupt has bit index 2 in INTR_* and DST_INTR_* registers.                                                                                                                       |
| TIMER0      | Timer 0 interrupt. See Timers. This interrupt has bit index 3 in INTR_* and DST_INTR_* registers.                                                                                                                                              |
| TIMER1      | Timer 1 interrupt. See Timers. This interrupt has bit index 4 in INTR_* and DST_INTR_* registers.                                                                                                                                              |
| TIMER2      | Timer 2 interrupt. See Timers. This interrupt has bit index 5 in INTR_* and DST_INTR_* registers.                                                                                                                                              |
| UART        | UART interrupt. See UART Interrupt. This interrupt has bit index 6 in INTR_* and DST_INTR_* registers.                                                                                                                                         |
| UART2       | UART2 interrupt. See UART Interrupt. This interrupt has bit index 7 in INTR_* and DST_INTR_* registers.                                                                                                                                        |
| TWI         | TWI interrupt. See Two-Wire Serial Interface Interrupt. This interrupt has bit index 8 in INTR_* and DST_INTR_* registers.                                                                                                                     |
| SIMC        | Serial Master Controller interrupt. See Serial Master Controller Interrupt. This interrupt has bit index 9 in INTR_* and DST_INTR_* registers.                                                                                                 |
| SW0         | Software interrupt 0. See Mailbox and Semaphores. This interrupt has bit index 10 in INTR_* and DST_INTR_* registers.                                                                                                                          |
| SW1         | Software interrupt 1. See Mailbox and Semaphores. This interrupt has bit index 11 in INTR_* and DST_INTR_* registers.                                                                                                                          |
| SGPIO0      | Serial GPIO interrupt 0. See SIO Interrupt. This interrupt has bit index 12 in INTR_* and DST_INTR_* registers.                                                                                                                                |
| GPIO        | Parallel GPIO interrupt. See GPIO Interrupt. This interrupt has bit index 13 in INTR_* and DST_INTR_* registers.                                                                                                                               |
| MIIMO       | MIIM Controller 0 interrupt. See MII Management Interrupt. This interrupt has bit index 14 in INTR_* and DST_INTR_* registers.                                                                                                                 |
| MIIM1       | MIIM Controller 1 interrupt. See MII Management Interrupt. This interrupt has bit index 15 in INTR_* and DST_INTR_* registers.                                                                                                                 |
| FDMA        | Frame DMA interrupt, see FDMA Events and Interrupts. This interrupt has bit index 16 in INTR_* and DST_INTR_* registers.                                                                                                                       |
| ANA         | Analyzer interrupt. See Interrupt Handling. This interrupt has bit index 17 in INTR_* and DST_INTR_* registers.                                                                                                                                |
| PTP_RDY     | Time stamp ready interrupt. See Hardware Time Stamping Module. This interrupt has bit index 18 in INTR_* and DST_INTR_* registers.                                                                                                             |
| PTP_SYNC    | PTP synchronization interrupt. See Master Timer. This interrupt has bit index 19 in INTR_* and DST_INTR_* registers.                                                                                                                           |
| ITGR        | Memory integrity interrupt. See Memory Integrity Monitor, page 214. This interrupt has bit index 20 in INTR_* and DST_INTR_* registers.                                                                                                        |



Table 173 · Interrupt Sources (continued)

| Source Name | Description                                                                                                                |
|-------------|----------------------------------------------------------------------------------------------------------------------------|
| XTR_RDY     | Extraction data ready interrupt. See Frame Extraction. This interrupt has bit index 21 in INTR_* and DST_INTR_* registers. |
| INJ_RDY     | Injection ready interrupt. See Frame Injection. This interrupt has bit index 22 in INTR_* and DST_INTR_* registers.        |
| PCIE        | PCIe interrupt. See Power Management. This interrupt has bit index 23 in INTR_* and DST_INTR_* registers.                  |

The following table lists the available interrupt destinations in the device.

Table 174 · Interrupt Destinations

| <b>Destination Name</b> | Description                                                                                                                |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------|
| CPU0                    | Interrupt 0 to VCore-III CPU. This interrupt has replication index 0 in DST_INTR_* registers.                              |
| CPU1                    | Interrupt 1 to VCore-III CPU. This interrupt has replication index 1 in DST_INTR_* registers.                              |
| EXT_DST0                | External interrupt destination 0. See External Interrupts. This interrupt has replication index 2 in DST_INTR_* registers. |
| EXT_DST1                | External interrupt destination 1. See External Interrupts. This interrupt has replication index 3 in DST_INTR_* registers. |

All interrupts, events, and indications inside in the interrupt controller are active high. If an interrupt source supports polarity correction, it is applied before going into the interrupt controller. If an interrupt destination supports polarity correction, it is applied after leaving the interrupt controller.

# 4.8.13.1 Interrupt Source Configuration

Interrupt sources are handled identically inside the interrupt controller. This section describes interrupt source n, which refers to the bit index of that interrupt source in the INTR\_\* and DST\_INTR\_\* registers. The following illustration shows the logic associated with a single interrupt source.

Figure 86 · Interrupt Source Logic



The current value of an interrupt source is available in INTR\_RAW.INTR\_RAW[n]. INTR\_STICKY.INTR\_STICKY[n] is set when the interrupt controller detects an interrupt. There are two detection methods:

- When INTR\_TRIGGER.INTR\_TRIGGER[n] is set to level-activated, the interrupt controller continually sets INTR\_STICKY.INTR\_STICKY[n] for as long as the interrupt source is active.
- When INTR\_TRIGGER.INTR\_TRIGGER[n] is set to edge-triggered, the interrupt controller only sets INTR\_STICKY.INTR\_STICKY[n] when the interrupt source changes value.



- When INTR\_TRIGGER.INTR\_TRIGGER[n] is set to falling-edge-triggered, the interrupt controller only sets INTR\_STICKY.INTR\_STICKY[n] when the interrupt source changes from active to inactive value.
- When INTR\_TRIGGER.INTR\_TRIGGER[n] is set to rising-edge-triggered, the interrupt controller only sets INTR\_STICKY.INTR\_STICKY[n] when the interrupt source changes from inactive to active value.

Software can clear INTR\_STICKY.INTR\_STICKY[n] by writing 1 to bit n. However, the interrupt controller will immediately set this bit again if the source input is still active (when INTR\_TRIGGER is 0) or if it sees a triggering event on the source input (when INTR\_TRIGGER different from 0).

The interrupt source is enabled in INTR\_ENA.INTR\_ENA[n]. When INTR\_STICKY.INTR\_STICKY[n] is set and the interrupt is enabled, the interrupt is indicated towards the interrupt destinations. For more information, see Interrupt Destination Configuration. An active and enabled interrupt source sets INTR\_IDENT.INTR\_IDENT[n].

On rare occasions it is desirable to bypass the stickiness of interrupt sources and use INTR\_RAW.INTR\_RAW[n] directly instead of INTR\_STICKY.INTR\_STICKY[n]. Set INTR\_BYPASS.INTR\_BYPASS[n] to enable bypass and ignore INTR\_STICKY and INTR\_TRIGGER configurations.

**Note** The bypass function may be useful for some software interrupt handler architectures. It should only be used for interrupt sources that are guaranteed to be sticky in the source block. For example, the GPIO interrupts that are generated from sticky bits in DEVCPU\_GCB::GPIO\_INTR may be applicable for the bypass mode.

# 4.8.13.2 Interrupt Destination Configuration

The four interrupt destinations are handled identically in the interrupt controller. This section describes destination d, which refers to the replication index of that interrupt in the DST\_INTR\_\* registers. The following illustration shows the logic associated with a single interrupt destination.

#### Figure 87 · Interrupt Destination Logic



The interrupt destination can enable individual sources for interrupt by writing a mask to DST\_INTR\_MAP[d].DST\_INTR\_MAP. When a source is enabled in DST\_INTR\_MAP then an interrupt from this source will be propagated to the interrupt destination.

The currently active and enabled source interrupts for a destination can be seen by reading DST\_INTR\_IDENT[d].DST\_INTR\_IDENT.

## 4.8.13.3 Port Module Interrupts

Each port module can generate an interrupt. Because there are too many modules to handle the interrupts in parallel with the other source interrupts in the INTR\_\* registers, the port module interrupts are aggregated in a separate source interrupt hierarchy before being presented to the interrupt controller source logic as the DEV source interrupt.



Figure 88 · Port Module Interrupt Logic



The module interrupt polarity is configurable in DEV\_INTR\_POL.DEV\_INTR\_POL[m].

DEV\_INTR\_RAW, DEV\_INTR\_TRIGGER, DEV\_INTR\_STICKY, DEV\_INTR\_BYPASS, DEV\_INTR\_ENA, and DEV\_INTR\_IDENT works in the same way as the INTR\_\* counterparts, see Interrupt Source Configuration for more information.

The final step when handling module interrupts is an aggregation of all individual module interrupts to the DEV source interrupt.

#### 4.8.13.4 External Interrupts

The interrupt controller supports two external source interrupts (inputs to the device) and two external destination interrupts (outputs from the device). The external interrupts are mapped to GPIOs using overlaid functions. For more information about overlaid functions on the GPIOs for these signals, see GPIO Overlaid Functions, page 205.

Source and destination interrupts works independently from each other and can be used at the same time. The polarity (active high or low) of source and destination interrupts is configured in EXT\_SRC\_INTR\_POL and EXT\_DST\_INTR\_POL respectively.

| Table 175 • External Interrupt Pin |
|------------------------------------|
|------------------------------------|

| Register      | I/O | Description                                                                                                                                                          |
|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQ0_IN/GPIO  | 1   | External Source Interrupt 0. Polarity is configured in EXT_SRC_INTR_POL.EXT_INTR_POL[0].                                                                             |
| IRQ1_IN/GPIO  | I   | External Source Interrupt 1. Polarity is configured in EXT_SRC_INTR_POL.EXT_INTR_POL[1].                                                                             |
| IRQ0_OUT/GPIO | 0   | External Destination Interrupt 0. Polarity is configured in EXT_DST_INTR_POL.EXT_INTR_POL[0]. This interrupt can also be mapped to GPIO (replaces source interrupt). |
| IRQ1_OUT/GPIO | 0   | External Destination Interrupt 1. Polarity is configured in EXT_DST_INTR_POL.EXT_INTR_POL[1]. This interrupt can also be mapped to GPIO (replaces source interrupt). |

For destination interrupts it is possible to drive the output pin permanently or emulate open-collector output.

- To drive permanently, configure EXT\_INTR\_DRV[e] = 0.
- To emulate open collector output, configure EXT\_INTR\_DRV[e] = 1 and EXT\_INTR\_POL[e] = 0. To safely enable open-collector output, the EXT\_INTR\_DRV and EXT\_INTR\_POL registers must be configured before enabling the overlaid function in the GPIO controller.

**Note:** Open collector output mode is required when multiple interrupt sources are hooked up to the same interrupt wire on the PCB and the wire is be pulled high with a resistor. Each interrupt source can then drive the wire low through open-collector output when they want to signal interrupt.



# 5 Features

This section provides information about specific features supported by individual blocks in the device and how these features are administrated by configurations across the entire device. Examples of various standard features are included such as the support for different spanning tree versions and VLAN operations, as well as more advanced features such as QoS and VCAP.

# 5.1 Switch Control

This section provides information about the minimum requirements for switch operation.

#### 5.1.1 Switch Initialization

The following initialization sequence is required to ensure proper operation of the switch.

- 1. Soft-reset the switch core:
  - DEVCPU\_GCB::SOFT\_RST.SOFT\_SWC\_RST = 1
- Wait for DEVCPU\_GCB::SOFT\_RST.SOFT\_SWC\_RST to clear. Initialize memories:

```
SYS::RESET_CFG.MEM_ENA = 1
SYS::RESET_CFG.MEM_INIT = 1
```

- 3. Wait 100 µs for memories to initialize (SYS::RESET\_CFG.MEM\_INIT cleared).
- Enable the switch core: SYS::RESET\_CFG.CORE\_ENA = 1
- 5. Enable each port module through QSYS:PORT:SWITCH PORT MODE.PORT ENA = 1

# 5.2 Port Module Control

This section provides information about the features and configurations for port reset and port counters.

## 5.2.1 Port Reset Procedure

When changing a switch port's mode of operation or restarting a switch port, the following port reset procedure must be followed:

- Disable the MAC frame reception in the switch port. DEV::MAC ENA CFG.RX ENA = 0
- Disable traffic being sent to or from the switch port. QSYS:PORT:SWITCH\_PORT\_MODE\_ENA = 0
- Disable shaping to speed up flushing of frames. QSYS::PORT MODE.DEQUEUE DIS = 1
- 4. Wait at least the time it takes to receive a frame of maximum length at the port.
  - Worst-case delays for 10 kilobyte jumbo frames are:
  - 8 ms on a 10M port
  - 800 µs on a 100M port
  - 80 μs on a 1G port
  - 32 µs on a 2.5G port
- 5. Disable HDX backpressure.

```
SYS::FRONT PORT MODE.HDX MODE = 0
```

- Flush the queues associated with the port. REW:PORT:PORT\_CFG.FLUSH\_ENA = 1
- Enable dequeuing from the egress queues. QSYS::PORT\_MODE.DEQUEUE\_DIS = 0
- Wait until flushing is complete. QSYS:PORT:SW\_STATUS.EQ\_AVAIL must return 0
- 9. Reset the switch port by setting the following reset bits in CLOCK CFG:



- DEV::CLOCK\_CFG.MAC\_TX\_RST = 1
- DEV::CLOCK\_CFG.MAC\_RX\_RST = 1
- DEV::CLOCK CFG.PORT RST = 1
- Clear flushing again.
   REW:PORT:PORT CFG.FLUSH ENA = 0
- 11. Set up the switch port to the new mode of operation. Keep the reset bits in CLOCK CFG set.
- 12. Release the switch port from reset by clearing the reset bits in CLOCK\_CFG.

Note: It is not necessary to reset the SerDes macros.

# 5.2.2 Port Counters

The statistics collected in each port module provide monitoring of various events. This section describes how industry-standard Management Information Bases (MIBs) can be implemented using the counter set in the device. The following MIBs are considered.

- · RMON statistics group (RFC 2819)
- IEEE 802.3-2005 Annex 30A counters
- SNMP interfaces group (RFC 2863)
- · SNMP Ethernet-like group (RFC 3536)

# 5.2.2.1 RMON Statistics Group (RFC 2819)

The following table provides the mapping of RMON counters to port counters.

Table 176 · Mapping of RMON Counters to Port Counters

| RMON Counter                   | RX/TX | Switch Core Implementation                                                                                                                                                |
|--------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EtherStatsDropEvents           | RX    | C_RX_CAT_DROP + C_DR_TAIL + sum of C_DR_YELLOW_PRIO_x + sum of C_DR_GREEN_PRIO_x, where x is 0 through 7.                                                                 |
| EtherStatsOctets               | RX    | C_RX_OCT                                                                                                                                                                  |
| EtherStatsPkts                 | RX    | C_RX_SHORT + C_RX_FRAG + C_RX_JABBER + C_RX_LONG + C_RX_SZ_64 + C_RX_SZ_65_127 + C_RX_SZ_128_255 + C_RX_SZ_256_511 + C_RX_SZ_512_1023 + C_RX_SZ_1024_1526 + C_RX_SZ_JUMBO |
| EtherStatsBroadcastPkts        | RX    | C_RX_BC                                                                                                                                                                   |
| EtherStatsMulticastPkts        | RX    | C_RX_MC                                                                                                                                                                   |
| EtherStatsCRCAlignErrors       | RX    | C_RX_CRC                                                                                                                                                                  |
| EtherStatsUndersizePkts        | RX    | C_RX_SHORT                                                                                                                                                                |
| EtherStatsOversizePkts         | RX    | C_RX_LONG                                                                                                                                                                 |
| EtherStatsFragments            | RX    | C_RX_FRAG                                                                                                                                                                 |
| EtherStatsJabbers              | RX    | C_RX_JABBER                                                                                                                                                               |
| EtherStatsPkts64Octets         | RX    | C_RX_SZ_64                                                                                                                                                                |
| EtherStatsPkts65to127Octets    | RX    | C_RX_SZ_65_127                                                                                                                                                            |
| EtherStatsPkts128to255Octets   | RX    | C_RX_SZ_128_255                                                                                                                                                           |
| EtherStatsPkts256to511Octets   | RX    | C_RX_SZ_256_511                                                                                                                                                           |
| EtherStatsPkts512to1023Octets  | RX    | C_RX_SZ_512_1023                                                                                                                                                          |
| EtherStatsPkts1024to1518Octets | RX    | C_RX_SZ_1024_1526                                                                                                                                                         |
| EtherStatsDropEvents           | TX    | C_TX_DROP + C_TX_AGE                                                                                                                                                      |



Table 176 ⋅ Mapping of RMON Counters to Port Counters (continued)

| RMON Counter                   | RX/TX | Switch Core Implementation                                                                                             |
|--------------------------------|-------|------------------------------------------------------------------------------------------------------------------------|
| EtherStatsOctets               | TX    | C_TX_OCT                                                                                                               |
| EtherStatsPkts                 | TX    | C_TX_SZ_64 + C_TX_SZ_65_127 + C_TX_SZ_128_255 + C_TX_SZ_256_511 + C_TX_SZ_512_1023 + C_TX_SZ_1024_1526 + C_TX_SZ_JUMBO |
| EtherStatsBroadcastPkts        | TX    | C_TX_BC                                                                                                                |
| EtherStatsMulticastPkts        | TX    | C_TX_MC                                                                                                                |
| EtherStatsCollisions           | TX    | C_TX_COL                                                                                                               |
| EtherStatsPkts64Octets         | TX    | C_TX_SZ_64                                                                                                             |
| EtherStatsPkts65to127Octets    | TX    | C_TX_SZ_65_127                                                                                                         |
| EtherStatsPkts128to255Octets   | TX    | C_TX_SZ_128_255                                                                                                        |
| EtherStatsPkts256to511Octets   | TX    | C_TX_SZ_256_511                                                                                                        |
| EtherStatsPkts512to1023Octets  | TX    | C_TX_SZ_512_1023                                                                                                       |
| EtherStatsPkts1024to1518Octets | TX    | C_TX_SZ_1024_1526                                                                                                      |

# 5.2.2.2 IEEE 802.3-2005 Annex 30A Counters

This section provides the mapping of IEEE 802.3-2005 Annex 30A counters to port counters. Only counter groups with supported counters are listed.

Table 177 · Mandatory Counters

| Counter                   | Rx/Tx | Switch Core Implementation                                                                                             |
|---------------------------|-------|------------------------------------------------------------------------------------------------------------------------|
| aFramesTransmittedOK      | TX    | C_TX_SZ_64 + C_TX_SZ_65_127 + C_TX_SZ_128_255 + C_TX_SZ_256_511 + C_TX_SZ_512_1023 + C_TX_SZ_1024_1526 + C_TX_SZ_JUMBO |
| aSingleCollisionFrames    | TX    | Not available.                                                                                                         |
| aMultipleCollisionFrames  | TX    | Not available.                                                                                                         |
| aFramesReceivedOK         | RX    | Sum of C_RX_GREEN_PRIO_x + C_RX_YELLOW_PRIO_x, where x is 0 through 7.                                                 |
| aFrameCheckSequenceErrors | RX    | Not available. C_RX_CRC is the sum of FCS and alignment errors.                                                        |
| aAlignmentErrors          | RX    | Not available. C_RX_CRC is the sum of FCS and alignment errors.                                                        |

Table 178 · Optional Counters

| Counter                    | RX/TX | Switch Core Implementation |  |
|----------------------------|-------|----------------------------|--|
| aMulticastFramesXmittedOK  | TX    | C_TX_MC                    |  |
| aBroadcastFramesXmittedOK  | TX    | C_TX_BC                    |  |
| aMulticastFramesReceivedOK | RX    | C_RX_MC                    |  |
| aBroadcastFramesReceivedOK | RX    | C_RX_BC                    |  |
| alnRangeLengthErrors       | RX    | Not available              |  |
| aOutOfRangeLengthField     | RX    | Not available              |  |
|                            |       |                            |  |



Table 178 · Optional Counters (continued)

| Counter             | RX/TX | Switch Core Implementation |
|---------------------|-------|----------------------------|
| aFrameTooLongErrors | RX    | C_RX_LONG                  |

Table 179 · Recommended MAC Control Counters

| Counter                      | RX/TX | Switch Core Implementation |
|------------------------------|-------|----------------------------|
| aMACControlFramesTransmitted | TX    | Not available              |
| aMACControlFramesReceived    | RX    | C_RX_CONTROL               |
| aUnsupportedOpcodesReceived  | RX    | Not available              |

Table 180 · Pause MAC Control Recommended Counters

| Counter                           | RX/TX | Switch Core Implementation |
|-----------------------------------|-------|----------------------------|
| aPauseMACControlFramesTransmitted | TX    | C_TX_PAUSE                 |
| aPauseMACControlFramesReceived    | RX    | C_RX_PAUSE                 |

# 5.2.2.3 SNMP Interfaces Group (RFC 2863)

The following table provides the mapping of SNMP interfaces group counters to port counters.

Table 181 · Mapping of SNMP Interfaces Group Counters to Port Counters

| Counter                   | RX/TX | Switch Core Implementation                                     |
|---------------------------|-------|----------------------------------------------------------------|
| IfInOctets                | RX    | C_RX_OCT                                                       |
| IfInUcastPkts             | RX    | C_RX_UC                                                        |
| IfInNUcastPkts            | RX    | C_RX_BC + C_RX_MC                                              |
| IfInBroadcast (RFC 1573)  | RX    | C_RX_BC                                                        |
| IfInMulticast (RFC 1573)  | RX    | C_RX_MC                                                        |
| IfInDiscards              | RX    | C_DR_TAIL + C_RX_CAT_DROP                                      |
| IfInErrors                | RX    | C_RX_CRC + C_RX_SHORT + C_RX_FRAG<br>+ C_RX_JABBER + C_RX_LONG |
| IfInUnknownProtos         | RX    | Always zero.                                                   |
| IfOutOctets               | TX    | C_TX_OCT                                                       |
| IfOutUcastPkts            | TX    | C_TX_UC                                                        |
| IfOutNUcastPkts           | TX    | C_TX_BC + C_TX_MC                                              |
| ifOutMulticast (RFC 1573) | TX    | C_TX_MC                                                        |
| ifOutBroadcast (RFC 1573) | TX    | C_TX_BC                                                        |
| IfOutDiscards             | TX    | Always zero.                                                   |
| IfOutErrors               | TX    | C_TX_DROP + C_TX_AGE                                           |



# 5.2.2.4 SNMP Ethernet-Like Group (RFC 3536)

The following table provides the mapping of SNMP Ethernet-like group counters to port counters.

Table 182 · Mapping of SNMP Ethernet-Like Group Counters to Port Counters

| Counter                            | RX/TX | Switch Core Implementation                                                       |
|------------------------------------|-------|----------------------------------------------------------------------------------|
| dot3StatsAlignmentErrors           | RX    | Not available. C_RX_CRC is the sum of FCS and alignment errors.                  |
| dot3StatsFCSErrors                 | RX    | Not available. C_RX_CRC is the sum of FCS and alignment errors.                  |
| dot3StatsSingleCollisionFrames     | TX    | Not available.                                                                   |
| dot3StatsMultipleCollisionFrames   | TX    | Not available.                                                                   |
| dot3StatsSQETestErrors             | RX    | Not applicable.                                                                  |
| dot3StatsDeferredTransmissions     | TX    | Not available.                                                                   |
| dot3StatsLateCollisions            | TX    | Not available. C_TX_DROP is the sum of Late collisions and Excessive collisions. |
| dot3StatsExcessiveCollisions       | TX    | Not available. C_TX_DROP is the sum of Late collisions and Excessive collisions. |
| dot3StatsInternalMacTransmitErrors | TX    | Not applicable. Always 0.                                                        |
| dot3StatsCarrierSenseErrors        | TX    | Not available.                                                                   |
| dot3StatsFrameTooLongs             | RX    | C_RX_LONG.                                                                       |
| dot3StatsInternalMacReceiveErrors  | RX    | Not applicable. Always 0.                                                        |
| dot3InPauseFrames                  | RX    | C_RX_PAUSE.                                                                      |
| dot3OutPauseFrames                 | TX    | C_TX_PAUSE.                                                                      |

# 5.3 Layer-2 Switch

This section describes the following Layer-2 switch features.

- Switching
- VLAN and GVRP
- · Rapid and Multiple Spanning Tree
- Link aggregation
- Port-based access control
- Mirroring
- SNMP support

# 5.3.1 Basic Switching

Basic switching covers forwarding, address learning, and address aging.

#### 5.3.1.1 Forwarding

The device contains a Layer-2 switch and frames are forwarded using Layer-2 information only. Exceptions to this are possible using VCAP capabilities. For example, to provide source-specific IP multicast forwarding.

The switch is designed to comply with the IEEE Bridging standard in Std 802.1D and the IEEE VLAN standard in Std 802.1Q:

- Unicast frames are forwarded to a single destination port that corresponds to the DMAC.
- Multicast frames are forwarded to multiple ports determined by the DMAC multicast group. The CPU
  configures multicast groups in the MAC table and the port group identifier (PGID) table. A multicast
  group can span across any set of ports.



- Broadcast frames (DMAC = FF-FF-FF-FF-FF) are, by default, flooded to all ports except the
  ingress port. Also, in compliance with the standard, a unicast or multicast frame with unknown
  DMAC is flooded to all ports except the ingress port. It is possible to configure flood masks to restrict
  the flooding of frames. There are separate flood masks for the following frame types:
  - Unicast (ANA::FLOODING.FLD UNICAST)
  - Layer 2 multicast (ANA::FLOODING.FLD MULTICAST)
  - Layer 2 broadcast (ANA::FLOODING.FLD BROADCAST)
  - IPv4 multicast data (ANA::FLOODING IPMC.FLD MC4 DATA)
  - IPv4 multicast control (ANA::FLOODING IPMC.FLD MC4 CTRL)
  - IPv6 multicast data (ANA::FLOODING IPMC.FLD MC6 DATA)
  - IPv6 multicast control (ANA::FLOODING IPMC.FLD MC6 CTRL)

For frames with a known destination MAC address, the destination mask comes from an entry in the port group identifier table (ANA::PGID). The PGID table contains 92 entries (entry 0 through 91), where entry 0 through 63 are used for destination masks. The remaining PGID entries are used for other parts of the forwarding and are described below.

The following table shows the PGID table organization.

Table 183 · Port Group Identifier Table Organization

| Entry Type        | Number                 |
|-------------------|------------------------|
| Unicast entries   | 0 – 11 (including CPU) |
| Multicast entries | 12 – 63                |
| Aggregation Masks | 64 – 79                |
| Source Masks      | 80 – 91                |

The unicast entries contains only the port number corresponding to the entry number.

Destination masks for multicast groups must be manually entered through the CPU into the destination masks table. IPv4 and IPv6 multicast entries can also be entered using direct encoding in the MAC table, where the destination masks table is not used. For information about forwarding and configuring destination masks, see <need reference>.

The aggregation masks ensures that a frame is forwarded to exactly one member of an aggregation group.

For all forwarding decisions, a source mask prevents frames from being sent back to the ingress port. The source mask removes the ingress port from the destination mask.

All ports are enabled for receiving frames by default. This can be disabled by clearing ANA:PORT:PORT CFG.RECV ENA.

## 5.3.1.2 Address Learning

The learning process minimizes the flooding of frames. A frame's source MAC address is learned together with its VID. Each entry in the MAC table is uniquely identified by a (MAC,VID) pair. In the forwarding process, a frame's (DMAC,VID) pair is used as the key for the MAC table lookup.

The learning of unknown SMAC addresses can be either hardware-based or CPU-based. The following list shows the available learn schemes, which can be configured per port:

- Hardware-based learning autonomously adds entries to the MAC table without interaction from the CPU. Use the following configuration:
  - ANA:PORT:PORT CFG.LEARN ENA = 1
  - ANA:PORT:PORT CFG.LEARNCPU = 0
  - ANA:PORT:PORT CFG.LEARNDROP = 0
  - ANA:PORT:PORT CFG.LEARNAUTO = 1
- **CPU-based learning** copies frames with unknown SMACs, or when the SMAC appears on a different port, to the CPU. These frames are forwarded as usual. Use the following configuration.
  - ANA:PORT:PORT CFG.LEARN ENA = 1
  - ANA:PORT:PORT CFG.LEARNCPU = 1



- ANA:PORT:PORT\_CFG.LEARNDROP = 0
- ANA:PORT:PORT CFG.LEARNAUTO = 0
- Secure CPU-based learning is similar to CPU-based learning, except that it allows the CPU to
  verify the SMAC addresses before both learning and forwarding. Secure CPU-based learning
  redirects frames with unknown SMACs, or when the SMAC appears on a different port, to the CPU.
  These frames are not forwarded by hardware. Use the following configuration.
  - ANA::PORT CFG.LEARN ENA = 1
  - ANA::PORT CFG.LEARNCPU = 1
  - ANA::PORT CFG.LEARNDROP = 1
  - ANA::PORT CFG.LEARNAUTO = 0
- No learning where all learn frames are discarded. Frames with known SMAC in the MAC table are forwarded by hardware. Use the following configuration.
  - ANA:PORT:PORT\_CFG.LEARN\_ENA = 1
  - ANA:PORT:PORT CFG.LEARNCPU = 0
  - ANA:PORT:PORT CFG.LEARNDROP = 1
  - ANA:PORT:PORT CFG.LEARNAUTO = 0

Frames forwarded to the CPU for learning can be extracted from the CPU extraction queue configured in ANA:PORT:CPUQ CFG.CPUQ LRN.

During CPU-based learning, the rate of frames subject to learning being copied or redirected to the CPU can be controlled with the learn storm policer (ANA::STORMLIMIT\_CFG[3]). This policer puts a limit on the number of frames per second that are subject to learning being copied or redirected to the CPU. The learn frames storm policer can help prevent a CPU from being overloaded when performing CPU based learning.

#### 5.3.1.3 MAC Table Address Aging

To keep the MAC table updated, an aging scan is conducted to remove entries that were not recently accessed. This ensures that stations that have moved to a new location are not permanently prevented from receiving frames in their new location. It also frees up MAC table entries occupied by obsolete stations to give room for new stations.

In IEEE 802.1D, the recommended period for aging-out entries in the MAC address table is 300 seconds per entry. The device aging implementation checks for the aging-out of all the entries in the table. The first age scan sets the age bit for every entry in the table. The second age scan removes entries where the age bit has not been cleared since the first age scan. An entry's age bit is cleared when a received frame's (SMAC, VID) matches an entry's (MAC, VID); that is, the station is active and transmits frames. To ensure that 300 seconds is the longest an entry can reside inaccessible (and unchanged) in the table, the maximum time between age scans is 150 seconds.

The device can conduct age scans in two ways:

- Automatic age scans
- CPU initiated age scans

When using automatic aging, the time between age scans is set in the ANA::AUTOAGE register in steps of 1 second, in the range from 1 second to 12 days.

When using CPU-initiated aging, the CPU implements the timing between age scans. A scan is initiated by sending an aging command to the MAC address table (ANA::MACACCESS.MAC\_TABLE\_CMD).

The CPU-controlled age scan process can conveniently be used to flush the entire MAC table by conducting two age scans, one immediately after the other.

Flushing selective MAC table entries is also possible. Incidents that require MAC table flushing are:

- Reconfiguration of Spanning Tree protocol port states, which may cause station moves to occur.
- If there is a link failure notification (identified by a PHY layer device), flush the MAC table on the specific port where the link failed.

To deal with these incidents, the age scan process is configurable to run only for entries learned on a specified port or for a specified VLAN (ANA::ANAGEFIL.VID\_VAL). The filters can also be combined to do aging on entries that match both the specific port and the specific VLAN.



Single entries can be flushed from the MAC table by sending the FORGET command to the MAC address table.

# **5.3.2 Standard VLAN Operation**

This section provides information about configuring and operating the device as a standard VLAN-aware switch. Subsequent sections discuss the switch as a Q-in-Q enabled provider bridge and the use of private VLANs and asymmetric VLANs.

The following table lists the port module registers for standard VLAN operation.

Table 184 • Port Module Registers for Standard VLAN Operation

| Register/Register Field | Description                                                                             | Replication |
|-------------------------|-----------------------------------------------------------------------------------------|-------------|
| MAC_TAGS_CFG            | Allows tagged frames to be 4 bytes longer than the length configured in MAC_MAXLEN_CFG. | Per port    |

The following table lists the analyzer configurations and status bits for standard VLAN operation.

Table 185 · Analyzer Registers for Standard VLAN Operation

| Register/Register Field                                     | Description                                                                                                                  | Replication      |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------|
| DROP_CFG.DROP_UNTAGGED_ENA                                  | Discard untagged frames.                                                                                                     | Per port         |
| DROP_CFG.DROP_C_TAGGED_ENA                                  | Discard VLAN tagged frames.                                                                                                  | Per port         |
| DROP_CFG.DROP_PRIO_C_<br>TAGGED_ENA                         | Discard priority tagged frames.                                                                                              | Per port         |
| VLAN_CFG.VLAN_AWARE_ENA                                     | Use incoming VLAN tags in VLAN classification.                                                                               | Per port         |
| VLAN_CFG.VLAN_POP_CNT                                       | Remove VLAN tags from frames in the rewriter.                                                                                | Per port         |
| VLAN_CFG.VLAN_DEI<br>VLAN_CFG.VLAN_PCP<br>VLAN_CFG.VLAN_VID | Ingress port VLAN configuration.                                                                                             | Per port         |
| VLANMASK                                                    | Per-port VLAN ingress filtering enable.                                                                                      | None             |
| ANEVENTS.VLAN_DISCARD                                       | A sticky bit indicating that a frame was dropped due to lack of VLAN membership of source port.                              | None             |
| ADVLEARN.VLAN_CHK                                           | Disable learning for frames discarded due to source port VLAN membership check.                                              | None             |
| VLANACCESS                                                  | VLAN table command. For indirect access to configuration of the 4096 VLANs.                                                  | None             |
| VLANTIDX                                                    | VLAN table index. For indirect access to configuration of the 4096 VLANs.                                                    | None             |
| AGENCTRL.FID_MASK                                           | Enable shared VLAN learning.                                                                                                 | None             |
| CPU_FWD_GARP_CFG                                            | Enable capture of frames with reserved GARP DMAC addresses, including GVRP for VLAN registration. Per-address configuration. | Per port         |
| CPUQ_8021_CFG.CPUQ_GARP_VAL                                 | CPU queue for captured GARP frames.                                                                                          | Per GARP address |



The following table lists the rewriter registers for standard VLAN operation.

Table 186 · Rewriter Registers for Standard VLAN Operation

| Register/Register Field Description |                                    | Replication |
|-------------------------------------|------------------------------------|-------------|
| TAG_CFG                             | Egress VLAN tagging configuration. | Per port    |
| PORT_VLAN_CFG                       | Egress port VLAN configuration.    | Per port    |

In a VLAN-aware switch, each port is a member of one or more virtual LANs. Each incoming frame must be assigned a VLAN membership and forwarded according to the assigned VID. The following information draws on the definitions and principles of operations in IEEE 802.1Q. Note that the switch supports more features than mentioned in the following section, which only describes the basic requirements for a VLAN aware switch.

Standard VLAN operation is configured individually per switch port using the following configuration:

- MAC\_TAGS\_CFG.VLAN\_AWR\_ENA = 1 MAC TAGS CFG.VLAN LEN AWR ENA = 1
- VLAN\_CFG.VLAN\_AWARE\_ENA = 1, VLAN\_CFG.VLAN\_POP\_CNT = 1

Each switch port has an Acceptable Frame Type parameter, which is set to Admit Only VLAN tagged frames or Admit All Frames:

- · Admit Only VLAN-tagged frames:
  - DROP CFG.DROP UNTAGGED ENA = 1
  - DROP\_CFG.DROP\_PRIO\_C\_TAGGED\_ENA = 1
  - DROP\_CFG.DROP\_C\_TAGGED = 0
- Admit All Frames:
  - DROP CFG.DROP UNTAGGED ENA = 0
  - DROP CFG.DROP PRIO C TAGGED ENA = 0
  - DROP CFG.DROP C TAGGED = 0

Frames that are not discarded are subject to the VLAN classification. Untagged and priority-tagged frames are classified to a Port VLAN Identifier (PVID). The PVID is configured per port in VLAN\_CFG.VLAN\_VID. Tagged frames are classified to the VID given in the frame's tag. For more information about VLAN classification, see VLAN Classification, page 55.

#### 5.3.2.1 Forwarding

Forwarding is always based on the combination of the classified VID and the destination MAC address. By default, all switch ports are members of all VLANs. This can be changed in VLANACCESS and VLANTIDX where port masks per VLAN are set up.

#### 5.3.2.2 Ingress Filtering

VLAN ingress filtering can be enabled per switch port with the register VLANMASK.

The filter checks for all incoming frames to determine if the ingress port is a member of the VLAN to which the frame is classified. If the port is not a member, the frame is discarded. Whenever a frame is discarded due to lack of VLAN membership, the ANEVENTS.VLAN\_DISCARD sticky bit is set. To ensure that VLAN ingress filtered frames are not learned, ADVLEARN.VLAN CHK must be set.

#### 5.3.2.3 GVRP

GARP VLAN Registration Protocol (GVRP) is used to propagate VLAN configurations between bridges. On a GVRP-enabled switch, all GVRP frames must be redirected to the CPU for further processing. The GVRP frames use a reserved GARP MAC address (01-80-C2-00-00-21) and can be redirected to the CPU by setting bit 1 in the analyzer register CPU FWD GARP CFG.

## 5.3.2.4 Shared VLAN Learning

The device can be configured for either Independent VLAN learning or Shared VLAN learning. Independent VLAN learning is the default.



Shared VLAN learning, where multiple VLANs map to the same filtering database, is enabled through Filter Identifiers (FIDs). Basically, this means that learning is unique for a (MAC, FID) set and that a learned MAC address is learned for all VIDs that map to the FID. Shared VLAN learning is configured in FID\_MAP per VLAN. The device supports 64 different FIDs. Any number of VLANs can map to the same FID.

## **5.3.2.5 Untagging**

An untagged set can be configured for each egress port, which defines the VIDs for which frames are transmitted untagged. The untagged set can consist of zero, one, or all VIDs. For all VIDs not in the untagged set, frames are transmitted tagged. The available configurations in the rewriter are:

- The untagged set is empty.
   REW:PORT:TAG CFG.TAG CFG = 3
- The untagged set consists of all VIDs.
   REW:PORT:TAG CFG.TAG CFG = 0
- The untagged set consists of one VID <VID>.
   REW:PORT:TAG\_CFG.TAG\_CFG = 1
   REW:PORT:PORT\_VLAN\_CFG.PORT\_VID = <VID>

Optionally, frames received as priority-tagged frames (VID = 0) can also be transmitted as untagged (REW:PORT:TAG CFG.TAG CFG=2).

#### Port-Based VLAN Example

#### Situation:

Ports 0 and 1 are isolated from ports 2 and 3 using port-based VLANs. Ports 0 and 1 are assigned port VID 1 and ports 2 and 3 port VID 2. All frames in the network are untagged.

#### Resolution:

```
# Port module configuration of ports 0 - 1.
# Configure the ports to always use the port VID.
VLAN_CFG.VLAN_AWARE_ENA = 0
# Allow only untagged frames.
DROP_CFG.DROP_UNTAGGED_ENA = 0
DROP_CFG.DROP_PRIO_C_TAGGED = 1
DROP\_CFG.DROP\_C\_TAGGED = 1
# Configure the port VID to 1.
VLAN\_CFG.VLAN\_VID = 1
# Port module configuration of ports 2 - 3.
\# Same as for ports 0-1, except that the port VID is set to 2.
VLAN\_CFG.VLAN\_VID = 2
# Analyzer configuration.
# Configure VLAN 1 to contain ports 0-1.
VLANTIDX.INDEX = 1
VLANTIDX.VLAN_PRIV_VLAN = 0
VLANTIDX.VLAN_MIRROR = 0 (don't care, for this example)
VLANTIDX.VLAN_LEARN_DISABLE = 0
VLANTIDX.VLAN\_SRC\_CHK = 1
VLANACCESS.VLAN_PORT_MASK = 0x03
VLANACCESS.VLAN_TBL_CMD = 2
# Configure VLAN 2 to contain ports 2-3.
VLANTIDX.INDEX = 2
VLANTIDX.VLAN_PRIV_VLAN = 0
VLANTIDX.VLAN_MIRROR = 0 (don't care, for this example)
VLANTIDX.VLAN_LEARN_DISABLE = 0
VLANTIDX.VLAN_SRC_CHK = 1
VLANACCESS.VLAN_PORT_MASK = 0x0C
VLANACCESS.VLAN\_TBL\_CMD = 2
```



# 5.3.3 Provider Bridges and Q-in-Q Operation

The following table lists the port module configurations for provider bridge VLAN operation.

Table 187 · Port Module Configurations for Provider Bridge VLAN Operation

| Register/Register Field | Description                                                                                                                                 | Replication |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| MAC_TAGS_CFG            | Allow single tagged frames to be 4 bytes longer and double-tagged frames to be 8 bytes longer than the length configured in MAC_MAXLEN_CFG. | Per port    |

The following table lists the port module configurations for provider bridge VLAN operation.

Table 188 · System Configurations for Provider Bridge VLAN Operation

| Register/Register Field                 | Description                                                                                                                                       | Replication |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| VLAN_ETYPE_CFG.VLAN_S_T<br>AG_ETYPE_VAL | TPID for S-tagged frames. EtherType 0x88A8 and the configurable value VLAN_ETYPE_CFG.VLAN_S_TAG_ETYPE_VAl are identified as the S-tag identifier. | Per port    |

The following table lists the analyzer configurations for provider bridge VLAN operation.

Table 189 · Analyzer Configurations for Provider Bridge VLAN Operation

| Register/Register Field                                     | Description                                                                 | Replication |
|-------------------------------------------------------------|-----------------------------------------------------------------------------|-------------|
| DROP_CFG.DROP_UNTAGGED_ENA                                  | Discard untagged frames.                                                    | Per port    |
| DROP_CFG.DROP_S_TAGGED_ENA                                  | Discard VLAN S-tagged frames.                                               | Per port    |
| DROP_CFG.DROP_PRIO_S_TAGGED_ENA                             | Discard priority S-tagged frames.                                           | Per port    |
| VLAN_CFG.VLAN_AWARE_ENA                                     | Use incoming VLAN tags in VLAN classification.                              | Per port    |
| VLAN_CFG.VLAN_POP_CNT                                       | Remove VLAN tags from frames in the rewriter.                               | Per port    |
| VLAN_CFG.VLAN_TAG_TYPE                                      | Tag type for untagged frames (Customer tag or service tag).                 | Per port    |
| VLAN_CFG.VLAN_INNER_TAG_ENA                                 | Use inner tag for VLAN classification instead of outer tag.                 | Per port    |
| VLAN_CFG.VLAN_DEI<br>VLAN_CFG.VLAN_PCP<br>VLAN_CFG.VLAN_VID | Ingress port VLAN configuration.                                            | Per port    |
| VLANACCESS                                                  | VLAN table command. For indirect access to configuration of the 4096 VLANs. | None        |
| VLANTIDX                                                    | VLAN table index. For indirect access to configuration of the 4096 VLANs.   | None        |

The device supports the standard provider bridge features in IEEE 802.1ad (Provider Bridges). Features related to provider bridges are:

- Support for multiple tag headers (EtherTypes 0x8100, 0x88A8, and a programmable value are recognized as tag header EtherTypes)
- Pushing and popping of up to two VLAN tags
- · Selective VLAN classification using either inner or outer VLAN tag
- Translating VLAN tag headers at ingress and/or at egress (using the IS1 and ES0 TCAMs)
- Enabling or disabling learning per VLAN



The following section discusses briefly how to configure these different features in the switch.

The device supports multiple VLAN tags. They can be used in MAN applications as a provider bridge, aggregating traffic from numerous independent customer LANs into the MAN space. One of the purposes of the provider bridge is to recognize and use VLAN tags so that the VLANs in the MAN space can be used independent of the customers' VLANs. This is accomplished by adding a VLAN tag with a MAN-related VID for frames entering the MAN. When leaving the MAN, the tag is stripped, and the original VLAN tag with the customer-related VID is again available. This provides a tunneling mechanism to connect remote customer VLANs through a common MAN space without interfering with the VLAN tags. All tags use EtherType 0x8100 for customer tags and EtherType 0x88A8, or a programmable value, for service provider tags.

In cases where a given service VLAN only has two member ports on the switch, the learning can be disabled for the particular VLAN (VLANTIDX.VLAN\_LEARN\_DISABLE) and can rely on flooding as the forwarding mechanism between the two ports. This way, the MAC table requirements are reduced.

#### 5.3.3.0.1 MAN Access Switch Example

#### Situation:

The following is an example of setting up the device as a MAN access switch with the following requirements:

- Customer ports are aggregated into a network port for tunneling through the MAN to access remote VLANs.
- Local switching between ports of the different customers must be eliminated.
- Frames must be label-switched from network port to correct customer port without need for MAC address learning.



Figure 89 · MAN Access Switch Setup

Frames in This Segment

| Service Provider Tag<br>(Outer Tag) |     | Customer Tag<br>(Inner Tag) |     |                                           |  |
|-------------------------------------|-----|-----------------------------|-----|-------------------------------------------|--|
| EtherType                           | VID | EtherType                   | VID | Description                               |  |
| 0x88A8                              | 1   | 0x8100                      | 1   | Frames to/from customer 1's VLAN 1        |  |
| 0x88A8                              | 1   | 0x8100                      | 118 | Frames to/from customer 1's VLAN 118      |  |
| 0x88A8                              | 1   | 0x8100                      | 0   | Priority-tagged frames to/from customer 1 |  |
| 0x88A8                              | 2   | 0x8100                      | 1   | Frames to/from customer 2's VLAN 1        |  |
| 0x88A8                              | 2   | 0x8100                      | 4   | Frames to/from customer 2's VLAN 4        |  |
| 0x88A8                              | 2   | N/A                         | N/A | Untagged frames to/from customer 2        |  |
|                                     |     |                             |     |                                           |  |



Frames in This Segment

| Customer Tag |     |                                     |
|--------------|-----|-------------------------------------|
| EtherType    | VID | Description                         |
| 0x8100       | 1   | Frames in customer 1's VLAN 1       |
| 0x8100       | 118 | Frames in customer 1's VLAN 118     |
| 0x8100       | 0   | Customer 1's priority-tagged frames |

Frames in This Segment

| Customer  | Гад |                               |
|-----------|-----|-------------------------------|
| EtherType | VID | Description                   |
| 0x8100    | 1   | Frames in customer 2's VLAN 1 |
| 0x8100    | 4   | Frames in customer 2's VLAN 4 |
| N/A       | N/A | Customer 2's untagged frames  |

This example is typically accomplished by letting each customer port have a unique port VID (PVID), which is used in the outer VLAN tag (the service provider tag). In the MAN, the VID directly indicates the customer port from which the frame is received or the customer port to which the frame is going.

A customer port is VLAN-unaware and classifies to a port-based VLAN. In the egress direction of the customer port, frames are transmitted untagged, which facilitates the stripping of the outer tag. That is, the provider tag is stripped, but the customer tag is kept. The port must allow frames with a maximum size of 1522 bytes.

## Resolution:

- # Configuration of customer 1's port (port 8).
- $\mbox{\#}$  Allow for a single VLAN tag in the length check and set the maximum length without VLAN
- # tag to 1518 bytes.

MAC\_TAGS\_CFG.VLAN\_LEN\_AWR\_ENA = 1 MAC\_TAGS\_CFG.VLAN\_AWAR\_ENA = 1

MAC\_MAXLEN\_CFG.MAX\_LEN = 1518



```
# Configure the port to leave any incoming tags in the frame and to ignore any
# incoming VLAN tags in the VLAN classification. The port VID is always used
# VLAN classification.
VLAN CFG.VLAN POP CNT = 0
VLAN\_CFG.VLAN\_AWARE\_ENA = 0
# Allow both C-tagged and untagged frames coming in to the device to also
support customer traffic not using VLANs to be carried across the MAN.
DROP_CFG.DROP_UNTAGGED_ENA = 0
DROP\_CFG.DROP\_C\_TAGGED = 0
DROP\_CFG.DROP\_PRIO\_C\_TAGGED = 0
DROP\_CFG.DROP\_S\_TAGGED = 1
DROP_CFG.DROP_PRIO_S_TAGGED = 1
# Use service provider tagging when frames from this port exit the switch.
# (EtherType 0x88A8).
VLAN_CFG.VLANTAG_TYPE = 1
# Configure the port VID to 1.
VLAN\_CFG.VLAN\_VID = 1
# Configure the egress side of the port to not insert tags.
# (The service provider tags are stripped in the ingress side of the MAN port).
TAG\_CFG.TAG\_CFG = 0
# Configuration of customer 2's port (port 9).
# Same as for customer 1's port (port 8), except that the port VID is set to 2.
VLAN\_CFG.VLAN\_VID = 2
# Configuration of the network port (port 16).
# MAN traffic in transit between network ports is supported by configuring all
net.work
# ports as follows:
# Allow for two VLAN tags in the length check and set the max length without
# VLAN tags to 1518 bytes.
MAC_TAGS_CFG.VLAN_LEN_AWR_ENA = 1
MAC\_TAGS\_CFG.VLAN\_AWAR\_ENA = 1
MAC_TAGS_CFG.PB_ENA =1
MAC_MAXLEN_CFG.MAX_LEN = 1518
# Configure the port to use incoming VLAN tags in the VLAN classification,
# and to remove the first (outer) VLAN tag (the service tag) from incoming
frames.
VLAN\_CFG.VLAN\_POP\_CNT = 1
VLAN_CFG.VLAN_AWARE_ENA = 1
# Allow only S-tagged frames.
DROP\_CFG.DROP\_UNTAGGED\_ENA = 1
DROP_CFG.DROP_C_TAGGED = 1
DROP_CFG.DROP_PRIO_C_TAGGED = 1
DROP\_CFG.DROP\_S\_TAGGED = 0
DROP_CFG.DROP_PRIO_S_TAGGED = 0
# The tag type is unused on the network port
VLAN_CFG.VLANTAG_TYPE = 0
# Configure the egress side of the port to insert tags.
TAG\_CFG.TAG\_CFG = 1
# Common configuration in the analyzer.
# Configure VLAN 1 to contain customer 1's port (port 8) and the network port
# (port 16). Disable learning in VLAN 1. Ingress filtering is don't care for
port.
# based VLANs.
VLANTIDX.INDEX = 1
VLANTIDX.VLAN_PRIV_VLAN = 0 (don't care, for this example)
VLANTIDX.VLAN_MIRROR = 0 (don't care, for this example)
VLANTIDX.VLAN_LEARN_DISABLE = 1
VLANTIDX.VLAN_SRC_CHK = 0 (don't care, for this example)
```



```
VLANACCESS.VLAN_PORT_MASK = 0x00010100
VLANACCESS.VLAN_TBL_CMD = 2
# Configure VLAN 2 to contain customer 2's port (port 9) and the network port
# (port 16). Disable learning in VLAN 2. Ingress filtering is don't-care for
port
# based VLANs.
VLANTIDX.INDEX = 2
VLANTIDX.VLAN_PRIV_VLAN = 0 (don't care, for this example)
VLANTIDX.VLAN_MIRROR = 0 (don't care, for this example)
VLANTIDX.VLAN_LEARN_DISABLE = 1
VLANTIDX.VLAN_SRC_CHK = 0 (don't care, for this example)
VLANACCESS.VLAN_PORT_MASK = 0x00010200
VLANACCESS.VLAN_TBL_CMD = 2
```

# 5.3.4 Private VLANs

The following table lists the analyzer configuration registers for private VLAN support.

Table 190 · Private VLAN Configuration Registers

| Register        | Description                                                                 | Replication |
|-----------------|-----------------------------------------------------------------------------|-------------|
| VLANACCESS      | VLAN table command. For indirect access to configuration of the 4096 VLANs. | None        |
| VLANTIDX        | VLAN table index. For indirect access to configuration of the 4096 VLANs.   | None        |
| ISOLATED_PORTS  | VLAN port mask indicating isolated ports in private VLANs.                  | None        |
| COMMUNITY_PORTS | VLAN port mask indicating community ports in private VLANs.                 | None        |

When a VLAN is configured to be a private VLAN, communication between ports within that VLAN can be prevented. Two application examples are:

- Customers connected to an ISP can be members of the same VLAN, but they are not allowed to communicate with each other within that VLAN.
- Servers in a farm of web servers in a Demilitarized Zone (DMZ) are allowed to communicate with the
  outside world and with database servers on the inside segment, but are not allowed to communicate
  with each other

For private VLANs to be applied, the switch must first be configured for standard VLAN operation. For more information, see Standard VLAN Operation, page 229. When this is in place, one or more of the configured VLANs can be configured as private VLANs. Ports in a private VLAN fall into one of three groups:

- · Promiscuous ports
  - Ports from which traffic can be forwarded to all ports in the private VLAN
  - Ports that can receive traffic from all ports in the private VLAN
- Community Ports
  - Ports from which traffic can only be forwarded to community and promiscuous ports in the private VLAN
  - · Ports that can receive traffic from only community and promiscuous ports in the private VLAN
- Isolated ports
  - Ports from which traffic can only be forwarded to promiscuous ports in the private VLAN
  - · Ports that can receive traffic from only promiscuous ports in the private VLAN

The configuration of promiscuous, community, and isolated ports applies to all private VLANs.

The forwarding of frames classified to a private VLAN happens:

• When traffic comes in on a promiscuous port in a private VLAN, the VLAN mask from the VLAN table is applied.



- When traffic comes in on a community port, the ISOLATED\_PORT mask is applied in addition to the VLAN mask from the VLAN table.
- When traffic comes in on an isolated port, the ISOLATED\_PORT mask and the COMMUNITY PORT mask are applied in addition to the VLAN mask from the VLAN table.

## **5.3.4.1 ISP Example**

#### Situation:

Customers A, B, and C are connected to the same switch at the ISP. Customers A and B are allowed to communicate with each other, as well as the ISP. Customer C can only communicate with the ISP. VLAN 1 is the private VLAN that isolates Customers A, B from C. Traffic on VLAN 1 coming in from the ISP (port 8) uses the VLAN mask in the VLAN table. Traffic on VLAN 1 from customer A or B has the ISOLATED\_PORTS mask applied in addition to the mask from the VLAN table, with the result that traffic from customer A and B is not forwarded to customers C. Traffic on VLAN 1 from customer C has the ISOLATED\_PORTS mask and the COMMUNITY\_PORTS mask applied in addition to the mask from the VLAN table, with the result that traffic from customer C is not forwarded to customers A and B.

The following illustration shows the desired setup.

Figure 90 · ISP Example for Private VLAN



#### Resolution:

- # It is assumed that Port VID and tag handling for VLAN 1 is already
- # configured according to the description in Standard VLAN Operation.
- # Configure VLAN 1 as a private VLAN in the VLAN table by performing these steps:
- # Point to VLAN 1.



```
# - Set it as private.
# - Disable mirroring of the VLAN (not important for the example).
# - Enable learning within the VLAN (not important for the example).
# - Disable source check within the VLAN (not important for the example).
# - Include ports 0, 1, 2, and 8 in the VLAN mask.
# Insert the entry into the VLAN table.
VLANTIDX.INDEX = 1
VLANTIDX.VLAN_PRIV_VLAN = 1
VLANTIDX.VLAN_MIRROR = 0 (don't care, for this example)
VLANTIDX.VLAN_LEARN_DISABLE = 0 (don't care, for this example)
VLANTIDX.VLAN_SRC_CHK = 0 (don't care, for this example)
VLANACCESS.VLAN_PORT_MASK = 0x00000107
VLANACCESS.VLAN\_TBL\_CMD = 2
# Configure the private VLAN mask so that port 8 is a promiscuous
# port, ports 0 and 1 are community ports, and port 2 is an isolated port.
ISOLATED_PORTS.ISOL_PORTS = 0 \times 00000103
COMMUNITY_PORTS.COMM_PORTS = 0 \times 00000104
```

## **5.3.4.2 DMZ Example**

#### Situation:

VLAN 17 is a private VLAN that isolates Server1 and Server2. Traffic on VLAN 17 coming from the internal or the external router (ports 8 and 9) uses the VLAN mask in the VLAN table. Traffic on VLAN 17 from Server1 and Server2 (ports 14 and 15) has the ISOLATED\_PORTS applied in addition to the mask from the VLAN table, with the result that traffic from Server1 is not forwarded to Server2 and visa versa.

The following illustration shows the desired setup.

Figure 91 • DMZ Example for Private VLAN



#### Resolution:

# It is assumed that Port VID and tag handling for VLAN 17 is already
# configured according to the description in Standard VLAN Operation.
# Configure VLAN 17 as a private VLAN in the VLAN table by performing these
steps:
# - Point to VLAN 17.
# - Set it as private.
# - Disable mirroring of the VLAN (not important for the example).
# - Enable learning within the VLAN (not important for the example).



```
# - Disable source check within the VLAN (not important for the example).
# - Include ports 8, 9, 14, and 15 in the VLAN mask.
# - Insert the entry into the VLAN table.
VLANTIDX.INDEX = 17
VLANTIDX.VLAN_PRIV_VLAN = 1
VLANTIDX.VLAN_MIRROR = 0 (don't care, for this example)
VLANTIDX.VLAN_LEARN_DISABLE = 0 (don't care, for this example)
VLANTIDX.VLAN_SRC_CHK = 0 (don't care, for this example)
VLANACCESS.VLAN_PORT_MASK = 0x0000C300
VLANACCESS.VLAN_TBL_CMD = 2
# Configure the private VLAN mask so that ports 8 and 9 are promiscuous # ports.
ISOLATED_PORTS.ISOL_PORTS = 0x00000300
```

# 5.3.5 Asymmetric VLANs

Asymmetric VLANs use the same configuration registers as for standard VLAN operation. For more information about standard VLAN operation, see Standard VLAN Operation, page 229.

Asymmetric VLANs can be used to prevent communication between hosts in a network. This behavior is similar to what can be obtained by using private VLANs. For more information, seePrivate VLANs, page 236.

#### Situation:

A server and two hosts are connected to a switch. Communication between the hosts and the server should be allowed, but the hosts are not allowed to communicate directly. All traffic between the server and the hosts is untagged. Host 1 is connected to port 9, host 2 to port 10, and the server to port 8.

The host-1 port gets port VID 1 and the host-2 port gets port VID 2. The server port is a member of both VLANs 1 and 2. The server port gets port VID 3, and the two host ports are members of VLAN 3, as shown in the following illustration.

Figure 92 · Asymmetric VLANs



#### Resolution:

# Analyzer configurations common for ports 8, 9, and 10.
# Allow only untagged frames.
DROP\_CFG.DROP\_UNTAGGED\_ENA = 0



```
DROP_CFG.DROP_C_TAGGED_ENA = 1
DROP_CFG.DROP_PRIO_C_TAGGED_ENA = 1
# As tagged frames are dropped all frames are classified to the port VID.
VLAN_CFG.VLAN_AWARE_ENA = 0 (don't care, for this example)
# Configure the egress side of the port to not insert tags.
TAG\_CFG.TAG\_CFG = 0
# Analyzer configuration specific for port 8. Set the port VID to 3.
VLAN\_CFG.VLAN\_VID = 3
VLAN_CFG.VLAN_DEI = 0 (don't care, for this example)
# Analyzer configuration specific for port 9. Set the port VID to 1.
VLAN\_CFG.VLAN\_VID = 1
VLAN_CFG.VLAN_DEI = 0 (don't care, for this example)
# Analyzer configuration specific for port 10. Set the port VID to 2.
VLAN\_CFG.VLAN\_VID = 2
VLAN_CFG.VLAN_DEI = 0 (don't care, for this example)
# Analyzer configuration common to all ports.
# Configure VLAN 1 to contain port 8.
VLANTIDX.INDEX = 1
VLANTIDX.VLAN_PRIV_VLAN = 0
VLANTIDX.VLAN_MIRROR = 0 (don't care, for this example)
VLANTIDX.VLAN_LEARN_DISABLE = 0
VLANTIDX.VLAN\_SRC\_CHK = 0
VLANACCESS.VLAN_PORT_MASK = 0x00000100
VLANACCESS.VLAN_TBL\_CMD = 2
# Configure VLAN 2 to contain port 8.
VLANTIDX.INDEX = 2
VLANTIDX.VLAN_PRIV_VLAN = 0
VLANTIDX.VLAN_MIRROR = 0 (don't care, for this example)
VLANTIDX.VLAN_LEARN_DISABLE = 0
VLANTIDX.VLAN\_SRC\_CHK = 0
VLANACCESS.VLAN_PORT_MASK = 0x00000100
VLANACCESS.VLAN\_TBL\_CMD = 2
# Configure VLAN 3 to contain ports 9 and 10.
VLANTIDX.INDEX = 3
VLANTIDX.VLAN_PRIV_VLAN = 0
VLANTIDX.VLAN_MIRROR = 0 (don't care, for this example)
VLANTIDX.VLAN_LEARN_DISABLE = 0
VLANTIDX.VLAN\_SRC\_CHK = 0
VLANACCESS.VLAN PORT MASK = 0x00000600
VLANACCESS.VLAN\_TBL\_CMD = 2
```

# 5.3.6 Spanning Tree Protocols

This section provides information about Rapid Spanning Tree Protocol (RSTP) support and Multiple Spanning Tree Protocol (MSTP) support. The device also supports legacy Spanning Tree Protocol (STP). STP was obsoleted by RSTP in IEEE 802.1D and is not described in this document.

It is assumed that only LAN ports connected to the switch core participate in the spanning tree protocol. This implies that BPDUs are terminated by the switch core.



## 5.3.6.1 Rapid Spanning Tree Protocol

The following table lists the analyzer configuration registers for Rapid Spanning Tree Protocol (RSTP) operation.

Table 191 · Analyzer Configurations for RSTP Support

| Register/Register Field     | Description                                                       | Replication             |
|-----------------------------|-------------------------------------------------------------------|-------------------------|
| PGID[80-91]                 | Source masks used for ingress filtering.                          | Per port                |
| PGID[64-79]                 | Aggregation masks that can be used for egress filtering for RSTP. | 16                      |
| PORT_CFG.LEARN_ENA          | Enable learning per port.                                         | Per port                |
| CPU_FWD_BPDU_CFG            | Enable redirection of frames with reserved BPDU DMAC addresses.   | Per port per<br>address |
| CPUQ_8021_CFG.CPUQ_BPDU_VAL | CPU extraction queue for redirected BPDU frames.                  | Per address             |

To eliminate potential loops in a network, the Rapid Spanning Tree Protocol in IEEE 802.1D creates a single path between any two bridges in a network, adding stability and predictability to the network. The protocol is implemented by assigning states to all ports. Each state controls a port's functionality, limiting its ability to receive and transmit frames and learn addresses.

Establishing a spanning tree is done through the exchange of BPDUs between bridge entities. BPDUs are frequently exchanged between neighboring bridges. These frames are identified by the Bridge protocol address range (DMAC = 01-80-C2-00-00-0x).

When there is a change in the network topology, the protocol reconfigures the port states.

Figure 93 · Spanning Tree Example



The following table lists the Rapid Spanning Tree port state properties.

Table 192 · RSTP Port State Properties

| State      | BPDU<br>Reception | BPDU<br>Generation | Frame<br>Forwarding | SMAC<br>Learning |
|------------|-------------------|--------------------|---------------------|------------------|
| Discarding | Yes               | Yes                | No                  | No               |
| Learning   | Yes               | Yes                | No                  | Yes              |
| Forwarding | Yes               | Yes                | Yes                 | Yes              |

The legacy STP states disabled, blocking, and listening correspond to the discarding state of RSTP.



All frames with a Bridge protocol address must be redirected to the CPU. This is configured in CPU\_FWD\_BPDU\_CFG. BPDUs are forwarded to the CPU irrespective of the port's RSTP state. CPUQ\_8021\_CFG.CPUQ\_BPDU\_VAL can be used to configure in which CPU extraction queue the BPDUs are placed. BPDU generation is done through frame injection from the CPU.

Frame forwarding is controlled through ingress filtering and egress filtering. Ingress filtering can be done by using the source masks (PGID[80-91]), and egress filtering can be done by using the aggregation masks (PGID[64-79]). Forwarding can be disabled for ports not in the Forwarding state by clearing their source masks and excluding them from all aggregation masks. The use of the aggregation masks for egress filtering does not preclude the combination of link aggregation and RSTP support. All ports in a link aggregation group that are not in the Forwarding state must be disabled in all aggregation masks. For link aggregated ports in the Forwarding state, the aggregation masks must be configured for link aggregation (such as when RSTP is not supported.)

Learning can be enabled per port with the PORT\_CFG.LEARN\_ENA.

The following table provides an overview of the port state configurations for port p.

Table 193 · RSTP Port State Configuration for Port p

| State      | CPU_FWD_BPDU<br>_CFG[p].BPDU_R<br>EDIR_ENA[0] | PGID[80+p]         | PGID[64-79],<br>All 16 Masks, Bit p | PORT_CFG[p].LE<br>ARN_ENA |
|------------|-----------------------------------------------|--------------------|-------------------------------------|---------------------------|
| Discarding | 1                                             | 0                  | 0                                   | 0                         |
| Learning   | 1                                             | 0                  | 0                                   | 1                         |
| Forwarding | 1                                             | 1 except for bit p | 1                                   | 1                         |

#### **5.3.6.1.1** RSTP Example

#### Situation:

Port 0 is in the RSTP Discarding state. Port 2 is in the RSTP Learning state. Port 3 is in the RSTP Forwarding state. All other ports on the switch are unused.

#### Resolution:

```
# Get Spanning Tree Protocol BDPUs to CPU extraction queue 0 for port 0, 2,
and 3.
CPU_FWD_BPDU_CFG[0].BPDU_REDIR_ENA[0] = 1
CPU_FWD_BPDU_CFG[2].BPDU_REDIR_ENA[0] = 1
CPU_FWD_BPDU_CFG[3].BPDU_REDIR_ENA[0] = 1
CPUQ_8021\_CFG.CPUQ\_BPDU\_VAL[0] = 0
# Configure the source mask for port 0 (Discarding state).
PGID[80] = 0x00
# Configure the source mask for port 2 (Learning state).
PGID[82] = 0x00
# Configure the source mask for port 3 (Forwarding state).
PGID[83] = 0x77
# Configure the aggregation masks to only allow forwarding to port 3
# (Forwarding state).
PGID[64-79] = 0x08
# Configure the learn mask to only allow learning on ports
# 2 (Learning state) and 3 (Forwarding state).
PORT\_CFG[0].LEARN\_ENA = 0
PORT\_CFG[2].LEARN\_ENA = 1
PORT\_CFG[3].LEARN\_ENA = 1
```



## 5.3.6.2 Multiple Spanning Tree Protocol

The following table lists the analyzer configuration registers for Multiple Spanning Tree Protocol (MSTP) operation.

Table 194 · Analyzer Configurations for MSTP Support

| Register/Register Field     | Description                                                                                                           | Replication          |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------|
| VLANACCESS.VLAN_SRC_CHK     | Per-VLAN ingress filtering enable. Part of VLAN table command for indirect access to configuration of the 4095 VLANs. | None                 |
| VLANMASK                    | Per-port VLAN ingress filtering enable.                                                                               | None                 |
| ADVLEARN.VLAN_CHK           | Disable learning for frames discarded due to VLAN membership source port filtering.                                   | None                 |
| PORT_CFG.LEARN_ENA          | Enable learning per port.                                                                                             | Per port             |
| CPU_FWD_BPDU_CFG            | Enable redirection of frames with reserved BPDU DMAC addresses.                                                       | Per port per address |
| CPUQ_8021_CFG.CPUQ_BPDU_VAL | CPU extraction queue for redirected BPDU frames.                                                                      | Per address          |

The Multiple Spanning Tree Protocol (MSTP) in IEEE 802.1Q increases network use, relative to RSTP, by creating multiple spanning trees that VLANs can map to independently, rather than having only one path between bridges common for all VLANs. The multiple spanning trees are created by assigning different bridge identifiers for each spanning tree. Mapping the VLANs to spanning trees is done arbitrarily.

Figure 94 · Multiple Spanning Tree Example



The Learning state is not supported for MSTP. However, this has limited impact, because when the port is taken to the Forwarding state, learning is done at wire-speed, and, as a result, the SMAC learn delay is less important. MSTP is supported for all VLANs.



The following table lists the multiple spanning tree port state properties.

Table 195 · MSTP Port State Properties

| State per VLAN           | BPDU<br>Reception | BPDU<br>Generation | Frame<br>Forwarding | SMAC<br>Learning |
|--------------------------|-------------------|--------------------|---------------------|------------------|
| Discarding               | Yes               | Yes                | No                  | No               |
| Learning (not supported) | Yes               | Yes                | No                  | Yes              |
| Forwarding               | Yes               | Yes                | Yes                 | Yes              |

To enable the MSTP port states:

- Ensure that the switch is VLAN-aware. For more information, see Standard VLAN Operation, page 229.
- Set the ADVLEARN.VLAN\_CHK bit to prevent learning of frames discarded due to VLAN ingress filtering.
- Configure all ports as defined for the forwarding state of the RSTP port. For more information, see Table 193, page 242.

Port states per VLAN are hereafter solely configured through the VLAN masks as listed in the following table for port p and VLAN v.

Table 196 · MSTP Port State Configuration for Port p and VLAN v

| State      | VLAN_ACCESS.<br>VLAN_SRC_CHKVLAN v | VLAN_ACCESS. VLAN_PORT_MASK Bit p, VLAN v |
|------------|------------------------------------|-------------------------------------------|
| Discarding | 1                                  | 0                                         |
| Learning   | Not supported                      | Not supported                             |
| Forwarding | 1                                  | 1                                         |

As an alternative to setting the VLANACCESS.VLAN\_SRC\_CHK bit in all VLAN entries in the VLAN table, VLAN ingress filtering can be enabled globally for all VLANs on a per port basis through VLANMASK.

For all multiple spanning tree instances, BPDUs are forwarded to the CPU irrespective of the port states.

#### **5.3.6.2.1 MSTP Example**

#### Situation:

Ports 10 and 11 are both members of VLANs 20 and 21. Two spanning trees are used:

- Spanning tree for VLAN 20, where both ports 10 and 11 are in the Forwarding state
- Spanning tree for VLAN 21, where port 10 is in the Discarding state and port 11 is in the Forwarding state

All other ports on the switch are unused.

#### Resolution:

```
# Get all BDPUs to CPU queue 0.
CPU_FWD_BPDU_CFG[*].BPDU_REDIR_ENA[0] = 1
CPUQ_8021_CFG.CPUQ_BPDU_VAL[0] = 0
# Enable learning on all ports. The VLAN table controls forwarding and learning.
DEV::PORT_CFG.LEARN_ENA = 1
# Disable learning of VLAN membership source port filtered frames.
ADVLEARN.VLAN_CHK = 1
# Configure VLAN 20 for ports 10 and 11 in Forwarding state.
VLANTIDX.INDEX = 20
VLANTIDX.VLAN_PRIV_VLAN = 0
VLANTIDX.VLAN_MIRROR = 0 (don't care, for this example)
```



```
VLANTIDX.VLAN_LEARN_DISABLE = 0
VLANTIDX.VLAN_SRC_CHK = 1
VLANACCESS.VLAN_PORT_MASK = 0x00000000
VLANACCESS.VLAN_TBL_CMD = 2
# Configure VLAN 21 for port 10 in Discarding state and port 11 in Forwarding state.
VLANTIDX.INDEX = 21
VLANTIDX.VLAN_PRIV_VLAN = 0
VLANTIDX.VLAN_MIRROR = 0 (don't care, for this example)
VLANTIDX.VLAN_LEARN_DISABLE = 0
VLANTIDX.VLAN_SRC_CHK = 1
VLANACCESS.VLAN_PORT_MASK = 0x00000800
VLANACCESS.VLAN_TBL_CMD = 2
```

## 5.3.7 IEEE 802.1X: Network Access Control

IEEE 802.1X, Port-Based Network Access Control, provides a standard for authenticating and authorizing devices attached to a LAN port.

Generally, IEEE 802.1X is port-based; however, the device also supports MAC-based network access control.

This section provides information about the configuration settings for port-based and MAC-based network access control.

#### 5.3.7.1 Port-Based Network Access Control

The following table lists the configuration settings required for port-based network access control.

Table 197 · Configurations for Port-Based Network Access Control

| Register/Register Field                     | Description / Value                                                                                                                                                                                                                                                    | Replication |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| ANA::CPU_FWD_BPDU_<br>CFG.BPDU_REDIR_ENA[3] | Must be set to 1 to redirect frames with destination MAC addresses 01-80-C2-00-00-03 to the CPU Port Module. IEEE 802.1X uses MAC address 01-80-C2-00-00-03.                                                                                                           | Per port    |
| ANA::CPUQ_8021_CFG.<br>CPUQ_BPDU_VAL[3]     | Queue to which authentication BPDUs are redirected.                                                                                                                                                                                                                    | None        |
| ANA::PGID[64-79]                            | When a port is not yet authenticated, any forwarding of frames to the port can be disabled by clearing the port's bit in all 16 aggregation masks.  After authenticated, these bits must be set.                                                                       | 16          |
| ANA::PGID[80-91]                            | Source masks. When a port is not yet authenticated, any forwarding of frames received on the port must be disabled. This can be done by setting the ANA::PGID[80+port] to allzeros. After authentication, the port's source mask must be set back to its normal value. | Per port    |

The configuration settings required for port-based network access control enable the following functionality:

- Redirects frames with DMAC 01-80-C2-00-00-03 to CPU, even if the port is not yet authenticated.
- Stops forwarding of frames to ports that are not yet authenticated. This is configured in ANA::PGID[64-79].
- Stops forwarding of frames received on ports that are not yet authenticated. This is configured in ANA::PGID[80-91].



## 5.3.7.2 MAC-Based Authentication with Secure CPU-Based Learning

The following table lists the configuration settings required for MAC-based network access control with secure CPU-based learning.

Table 198 · Configurations for MAC-Based Network Access Control with Secure CPU-Based Learning

| Register/Register Field                                                                                        | Description / Value                                                                                                                                                              | Replication |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| ANA:PORT:CPU_FWD_BPDU_CFG.BPDU_REDIR_ENA[3]                                                                    | Must be set to 1 to redirect frames with destination MAC addresses 01-80-C2-00-00-03 to the CPU Port Module. IEEE 802.1X uses MAC address 01-80-C2-00-00-03.                     | Per port    |
| ANA::CPUQ_8021_CFG.CPUQ_BPDU_VAL[3]                                                                            | Queue to which authentication BPDUs are redirected.                                                                                                                              | None        |
| ANA:PORT:PORT_CFG.LEARN_ENA ANA:PORT:PORT_CFG.LEARNCPU ANA:PORT:PORT_CFG.LEARNDROP ANA:PORT:PORT_CFG.LEARNAUTO | Must be set to support secure CPU-based learning. See Address Learning, page 227.  PORT_CFG.LEARN_ENA = 1  PORT_CFG.LEARNCPU = 1  PORT_CFG.LEARNDROP = 1  PORT_CFG.LEARNAUTO = 0 |             |

The MAC-based network access control with secure CPU-based learning enables the following functionality:

- Redirects frames with DMAC 01-80-C2-00-00-03 to CPU.
- Only frames from known, authenticated MAC addresses are forwarded to other ports.
- Frames from unknown MAC addresses are redirected to CPU for authentication. After the address is authenticated, the CPU must insert an entry in the MAC table. The authentication process may be initiated from the CPU when receiving learn frames.

## 5.3.7.3 MAC-Based Authentication with No Learning

The following table lists the configuration settings required for MAC-based network access control with no learning.

Table 199 ⋅ Configurations for MAC-Based Network Access Control with No Learning

| Register/Register Field                                                                                        | Description / Value                                                                                                                                            | Replication |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| ANA:PORT:CPU_FWD_BPDU_CFG.BPDU_REDIR_ENA[3]                                                                    | Must be set to 1 to redirect frames with destination MAC addresses 01-80-C2-00-00-03 to the CPU Port Module. IEEE 802.1X uses MAC address 01-80-C2-00-00-03.   | Per port    |
| ANA::CPUQ_8021_CFG.CPUQ_BPDU_VAL[3]                                                                            | Queue to which authentication BPDUs are redirected.                                                                                                            | None        |
| ANA:PORT:PORT_CFG.LEARN_ENA ANA:PORT:PORT_CFG.LEARNCPU ANA:PORT:PORT_CFG.LEARNDROP ANA:PORT:PORT_CFG.LEARNAUTO | Must be set to support no learning. See Address Learning, page 227. PORT_CFG.LEARN_ENA = 1 PORT_CFG.LEARNCPU = 0 PORT_CFG.LEARNDROP = 1 PORT_CFG.LEARNAUTO = 0 | None        |

The MAC-based network access control with no learning enables the following functionality:

• Frames with DMAC 01-80-C2-00-00-03 are redirected to CPU. Unauthenticated and unauthorized devices must initiate an 802.1X session by sending 802.1X BPDUs (MAC address:



01-80-C2-00-00-03). After the address is authenticated, the CPU must insert an entry in the MAC table.

- Only frames from known, authenticated MAC addresses are forwarded to other ports.
- Frames from unknown MAC addresses are discarded and the CPU can therefore not initiate the authentication process.

# 5.3.8 Link Aggregation

Link aggregation bundles multiple ports (member ports) together into a single logical link. It is primarily used to increase available bandwidth without introducing loops in the network and to improve resilience against faults. A link aggregation group (LAG) can be established with individual links being dynamically added or removed. This enables bandwidth to be incrementally scaled based on changing requirements. A link aggregation group can be quickly reconfigured if faults are identified.

Frames destined for a LAG are sent on only one of the LAG's member ports. The member port on which a frame is forwarded is determined by a 4-bit aggregation code (AC) that is calculated for the frame.

The aggregation code ensures that frames belonging to the same frame flow (for example, a TCP connection) are always forwarded on the same LAG member port. For that reason, reordering of frames within a flow is not possible. The aggregation code is based on the following information:

- SMAC
- DMAC
- Source and destination IPv4 address.
- Source and destination TCP/UDP ports for IPv4 packets
- · Source and destination TCP/UDP ports for IPv6 packets
- IPv6 Flow Label

For best traffic distribution among the LAG member ports, enable all contributions to the aggregation code.

Each LAG can consist of up to 16 member ports. Any quantity of LAGs may be configured for the device (only limited by the quantity of ports on the device.) To configure a proper traffic distribution, the ports within a LAG must use the same link speed.

A port cannot be a member of multiple LAGs.

## 5.3.8.1 Link Aggregation Configuration

The following table lists the registers associated with link aggregation groups.

Table 200 · Link Aggregation Group Configuration Registers

| Register/Register Field            | Description / Value                                                                                                                                             | Replication |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| ANA::PGID[0 – 63]                  | Destination mask                                                                                                                                                | 64          |
| ANA::PGID[80 – 91]                 | Source mask.                                                                                                                                                    | Per port    |
| ANA::PGID[64 – 79]                 | Aggregation mask.                                                                                                                                               | 16          |
| ANA::PORT_CFG.PORTID_VAL           | Logical port number. Must be set to the same value for all ports that are part of a given LAG; for example, the lowest port number that is a member of the LAG. | Per port    |
| ANA::AGGR_CFG. AC_IP6_FLOW_LBL_ENA | Use IPv6 flow label when calculating AC.<br>Configure identically for all ports.<br>Recommended value is 1.                                                     | None        |
| ANA::AGGR_CFG. AC_IP4_SIPDIP_ENA   | Use IPv4 source and destination IP address when calculating aggregation code. Configure identically for all ports. Recommended value is 1.                      | None        |



Table 200 ⋅ Link Aggregation Group Configuration Registers (continued)

| Register/Register Field              | Description / Value                                                                                                         | Replication |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------|
| ANA::AGGR_CFG.AC_IP4_TCPUDP_PORT_ENA | Use IPv4 TCP/UDP port when calculating aggregation code. Configure identically for all ports. Recommended value is 1.       | None        |
| ANA::AGGR_CFG.AC_IP6_TCPUDP_PORT_ENA | Use IPv6 TCP/UDP port when calculating aggregation code. Configure identically for all ports. Recommended value is 1.       | None        |
| ANA:: AGGR_CFG. AC_DMAC_ENA          | Use destination MAC address when calculating aggregation code. Configure identically for all ports. Recommended value is 1. | None        |
| ANA:: AGGR_CFG. AC_SMAC_ENA          | Use source MAC address when calculating aggregation code. Configure identically for all ports. Recommended value is 1.      | None        |
| ANA:: AGGR_CFG. AC_RND_ENA           | Use random aggregation code.<br>Recommended value is 0.                                                                     | None        |

To set up a link aggregation group, the following destination masks, source masks, and aggregation masks must be configured:

- **Destination Masks: ANA::PGID[0-63]**. For each of the member ports, the corresponding destination mask must be configured to include all member ports of the LAG.
- Source Masks: ANA::PGID[80-91]. The source masks must be configured to avoid flooding frames
  that are received at one member port back to another member port of the LAG. As a result, the
  source masks for each of the member ports must be configured to exclude all of the LAG's member
  ports.
- Aggregation Masks: ANA::PGID[64-79]. The aggregation masks must be configured to ensure
  that when a frame is destined for the LAG, it gets forwarded to exactly one of the LAG's member
  ports. Also, the distribution of traffic between member ports is determined by this configuration.

The following illustration shows an example of a LAG configuration.



Figure 95 · Link Aggregation Example

Configuration, Switch A



In this example, ports 0, 1, 4, and 5 of switch A are configured as a LAG. These ports are connected to 4 ports (4, 5, 6, 7) of switch B, providing an aggregated bandwidth of 4 Gbps between the two switches.

The aggregation masks for switch A are configured such that frames (destined for the LAG) are distributed on the member ports as follows:

- Port 0 if frame's aggregation code (AC) is 0x0, 0x4, 0x8, 0xC
- Port 1 if frame's aggregation code (AC) is 0x1, 0x5, 0x9, 0xD
- Port 4 if frame's aggregation code (AC) is 0x2, 0x6, 0xA, 0xE
- Port 5 if frame's aggregation code (AC) is 0x3, 0x7, 0xB, 0xF

## 5.3.8.2 Link Aggregation Control Protocol (LACP)

LACP allows switches connected to each other to automatically discover if any ports are member of the same LAG.

To implement LACP, any LACP frames must be redirected to the CPU. Such frames are identified by the DMAC being equal to 01-80-C2-00-00-02 (Slow Protocols Multicast address).



The following table lists the registers associated with configuring the redirection of LACP frames to the CPU.

Table 201 ⋅ Configuration Registers for LACP Frame Redirection to the CPU

| Register/Register Field                | Description / Value  | Replication |
|----------------------------------------|----------------------|-------------|
| ANA::CPU_FWD_BPDU_CFG.BPDU_REDIR_ENA[2 | l] Must be set to 1. | Per port    |

# 5.3.9 Simple Network Management Protocol (SNMP)

This section provides information about the port module registers and the analyzer registers for SNMP operation.

The following table lists the system registers for SNMP operation.

Table 202 · System Registers for SNMP Support

| Register | Description                                                                                         | Replication |
|----------|-----------------------------------------------------------------------------------------------------|-------------|
| CNT      | The value of the counter. For more information about how to read counters, see Statistics, page 44. | None        |

The following table lists the analyzer registers for SNMP support.

Table 203 · Analyzer Registers for SNMP Support

| Register  | Description                                                                | Replication |
|-----------|----------------------------------------------------------------------------|-------------|
| MACACCESS | Command register for indirect MAC table access. Supports GET_NEXT command. | None        |
| MACHDATA  | High part of data word when accessing MAC table.                           | None        |
| MACLDATA  | Low part of data word when accessing MAC table.                            | None        |
| MACTINDX  | Index for direct-mode access to MAC table.                                 | None        |

For SNMP support according to IETF RFC 1157, use the following features:

- RMON counters
- · MAC table GET NEXT function

For more information about the supported RMON counters, see Port Counters, page 223.

For more information about the MAC table GET NEXT function, see Table 76, page 104.

# 5.3.10 Mirroring

To debug network problems, selected traffic can be copied, or mirrored, to a mirror port where a frame analyzer can be attached to analyze the frame flow.

The traffic to be copied to the mirror port can be selected as follows:

- All frames received on a given port (also known as ingress mirroring)
- · All frames transmitted on a given port (also known as egress mirroring
- Frames selected through configured VCAP entries
- All frames classified to specific VIDs
- All frames sent to the CPU (may be useful for software debugging)
- Frames where the source MAC address is to be learned (also known as learn frame), which may be useful for software debugging

The mirror port may be any port on the device, including the CPU.



## 5.3.10.1 Mirroring Configuration

The following table lists configuration registers associated with mirroring.

Table 204 · Configuration Registers for Mirroring

| Register/Register Field      | Description / Value                                                                                                                         | Replication       |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| ANA::PORT_CFG.SRC_MIRROR_ENA | If set, all frames received on this port are mirrored to the port set configured in MIRRORPORTS, that is, ingress mirroring.                | Per port          |
| ANA:: EMIRRORMASK            | Frames forwarded to ports in this mask are mirrored to the port set configured in MIRRORPORTS, that is, egress mirroring.                   | Per port          |
| ANA::VLANTIDX.VLAN_MIRROR    | If set, all frames classified to this VLAN are mirrored to the port set configured in MIRRORPORTS.                                          | One per VID       |
| ANA::AGENCTRL.MIRROR_CPU     | Frames destined for the CPU extraction queues are also forwarded to the port set configured in MIRRORPORTS.                                 | None              |
| ANA::MIRRORPORTS             | The mirror ports. Usually only one mirror port is configured, that is, only one bit is set in this mask.                                    | None              |
| ANA::CPUQ_CFG.CPUQ_MIRROR    | CPU extraction queue used, if CPU is included in MIRRORPORTS.                                                                               | None              |
| ANA::ADVLEARN.LEARN_MIRROR   | Learn frames are also forwarded to ports marked in MIRRORPORTS.                                                                             | None              |
| VCAP Registers               | Configuration of VCAP entries, for example, to trigger copy to mirror port. For more information, see VCAP IS2 Port Configuration, page 63. | Per VCAP<br>entry |

The following illustration shows a port mirroring example.

Figure 96 · Port Mirroring Example



All traffic to and from the server on port 3 (the probe port) is mirrored to port 2 (the mirror port). Note that the mirror port may become congested, because both the Rx frames and Tx frames on the probe port become Tx frames on the mirror port. The following mirror configuration is required:

```
ANA::PORT_CFG[3].SRC_MIRROR_ENA = 1
ANA::EMIRRORMASK[3] = 1
ANA::MIRRORPORTS = 0x0000004
```

In addition to the mirror configuration settings, the egress configuration of the mirror port (port 2) must be configured identically to the egress configuration of the probe port (port 3). This is to ensure that VLAN tagging and DSCP remarking at the mirror port is performed consistently with that of the probe port, such that the frame copies at the mirror port are identical to the original frames on the probe port.



Multiple mirror conditions, such as mirror multiple probe ports, VLANs, and so on, can be enabled concurrently to the same mirror port. However, in such configurations, it may not be possible to configure the egress part of the mirror port to perform tagging and DSCP remarking consistent with that of the original frame.

# 5.4 IGMP and MLD Snooping

This section provides information about the features and configurations related to Internet Group Management Protocol (IGMP) and Multicast Listener Discovery (MLD) snooping.

By default, Layer-3 multicast data traffic is flooded in a Layer-2 network in the broadcast domain spanned by the VLAN. This causes unnecessary traffic in the network and extra processing of unsolicited frames in hosts not listening to the multicast traffic. IGMP and MLD snooping enables a Layer-2 switch to listen to IGMP and MLD conversations between host and routers. The switch can then prune multicast traffic from ports that do not have a multicast listener, and as a result, do not need a copy of the multicast frame. This is done by managing the multicast group addresses and the associated port masks.

IGMP is used to manage IPv4 multicast memberships, and MLD is used to manage IPv6 multicast memberships.

The device supports IGMPv2/v3 and MLDv1/v2. IGPMv2 and MLDv1 use any-source multicasting (ASM), where the multicast listener joins a group and can receive the multicast traffic from any source. IGMPv3 and MLDv2 introduce source-specific multicasting (SSM), where both source and group are specified by the multicast listener when joining a group.

The support in the device is two-fold:

- Control plane: IGMP and MLD frames are redirected to the CPU. This enables the CPU to listen to the queries and reports.
- Data plane: By monitoring the multicast group registrations and de-registrations signaled through the IGMP and MLD frames, the CPU can setup multicast group addresses and associated ports.

# 5.4.1 IGMP and MLD Snooping Configuration

To implement IGMP and MLD snooping, any IGMP or MLD frames must be redirected to the CPU. For information about by the conditions by which such frames are identified, see CPU Forwarding Determination, page 58. IGMP and MLD frames can be independently snooped and assigned individual CPU extraction queues.

The following table lists the registers associated with configuring the redirection of IGMP and MLD frames to the CPU.

Table 205 · Configuration Registers for IGMP and MLD Frame Redirection to CPU

| Register/Register Field         | Description / Value                                  | Replication |
|---------------------------------|------------------------------------------------------|-------------|
| ANA::CPU_FWD_CFG.IGMP_REDIR_ENA | Must be set to 1 to redirect IGMP frames to the CPU. | Per port    |
| ANA::CPU_FWD_CFG.MLD_REDIR_ENA  | Must be set to 1 to redirect MLD frames to the CPU.  | Per port    |
| ANA::CPUQ_CFG.CPUQ_IGMP         | CPU extraction queue for IGMP frames.                | None        |
| ANA::CPUQ_CFG.CPUQ_MLD          | CPU extraction queue for MLD frames.                 | None        |



# **5.4.2** IP Multicast Forwarding Configuration

The following table lists the registers associated with configuring the multicast group addresses and the associated ports.

Table 206 · IP Multicast Configuration Registers

| Register/Register Field | Description / Value                                                                                | Replication   |
|-------------------------|----------------------------------------------------------------------------------------------------|---------------|
| MACHDATA                | MAC address and VID when accessing the MAC table.                                                  | None          |
| MACLDATA                | MAC address when accessing the MAC table.                                                          | None          |
| MACTINDX                | Direct address into the MAC table for direct read and write.                                       | None          |
| MACACCESS               | Flags and command when accessing the MAC table.                                                    | None          |
| MACTOPTIONS             | Flags when accessing the MAC table                                                                 | None          |
| FLOODING_IPMC           | Index into the PGID table used for flooding of IPv4/6 multicast control and data frames.           | None          |
| PGID[63:0]              | Destination and flooding masks table.                                                              | 64            |
| IS1_ACTION.FID_SEL      | Specifies the use of IS1_ACTION.FID_VAL for the DMAC lookup, the SMAC lookup, or for both lookups. | Per IS1 entry |
| IS1_ACTION.FID_VAL      | FID value.                                                                                         | Per IS1 entry |

IPv4 and IPv6 multicast group addresses are programmed in the MAC table as IPv4 and IPv6 multicast entries. For more information, see MAC Table, page 101. The entry in the MAC table also holds the set of egress ports associated with the group address.

By default, programming an IPv4 or IPv6 multicast entry in the MAC table makes it an any-source multicast, because the actual source IP address is insignificant with respect to forwarding.

To create source-specific IPv4 or IPv6 multicast entries, the Filter Identifier (FID) action in VCAP IS1 can be used, which enables creation of specific FIDs per source IP address. Entries in IS1 can contain the full IPv4 or IPv6 source address. Multiple MAC table entries holding the same IPv4 or IPv6 multicast group address but different FIDs can then be created. This effectively enables source-specific multicasting.

The switch provides full control of flooding of unknown IP multicast frames. For more information, see DMAC Analysis, page 110. Generally, an IGMP and MLD snooping switch disables flooding of unknown multicast frames, except to ports connecting to multicast routers. Note that unknown IPv4 multicast control frames should be flooded to all ports, because IPv4 is not as strict as IPv6 in terms of registration for IP multicast groups.

# 5.5 Quality of Service (QoS)

This section discusses features and configurations related to QoS.

The device includes a number of features related to providing low-latency guaranteed services to critical network traffic such as voice and video in contrast to best-effort traffic such as web traffic and file transfers.

All incoming frames are classified to a QoS class, which is used in the queue system when assigning resources, in the arbitration from ingress to egress queues and in the egress scheduler when selecting the next frame for transmission. The device provides two methods for classifying to a QoS class and for remarking priority information in the frame: Basic and Advanced classification.

Basic QoS classification enables predefined schemes for handling Priority Code Points (PCP), Drop Eligible Indicator (DEI), and Differentiated Service Code Points (DSCP):

• QoS classification based on PCP and DEI for tagged frames. The mapping table from PCP and DEI to QoS class is programmable per port.



- QoS classification based on DSCP values. Can optionally use only trusted DSCP values. The
  mapping table from DSCP value to QoS class is common between all ports.
- The device has the option to work as a DS boundary node connecting two DS domains together by translating incoming/outgoing DSCP values for selected ports.
- The DSCP values can optionally be remarked based on the frame's classified QoS class.
- For untagged or non-IP frames, a default per-port QoS class is programmable.

Advanced QoS classification uses the VCAP IS1, which provides a flexible classification:

- A large range of higher layer protocol fields (Layer 2 through Layer 4) are available for rule matching.
- The IS1 action vector returns a QoS class, and translations of PCP, DEI, and DSCP values are also
  possible.
- Through programming of entries in IS1, QoS rules can be made as specific as needed. For example; per source MAC address, per TCP/UDP destination port number, or combination of both.

For more information about advanced QoS classification using the VCAP IS1, see Ingress Control Lists, page 258.

# 5.5.1 Basic QoS Configuration

The following table lists the registers associated with configuring basic QoS.

Table 207 · Basic QoS Configuration Registers

| Register                      | Description                                                   | Replication |
|-------------------------------|---------------------------------------------------------------|-------------|
| ANA:PORT:QOS_CFG              | QoS and DSCP configuration                                    | Per port    |
| ANA:PORT:QOS_PCP_DEI_MAP_CFG: | Mapping of DEI and PCP to QoS class and drop precedence level | Per port    |
| ANA::DSCP_CFG                 | DSCP configuration                                            | Per DSCP    |

#### Situation:

Assume a configuration with the following requirements:

- All frames with DSCP=7 must get QoS class 7.
- All frames with DSCP=8 must get QoS class 5.
- DSCP = 9 is untrusted and all frames with DSCP=9 should be treated as a non-IP frame.
- VLAN-tagged frames with PCP=7 must get QoS class 7
- All other IP frames must get QoS class 1.
- All other non-IP frames must get QoS class 0.

#### Solution:

```
# Program overall QoS configuration
QOS_CFG.QOS_DSCP_ENA = 1
QOS_CFG.QOS_PCP_ENA = 1

# Program DSCP trust configuration ("*" = 0 through 63)
DSCP_CFG[*].DSCP_TRUST_ENA = 1
DSCP_CFG[9].DSCP_TRUST_ENA = 0

# Program DSCP QoS configuration ("*" = 0 through 63)
DSCP_CFG[*].QOS_DSCP_VAL = 1
DSCP_CFG[7].QOS_DSCP_VAL = 7
DSCP_CFG[8].QOS_DSCP_VAL = 5

# Program PCP QoS configuration ("*" = 0 through 15)
# Note: both 7 and 15 are programmed in order to don't care DEI
QOS_PCP_DEI_MAP_CFG[*] = 0
QOS_PCP_DEI_MAP_CFG[7] = 7
```



 $QOS\_PCP\_DEI\_MAP\_CFG[15] = 7$ 

# Program default QoS class for non-IP, non-tagged frames. QOS\_CFG.QOS\_DEFAULT\_VAL = 0

# 5.5.2 IPv4 and IPv6 DSCP Remarking

IPv4 and IPv6 packets include a 6-bit Differentiated Services Code Point (DSCP), which switches and routers can use to determine the QoS class of a frame. With a proper value in the DSCP field, packets can be prioritized consistently throughout the network. Compared to QoS classification based on user priority, classification based on DSCP provides two main advantages

- DSCP field is already present in all packets (assuming all traffic is IPv4/IPv6).
- DSCP value is preserved during routing and is therefore better suited for end-to-end QoS signaling.

Some hosts may be able to send packets with an appropriate value in the DSCP field, whereas other hosts may not provide an appropriate value in the DSCP field.

For packets without an appropriate value in the DSCP field, the device can be configured to write a new DSCP value into the frame, based on the QoS class of the frame. For example, the device may have determined the QoS class based on the VLAN tag priority information (PCP and DEI). After the packet is transmitted by the egress port, the DSCP field can be rewritten with a value based on the QoS class of the frame. Any subsequent routers or switches can then be easily prioritize the frame, based on the rewritten DSCP value.

The DSCP rewriting functionality available in the device provides flexible, per-ingress port and per-DSCP-value configuration of whether frames should be subject to DSCP rewrite. If it is determined at the ingress port that the DSCP value should be rewritten and to which value, this is then signaled to the egress ports, where the actual change of the DSCP field is done.

In addition, the IS1 can be programmed to return a DSCP value as part of the action vector. This value overrules the potential DSCP value coming out of the DSCP rewrite functionality described previously. A DSCP value from either the basic classification or the advanced IS1 classification obey the same egress rules for the actual DSCP remarking.

### 5.5.2.1 DSCP Remarking Configuration

The following table lists the configuration registers associated with DSCP remarking.

Table 208 · Configuration Registers for DSCP Remarking

| Register/Register Field                  | Description / Value                                                                                                                                                                                                                                                                                                | Replication                    |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| ANA:PORT:DSCP_REWR_CFG                   | Two-bit DSCP rewrite mode per ingress port.  0x0: No DSCP rewrite.  0x1: Rewrite only if the frame's current DSCP value is zero.  0x2: Rewrite only if the frame's current DSCP value is enabled for remarking in ANA::DSCP_CFG.DSCP_REWR_ENA.  0x3: Rewrite DSCP of all frames, regardless of current DSCP value. | Per ingress port               |
| ANA::DSCP_CFG.DSCP_REWR_ENA              | Enables specific DSCP values for rewrite for ports with DSCP rewrite mode set to 0x2.                                                                                                                                                                                                                              | Per DSCP                       |
| ANA::DSCP_REWR_CFG.DSCP_QOS_<br>REWR_VAL | Maps the frame's DP level and QoS class to a DSCP value.                                                                                                                                                                                                                                                           | Per DP level and per QoS class |
| REW::DSCP_CFG.DSCP_REWR_CFG              | Enables DSCP rewrite for egress port.                                                                                                                                                                                                                                                                              | Per egress port                |
| REW::DSCP_REMAP_CFG                      | Remap table of DSCP values for drop precedence 0.                                                                                                                                                                                                                                                                  | None                           |



Table 208 · Configuration Registers for DSCP Remarking (continued)

| Register/Register Field  | Description / Value                               | Replication |
|--------------------------|---------------------------------------------------|-------------|
| REW::DSCP_REMAP_DP_1_CFG | Remap table of DSCP values for drop precedence 1. | None        |

The configuration related to the ingress port controls whether a frame is to be remarked. For each ingress port, a DSCP rewrite mode is configured in ANA:PORT:DSCP\_REWR\_CFG. This register defines the four different modes as follows:

- 0x0: No DSCP rewrite, that is, never change the received DSCP value.
- 0x1: Rewrite if DSCP is zero. This may be useful if a DSCP value of zero indicates that the host has not written any value to the DSCP field.
- 0x2: Rewrite selected DSCP values. In ANA::DSCP\_CFG.DSCP\_REWR\_ENA specific DSCP values can be selected for rewrite, for example, if only certain DSCP values are allowed in the network.
- 0x3: Rewrite all DSCP values.

After a frame is selected for DSCP rewrite, based on the configuration for the ingress port, the new DSCP value is determined by mapping the QoS class and DP level to a new DSCP value (ANA::DSCP\_REWR\_CFG.DSCP\_QOS\_REWR\_VAL).

This DSCP value is overruled by IS1 if a hit in IS1 returns an action vector with DSCP\_ENA set.

The resulting DSCP value is forwarded to the Rewriter at the egress port, which determines whether to actually write the new DSCP value into the frame (REW::DSCP\_CFG.DSCP\_REWR\_CFG). Optionally, the DSCP value may be translated before written into the frame (REW::DSCP\_REMAP\_CFG, REW::DSCP\_REMAP\_DP1\_CFG) for applications where the switch acts as an DS boundary node.

When an IPv4 DSCP is rewritten, the IP header checksum is updated accordingly.

# 5.5.3 Voice over IP (VoIP)

This section provides information about QoS in applications with Voice over IP (VoIP).

In a typical workgroup switch application with VoIP phones, both workstations and VoIP phones are connected to the switch. A workstation can be connected through a VoIP phone. Traffic from the workstation is usually untagged, whereas traffic from the VoIP phone may or may not be tagged. The QoS classification mechanism applied on the access port depends on the capabilities of the VoIP phone; these capabilities vary from phone to phone. With different VoIP phone models in the network, different access ports require different QoS classification mechanisms. The access switch can perform QoS classification, depending on the VoIP phone model, to achieve consistent VoIP QoS across the network.

Voice traffic can be identified in the following ways.

- Source MAC address (OUI): Most vendors use a dedicated OUI for VoIP phones.
- EtherType: Legacy phones may use a special EtherType for VolP.
- VID: A special VID used for voice traffic.
- UDP Port Range: Voice traffic often uses a well-known port range for the Real-time Transport Protocol (RTP).
- DSCP or ToS Precedence: Many phones can set the DSCP value or the ToS precedence bits.
- Priority Code Point: Many phones send VLAN tagged frames and can set the priority code point.

All of these identification methods are supported by QoS classification through IS1. They can be used to determine the VoIP traffic's QoS class when entering the switch. For more information about the IS1, see VCAP IS1 Port Configuration, page 63.

To ensure consistent QoS across the network, frames can be remarked on the uplink port. Priority Code Points and DSCP values can be remarked based on the QoS class determined by the QCLs. For more information about Priority Code Point and DSCP remarking, see VLAN Editing, page 133, and IPv4 and IPv6 DSCP Remarking, page 255.

Traffic received on the uplink port can usually rely on simple DSCP or PCP QoS classification.



# 5.6 VCAP Applications

This section provides information about Versatile Content Aware Processor (VCAP) applications for QoS classification, source IP guarding, and access control.

The following table shows the different control lists that the VCAP can be used to build.

Table 209 · Control Lists and Application

| Control List                               | Description                                                                                    |
|--------------------------------------------|------------------------------------------------------------------------------------------------|
| Ingress control lists (ICLs)               | QoS classification VLAN classification and translation policy association group classification |
| IPv4 source guarding control lists (S4CLs) | IPv4 source guarding                                                                           |
| IPv6 source guarding control lists (S6CLs) | IPv6 source guarding                                                                           |
| Access control lists (ACLs)                | Access control                                                                                 |
| Egress control lists (ECLs)                | Tagging and egress translations                                                                |

## 5.6.1 Notation for Control Lists Entries

Setting up a control list typically requires a large amount of register configurations. To maintain the overview of the VCAP functionality, the following control list notations are used. The register configurations are not listed. For more information about the VCAP configurations, see VCAP, page 60.

The notation used is:

Each control entry in the notation consists of:

- The entry number specifying the TCAM address for the specific TCAM
- The VCAP used (IS1, IS2, ES0)
- The entry type (for instance NORMAL or MAC\_ETYPE).
- Zero, one, or more entry fields with specified values. If no value is supplied, it is assumed that the
  value is 1.
- The action (indicated with →)
- Zero, one, or more action fields with specified values. If no value is supplied, it is assumed that the
  value is 1.

All entry fields not listed in the entry part of the control entry are set to don't care.

All action fields not listed in the action part of the control entry are set to zero.

Default actions are special, because they do not have an entry type and a pattern to match:

```
default vcap (first | second) port=value \rightarrow { action_field=value}
```

The notation is illustrated by the following examples.

## Example 1:

An example of an ACL entry:

```
255 is2 ipv4_other first igr_port_mask=(1<<7) sip=10.10.12.134 \rightarrow
```

This ACL entry is located in entry number 255. It is matched for the first lookup, and it is part of the port ACL for port 7. The type is ipv4\_other, and the action is not to change the normal flow for frames with SIP = 10.10.12.134.

#### Example 2:



Policy ACL A can include a monitoring rule that disables forwarding and learning of all incoming IPv4 traffic, but redirects a copy to CPU extraction queue number 3 using the hit-me-once filter. The hit-me-once filter enables the CPU to control when it ready to accept a new frame. The rule would look like this:

```
254 is2 ipv4_other first pag=A

→ hit_me_once cpu_qu_num = 3
```

#### Example 3:

This example shows an ACE that allows forwarding and learning of ARP requests from port 7, if the source IP address is 10.10.12.134. The ACL entry also performs ARP sanity checks that frames must pass to match. The checks include checking that it is a Layer-2 broadcast, that the hardware address space is Ethernet, that the protocol address space is IP, that the MAC address and IP address lengths are correct, and that the sender hardware address (SMAC) matches the SMAC of the frame.

```
253 is2 arp first igr_port_mask=(1<<7) l2_bc opcode=arp_request sip=10.10.12.134 arp_addr_space_ok arp_proto_space_ok arp_len_ok arp_sender_match
```

#### Example 4:

If the default action from first lookup for port 7 is to discard all traffic, the following notation is used:

```
default is2 first port=7 \rightarrow mask_mode=1 port_mask=0x0
```

# 5.6.2 Ingress Control Lists

The following table lists the registers associated with advanced QoS configuration through Ingress Control Lists.

Table 210 · Advanced QoS Configuration Register Overview

| Register         | Description       | Replication |
|------------------|-------------------|-------------|
| ANA:PORT:QOS_CFG | QoS configuration | Per port    |

#### Situation:

Assume a configuration with the following requirements:

- All frames with DSCP = 7 must get QoS class 2.
- All frames with TCP/UDP port numbers in the range 0 1023 must get QoS class 3, except frames with TCP/UDP port 25, which must get QoS class 1.
- All other frames must get QoS class 0.

#### Solution:

The resulting QoS Control List looks like this:

```
255 is1 normal first etype_len ip_snap dscp = 7

→ qos_ena=1, qos_val = 2

254 is1 normal first etype_len ip_snap 14_sport = 25

→ qos_ena=1, qos_val = 1

253 is1 normal first etype_len ip_snap etype = 25

→ qos_ena=1, qos_val = 1

252 is1 normal first etype_len ip_snap 14_sport=(key:0, mask: 0x3FF)

→ qos_ena=1, qos_val = 3

251 is1 normal first etype_len ip_snap etype = (key: 0, mask: 0x3FF)

→ qos_ena=1, qos_val = 3

ANA:PORT:QOS_CFG.QOS_DEFAULT_VAL = 0.
```



## 5.6.3 Access Control Lists

The examples operate with three levels of ACLs:

- · Port ACLs
- · Policy ACLs
- Switch ACLs

The port ACLs are specific to a single port or a group of ports that form a link aggregation group. For example, a port ACL can be used for source IP filtering, locking a specific source IP address to a port. For more information about this example, see Restrictive SIP Filter Using IS2, page 260.

The policy ACLs are shared for a group of ports that must have the same policy applied. For example, there could be one policy for ports through which workstations access the network and another policy for ports to which servers are connected.

The switch ACLs apply to all ports of the switch. They specify some general rules that apply to all traffic passing through the switch. The rules can still be rather specific, for example, covering a specific VLAN or a specific IP address.

In the examples, the resulting ACL can include one port ACL, one policy ACL, and the switch ACL. This is determined by the way the ingress port mask (IGR\_PORT\_MASK) and the policy association group (PAG) are used. For information about IGR\_PORT\_MASK and PAG, see VCAP IS2, page 78. There are several ways to use the 8-bit PAG, but in this section, all eight bits are used to point out a policy ACL. The IGR\_PORT\_MASK points out the port ACL. This permits one port ACL per port and a total of 256 policy ACLs. Note that ports may share the same port ACL and a port by don't caring bits in the port ACL'S IGR\_PORT\_MASK.

Each port has a default PAG assigned to it. The IS1 VCAP can be used to change the value of the PAG based on specific protocol fields matched in the IS1 lookup. The resulting PAG is used in the IS2 VCAP lookup and is matched against the PAG field of the ACL entries.

For an ACL entry in the IS2 VCAP, the PAG and IGR PORT MASK use this notation:

```
PAG = PolicyACL_ID
IGR PORT MASK = 1<<PortACL ID
```

**Note:** The "<<" operator is the bitwise left shift operator. It shifts the left operand bit-wise to the left the number of positions specified by the right operand.

The IGR PORT MASK is a mask so the port number is left-shifted to create the mask.

For an ACL entry that is part of a port ACL for port 8, the PAG would be (\*) and IGR\_PORT\_MASK would be (1 << 8) = 0x100. The asterisk is a wildcard, which means that the PolicyACL\_ID is a don't-care. For an ACL entry that is part of policy ACL A, the PAG would be (A) and the IGR\_PORT\_MASK would be (\*). In this case, the PortACL\_ID is a don't-care.

If, for example, port 8 must have policy A applied, the PAG assigned to port 8 is (A). Using this PAG value, the following ACLs match the lookup:

- Port ACL for port 8 with PAG = (\*) and IGR PORT MASK = (1<<8)</li>
- Policy ACL A with PAG = (A) and IGR\_PORT\_MASK = (\*)
- Switch ACL with PAG = (\*) and IGR\_PORT\_MASK = (\*)

The ordering of the port ACL, the policy ACL, and switch ACL in the resulting ACL follows the ordering in the TCAM. In the following illustration, the switch ACL has the highest priority, followed by the policy ACL A, and finally, the port ACL for port 8.

The resulting ingress ACL in the example is made up of the ingress ACL entries in the switch ACL, the policy ACL A, the port ACL for port 8, and the default action for port 8. The VCAP also does a second lookup, for which the resulting ACL has a common default action as the last rule.



IS2 VCAP RAM Entry IGR\_PORT \_MASK PAG FIRST Action TCAM Entries Switch ACL -Contributing to resulting ACL (first lookup) (A) Policy ACL A Direction Search Policy ACL B (B) Port ACL for Port 8 (1<<8) Contributing to resulting ACL (second lookup) (1<<9) (\*) Port ACL for Port 9 Port Default Actions (First lookup) 8 Port 8 default (first lookup) Default Action (Second lookup) Default (second lookup)

Figure 97 · Resulting ACL for Lookup with PAG = (A) and IGR\_PORT\_MASK = (1<<8)

# 5.6.4 Source IP Filter (SIP Filter)

The VCAP enables filtering of source IP (SIP) addresses on a port also known as source IP guarding. This can be used to only allow IP traffic from a specific SIP to enter the switch on a given port. Doing this can prevent the following denial of service (DoS) attacks: LAND attack, SMURF attack, SYN flood attack, Martian attack, and Ping attack.

# 5.6.4.1 Restrictive SIP Filter Using IS2

A restrictive SIP filter can be applied per port in networks where only IP traffic is allowed. The filter locks a specific SIP to the port and only permits ARP frames and IPv4 frames with the specified SIP to enter the switch on the given port.

For monitoring purposes, it is possible to permit IPv4 frames with other SIPs than the SIP locked to the port. The action is to redirect to the CPU, and the amount of traffic can be reduced by using the hit-me-once feature. The ACL entry for this can be part of a policy ACL for all ports on which the SIP filter is applied.

The port ACL has the following options:

- · Permit IPv4 with trusted SIP
- Permit ARP with trusted SIP passing ARP sanity checks
- Permit all IPv4 CPU redirect with hit-me-once filter (for monitoring)
- Default port action discard all traffic

#### Situation:

Apply the restrictive SIP filter on port 7 with SIP 10.10.12.134.

#### Resolution:



#### The resulting ACL for port 7 looks like this:

```
255 is2 ipv4_tcp_udp first igr_port_mask=(1<<7) sip=10.10.12.134

→
254 is2 ipv4_other first igr_port_mask=(1<<7) sip=10.10.12.134

→
253 is2 arp first igr_port_mask=(1<<7) 12_bc opcode=arp_request
sip=10.10.12.134
arp_addr_space_ok arp_proto_space_ok arp_len_ok
arp_sender_match

→
252 is2 ipv4_tcp_upd first pag=A

→ hit_me_once cpu_queue=3
251 is2 ipv4_other first pag=A

→ hit_me_once cpu_queue=3
default is2 first port=11

→ mask_mode=1 port_mask=0x0
```

Applying this SIP filter requires to two entries per port plus three common entries.

## 5.6.4.2 Restrictive SIP Filter Using IS1 and IS2

The same filter as listed above can be achieved using the host match actions from IS1.

#### Situation:

Apply the restrictive SIP filter on port 7 with SIP 10.10.12.134.

#### Resolution:

The resulting ACL for port 7 looks like this:

```
IS1:
```

```
255 is1 smac_sip4 igr_port=7 sip=10.10.12.134
→ host_match
IS2:
255 is2 ip4_tcp_upd first host_match=1
254 is2 ip4_other first host_match=1
\rightarrow
253 is2 arp first igr_port_mask=(1<<7) 12_bc opcode=arp_request
sip=10.10.12.134
arp_addr_space_ok arp_proto_space_ok arp_len_ok
arp_sender_match
252 is2 ipv4_tcp_udp first pag=A
→ hit_me_once cpu_queue=3
251 is2 ipv4_other first pag=A
→ hit_me_once cpu_queue=3
default is2 first port=7
\rightarrow mask_mode=1 port_mask=0x0
```

Applying this SIP filter requires to one entry in IS1 per port and five common entries in IS2.

## 5.6.4.3 Less Restrictive SIP Filter Using IS2

For networks in which non-IP protocols are allowed, for example IPX and ARP, a less restrictive SIP filter can be applied with the following port ACL:

- Permit IPv4 with trusted SIP
- Discard all IPv4
- Default port action; Permit all traffic (non-IPv4, because all IPv4 traffic is covered by the ACL entries from other two items)



For monitoring purposes, the "Discard all IPv4" ACL can be changed to perform CPU redirect. This allows the CPU to monitor all incoming IPv4 frames with source IP addresses different from the trusted SIP, but without allowing these frames to be forwarded to other ports.

#### Situation:

Apply the less restrictive SIP filter on port 8 with source IP address 10.10.12.134, and monitor any IPv4 traffic with unauthorized source IP addresses with hit-me-once filtering to CPU extraction queue number 2. The monitoring rule is part of policy ACLA that is applied to all user ports.

#### Resolution:

The resulting ingress ACL for port 8 looks like this:

```
255 is2 ipv4_tcp_udp first igr_port_mask=(1<<8) sip=10.10.12.134
→
254 is2 ipv4_other first igr_port_mask=(1<<8) sip=10.10.12.134
→
63 is2 ipv4_tcp_udp first pag=A
→ hit_me_once cpu_queue=2
62 is2 ipv4_other first pag=A
→ hit_me_once cpu_queue=2
default is2 first port=10
→
```

Applying this SIP filter requires two entries per port plus two common entries.

## 5.6.5 DHCP Application

A DHCP application can be supported using one policy ACL for the user ports and another policy ACL for the DHCP server ports.

On the user ports, the DHCP requests must be snooped to be able to automatically reset the SIP filters that are applied per port. DHCP replies should be prevented from being forwarded from user ports. For monitoring purposes, such illegal replies are redirected to the CPU.

On the DHCP server ports, DHCP replies are snooped to be able to automatically update the SIP filter for the user port where the reply goes.

In addition, an egress rule is needed to prevent forwarding of all DHCP requests to user ports.

#### Situation:

Policy ACL A is used for the user port DHCP policy, and policy ACL B is used for the DHCP server policy. The server ports are ports 8 and 9.

Snoop DHCP requests from user ports in CPU extraction queue 1, using policer 0 to protect the CPU. DHCP replies from the servers are snooped in queue 2, and are also subject to policing with policer 0. The illegal DHCP replies from user ports are redirected to queue 3 using the hit-me-once filter.

#### Resolution:

The PAG assigned to the user ports is (A). The PAG assigned to the DHCP server ports (8 and 9) is (B).

The following shows the ACL entries for the DHCP application:

```
255 is2 ipv4_tcp_udp protocol=udp
sport=bootp_client dport=bootp_server

→ mask_mode=1 port_mask=0x0000300

63 is2 ipv4_tcp_udp first pag=A protocol=udp
sport=bootp_client dport=bootp_server

→ cpu_copy_ena cpu_queue=1 police_ena police_idx=0

62 is2 ipv4_tcp_udp first pag=A protocol=udp
sport=bootp_server dport=bootp_client

→ hit_me_once cpu_queue=3

31 is2 ipv4_tcp_udp first pag=B protocol=udp
sport=bootp_server dport=bootp_client
```



```
→ cpu_copy_ena cpu_queue=2 police_ena police_idx=0
default is2 first
→ mask_mode=1 port_mask=0x0
default is2 second
```

Regardless of the number of ports covered, four ACL entries are used: one in the switch ACL, two in policy ACL A, and one in policy ACL B.

## 5.6.6 ARP Filtering

The VCAP support two useful ARP filters:

- Policing ARP requests to the switch's IP address to mitigate DoS attacks by ARP flooding
- Performing general ARP sanity checks

Because these are general rules, it is sensible to make them part of the switch ACL.

#### Situation:

Discard all ARP frames that do not pass the ARP sanity checks. Police ARP requests to the switch's IP address 10.10.12.1 using ACL policer 2. ACL policer 2 is configured to allow 16 frames per second, and the frames are copied to CPU extraction queue 0.

RARP is not allowed in the network.

#### Resolution:

To do ARP filtering in the switch ACL, perform the filtering for the switch's IP address first, then allow all ARP frames passing the sanity checks, and finally, discard all remaining ARP frames. This is illustrated by the following:

```
255 is2 arp first 12_bc opcode=arp_request
dip=10.10.12.1
arp_addr_space_ok arp_proto_space_ok arp_len_ok
arp_sender_match
→ cpu_copy_ena cpu_queue=0 police_ena police_idx=255
254 is2 arp first 12_bc opcode=(arp_request or arp_reply)
arp_addr_space_ok arp_proto_space_ok arp_len_ok
arp_sender_match
→
253 is2 arp
→ mask_mode=1 port_mask=0x0
```

The ACL policer configuration for policer 255 is done as follows:

```
# Set the base unit to 1 frame per second, enable the policer, and set the rate
to 16 frames per second and a burst of 1 frame:
ANA:POL[255]:POL_MODE_CFG.FRM_MODE = 1
ANA:POL[255]:POL_PIR_CFG.PIR_RATE = 16
ANA:POL[255]:POL_PIR_CFG.PIR_BURST = 3
```

Three ACL entries are used, irrespective of the number of ports covered.

# 5.6.7 Ping Policing

The network can easily be protected against ping attacks using a switch ACL rule that applies an ACL policer to all ping packets.

#### Situation:

Allow no more than 128 ping packets per second to be forwarded through the switch by means of ACL policer 15. Ping packets in excess of 128 frames per second are discarded.

#### Resolution:



Ping packets are ICMP frames with ICMP Type = Echo Request. Echo Request is specified by the first byte of the ICMP frame being 0x08. The rest of the ICMP frame is don't-care. ICMP frames are carried in IPv4 frames with the protocol value 0x01.

The resulting switch ACL entry is as follows:

```
127 is2 ipv4_other first protocol=icmp ip4_payload_high=0x8* \rightarrow police_ena police_idx=15
```

ACL policer 15 in the policer pool is configured to 128 frames per second like this:

- ANA:POL[15]:POL MODE CFG.FRM MODE = 1
- ANA:POL[15]:POL PIR CFG.PIR RATE = 128
- ANA:POL[15]:POL\_PIR\_CFG.PIR\_BURST = 1

One ACE is used, regardless of the number of ports covered.

# 5.6.8 TCP SYN Policing

A server in the network can be protected against TCP SYN DoS attacks by policing TCP connection requests to the server's IP address.

#### Situation:

Allow no more than 128 new TCP connections per second to the server with IP address 10.10.12.99. Use ACL policer 5.

#### Resolution:

TCP connection requests are TCP frames with the SYN flag set. The resulting switch ACL entry is as follows:

```
127 is2 ipv4_tcp_udp first protocol=tcp
dip=10.10.12.99
syn
→ police_ena police_idx=5
```

ACL policer 5 in the policer pool is configured to 128 frames per second by the following:

- ANA:POL[5]:POL\_MODE\_CFG.FRM\_MODE = 1
- ANA:POL[5]:POL\_PIR\_CFG.PIR\_RATE = 128
- ANA:POL[5]:POL\_PIR\_CFG.PIR\_BURST = 1

One ACE is used, regardless of the number of ports covered.

# 5.7 CPU Extraction and Injection

This section provides information about how the CPU extracts and injects frames to and from the switch core.

The following illustration shows the CPU port module used for injection and extraction.



Figure 98 · CPU Extraction and Injection



The switch core forwards CPU extracted frames to eight CPU extraction queues. Each of these queue is then mapped to one of two CPU Extraction Groups. For each extraction group there is a scheduler (strict or round robin) which selects between the CPU extraction queues mapped to the same group.

When injecting frames, there are two CPU Injection Groups available where for instance one can be used for the Frame DMA and one can be used for manually injected frames. Both CPU injection groups have access to the switch core. However, within the switch-core, CPU injected frames are all seen as coming from port 11 in terms of queue system and analyzer configuration.

# 5.7.1 Forwarding to CPU

Several mechanisms can be used to trigger redirection or copying of frames to the CPU. They are listed in the following table.

Table 211 · Configurations for Redirecting or Copying Frames to the CPU

| Frame Type                                                | Configuration (Including Selection of Extraction Queue)                          | Copy or<br>Redirect |
|-----------------------------------------------------------|----------------------------------------------------------------------------------|---------------------|
| IEEE 802.1D Reserved Range<br>DMAC = 01-80-C2-00-00-0x    | ANA:PORT:CPU_FWD_BPDU_CFG<br>ANA::CPUQ_8021_CFG.CPUQ_BPDU_VAL                    | Copy or redirect    |
| IEEE 802.1D Allbridge<br>DMAC = 01-80-C2-00-00-10         | ANA:PORT:CPU_FWD_CFG.CPU_ALLBRIDG<br>E_REDIR_ENA<br>ANA::CPUQ_CFG.CPUQ_ALLBRIDGE | Copy or redirect    |
| IEEE 802.1D GARP Range<br>DMAC = 01-80-C2-00-00-2x        | ANA:PORT:CPU_FWD_GARP_CFG<br>ANA::CPUQ_8021_CFG.CPUQ_GARP_VAL                    | Copy or redirect    |
| IEEE 802.1D CCM/Link Trace Range DMAC = 01-80-C2-00-00-3x | ANA:PORT:CPU_FWD_CCM_CFG ANA::CPUQ_8021_CFG.CPUQ_CCM_VAL                         | Copy or redirect    |
| IGMP (IPv4)                                               | ANA:PORT:  CPU_FWD_CFG.CPU_IGMP_REDIR_ENA ANA::CPUQ_CFG.CPUQ_IGMP                | Redirect            |



Table 211 · Configurations for Redirecting or Copying Frames to the CPU (continued)

| Frame Type                                                        | Configuration (Including Selection of Extraction Queue)                                                            | Copy or<br>Redirect |
|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------|
| IP Multicast Control (IPv4)                                       | ANA:PORT: CPU_FWD_CFG.CPU_IPMC_CTRL_COPY_E NA ANA::CPUQ_CFG.CPUQ_IPMC_CTRL                                         | Сору                |
| MLD (IPv6)                                                        | ANA:PORT: CPU_FWD_CFG.CPU_MLD_REDIR_ENA ANA::CPUQ_CFG.CPUQ_MLD                                                     | Redirect            |
| Versatile Register Access Protocol (VRAP)                         | ANA:PORT: CPU_FWD_CFG.CPU_VRAP_REDIR_ENA ANA::CPUQ_CFG2.CPUQ_VRAP                                                  | Redirect            |
| CPU-based learning                                                | ANA:PORT:PORT_CFG.LEARNCPU<br>ANA::CPUQ_CFG.CPUQ_LRN                                                               | Сору                |
| CPU-based learning of locked MAC table entries seen on a new port | ANA:PORT: PORT_CFG.LOCKED_PORTMOVE_CPU ANA::CPUQ_CFG.CPUQ_LOCKED_PORTMO VE                                         |                     |
| CPU-based learning of frames exceeding learn limit in MAC table   | ANA:PORT:PORT_CFG.LIMIT_CPU ANA::CPUQ_CFG.CPUQ_LRN                                                                 |                     |
| MAC table match using MAC table                                   | ANA::MACACCESS.MAC_CPU_COPY ANA::CPUQ_CFG.CPUQ_MAC_COPY                                                            | Сору                |
| MAC table match using PGID table                                  | ANA::MACACCESS.DEST_IDX ANA::PGID.PGID (bit 11) ANA::PGID.CPUQ_DST_PGID                                            | Redirect or copy    |
| Flooded frames                                                    | ANA::MACACCESS.DEST_IDX ANA::PGID.PGID (bit 11) ANA::PGID.CPUQ_DST_PGID                                            | Redirect or copy    |
| Any frame received on selected ports                              | ANA:PORT:CPU_SRC_COPY_ENA<br>ANA:CPUQ_CFG.CPUQ_SRC_COPY                                                            | Сору                |
| Mirroring                                                         | ANA::MIRRORPORTS (bit 11) ANA::CPUQ_CFG:CPUQ_MIRROR For more information about mirroring, see Mirroring, page 250. | Сору                |
| VCAP IS2 rules                                                    | For more information about IS2, see VCAP IS2, page 78.                                                             | Redirect or copy    |
| SFlow                                                             | ANA::CPUQ_CFG.CPUQ_SFLOW For more information about SFlow, see sFlow Sampling, page 117.                           | Сору                |

# 5.7.2 Frame Extraction

The CPU receives frames through the eight CPU extraction queues in the CPU port module. The eight queues are using resources (memory and frame descriptor pointers) from the shared queue system and are subject to the thresholds and congestion rules programmed for the CPU port (port 11) and the shared queue system in general.

The CPU can read frames from the CPU extraction queues in two ways:

- Reading registers in the CPU port module. For more information, see Frame Extraction, page 142.
- FDMA from CPU port module to RAM. For more information, see Frame DMA, page 179.



In addition, the VRAP engine may attach to one of the CPU extraction groups and use this to receive and process all extracted VRAP requests.

The switch core may place the 20-byte long CPU extraction header before the DMAC or after the SMAC (SYS::PORT\_MODE.INCL\_XTR\_HDR). The CPU extraction header contains relevant side band information about the frame such as the frame's classification result (VLAN tag information, DSCP, QoS class, Rx time stamp) and the reason for sending the frame to the CPU. For more information about the contents of the CPU extraction header, see Table 115, page 142.

# 5.7.3 Frame Injection

The CPU can inject frames through the two CPU injection groups. The injection queues use resources (memory and frame descriptor pointers) from the shared queue system and are subject to the thresholds and congestion rules programmed for the CPU port (port 11) and the shared queue system in general.

The CPU can write frames to the CPU injection groups in two ways:

- Registers access to the CPU port module. For more information, see CPU Extraction and Injection, page 264.
- FDMA to CPU port module. For more information, see Frame DMA, page 179.

In addition, the VRAP engine may attach to one of the CPU injection groups and transmit and use this for transmitting VRAP replies.

The first 20 bytes of a frame written into a CPU group is an injection header containing relevant side band information about how the frame must be processed by the switch core (SYS::PORT\_MODE.INCL\_INJ\_HDR). For more information, see Table 96, page 118.

# 5.7.4 Frame Extraction and Injection Using An External CPU

The following table lists the configuration registers associated with using an external CPU.

Table 212 · Configuration Registers When Using An External CPU

| Register/Register Field        | Description / Value                                                       | Replication |
|--------------------------------|---------------------------------------------------------------------------|-------------|
| QSYS::EXT_CPU_CFG.EXT_CPU_PORT | Port number where external CPU is connected.                              | None        |
| QSYS::EXT_CPU_CFG.EXT_CPUQ_MSK | Configures which CPU extraction queues are sent to the external CPU.      | None        |
| SYS::PORT_MODE.INCL_XTR_HDR    | Enables the insertion of the CPU extraction header in egress frames.      | Per port    |
| SYS::PORT_MODE.INCL_INJ_HDR    | Enables ingress port to look for CPU injection header in incoming frames. | Per port    |

An external CPU can connect up to any front port module and use the Ethernet interface for extracting and injecting frames into the switch core.

**Note:** If an external CPU is connected by means of the serial interface or PCIe interface, the frame extraction and injection is performed. For more information, see Frame Extraction, page 266 and Frame Injection, page 267.

When injecting or extracting frames, the CPU injection or extraction header is placed before the DMAC with an optional prefix. For more information about the prefixing, see Node Processor Interface (NPI), page 146. When injecting frames, the CPU injection header controls whether a frame is processed by the analyzer or forwarded directly to the destination set specified in the injection header.

An internal and external CPU may coexist in a dual CPU system where the two CPUs handles different run-time protocols. When extracting CPU frames, it is selectable which CPU extraction queues are connected to the external CPU and which remain connected to the internal CPU (SYS::EXT\_CPU\_CFG.EXT\_CPUQ\_MSK). If a frame is forwarded to the CPU for more than one reason (for example, a BPDU which is also a learn frame), the frame can be forwarded to both the internal CPU extraction queues and to the external CPU.



# 6 Registers

Information about the registers for this product is available in the attached file. To view or print the information, double-click the attachment icon.



# 7 Electrical Specifications

This section provides the DC characteristics, AC characteristics, recommended operating conditions, and stress ratings for the VSC7513 device.

# 7.1 DC Specifications

This section contains the DC characteristics for the VSC7513 device.

# 7.1.1 Internal Pull-Up or Pull-Down Resistors

The following table lists the specifications for the internal resistors used by I/O signals in the device. For more information, see Pins by Function, page 292.

Table 213 · Internal Resistor Characteristics

| Parameter                   | Symbol          | Minimum | Maximum | Unit |
|-----------------------------|-----------------|---------|---------|------|
| Internal Pull-up resistor   | R <sub>PU</sub> | 25      | 90      | kΩ   |
| Internal Pull-down resistor | R <sub>PD</sub> | 25      | 112     | kΩ   |

# 7.1.2 Reference Clock Inputs

The following table lists the reference clock input specifications.

Table 214 · Reference Clock Input Characteristics

| Parameter                             | Symbol           | Minimum | Typical               | Maximum           | Unit       |
|---------------------------------------|------------------|---------|-----------------------|-------------------|------------|
| Input voltage range                   | $V_{IP}, V_{IN}$ | -25     |                       | 1200              | mV         |
| Single-ended input swing              | V <sub>SE</sub>  | 600     |                       | 1000 <sup>1</sup> | $mV_{pp}$  |
| Differential peak-to-peak input swing | V <sub>ID</sub>  | 200     |                       | 1200              | $mV_{ppd}$ |
| Input common-mode voltage             | V <sub>CM</sub>  |         | 2/3 x V <sub>DD</sub> |                   | mV         |

<sup>1.</sup> Input common-mode voltage and amplitude must not exceed 1200 mV.

# 7.1.3 PLL Clock Outputs

The following table lists the PLL clock outputs specifications.

Table 215 · PLL Clock Outputs Characteristics

| Parameter                                           | Symbol            | Minimum                       | Typical | Maximum           | Unit       | Condition                 |
|-----------------------------------------------------|-------------------|-------------------------------|---------|-------------------|------------|---------------------------|
| Differential resistance                             | R <sub>DIFF</sub> | 80                            | 100     | 120               | Ω          |                           |
| Differential peak-to-peak output swing <sup>1</sup> | V <sub>OD</sub>   | 290                           |         | 510               | $mV_{ppd}$ | V <sub>DD_A</sub> = 1.0 V |
| Differential peak-to-peak output swing <sup>1</sup> | V <sub>OD</sub>   | 360                           |         | 635               | $mV_{ppd}$ | $V_{DD_A} = 1.0 V^2$      |
| Output common-mode voltage                          | V <sub>CM</sub>   | V <sub>DD_A</sub> -<br>500 mV |         | V <sub>DD_A</sub> | mV         |                           |

<sup>1.</sup> Output swing is register programmable in 16 steps.

Driver amplitude depends on driver-to-receiver adaptation configured in register. Increased amplitudes can be achieved if receiver is common-mode terminated to V<sub>DD A</sub>, and if driver is configured accordingly.



# 7.1.4 DDR3 SDRAM Signals

The following table lists the specifications of DDR3 SDRAM signals.

Table 216 · DDR3 SDRAM Signals Characteristics

| Parameter                             | Symbol               | Minimum                      | Maximum                      | Unit | Condition                                             |
|---------------------------------------|----------------------|------------------------------|------------------------------|------|-------------------------------------------------------|
| Input reference voltage <sup>1</sup>  | DDR_V <sub>REF</sub> | 49% V <sub>DD_IODDR</sub>    | 51% V <sub>DD_IODDR</sub>    | V    | V <sub>DD_IODDR</sub> = 1.5 V                         |
| Input voltage high                    | V <sub>IH(DC)</sub>  | DDR_V <sub>REF</sub> + 0.100 | V <sub>DD_IODDR</sub>        | V    |                                                       |
| Input voltage low                     | $V_{IL(DC)}$         | -0.3                         | DDR_V <sub>REF</sub> - 0.100 | V    |                                                       |
| Output voltage high                   | V <sub>OH(DC)</sub>  | 0.8 x V <sub>DD_IODDR</sub>  |                              | ٧    | Not terminated, 1 pF load                             |
| Output voltage low                    | V <sub>OL(DC)</sub>  | -0.3                         | 0.2 x V <sub>DD_IODDR</sub>  | V    | Not terminated, 1 pF load                             |
| Input leakage current                 | I <sub>L</sub>       |                              | 40                           | μΑ   | $0 \text{ V} \leq V_{I} \leq V_{DD\_IODDR}$           |
| Output source DC current <sup>2</sup> | I <sub>OH</sub>      | -6                           |                              | mA   | External 40 $\Omega$ termination to $V_{DD\_IODDR}/2$ |
| Output sink DC current <sup>2</sup>   | I <sub>OL</sub>      | 6                            |                              | mA   | External 40 $\Omega$ termination to $V_{DD\_IODDR}/2$ |

DDR\_V<sub>REF</sub> is expected to track variations in V<sub>DD\_IODDR</sub>. Peak-to-peak AC noise on DDR\_V<sub>REF</sub> must not exceed ±2% of DDR\_V<sub>REF</sub>.

# 7.1.5 DDR3L SDRAM Signals

The following table lists the specifications of DDR3L SDRAM signals.

Table 217 · DDR3L SDRAM Signals Characteristics

| Parameter                             | Symbol               | Minimum                     | Maximum                     | Unit | Condition                                                 |
|---------------------------------------|----------------------|-----------------------------|-----------------------------|------|-----------------------------------------------------------|
| Input reference voltage <sup>1</sup>  | DDR_V <sub>REF</sub> | 49% V <sub>DD_IODDR</sub>   | 51% V <sub>DD_IODDR</sub>   | V    | V <sub>DD_IODDR</sub> = 1.5 V                             |
| Input voltage high                    | V <sub>IH(DC)</sub>  | DDR_V <sub>REF</sub> + 0.09 | $V_{DD\_IODDR}$             | V    |                                                           |
| Input voltage low                     | $V_{IL(DC)}$         | -0.3                        | DDR_V <sub>REF</sub> – 0.09 | V    |                                                           |
| Output voltage high                   | V <sub>OH(DC)</sub>  | 0.8 x V <sub>DD_IODDR</sub> |                             | V    | Not terminated, 1 pF load                                 |
| Output voltage low                    | V <sub>OL(DC)</sub>  |                             | 0.2 x V <sub>DD_IODDR</sub> | V    | Not terminated, 1 pF load                                 |
| Input leakage current                 | I <sub>L</sub>       |                             | 40                          | μΑ   | $0 \text{ V} \leq V_{\text{I}} \leq V_{\text{DD\_IODDR}}$ |
| Output source DC current <sup>2</sup> | I <sub>OH</sub>      | <b>-6</b>                   |                             | mA   | External 40 $\Omega$ termination to $V_{DD\_IODDR}/2$     |
| Output sink DC current <sup>2</sup>   | I <sub>OL</sub>      | 6                           |                             | mA   | External 40 $\Omega$ termination to $V_{DD\_IODDR}/2$     |

DDR\_V<sub>REF</sub> is expected to track variations in V<sub>DD\_IODDR</sub>. Peak-to-peak AC noise on DDR\_V<sub>REF</sub> must not exceed ±2% of DDR\_V<sub>REF</sub>.

<sup>2.</sup> With 34  $\Omega$  output driver impedance.

<sup>2.</sup> With  $34 \Omega$  output driver impedance.



## **7.1.6 SERDES1G**

The following table lists the SERDES1G specifications.

Table 218 · SERDES1G Characteristics for 1G Transmitter

| Parameter                                                 | Symbol              | Minimum | Typical | Maximum | Unit       | Condition            |
|-----------------------------------------------------------|---------------------|---------|---------|---------|------------|----------------------|
| Differential resistance                                   | R <sub>DIFF</sub>   | 80      | 100     | 120     | Ω          |                      |
| Output voltage high                                       | V <sub>OH</sub>     |         |         | 1050    | mV         |                      |
| Output voltage low                                        | V <sub>OL</sub>     | 0       |         |         | mV         |                      |
| Differential peak-to-peak output voltage <sup>1</sup>     | V <sub>O_DIFF</sub> | 300     |         | 800     | $mV_{ppd}$ | 100BASE-FX,<br>SGMII |
| Differential peak-to-peak output voltage <sup>1</sup>     | V <sub>O_DIFF</sub> | 500     |         | 1200    | $mV_{ppd}$ | SFP                  |
| Differential peak-to-peak output voltage <sup>1</sup>     | V <sub>O_DIFF</sub> | 800     |         | 1100    | $mV_{ppd}$ | 1000BASE-KX          |
| Differential peak-to-peak output voltage with Tx disabled | V <sub>O_IDLE</sub> |         |         | 30      | $mV_{ppd}$ |                      |

<sup>1.</sup> Output amplitude is configurable in 16 steps.

Table 219 · SERDES1G Characteristics for 1G Receiver

| Parameter                               | Symbol               | Minimum | Typical                 | Maximum     | Unit       | Conditions                           |
|-----------------------------------------|----------------------|---------|-------------------------|-------------|------------|--------------------------------------|
| Differential resistance                 | R <sub>DIFF</sub>    | 80      | 100                     | 120         | Ω          |                                      |
| Absolute input voltage range            | V <sub>IN</sub>      | -25     |                         | 1200        | mV         |                                      |
| Common-mode voltage                     | V <sub>CM_AC</sub>   | 0       |                         | $V_{DD\_A}$ | mV         | AC-coupled operation <sup>1</sup>    |
| Common-mode voltage                     | V <sub>CM_DC</sub>   |         | 0.7 x V <sub>DD_A</sub> |             | mV         | DC-coupled operation <sup>2, 3</sup> |
| Differential peak-to-peak input voltage | V <sub>IN_DIFF</sub> | 100     |                         | 1600        | $mV_{ppd}$ | See note <sup>4</sup>                |

<sup>1.</sup> Compatibility to SGMII transmitters requires external AC-coupling. The maximum common-mode voltage is provided without a differential signal. It is limited by the minimum and maximum input voltage range and the signal amplitude of input.

## **7.1.7 SERDES6G**

The following table lists the SERDES6G specifications.

Table 220 · SERDES6G Characteristics for 6G Transmitter

| Parameter                                             | Symbol              | Minimum | Typical | Maximum            | Unit             | Condition                            |
|-------------------------------------------------------|---------------------|---------|---------|--------------------|------------------|--------------------------------------|
| Differential resistance                               | R <sub>DIFF</sub>   | 80      | 100     | 120                | Ω                |                                      |
| Output voltage high                                   | V <sub>OH</sub>     |         |         | V <sub>DD_VS</sub> | mV               |                                      |
| Output voltage low                                    | V <sub>OL</sub>     | 0       |         |                    | mV               |                                      |
| Differential peak-to-peak output voltage <sup>1</sup> | $V_{O\_DIFF}$       | 300     |         | 800                | $mV_{ppd}$       | 100BASE-FX,<br>SGMII <sup>2</sup>    |
| Differential peak-to-peak output voltage <sup>1</sup> | V <sub>O_DIFF</sub> | 400     |         | 750                | ${\rm mV_{ppd}}$ | QSGMII<br>ob_post0 = 6<br>ob_lv = 39 |

<sup>2.</sup> For more information about optional DC-coupling, contact your Microsemi sales representative.

Common-mode termination disabled. The maximum differential peal-to-peak input is limited by the maximum input voltage range.

<sup>4.</sup> Applies to all the supported modes. For 100BASE-FX mode, disable internal AC-coupling.



Table 220 · SERDES6G Characteristics (continued) for 6G Transmitter (continued)

| Parameter                                                 | Symbol              | Minimum | Typical | Maximum | Unit                 | Condition                            |
|-----------------------------------------------------------|---------------------|---------|---------|---------|----------------------|--------------------------------------|
| Differential peak-to-peak output voltage <sup>1</sup>     | V <sub>O_DIFF</sub> | 500     |         | 1200    | $mV_{ppd}$           | SFP, 2.5G                            |
| Differential peak-to-peak output voltage <sup>1</sup>     | $V_{O\_DIFF}$       | 800     |         | 1200    | ${\rm mV_{ppd}}$     | 1000BASE-KX<br>and PCle <sup>3</sup> |
| Differential peak-to-peak output voltage with Tx disabled | V <sub>O_IDLE</sub> |         |         | 30      | ${\sf mV}_{\sf ppd}$ |                                      |
| Output current, driver shorted to GND                     | T_ISG               |         |         | 40      | mA                   |                                      |

<sup>1.</sup> Drive level depends on register configuration.

Table 221 · SERDES6G Characteristics for 6G Receiver

| Parameter                               | Symbol               | Minimum | Typical                     | Maximum | Unit             | Condition                                      |
|-----------------------------------------|----------------------|---------|-----------------------------|---------|------------------|------------------------------------------------|
| Differential resistance                 | R <sub>DIFF</sub>    | 80      | 100                         | 120     | Ω                |                                                |
| Absolute input voltage range            | V <sub>IN</sub>      | -25     |                             | 1200    | mV               |                                                |
| Common-mode voltage                     | V <sub>CM</sub>      | 0       | Internal<br>V <sub>CM</sub> |         | mV               | AC-coupled operation <sup>1</sup>              |
| Common-mode voltage                     | V <sub>CM</sub>      |         | V <sub>DD_A</sub>           |         | mV               | DC-coupled operation, load type 2 <sup>1</sup> |
| Differential peak-to-peak input voltage | V <sub>IN_DIFF</sub> | 100     |                             | 1600    | ${\rm mV_{ppd}}$ | See note <sup>2</sup>                          |

Mode for common-mode termination is specified by configuration register setting. Input amplitude in DC-coupled mode must not exceed maximum input voltage range. For more information about optional DC-coupling, contact your Microsemi representative.

# 7.1.8 GPIO, SI, JTAG, and Miscellaneous Signals

The following table lists the specifications of GPIO, SI, JTAG, and miscellaneous signals.

Table 222 · GPIO, SI, JTAG, and Miscellaneous Signals Characteristics

| Parameter                        | Symbol          | Minimum | Typical | Maximum | Unit | Condition                |
|----------------------------------|-----------------|---------|---------|---------|------|--------------------------|
| Output high voltage <sup>1</sup> | V <sub>OH</sub> | 2.1     | 2.35    |         | V    | I <sub>OH</sub> = -2 mA  |
| Output high voltage <sup>1</sup> | V <sub>OH</sub> | 1.7     | 2.0     |         | V    | I <sub>OH</sub> = -12 mA |
| Output low voltage               | V <sub>OL</sub> |         |         | 0.4     | V    | I <sub>OL</sub> = 2 mA   |
| Output low voltage               | V <sub>OL</sub> |         |         | 0.7     | V    | I <sub>OL</sub> = 12 mA  |
| Input high voltage               | V <sub>IH</sub> | 1.85    |         | 3.6     | V    |                          |
| Input low voltage                | V <sub>IL</sub> | -0.3    |         | 0.8     | V    |                          |
| Input high current <sup>2</sup>  | I <sub>IH</sub> |         |         | 10      | μΑ   | V <sub>I</sub> = VDD_IO  |
| Input low current <sup>2</sup>   | I <sub>IL</sub> | -10     |         |         | μΑ   | V <sub>I</sub> = 0 V     |
| Input capacitance                | C <sub>I</sub>  |         |         | 10      | pF   |                          |

<sup>1.</sup> VDD IO=2.38 V for minimum, VDD IO=2.50 V for typical.

<sup>2.</sup> Compatibility to SGMII receiver requires AC-coupling.

<sup>3.</sup> Compatibility to supported standards requires 1.2 V supply for driver.

<sup>2.</sup> Compatibility to SGMII transmitter requires AC-coupling.

Input high current and input low current equals the maximum leakage current, excluding the current in the built-in pull resistors.



## 7.1.9 Thermal Diode

The device includes an on-die diode and internal circuitry for monitoring die temperature (junction temperature). The operation and accuracy of the diode is not guaranteed and should only be used as a reference.

The on-die thermal diode requires an external thermal sensor, located on the board or in a stand-alone measurement kit. Temperature measurement using a thermal diode is very sensitive to noise. The following illustration shows a generic application design.

Figure 99 · Thermal Diode

#### **Isolated Sensor Circuit**

#### **Grounded Sensor Circuit**





Note: Microsemi does not support or recommend operation of the thermal diode under reverse bias.

The following table provides the diode parameter and interface specifications with the pins connected internally to VSS in the device.

Table 223 · Thermal Diode Parameters

| Parameter             | Symbol | Typical               | Maximum | Unit |
|-----------------------|--------|-----------------------|---------|------|
| Forward bias current  | IFW    | See note <sup>1</sup> | 1       | mA   |
| Diode ideality factor | n      | 1.008                 |         |      |

<sup>1.</sup> Typical value is device dependent.

The ideality factor, n, represents the deviation from ideal diode behavior as exemplified by the following diode equation:

$$I_{FW} = I_{S}(e^{(qV_{D})/(nkT)} - 1)$$

where,  $I_S$  = saturation current, q = electron charge,  $V_D$  = voltage across the diode, k = Boltzmann constant, and T = absolute temperature (Kelvin).

# 7.2 AC Specifications

This section contains the AC characteristics for the VSC7513 device.

# 7.2.1 REFCLK Reference Clock (1G and 6G Serdes)

The following table lists the REFCLK reference clock input specifications.

Table 224 · Reference Clock Input Characteristics

| Parameter                          | Symbol Minimum | Typical | Maximum | Unit | Condition |
|------------------------------------|----------------|---------|---------|------|-----------|
| REFCLK frequency REFCLK_CONF = 100 | –100 ppm       | 25      | 100 ppm | MHz  |           |
| REFCLK frequency REFCLK_CONF = 000 | –100 ppm       | 125     | 100 ppm | MHz  |           |
| REFCLK frequency REFCLK_CONF = 001 | –100 ppm       | 156.25  | 100 ppm | MHz  |           |
| REFCLK frequency REFCLK_CONF = 010 | –100 ppm       | 250     | 100 ppm | MHz  |           |



Table 224 · Reference Clock Input Characteristics (continued)

| Parameter                                                                        | Symbol                          | Minimum | Typical | Maximum                    | Unit | Condition                                                        |
|----------------------------------------------------------------------------------|---------------------------------|---------|---------|----------------------------|------|------------------------------------------------------------------|
| Clock duty cycle                                                                 |                                 | 40      |         | 60                         | %    | Measured at 50% threshold                                        |
| Rise time and fall time                                                          | t <sub>R</sub> , t <sub>F</sub> |         |         | 1.5                        | ns   | Within +/- 200 mV relative to V <sub>DD</sub> x 2/3              |
| Jitter transfer from REFCLK to SERDES, bandwidth from 10 kHz to 100 kHz          |                                 |         |         | 0.3                        | dB   | REFCLK =<br>25 MHz                                               |
| Jitter transfer from REFCLK to SERDES, bandwidth from 100 kHz to 4 MHz           |                                 |         |         | 1                          | dB   | REFCLK =<br>25 MHz                                               |
| Jitter transfer from REFCLK to SERDES, bandwidth above 4 MHz                     |                                 |         |         | 1 – 20 × log<br>(f/4 MHz)  | dB   | REFCLK =<br>25 MHz                                               |
| Jitter transfer from REFCLK to SERDES, bandwidth from 10 kHz to 300 kHz          |                                 |         |         | 0.3                        | dB   | REFCLK ≥<br>125 MHz                                              |
| Jitter transfer from REFCLK to SERDES, bandwidth from 300 kHz to 3 MHz           |                                 |         |         | 0.6                        | dB   | REFCLK ≥<br>125 MHz                                              |
| Jitter transfer from REFCLK to SERDES , bandwidth from 3 MHz to 12 MHz           |                                 |         |         | 2                          | dB   | REFCLK ≥<br>125 MHz                                              |
| Jitter transfer from REFCLK to SERDES , bandwidth above 12 MHz                   |                                 |         |         | 2 – 20 × log<br>(f/12 MHz) | dB   | REFCLK ≥<br>125 MHz                                              |
| REFCLK input peak-to-peak jitter, bandwidth from 2.5 kHz and 10 MHz <sup>1</sup> |                                 |         |         | 20                         | ps   | To meet G.8262<br>1G SyncE jitter<br>generation<br>specification |

<sup>1.</sup> Peak-to-peak values are typically higher than the RMS value by a factor of 10 to 14.

### 7.2.2 PLL Clock Outputs

The following table lists the PLL clock outputs specifications.

Table 225 · PLL Clock Outputs Characteristics

| Parameter                           | Symbol                          | Minimum | Maximum | Unit              | Condition                         |
|-------------------------------------|---------------------------------|---------|---------|-------------------|-----------------------------------|
| Data rate                           |                                 |         | 625     | MHz               |                                   |
| Clock duty cycle                    | t <sub>C</sub>                  | 45      | 55      | %                 | Measured at 50% threshold         |
| Rise time and fall time             | t <sub>R</sub> , t <sub>F</sub> | 100     | 300     | ps                | 20% to 80% of V <sub>S</sub>      |
| Intrapair skew                      | t <sub>SKEW</sub>               |         | 100     | ps                |                                   |
| Jitter generation, 10 kHz to 50 MHz |                                 |         | 4       | ps <sub>RMS</sub> | Jitter-free input used for REFCLK |



### **7.2.3 SERDES1G**

The following table lists the SERDES1G specifications (applies to the S[5:0]\_TXN/P pins).

Table 226 • SERDES1G Characteristics for 100BASE-FX, SGMII, SFP, 1000BASE-KX Transmitter

| Parameter                            | Symbol                          | Minimum           | Maximum                      | Unit              | Condition                                      |
|--------------------------------------|---------------------------------|-------------------|------------------------------|-------------------|------------------------------------------------|
| Data rate                            |                                 | 125 – 100<br>ppm  | 125 + 100 ppm                | Mbps              | 100BASE-FX                                     |
| Data rate                            |                                 | 1.25 – 100<br>ppm | 1.25 + 100 ppm               | Gbps              | SGMII, SFP,<br>1000BASE-KX                     |
| Differential output return loss      | RLO <sub>SDD22</sub>            |                   | <b>- 10</b>                  | dB                | 50 MHz to 625 MHz                              |
| Differential output return loss      | RLO <sub>SDD22</sub>            |                   | -10 + 10 x<br>log(f/625 MHz) | dB                | 625 MHz to 1250 MHz                            |
| Rise time and fall time <sup>1</sup> | t <sub>R</sub> , t <sub>F</sub> | 60                | 300                          | ps                | 20% to 80%                                     |
| Interpair skew                       | t <sub>SKEW</sub>               |                   | 20                           | ps                |                                                |
| Deterministic jitter                 | DJ                              |                   | 80                           | ps                | Measured according to IEEE 802.3 Clause 38.5   |
| Total jitter                         | TJ                              |                   | 192                          | ps                | Measured according to IEEE 802.3 Clause 38.5   |
| Wideband SyncE jitter                | WJT                             |                   | 0.5                          | UI <sub>P-P</sub> | Measured according to ITU-T G.8262 section 8.3 |

<sup>1.</sup> Slew rate is programmable.

Table 227 · SERDES1G Characteristics for 100BASE-FX, SGMII, SFP, 1000BASE-KX Receiver

| Parameter                                       | Symbol               | Minimum        | Maximum                   | Unit    | Condition                                                                           |
|-------------------------------------------------|----------------------|----------------|---------------------------|---------|-------------------------------------------------------------------------------------|
| Data rate                                       |                      | 125 – 100 ppm  | 125 + 100 ppm             | Mbps    | 100BASE-FX                                                                          |
| Data rate                                       |                      | 1.25 – 100 ppm | 1.25 + 100 ppm            | Gbps    | SGMII, SFP,<br>1000BASE-KX                                                          |
| Differential input return loss                  | RLI <sub>SDD11</sub> |                | <b>- 10</b>               | dB      | 50 MHz to 625 MHz                                                                   |
| Differential input return loss                  | RLI <sub>SDD11</sub> |                | -10 + 10 x log(f/625 MHz) | dB      | 625 MHz to 1250 MHz                                                                 |
| Jitter tolerance, total <sup>1</sup>            | TOL <sub>TJ</sub>    | 600            |                           | ps      | SGMII, SFP,<br>1000BASE-KX.<br>Measured according to<br>IEEE 802.3 Clause<br>38.6.8 |
| Jitter tolerance,<br>deterministic <sup>1</sup> | TOL <sub>DJ</sub>    | 370            |                           | ps      | SGMII, SFP,<br>1000BASE-KX.<br>Measured according to<br>IEEE 802.3 Clause<br>38.6.8 |
| Jitter tolerance, duty cycle distortion         | TOL <sub>DCD</sub>   | 1.4            |                           | ns, p-p | 100BASE-FX.<br>Measured according to<br>ISO/IEC 9314-3:1990                         |



Table 227 • SERDES1G Characteristics (continued) for 100BASE-FX, SGMII, SFP, 1000BASE-KX Receiver

| Parameter                        | Symbol             | Minimum | Maximum | Unit              | Condition                                                                        |
|----------------------------------|--------------------|---------|---------|-------------------|----------------------------------------------------------------------------------|
| Jitter tolerance, data dependent | TOL <sub>DDJ</sub> | 2.2     |         | ns, p-p           | 100BASE-FX.<br>Measured according to<br>ISO/IEC 9314-3:1990                      |
| Jitter tolerance, random         | TOL <sub>RJ</sub>  | 2.27    |         | ns, p-p           | 100BASE-FX.<br>Measured according to<br>ISO/IEC 9314-3:1990                      |
| Wideband SyncE jitter tolerance  | WJT                | 312.5   |         | UI <sub>P-P</sub> | 10 Hz to 12.1 Hz.<br>Measured according to<br>ITU-T G.8262, section<br>9.2       |
| Wideband SyncE jitter tolerance  | WJT                | 3750/f  |         | UI <sub>P-P</sub> | 12.1 Hz to 2.5 kHz (f).<br>Measured according to<br>ITU-T G.8262, section<br>9.2 |
| Wideband SyncE jitter tolerance  | WJT                | 1.5     |         | UI <sub>P-P</sub> | 2.5 kHz to 50 kHz.<br>Measured according to<br>ITU-T G.8262, section<br>9.2      |

<sup>1.</sup> Jitter requirements represent high-frequency jitter (above 637 kHz) and not low-frequency jitter or wander.

### **7.2.4 SERDES6G**

The following table lists the SERDES6G specifications (applies to the S[8:6]\_TXN/P pins).

Table 228 • SERDES6G Characteristics for 100BASE-FX, SGMII, SFP, 2.5G, 1000BASE-KX Transmitter

| Parameter                            | Symbol                          | Minimum         | Maximum                   | Unit              | Condition                                                |
|--------------------------------------|---------------------------------|-----------------|---------------------------|-------------------|----------------------------------------------------------|
| Data rate                            |                                 | 125 – 100 ppm   | 125 + 100 ppm             | Mbps              | 100BASE-FX                                               |
| Data rate                            |                                 | 1.25 – 100 ppm  | 125 + 100 ppm             | Gbps              | SGMII, SFP,<br>1000BASE-KX                               |
| Data rate                            |                                 | 3.125 – 100 ppm | 3.125 + 100 ppm           | Gbps              | 2.5G                                                     |
| Differential output return loss      | RLO <sub>SDD22</sub>            |                 | -10                       | dB                | 50 MHz to 625<br>MHz                                     |
| Differential output return loss      | RLO <sub>SDD22</sub>            |                 | -10 + 10 x log(f/625 MHz) | dB                | 625 GHz to<br>1250 MHz                                   |
| Rise time and fall time <sup>1</sup> | t <sub>R</sub> , t <sub>F</sub> | 60              | 320                       | ps                | 20% to 80%                                               |
| Interpair skew                       | t <sub>SKEW</sub>               |                 | 20                        | ps                |                                                          |
| Random jitter                        | RJ                              |                 | 0.15                      | UI <sub>P-P</sub> | At BER 10 <sup>-12</sup>                                 |
| Deterministic jitter                 | DJ                              |                 | 0.10                      | UI <sub>P-P</sub> |                                                          |
| Total jitter                         | TJ                              |                 | 0.25                      | UI <sub>P-P</sub> |                                                          |
| Wideband SyncE jitter                | TWJ                             |                 | 0.5                       | Ul <sub>P-P</sub> | Measured<br>according to<br>ITU-T G.8262,<br>section 8.3 |
| Eye mask                             | X1                              |                 | 0.125                     | UI                |                                                          |
| Eye mask                             | X2                              |                 | 0.325                     | UI                |                                                          |



Table 228 • SERDES6G Characteristics for 100BASE-FX, SGMII, SFP, 2.5G, 1000BASE-KX Transmitter

| Parameter | Symbol | Minimum          | Maximum | Unit | Condition |
|-----------|--------|------------------|---------|------|-----------|
| Eye mask  | Y1     | 350 <sup>2</sup> |         | mV   |           |
| Eye mask  | Y2     |                  | 800     | mV   |           |

Table 229 · SERDES6G Characteristics for 100BASE-FX, SGMII, SFP, 2.5G, 1000BASE-KX Receiver

| Parameter                                       | Symbol               | Minimum            | Maximum                   | Unit              | Condition                                                                        |
|-------------------------------------------------|----------------------|--------------------|---------------------------|-------------------|----------------------------------------------------------------------------------|
| Data rate                                       |                      | 125 – 100 ppm      | 125 + 100 ppm             | Mbps              | 100BASE-FX                                                                       |
| Data rate                                       |                      | 1.25 – 100 ppm     | 1.25 + 100 ppm            | Gbps              | SGMII, SFP,<br>1000BASE-KX                                                       |
| Data rate                                       |                      | 3.125 – 100<br>ppm | 3.125 + 100               | Gbps              | 2.5G                                                                             |
| Differential input return loss                  | RLI <sub>SDD11</sub> |                    | -10                       | dB                | 50 MHz to 625 MHz                                                                |
| Differential input return loss                  | RLI <sub>SDD11</sub> |                    | -10 + 10 x log(f/65 MHz)2 | dB                | 625 MHz to 1250<br>MHz                                                           |
| Jitter tolerance, total <sup>1</sup>            | TOL <sub>TJ</sub>    | 600                |                           | ps                | Measured according to IEEE 802.3 Clause 38.6.8                                   |
| Jitter tolerance,<br>deterministic <sup>1</sup> | TOL <sub>DJ</sub>    | 370                |                           | ps                | Measured according to IEEE 802.3 Clause 38.6.8                                   |
| Jitter tolerance, duty cycle distortion         | TOL <sub>DCD</sub>   | 1.4                |                           | ns, p-p           | 100BASE-FX.<br>Measured according<br>to ISO/IEC 9314-<br>3:1990                  |
| Jitter tolerance, data dependent                | TOL <sub>DDJ</sub>   | 2.2                |                           | ns, p-p           | 100BASE-FX.<br>Measured according<br>to ISO/IEC 9314-<br>3:1990                  |
| Jitter tolerance, random                        | TOL <sub>RJ</sub>    | 2.27               |                           | ns, p-p           | 100BASE-FX.<br>Measured according<br>to ISO/IEC 9314-<br>3:1990                  |
| Wideband SyncE jitter tolerance                 | WJT                  | 312.5              |                           | Ul <sub>P-P</sub> | 10 Hz to 12.1 Hz.<br>Measured according<br>to ITU-T G.8262,<br>section 9.2       |
| Wideband SyncE jitter tolerance                 | WJT                  | 3750/f             |                           | UI <sub>P-P</sub> | 12.1 Hz to 2.5 kHz<br>(f). Measured<br>according to ITU-T<br>G.8262, section 9.2 |
| Wideband SyncE jitter tolerance                 | WJT                  | 1.5                |                           | UI <sub>P-P</sub> | 2.5 kHz to 50 kHz.<br>Measured according<br>to ITU-T G.8262,<br>section 9.2      |

Slew rate is programmable.
 Compatibility to supported standards requires 1.2 V supply for driver.



1. Jitter requirements represent high-frequency jitter (above 637kHz) and not low-frequency jitter or wander.

Table 230 • SERDES6G Characteristics for QSGMII Transmitter

| Parameter                            | Symbol                          | Minimum          | Maximum                    | Unit              | Condition                            |
|--------------------------------------|---------------------------------|------------------|----------------------------|-------------------|--------------------------------------|
| Data rate                            |                                 | 5.0 – 100<br>ppm | 5.0 + 100 ppm              | Gbps              |                                      |
| Differential output return loss      | RLO <sub>SDD22</sub>            |                  | -8                         | dB                | 100 MHz to<br>2.5 GHz                |
| Differential output return loss      | RLO <sub>SDD22</sub>            |                  | -8 + 16.6 x log(f/2.5 GHz) | dB                | 2.5 GHz to<br>5.0 GHz                |
| Common-mode output return loss       | RLO <sub>SCC22</sub>            |                  | <b>–</b> 6                 | dB                | 100 MHz to<br>2.5 GHz                |
| Rise time and fall time <sup>1</sup> | t <sub>R</sub> , t <sub>F</sub> | 30               | 130                        | ps                | 20% to 80%.<br>Recommended<br>value. |
| Random jitter                        | RJ                              |                  | 0.15                       | UI <sub>P-P</sub> |                                      |
| Deterministic jitter                 | DJ                              |                  | 0.15                       | UI <sub>P-P</sub> |                                      |
| Duty cycle distortion (part of DJ)   | DCD                             |                  | 0.05                       | UI <sub>P-P</sub> |                                      |
| Total jitter                         | TJ                              |                  | 0.30                       | UI <sub>P-P</sub> |                                      |
| Eye mask                             | X1                              |                  | 0.15                       | UI <sub>P-P</sub> | Near-end                             |
| Eye mask                             | X2                              |                  | 0.40                       | UI <sub>P-P</sub> | Near-end                             |
| Eye mask                             | Y1                              | 200              |                            | mV                | Near-end                             |
| Eye mask                             | Y2                              |                  | 450                        | mV                | Near-end                             |

<sup>1.</sup> Slew rate is programmable.

Table 231 · SERDES6G Characteristics for QSGMII Receiver

| Parameter                                                           | Symbol               | Minimum       | Maximum                    | Unit              | Condition                                                           |
|---------------------------------------------------------------------|----------------------|---------------|----------------------------|-------------------|---------------------------------------------------------------------|
| Data rate                                                           |                      | 5.0 – 100 ppm | 5.0 + 100 ppm              | Gbps              |                                                                     |
| Differential input return loss                                      | RLI <sub>SDD11</sub> |               | -8                         | dB                | 100 MHz to<br>2.5 GHz                                               |
| Differential input return loss                                      | RLI <sub>SDD11</sub> |               | -8 + 16.6 x log(f/2.5 GHz) | dB                | 2.5 GHz to<br>5.0 GHz                                               |
| Common-mode return loss                                             | RLI <sub>SCC11</sub> |               | -6                         | dB                | 100 MHz to<br>2.5 GHz                                               |
| Sinusoidal jitter maximum                                           | SJ <sub>MAX</sub>    |               | 5                          | UI <sub>P-P</sub> | For low<br>sinusoidal jitter<br>frequencies<br>below<br>(baud/1667) |
| Sinusoidal jitter, high frequency                                   | SJ <sub>HF</sub>     |               | 0.05                       | UI <sub>P-P</sub> |                                                                     |
| Deterministic jitter (uncorrelated bounded high-probability jitter) | UBHPJ                |               | 0.15                       | UI <sub>P-P</sub> |                                                                     |
| Data-dependent jitter (correlated bounded high-probability jitter)  | CBHPJ                |               | 0.30                       | UI <sub>P-P</sub> |                                                                     |



Table 231 · SERDES6G Characteristics for QSGMII Receiver (continued)

| Parameter    | Symbol Minimum | Maximum | Unit              | Condition                  |
|--------------|----------------|---------|-------------------|----------------------------|
| Total jitter | TJ             | 0.60    | UI <sub>P-P</sub> | Sinusoidal jitter excluded |
| Eye mask     | R_X1           | 0.30    | UI <sub>P-P</sub> |                            |
| Eye mask     | R_Y1 50        |         | mV                |                            |
| Eye mask     | R_Y2           | 450     | mV                |                            |

Table 232 · SERDES6G Characteristics for PCIe Transmitter

| Parameter                                       | Symbol                          | Minimum          | Typical | Maximum       | Unit              | Condition                            |
|-------------------------------------------------|---------------------------------|------------------|---------|---------------|-------------------|--------------------------------------|
| Data rate                                       |                                 | 2.5 – 300 ppm    |         | 2.5 + 300 ppm | Gbps              |                                      |
| Differential output return loss                 | RLO <sub>SDD22</sub>            |                  |         | -10           | dB                | 50 MHz to<br>1.25 GHz                |
| Common-mode return loss                         | RLO <sub>SCC22</sub>            |                  |         | -6            | dB                | 50 MHz to<br>1.25 GHz                |
| Demphasized differential output voltage (ratio) | Tode                            | -4               | -3.5    | -3            | dB                | Register setting post0 = 18          |
| Rise time and fall time <sup>1</sup>            | t <sub>R</sub> , t <sub>F</sub> | 60               |         | 130           | ps                | 20% to 80%.<br>Recommended<br>value. |
| Total jitter                                    | TJ                              |                  |         | 0.25          | UI <sub>P-P</sub> | Near-end                             |
| Differential amplitude                          | V <sub>TX_DIFF_PP</sub>         | 800 <sup>2</sup> |         | 1200          | $mV_{P-P}$        | Near-end                             |

<sup>1.</sup> Slew rate is programmable. Configure accordingly for compliance to supported standard.

Table 233 · SERDES6G Characteristics for PCle Receiver

| Parameter                      | Symbol               | Minimum       | Maximum       | Unit              | Condition          |
|--------------------------------|----------------------|---------------|---------------|-------------------|--------------------|
| Data rate                      |                      | 2.5 – 300 ppm | 2.5 + 300 ppm | Gbps              |                    |
| Differential input return loss | RLI <sub>SDD11</sub> |               | -10           | dB                | 50 MHz to 1.25 GHz |
| Common-mode return loss        | RLI <sub>SCC11</sub> |               | <b>–</b> 6    | dB                | 80 MHz to 2.25 GHz |
| Total jitter tolerance         | TJ                   |               | 0.60          | UI <sub>P-P</sub> |                    |
| Eye mask                       | R_X1                 |               | 0.20          | UI                |                    |
| Eye mask                       | R_X2                 |               | 0.50          | UI                |                    |
| Eye mask                       | R_Y1                 | 85            |               | mV                |                    |
| Eye mask                       | R_Y2                 |               | 600           | mV                |                    |

# 7.2.5 Reset Timing Specifications

The following illustration shows the nReset signal waveform and the required measurement points for the timing specification.

<sup>2.</sup> Compatibility to supported standards requires 1.2 V supply for driver.



Figure 100 • Reset Signal Timing



The following table lists the specifications for the signal applied to the nReset input at the reset pin.

Table 234 · Reset Timing Characteristics

| Parameter                                                       | Symbol             | Minimum | Maximum | Unit |
|-----------------------------------------------------------------|--------------------|---------|---------|------|
| nReset assertion time after power supplies and clock stabilizes | t <sub>W</sub>     | 2       |         | ms   |
| Recovery time from reset inactive to device fully active        | t <sub>REC</sub>   |         | 10      | ms   |
| nReset pulse width                                              | t <sub>W(RL)</sub> | 100     |         | ns   |
| Hold time for GPIO-mapped strapping pins relative to nRESET     | t <sub>HCFG</sub>  | 50      |         | ns   |

### 7.2.6 MIIM Timing Specifications

The following table lists the specifications for the signal applied to the MIM input at the MIM pin.

Table 235 · MIIM Timing Characteristics

| Parameter                         | Symbol             | Minimum | Maximum | Unit | Condition                        |
|-----------------------------------|--------------------|---------|---------|------|----------------------------------|
| MDC frequency <sup>1</sup>        | f                  | 0.448   | 20.83   | MHz  |                                  |
| MDC cycle time <sup>2</sup>       | t <sub>C</sub>     | 48      | 2048    | ns   |                                  |
| MDC time high                     | t <sub>W(CH)</sub> | 20      |         | ns   | C <sub>L</sub> = 50 pF           |
| MDC time low                      | t <sub>W(CL)</sub> | 20      |         | ns   | C <sub>L</sub> = 50 pF           |
| MDIO setup time to MDC on write   | t <sub>SU(W)</sub> | 15      |         | ns   | C <sub>L</sub> = 50 pF           |
| MDIO setup time from MDC on write | t <sub>H(W)</sub>  | 15      |         | ns   | C <sub>L</sub> = 50 pF           |
| MDIO setup time to MDC on read    | t <sub>SU(R)</sub> | 30      |         | ns   | C <sub>L</sub> = 50 pF on<br>MDC |
| MDIO hold time from MDC on read   | t <sub>H(R)</sub>  | 0       |         | ns   | C <sub>L</sub> = 50 pF           |

For the maximum value, the device supports an MDC clock speed of up to 20 MHz for faster communication with the PHYs. If the standard frequency of 2.5 MHz is used, the MIIM interface is designed to meet or exceed the IEEE 802.3 requirements of the minimum MDC high and low times of 160 ns and an MDC cycle time of minimum 400 ns, which is not possible at faster speeds.

<sup>2.</sup> Calculated as  $t_C = 1/f$ .



### 7.2.7 SI Boot Timing Master Mode Specifications

The following table lists the specifications for the signal applied to the SI boot timing master mode input at the SI boot timing master mode pin.

Table 236 · SI Boot Timing Master Mode Characteristics

| Parameter                        | Symbol                          | Minimum | Maximum            | Unit | Condition                                                                      |
|----------------------------------|---------------------------------|---------|--------------------|------|--------------------------------------------------------------------------------|
| Clock frequency                  | f                               |         | 31.15 <sup>1</sup> | MHz  |                                                                                |
| Clock cycle time                 | t <sub>C</sub>                  | 32      |                    | ns   |                                                                                |
| Clock time high                  | t <sub>W(CH)</sub>              | 12      |                    | ns   |                                                                                |
| Clock time low                   | t <sub>W(CL)</sub>              | 12      |                    | ns   |                                                                                |
| Clock rise time and fall time    | t <sub>R</sub> , t <sub>F</sub> |         | 5                  | ns   | Between V <sub>IL(MAX)</sub> and V <sub>IH(MIN)</sub> . C <sub>L</sub> = 30 pF |
| SI_DO setup time to clock        | t <sub>SU(DO)</sub>             | 10      |                    | ns   |                                                                                |
| SI_DO hold time from clock       | t <sub>H(DO)</sub>              | 10      |                    | ns   |                                                                                |
| Enable active before first clock | t <sub>LEAD</sub>               | 10      |                    | ns   |                                                                                |
| Enable inactive after clock      | t <sub>LAG</sub>                | 5       |                    | ns   |                                                                                |
| SI_DI setup time to clock        | t <sub>SU(DIB)</sub>            | 20      |                    | ns   |                                                                                |
| SI_DI hold time from clock       | t <sub>H(DIB)</sub>             | 0       |                    | ns   |                                                                                |

<sup>1.</sup> Frequency is programmable. The startup frequency is 8.1 MHz.

### 7.2.8 SI Timing Master Mode Specifications

All serial interface (SI) timing requirements for master mode are specified relative to the input low and input high threshold levels. The following illustration shows the timing parameters and measurement points.

Figure 101 • SI Timing Diagram for Master Mode



The following table lists the specifications for the signal applied to the SI timing master mode input at the SI timing master mode pin.

Table 237 · SI Timing Master Mode Characteristics

| Parameter        | Symbol             | Minimum | Maximum            | Unit | Condition |
|------------------|--------------------|---------|--------------------|------|-----------|
| Clock frequency  | f                  |         | 31.25 <sup>1</sup> | MHz  |           |
| Clock cycle time | t <sub>C</sub>     | 32      |                    | ns   |           |
| Clock time high  | t <sub>W(CH)</sub> | 12      |                    | ns   |           |



Table 237 · SI Timing Master Mode Characteristics

| Parameter                              | Symbol                          | Minimum | Maximum        | Unit | Condition                                                                      |
|----------------------------------------|---------------------------------|---------|----------------|------|--------------------------------------------------------------------------------|
| Clock time low                         | t <sub>W(CL)</sub>              | 12      |                | ns   |                                                                                |
| Clock rise time and fall time          | t <sub>R</sub> , t <sub>F</sub> |         | 5              | ns   | Between V <sub>IL(MAX)</sub> and V <sub>IH(MIN)</sub> . C <sub>L</sub> = 30 pF |
| SI_DO setup time to clock              | t <sub>SU(DO)</sub>             | 9       |                | ns   |                                                                                |
| SI_DO hold time from clock             | t <sub>H(DO)</sub>              | 9       |                | ns   |                                                                                |
| Enable active before first clock       | t <sub>LEAD</sub>               | 10      |                | ns   |                                                                                |
| Enable inactive after clock            | t <sub>LAG</sub>                | 15      |                | ns   |                                                                                |
| SI_DI sampling time delay <sup>2</sup> | t <sub>RSD</sub>                | 0       | t <sub>C</sub> | ns   |                                                                                |
| SI_DI setup time to clock              | t <sub>SU(DI)</sub>             | 18      |                | ns   |                                                                                |
| SI_DI hold time from clock             | t <sub>H(DI)</sub>              | 0       |                | ns   |                                                                                |

<sup>1.</sup> Frequency is programmable. The startup frequency is 8.1 MHz.

### 7.2.9 SI Timing Slave Mode Specifications

All serial interface (SI) slave mode timing requirements are specified relative to the input low and input high threshold levels. The following illustrations show the timing parameters and measurement points for SI input and output data.

Figure 102 • SI Input Data Timing Diagram for Slave Mode



<sup>2.</sup> Delay is programmable in 4 ns steps using register bitfield SIMC:RX\_SAMPLE\_DLY:RSD.



Figure 103 • SI Output Data Timing Diagram for Slave Mode



The following table lists the specifications for the signal applied to the SI timing slave mode input at the SI timing slave mode pin.

Table 238 · SI Timing Slave Mode Characteristics

| Parameter                                              | Symbol              | Minimum               | Maximum | Unit | Condition                   |
|--------------------------------------------------------|---------------------|-----------------------|---------|------|-----------------------------|
| Clock frequency                                        | f                   |                       | 25      | MHz  |                             |
| Clock cycle time                                       | t <sub>C</sub>      | 40                    |         | ns   |                             |
| Clock time high                                        | t <sub>W(CH)</sub>  | 16                    |         | ns   |                             |
| Clock time low                                         | t <sub>W(CL)</sub>  | 16                    |         | ns   |                             |
| SI_DI setup time to clock                              | t <sub>SU(DI)</sub> | 4                     |         | ns   |                             |
| SI_DI hold time from clock                             | t <sub>H(DI)</sub>  | 4                     |         | ns   |                             |
| Enable active before first clock                       | t <sub>LEAD</sub>   | 10                    |         | ns   |                             |
| Enable inactive after clock (input cycle) <sup>1</sup> | t <sub>LAG1</sub>   | 25                    |         | ns   |                             |
| Enable inactive after clock (output cycle)             | t <sub>LAG2</sub>   | See note <sup>2</sup> |         | ns   |                             |
| Enable inactive width                                  | t <sub>W(EH)</sub>  | 20                    |         | ns   |                             |
| SI_DO valid after clock                                | t <sub>V(C)</sub>   |                       | 25      | ns   | C <sub>L</sub> = 30 pF      |
| SI_DO hold time from clock                             | t <sub>H(DO)</sub>  | 0                     |         | ns   | C <sub>L</sub> = 0 pF       |
| SI_DO disable time <sup>3</sup>                        | T <sub>DIS1</sub>   |                       | 20      | ns   | See Figure<br>161, page 610 |
| SI_DO disable time <sup>3</sup>                        | T <sub>DIS2</sub>   |                       | 20      | ns   | See Figure<br>161, page 610 |

<sup>1.</sup>  $t_{LAG1}$  is defined only for write operations to the devices, not for read operations.

The last rising edge on the clock is necessary for the external master to read in the data. The lag time depends on the necessary hold time on the external master data input.

<sup>3.</sup> Pin begins to float when a 300 mV change from the loaded  $V_{\mbox{OH}}$  or  $V_{\mbox{OL}}$  level occurs.



### 7.2.10 DDR3/DDR3L SDRAM Input Signal Specifications

The following table lists the DDR3 / DDR3L SDRAM input signal specifications.

Table 239 · DDR3 / DDR3L SDRAM Input Signal Characteristics

| Parameter                                                            | Symbol              | Minimum                                | Typical                 | Maximum                             | Unit | Condition                 |
|----------------------------------------------------------------------|---------------------|----------------------------------------|-------------------------|-------------------------------------|------|---------------------------|
| DDR3 input voltage high                                              | V <sub>IH(AC)</sub> | DDR_V <sub>REF</sub> + 0.175           |                         | V <sub>DD_IODDR</sub> + 0.3         | V    |                           |
| DDR3 input voltage low                                               | V <sub>IL(AC)</sub> | -0.3                                   |                         | DDR_V <sub>REF</sub> - 0.175        | V    |                           |
| DDR3 differential input voltage                                      | V <sub>ID(AC)</sub> | 0.4                                    |                         | V <sub>DD_IODDR</sub>               | V    |                           |
| DDR3 differential crosspoint voltage                                 | V <sub>IX(AC)</sub> | 0.5 × V <sub>DD_IODDR</sub><br>- 0.175 |                         | 0.5 × V <sub>DD_IODDR</sub> + 0.175 | V    |                           |
| DDR3L input voltage high                                             | V <sub>IH(AC)</sub> | DDR_V <sub>REF</sub> + 0.160           |                         | V <sub>DD_IODDR</sub> + 0.3         | V    |                           |
| DDR3L input voltage low                                              | V <sub>IL(AC)</sub> | -0.3                                   |                         | DDR_V <sub>REF</sub> - 0.160        | V    |                           |
| DDR3L differential input voltage                                     | V <sub>ID(AC)</sub> | 0.4                                    |                         | V <sub>DD_IODDR</sub>               | V    |                           |
| DDR3L differential crosspoint voltage                                | V <sub>IX(AC)</sub> | 0.5 × V <sub>DD_IODDR</sub><br>- 0.160 |                         | 0.5 × V <sub>DD_IODDR</sub> + 0.160 | V    |                           |
| DDR_DQ[7:0] input setup<br>time relative to<br>DDR_LDQS <sup>1</sup> | t <sub>DS</sub>     | 350                                    |                         |                                     | ps   |                           |
| DDR_DQ[15:8] input setup time relative to DDR_UDQS <sup>1</sup>      | t <sub>DS</sub>     | 350                                    |                         |                                     | ps   |                           |
| DDR_DQ[7:0] input hold time relative to DDR_LDQS <sup>1</sup>        | t <sub>DH</sub>     | 250                                    |                         |                                     | ps   |                           |
| DDR_DQ[15:8] input hold time relative to DDR_UDQS <sup>1</sup>       | t <sub>DH</sub>     | 250                                    |                         |                                     | ps   |                           |
| Quarter period offset from clock edge                                | t <sub>90</sub>     |                                        | 0.25 x t <sub>CLK</sub> |                                     | ns   | t <sub>CLK</sub> = 3.2 ns |

<sup>1.</sup> These requirements are dependent on the operation frequency of the DDR SDRAM interface. Stated limits are for DDR3-800,

# 7.2.11 DDR3/DDR3L SDRAM Output Signal Specifications

The following table lists the DDR3 / DDR3L SDRAM output signal specifications.

Table 240 • DDR3 / DDR3L SDRAM output Signal Characteristics

| Parameter                                                                                        | Symbol           | Minimum | Typical | Maximum | Unit |
|--------------------------------------------------------------------------------------------------|------------------|---------|---------|---------|------|
| DDR_CK cycle time 312.5 MHz (DDR800) <sup>1</sup>                                                | t <sub>CLK</sub> |         | 3.20    |         | ns   |
| DDR_CK/CKn duty cycle                                                                            |                  | 48      |         | 52      | %    |
| DDR_A, DDR_BA, DDR_CKE, DDR_nRAS, DDR_nCAS, and DDR_nWE output setup time relative to DDR_CK/CKn | t <sub>AS</sub>  | 700     |         |         | ps   |



Table 240 • DDR3 / DDR3L SDRAM output Signal Characteristics

| Parameter                                                                                       | Symbol              | Minimum                | Typical | Maximum                | Unit |
|-------------------------------------------------------------------------------------------------|---------------------|------------------------|---------|------------------------|------|
| DDR_A, DDR_BA, DDR_CKE, DDR_nRAS, DDR_nCAS, and DDR_nWE output hold time relative to DDR_CK/CKn | t <sub>AH</sub>     | 800                    |         |                        | ps   |
| DDR_CK/CKn to DDR_DQS skew                                                                      | t <sub>CLKDQS</sub> | -400                   |         | 400                    | ps   |
| DDR_DQ[7:0]/DDR_LDM output setup time relative to DDR_LDQS                                      | t <sub>DS</sub>     | 400                    |         |                        | ps   |
| DDR_DQ[15:8]/DDR_UDM output setup time relative to DDR_UDQS                                     | t <sub>DS</sub>     | 400                    |         |                        | ps   |
| DDR_DQ[7:0]/DDR_LDM output hold time relative to DDR_LDQS                                       | t <sub>DH</sub>     | 500                    |         |                        | ps   |
| DDR_DQ[15:8]/DDR_UDM output hold time relative to DDR_UDQS                                      | t <sub>DH</sub>     | 500                    |         |                        | ps   |
| DDR_xDQS preamble start                                                                         | t <sub>DQSPRE</sub> | 0.4 x t <sub>CLK</sub> |         | 0.6 x t <sub>CLK</sub> | ps   |
| DDR_xDQS postamble end                                                                          | t <sub>DQSPST</sub> | 0.4 x t <sub>CLK</sub> |         | 0.6 x t <sub>CLK</sub> | ps   |

<sup>1.</sup> Timing reference is DDR\_CK/DDR\_CKn crossing  $\pm 0.1 \text{ V}$ .

## 7.2.12 JTAG Interface Specifications

The following table lists the JTAG interface specifications.

Table 241 • JTAG Interface Characteristics

| Parameter                                | Symbol              | Minimum | Typical | Maximum | Unit | Condition                      |
|------------------------------------------|---------------------|---------|---------|---------|------|--------------------------------|
| JTAG_TCK frequency                       | f                   |         |         | 10      | MHz  |                                |
| JTAG_TCK cycle time                      | t <sub>C</sub>      | 100     |         |         | ns   |                                |
| JTAG_TCK high time                       | t <sub>W(CH)</sub>  | 40      |         |         | ns   |                                |
| JTAG_TCK low time                        | t <sub>W(CL)</sub>  | 40      |         |         | ns   |                                |
| Setup time to JTAG_TCK rising            | t <sub>SU</sub>     | 10      |         |         | ns   |                                |
| Hold time from JTAG_TCK rising           | t <sub>H</sub>      | 10      |         |         | ns   |                                |
| JTAG_TDO valid after JTAG_TCK falling    | t <sub>V(c)</sub>   |         |         | 28      | ns   | C <sub>L</sub> = 10 pF         |
| JTAG_TDO hold time from JTAG_TCK falling | t <sub>H(TDO)</sub> | 0       |         |         | ns   | C <sub>L</sub> = 0 pF          |
| JTAG_TDO disable time <sup>1</sup>       | t <sub>DIS</sub>    |         |         | 30      | ns   | See Figure<br>171, page<br>651 |
| JTAG_nTRST time low                      | t <sub>W(TL)</sub>  | 30      |         |         | ns   |                                |

<sup>1.</sup> The pin begins to float when a 300 mV change from the actual  $V_{OH}/V_{OL}$  level occurs.



### 7.2.13 Serial I/O Timing Specifications

The following table lists the serial I/O timing specifications.

Table 242 · Serial I/O Timing Characteristics

| Parameter                                   | Symbol                 | Minimum | Typical | Maximum | Unit |
|---------------------------------------------|------------------------|---------|---------|---------|------|
| Clock frequency <sup>1</sup>                | f                      |         |         | 25      | MHz  |
| SG0_CLK clock pulse width                   | t <sub>W(CLK)</sub>    | 40      |         | 60      | %    |
| SG0_DO valid after clock falling            | t <sub>V(DO)</sub>     |         |         | 6       | ns   |
| SG0_DO hold time from clock falling         | t <sub>H(DO)</sub>     |         |         | 6       | ns   |
| SG0_LD propagation delay from clock falling | t <sub>PD(LATCH)</sub> | 40      |         |         | ns   |
| SG0_LD width                                | t <sub>W(LATCH)</sub>  | 10      |         |         | ns   |
| SG0_DI setup time to clock                  | t <sub>SU(DI)</sub>    | 25      |         |         | ns   |
| SG0_DI hold time from clock                 | t <sub>H(DI)</sub>     | 4       |         |         | ns   |

<sup>1.</sup> SIO clock frequency is programmable.

#### 7.2.14 Recovered Clock Outputs Specifications

The following table lists the recovered clock outputs specifications.

Table 243 · Recovered Clock Outputs Characteristics

| Parameter                                                                                                       | Symbol                        | Minimum | Maximum | Unit | Condition                         |
|-----------------------------------------------------------------------------------------------------------------|-------------------------------|---------|---------|------|-----------------------------------|
| RECO_CLK[1:0] clock frequency                                                                                   | f                             |         | 156.25  | MHz  |                                   |
| Clock duty cycle                                                                                                | t <sub>C</sub>                | 40      | 60      | %    | Measured at 50% threshold         |
| RECO_CLK[1:0] rise time and fall time                                                                           | t <sub>R</sub> t <sub>F</sub> |         | 1.5     | ns   |                                   |
| Squelching delay from SGMII signal to RECO_CLK[1:0]                                                             |                               |         | 200     | ns   | Squelch enabled                   |
| RECO_CLK[1:0] peak-to-peak jitter,<br>bandwidth between 12 kHz and 10<br>MHz <sup>1</sup> , 60 second gate time |                               |         | 200     | ps   | Jitter-free input to<br>SerDes Rx |
| RECO_CLK[1:0] peak-to-peak jitter,<br>bandwidth between 10 MHz and 80<br>MHz <sup>1</sup> , 60 second gate time |                               |         | 200     | ps   | Jitter-free input to<br>SerDes Rx |

<sup>1.</sup> Maximum jitter on the recovered signal.

# 7.2.15 Two-Wire Serial Interface Specifications

This section contains information about the device two-wire serial slave interface. The following table lists the two-wire serial timing specifications.

Table 244 • Two-Wire Serial Timing Characteristics

|                         |                   | Standard | Standard | Fast Mode | Fast Mode |      |           |
|-------------------------|-------------------|----------|----------|-----------|-----------|------|-----------|
| Parameter               | Symbol            | Minimum  | Maximum  | Minimum   | Maximum   | Unit | Condition |
| TWI_SCL clock frequency | f                 |          | 100      |           | 400       | kHz  |           |
| TWI_SCL low period      | t <sub>LOW</sub>  | 4.7      |          | 1.3       |           | μs   |           |
| TWI_SCL high period     | t <sub>HIGH</sub> | 4.0      |          | 0.6       |           | μs   |           |



Table 244 • Two-Wire Serial Timing Characteristics (continued)

|                                                                                    |                     | Standard | Standard | Fast Mode | Fast Mode |      |                                                                 |
|------------------------------------------------------------------------------------|---------------------|----------|----------|-----------|-----------|------|-----------------------------------------------------------------|
| D                                                                                  | 0                   |          |          |           |           | 11!4 | 0                                                               |
| Parameter                                                                          | Symbol              | Minimum  | Maximum  | Minimum   | Maximum   | Unit | Condition                                                       |
| TWI_SCL and TWI_SDA rise time                                                      |                     |          | 1000     |           | 300       | ns   |                                                                 |
| TWI_SCL and TWI_SDA fall time                                                      |                     |          | 300      |           | 300       | ns   |                                                                 |
| TWI_SDA setup time to TWI_SCL fall                                                 | t <sub>SU_DAT</sub> | 250      |          | 100       | 300       | ns   |                                                                 |
| TWI_SDA hold time to TWI_SCL fall <sup>1</sup>                                     | t <sub>HD_DAT</sub> | 300      | 3450     | 300       | 900       | ns   | 300 ns delay<br>enabled in<br>ICPU_CFG::TWI_<br>CONFIG.register |
| Setup time for repeated START condition                                            | t <sub>SU_STA</sub> | 4.7      |          | 0.6       |           | μs   |                                                                 |
| Hold time after repeated START condition                                           | t <sub>HD_STA</sub> | 4.0      |          | 0.6       |           | μs   |                                                                 |
| Bus free time between STOP and START conditions                                    | t <sub>BUF</sub>    | 4.7      |          | 1.3       |           | μs   |                                                                 |
| Clock to valid data out <sup>2</sup>                                               | t <sub>VD_DAT</sub> | 300      |          | 300       |           | ns   |                                                                 |
| Pulse width of spike suppressed by input filter on TWI_SCL or TWI_SDA <sup>3</sup> |                     | 4        | 128      | 4         | 128       | ns   |                                                                 |

<sup>1.</sup> An external device must provide a hold time of at least 300 ns for the TWI\_SDA signal to bridge the undefined region of the falling edge of the TWI\_SCL signal.

The following illustration shows the two-wire serial interface timing.

Figure 104 • Two-Wire Serial Interface Timing



S = START, P = STOP, and Sr = repeated START.

Some external devices may require more data in hold time (target device's t<sub>HD\_DAT</sub>) than what is provided by t<sub>VD\_DAT</sub>, for example, 300 ns to 900 ns. The minimum value of t<sub>VD\_DAT</sub> is adjustable; the given value represents the recommended minimum value, which is enabled in ICPU\_CFG::TWI\_CONFIG.TWI\_DELAY\_ENABLE.

<sup>3.</sup> Configurable in the register ICPU\_CFG::TWI\_SPIKE\_FILTER\_CFG. The default register value results in spike suppression up to 4 ns. The recommended register value is 12, resulting in spike suppression up to 52 ns.



#### 7.2.16 IEEE1588 Time Tick Output Specifications

The following table lists the IEEE1588 Time Tick Output specifications.

Table 245 · IEEE1588 Time Tick Output Characteristics

| Parameter                                                                      | Symbol                          | Minimum | Maximum | Unit | Condition                 |
|--------------------------------------------------------------------------------|---------------------------------|---------|---------|------|---------------------------|
| PTP[3:0] frequency <sup>1</sup>                                                | f                               |         | 25      | MHz  |                           |
| Clock duty cycle <sup>2</sup>                                                  |                                 | 45      | 55      | %    | Measured at 50% threshold |
| PTP[3:0] rise time and fall time                                               | t <sub>R</sub> , t <sub>F</sub> | 1       |         | ns   | 20% to 80%<br>threshold   |
| PTP[3:0] peak-to-peak jitter, bandwidth between 12 kHz and 10 MHz <sup>3</sup> |                                 |         | 200     | ps   |                           |
| PTP[3:0] peak-to-peak jitter, bandwidth between 10 MHz and 80 MHz <sup>3</sup> |                                 |         | 200     | ps   |                           |

<sup>1.</sup> Frequency is programmable.

# 7.3 Current and Power Consumption

The following tables lists the current and power consumption for the VSC7513 device respectively.

Table 246 · Current and Power Consumption

| Parameter                                                              | Symbol                | Typical | Maximum (T.J. MAX = 110 °C) | Maximum<br>(TJ_MAX = 125 °C) | Unit |
|------------------------------------------------------------------------|-----------------------|---------|-----------------------------|------------------------------|------|
| V <sub>DD</sub> operating current, 1.0 V                               | I <sub>DD</sub>       | 0.9     | 1.5                         | 1.8                          | A    |
| V <sub>DD_A</sub> operating current, 1.0 V                             | I <sub>DD_A</sub>     | 0.26    | 0.26                        | 0.26                         | Α    |
| V <sub>DD_VS</sub> operating current, 1.0 V                            | I <sub>DD_VS</sub>    | 0.15    | 0.15                        | 0.15                         | Α    |
| V <sub>DD_AL</sub> operating current, 1.0 V                            | I <sub>DD_AL</sub>    | 0.08    | 0.1                         | 0.1                          | Α    |
| V <sub>DD_AH</sub> operating current, 2.5 V                            | I <sub>DD_AH</sub>    | 0.45    | 0.58                        | 0.58                         | Α    |
| V <sub>DD_IODDR</sub> operating current <sup>1</sup> , 1.35 V or 1.5 V | I <sub>DD_IODDR</sub> | 0.1     | 0.1                         | 0.1                          | Α    |
| V <sub>DD_IO</sub> operating current <sup>2</sup> , 2.5 V              | I <sub>DD_IO</sub>    | 0.02    | 0.02                        | 0.02                         | Α    |
| Total Power                                                            |                       | 2.7     | 3.8                         | 4.2                          | W    |
| Saving per disabled CuPHY port                                         |                       | 0.4     | 0.55                        | 0.55                         | W    |
| Saving per disabled SerDes1G port                                      |                       | 0.02    | 0.03                        | 0.03                         | W    |
| Saving per disabled SerDes6G port                                      |                       | 0.07    | 0.09                        | 0.09                         | W    |

<sup>1.</sup> DDR3 on-die termination is disabled.

Both high and low periods are configured to the identical value using DEVCPU PTP::PIN WF HIGH PERIOD and DEVCPU PTP::PIN WF LOW PERIOD.

<sup>3.</sup> Timing corrections performed by register writes and high/low periods that do not match a fixed number of 156.25 MHz clock cycles will create jitter up to 3.5 ns.

Unloaded pins.



## 7.4 Operating Conditions

The following table lists the recommended operating conditions for the VSC7513 device.

Table 247 · Recommended Operating Conditions

| Parameter                                            | Symbol                | Minimum | Typical | Maximum | Unit |
|------------------------------------------------------|-----------------------|---------|---------|---------|------|
| Power supply voltage for core supply                 | V <sub>DD</sub>       | 0.95    | 1.00    | 1.05    | V    |
| Power supply voltage for analog circuits             | V <sub>DD_A</sub>     | 0.95    | 1.00    | 1.05    | V    |
| Power supply voltage for 1G and 6G interfaces, 1.0 V | V <sub>DD_VS</sub>    | 0.95    | 1.00    | 1.05    | V    |
| Power supply voltage for 1G and 6G interfaces, 1.2 V | V <sub>DD_VS</sub>    | 1.14    | 1.2     | 1.26    | V    |
| Power supply voltage for copper PHY analog circuits  | $V_{DD\_AL}$          | 0.95    | 1.0     | 1.05    | V    |
| Power supply voltage for copper PHY interface        | V <sub>DD_AH</sub>    | 2.375   | 2.5     | 2.625   | V    |
| Power supply voltage for DDR3 interface              | V <sub>DD_IODDR</sub> | 1.425   | 1.5     | 1.575   | V    |
| Power supply voltage for DDR3L interface             | V <sub>DD_IODDR</sub> | 1.28    | 1.35    | 1.45    | V    |
| Power supply voltage for GPIO and miscellaneous I/O  | V <sub>DD_IO</sub>    | 2.375   | 2.5     | 2.625   | V    |
| Operating temperature <sup>1</sup>                   | T                     | -40     |         | 125     | °C   |

<sup>1.</sup> Minimum specification is ambient temperature, and the maximum is junction temperature.

#### 7.4.1 Power Supply Sequencing

During power on and off,  $V_{DD\ A}$ , and  $V_{DD\ VS}$  must never be more than 300 mV above VDD.

V<sub>DD\_VS</sub> must be powered, even if the associated interfaces are not used. These power supplies must not remain at ground or be left floating.

A maximum delay of 100 ms from  $V_{DD\_IODDR}$  to  $V_{DD}$  is recommended. There is no requirement from  $V_{DD}$  to  $V_{DD\_IODDR}$ .

The  $V_{DD\_IODDR}$  supply can remain at ground or be left floating if not used. If  $V_{DD\_IODDR}$  is grounded, DDR\_Vref must also be grounded.

There are no sequencing requirements for  $V_{DD\ IO}$ .

The nRESET and JTAG\_nTRST inputs must be held low until all power supply voltages have reached their recommended operating condition values.

## 7.5 Stress Ratings

This section contains the stress ratings for the VSC7513 device.

**Warning** Stresses listed in the following table may be applied to devices one at a time without causing permanent damage. Functionality at or exceeding the values listed is not implied. Exposure to these values for extended periods may affect device reliability.

Table 248 · Stress Ratings

| Parameter                                | Symbol            | Minimum | Maximum | Unit | Condition |
|------------------------------------------|-------------------|---------|---------|------|-----------|
| Power supply voltage for core supply     | $V_{DD}$          | -0.3    | 1.10    | V    | Design    |
| Power supply voltage for analog circuits | V <sub>DD_A</sub> | -0.3    | 1.10    | V    | Design    |



Table 248 • Stress Ratings (continued)

| Parameter                                             | Symbol                | Minimum               | Maximum | Unit | Condition |
|-------------------------------------------------------|-----------------------|-----------------------|---------|------|-----------|
| Power supply voltage for 1G and 6G interfaces         | V <sub>DD_VS</sub>    | -0.3                  | 1.32    | V    | Design    |
| Power supply voltage for copper PHY analog circuits   | V <sub>DD_AL</sub>    | -0.3                  | 1.10    | V    | Design    |
| Power supply voltage for copper PHY interface         | V <sub>DD_AH</sub>    | -0.3                  | 2.75    | V    | Design    |
| Power supply voltage for DDR I/O buffers              | V <sub>DD_IODDR</sub> | -0.3                  | 1.98    | V    | Design    |
| Power supply voltage for GPIO and miscellaneous I/O   | V <sub>DD_IO</sub>    | -0.3                  | 2.75    | V    | Design    |
| Storage temperature                                   | T <sub>S</sub>        | <b>-</b> 55           | 125     | °C   | Design    |
| Electrostatic discharge voltage, charged device model | V <sub>ESD_CDM</sub>  | -250                  | 250     | V    |           |
| Electrostatic discharge voltage, human body model     | V <sub>ESD_HBM</sub>  | See note <sup>1</sup> |         | V    |           |

This device has completed all required testing as specified in the JEDEC standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM), and complies with a Class 2 rating. The definition of Class 2 is any part that passes an ESD pulse of 2000 V, but fails an ESD pulse of 4000 V.

**Note:** This device can be damaged by electrostatic discharge (ESD) voltage. Microsemi recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures may adversely affect reliability of the device.



# **8** Pin Descriptions

The VSC7513 device has 256 pins, which are described in this section. The pin information is also provided in the attached file, which you can copy, sort, or manipulate, as desired.

# 8.1 Pin Diagram

The following illustration is a representation of the VSC7513 device, as seen from the bottom view.

Figure 105 • Pin Diagram, Top Left

|   | 1        | 2        | 3            | 4        | 5        | 6        | 7        | 8          |
|---|----------|----------|--------------|----------|----------|----------|----------|------------|
| Α | GPI O_2  | GPIO_1   | GPIO_0       | P3_D1N   | P3_D3N   | P2_D1N   | P2_D3N   | REF_Rext   |
| В | GPI O_5  | GPI O_4  | GPIO_3       | P3_D1P   | P3_D3P   | P2_D1P   | P2_D3P   | REF_FILT   |
| С | GPI O_8  | GPI O_7  | GPIO_6       | P3_D0N   | P3_D2N   | P2_D0N   | P2_D2N   | RESERVED_3 |
| D | GPIO_11  | GPI O_10 | GPIO_9       | P3_D0P   | P3_D2P   | P2_D0P   | P2_D2P   | VSS_38     |
| Ε | GPIO_14  | GPI O_13 | GPI O_12     | THERMDC  | VDD_AH_1 | VDD_AH_2 | VDD_AH_3 | VDD_AH_4   |
| F | GPIO_17  | GPIO_16  | GPI O_15     | THERMDA  | VDD_1    | VSS_1    | VSS_2    | VSS_3      |
| G | GPI O_20 | GPI O_19 | GPI O_18     | VDD_IO_1 | VDD_2    | VSS_6    | VSS_7    | VSS_8      |
| Н | SI_DO    | SI_DI    | GPIO_21      | VDD_IO_2 | VDD_3    | VSS_11   | VSS_12   | VSS_13     |
| J | SI_CLK   | SI_nCS0  | nRESET       | VDD_IO_3 | VDD_4    | VSS_16   | VSS_17   | VSS_18     |
| K | JTAG_TCK | JTAG_TDI | JTAG_TDO     | VDD_IO_4 | VDD_5    | VSS_21   | VSS_22   | VSS_23     |
| L | S0_TXP   | S0_TXN   | JTAG_TMS     | VDD_IO_5 | VDD_6    | VSS_26   | VSS_27   | VSS_28     |
| М | S0_RXN   | S0_RXP   | JTAG_nTRST   | VSS_36   | VDD_7    | VSS_31   | VSS_32   | VSS_33     |
| N | S1_TXP   | S1_TXN   | JTAG_ICE_nEN | VDD_9    | VDD_8    | VDD_VS_1 | VDD_VS_2 | VDD_VS_3   |
| Р | S1_RXN   | S1_RXP   | VDD_10       | VDD_A_1  | VDD_A_2  | VDD_A_3  | VDD_A_4  | VDD_A_5    |
| R | S2_TXN   | S2_RXP   | S3_TXN       | S3_RXP   | S4_TXN   | S4_RXP   | S5_TXN   | S5_RXP     |
| Т | S2_TXP   | S2_RXN   | S3_TXP       | S3_RXN   | S4_TXP   | S4_RXN   | S5_TXP   | S5_RXN     |



Figure 106 • Pin Diagram, Top Right

| 9        | 10       | 11          | 12          | 13        | 14            | 15            | 16       |   |
|----------|----------|-------------|-------------|-----------|---------------|---------------|----------|---|
| P1_D1N   | P1_D3N   | P0_D1N      | P0_D3N      | DDR_Vref  | DDR_DQ12      | DDR_DQ14      | DDR_DQ15 | Α |
| P1_D1P   | P1_D3P   | P0_D1P      | P0_D3P      | DDR_UDQSn | DDR_UDQS      | DDR_DQ13      | DDR_DQ9  | В |
| P1_D0N   | P1_D2N   | P0_D0N      | P0_D2N      | DDR_DQ10  | DDR_DQ8       | DDR_DQ11      | DDR_UDM  | С |
| P1_D0P   | P1_D2P   | P0_D0P      | P0_D2P      | DDR_A5    | DDR_A7        | RESERVED_2    | DDR_ODT  | D |
| VDD_AH_5 | VDD_AL_1 | VDD_AL_2    | RESERVED_1  | DDR_A13   | DDR_A9        | DDR_nCS1      | DDR_BA0  | Е |
| VSS_4    | VSS_5    | VDD_20      | RESERVED_0  | DDR_A2    | DDR_A3        | DDR_A0        | DDR_BA2  | F |
| VSS_9    | VSS_10   | VDD_19      | VDD_IODDR_1 | DDR_nCS0  | DDR_nCAS      | DDR_nWE       | DDR_CK   | G |
| VSS_14   | VSS_15   | VDD_18      | VDD_IODDR_2 | DDR_nRAS  | DDR_A10       | DDR_CKn       | DDR_A1   | Н |
| VSS_19   | VSS_20   | VDD_17      | VDD_IODDR_3 | DDR_A12   | DDR_A15       | DDR_A11       | DDR_A14  | J |
| VSS_24   | VSS_25   | VDD_16      | VDD_IODDR_4 | DDR_A6    | DDR_BA1       | DDR_A8        | DDR_A4   | K |
| VSS_29   | VSS_30   | VDD_15      | VDD_IODDR_5 | DDR_DQ6   | DDR_DQ4       | DDR_CKE       | DDR_DQ5  | L |
| VSS_34   | VSS_35   | VDD_14      | VSS_37      | DDR_LDQS  | DDR_LDQSn     | DDR_DQ7       | DDR_DQ1  | М |
| VDD_VS_4 | VDD_VS_5 | VDD_13      | VDD_12      | DDR_DQ0   | DDR_DQ2       | DDR_DQ3       | DDR_LDM  | N |
| VDD_A_6  | VDD_A_7  | VDD_A_8     | VDD_A_9     | VDD_11    | SERDES_Rext_0 | SERDES_Rext_1 | DDR_Rext | Р |
| S6_TXN   | S6_RXP   | RESERVED_39 | RESERVED_42 | S8_TXN    | S8_RXP        | CLKOUTPLL_N   | REFCLK_P | R |
| S6_TXP   | S6_RXN   | RESERVED_40 | RESERVED_41 | S8_TXP    | S8_RXN        | CLKOUTPLL_P   | REFCLK_N | Т |

# 8.2 Pins by Function

This section describes the functional pin descriptions for the VSC7513 device.

The following table lists the definitions for the pin type symbols.

Table 249 • Pin Type Symbol Definitions

| Symbol | Pin Type        | Description                                      |
|--------|-----------------|--------------------------------------------------|
| A      | Analog input    | Analog input for sensing variable voltage levels |
| ABIAS  | Analog bias     | Analog bias pin                                  |
| DIFF   | Differential    | Differential signal pair                         |
| I      | Input           | Input signal                                     |
| 0      | Output          | Output signal                                    |
| I/O    | Bidirectional   | Bidirectional input or output signal             |
| OZ     | 3-state output  | Output                                           |
| LVDS   | Input or output | Low voltage differential signal                  |
| LVCMOS | Input or output | Low voltage CMOS signal                          |
| 3V     |                 | 3.3 V-tolerant                                   |
| ST     | Schmitt-trigger | Input has Schmitt-trigger circuitry              |
|        |                 |                                                  |



Table 249 ⋅ Pin Type Symbol Definitions (continued)

| Symbol | Pin Type                 | Description                       |
|--------|--------------------------|-----------------------------------|
| TD     | Termination differential | Internal differential termination |

The following table lists the functional pin descriptions for the VSC7513 device.

Table 250 · Pins by Function

| Group  | Name          | Number | I/O | Type   | Level  | Description                                                                                              |
|--------|---------------|--------|-----|--------|--------|----------------------------------------------------------------------------------------------------------|
| ANALOG | DDR_Rext      | P16    | Α   | ABIAS  | Analog | External DDR impedance calibration. Connect the pin through an external 240 ? ±1% resistor to ground.    |
| ANALOG | DDR_Vref      | A13    | Α   | ABIAS  | Analog | Input reference voltage. Provides the input switching reference voltage to the SSTL DDR signals.         |
| ANALOG | REF_FILT      | B8     | Α   | ABIAS  | Analog | Copper media reference filter pin. Connect a 1.0 ?F external capacitor between pin and ground.           |
| ANALOG | REF_Rext      | A8     | Α   | ABIAS  | Analog | Copper media reference external pin. Connect a 2.0 k? (1%) resistor between pin and ground.              |
| ANALOG | SERDES_Rext_0 | P14    | Α   | Analog | Analog | Analog bias calibration. Connect an external 620 ? ±1% resistor between SERDES_Rext_1 and SERDES_Rext_0. |
| ANALOG | SERDES_Rext_1 | P15    | Α   |        | Analog | Analog bias calibration. Connect an external 620 ? ±1% resistor between SERDES_Rext_1 and SERDES_Rext_0. |
| ANALOG | THERMDA       | F4     | Α   | Analog | Analog | Thermal diode anode (p-junction).                                                                        |
| ANALOG | THERMDC       | E4     | Α   | Analog | Analog | Thermal diode cathode (n-junction). Connected on-die to VSS.                                             |
| CLOCK  | CLKOUTPLL_N   | R15    | 0   |        | LVDS   | PLL clock out. Leave floating if not used.                                                               |
| CLOCK  | CLKOUTPLL_P   | T15    | 0   |        | LVDS   | PLL clock out. Leave floating if not used.                                                               |



| CLOCK | REFCLK_N | T16 | I | TD | LVDS | Reference clock inputs. The inputs can be either differential or single-ended. In differential mode (LVDS), REFCLK_P is the true part of the differential signal, and REFCLK_N/REFCLK_N is the complement part of the differential signal. In single-ended mode (LVCMOS), REFCLK_P is used as single-ended LVTTL input. REFCLK_N should be left floating, and the PLL registers must be configured for singleended operation. Required applied frequency depends on REFCLK_CONF[2:0] input state.  |
|-------|----------|-----|---|----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLOCK | REFCLK_P | R16 | I | TD | LVDS | Reference clock inputs. The inputs can be either differential or single-ended. In differential mode (LVDS), REFCLK_P/ is the true part of the differential signal, and REFCLK_N/REFCLK_N is the complement part of the differential signal. In single-ended mode (LVCMOS), REFCLK_P is used as single-ended LVTTL input. REFCLK_N should be left floating, and the PLL registers must be configured for singleended operation. Required applied frequency depends on REFCLK_CONF[2:0] input state. |
| DDR   | DDR_A0   | F15 | 0 |    | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DDR   | DDR_A1   | H16 | 0 |    | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DDR   | DDR_A10  | H14 | 0 |    | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DDR   | DDR_A11  | J15 | 0 |    | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DDR   | DDR_A12  | J13 | 0 |    | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DDR   | DDR_A13  | E13 | 0 |    | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                              |



| DDR | DDR_A14 | J16 | 0 |      | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                 |
|-----|---------|-----|---|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDR | DDR_A15 | J14 | 0 |      | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                 |
| DDR | DDR_A2  | F13 | 0 |      | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                 |
| DDR | DDR_A3  | F14 | 0 |      | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                 |
| DDR | DDR_A4  | K16 | 0 |      | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                 |
| DDR | DDR_A5  | D13 | 0 |      | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                 |
| DDR | DDR_A6  | K13 | 0 |      | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                 |
| DDR | DDR_A7  | D14 | 0 |      | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                 |
| DDR | DDR_A8  | K15 | 0 |      | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                 |
| DDR | DDR_A9  | E14 | 0 |      | SSTL | SDRAM address outputs. Provide row and column addresses to the SDRAM.                                                                                 |
| DDR | DDR_BA0 | E16 | 0 |      | SSTL | SDRAM bank address outputs. DDR_BA[2:0] define to which bank an ACTIVE, READ, WRITE, or PRECHARGE command is applied.                                 |
| DDR | DDR_BA1 | K14 | 0 |      | SSTL | SDRAM bank address outputs.  DDR_BA[2:0] define to which bank an ACTIVE, READ, WRITE, or PRECHARGE command is applied.                                |
| DDR | DDR_BA2 | F16 | 0 |      | SSTL | SDRAM bank address outputs.  DDR_BA[2:0] define to which bank an ACTIVE, READ, WRITE, or PRECHARGE command is applied.                                |
| DDR | DDR_CK  | G16 | 0 | DIFF | SSTL | SDRAM differential clock. Differential clock to external SDRAM.  DDR_CK is the true part of the differential signal.  DDR_CKn is the complement part. |
| DDR | DDR_CKE | L15 | 0 |      | SSTL | SDRAM clock enable. 0: Disables clock in external SDRAM. 1: Enables clock in external SDRAM.                                                          |



| DDR | DDR_CKn   | H15 | 0   | DIFF     | SSTL | SDRAM differential clock. Differential clock to external SDRAM.  DDR_CK is the true part of the differential signal.  DDR_CKn is the complement part.                                                                                                                                                                                                                          |
|-----|-----------|-----|-----|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDR | DDR DQ0   | N13 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR DQ1   | M16 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ10  | C13 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ11  | C15 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ12  | A14 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ13  | B15 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ14  | A15 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ15  | A16 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ2   | N14 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ3   | N15 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ4   | L14 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ5   | L16 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ6   | L13 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ7   | M15 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ8   | C14 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_DQ9   | B16 | I/O |          | SSTL | SDRAM data bus.                                                                                                                                                                                                                                                                                                                                                                |
| DDR | DDR_LDM   | N16 | 0   |          | SSTL | SDRAM data mask outputs.  DDR_LDM and DDR_UDM are mask signals for data written to the SDRAM.  DDR_LDM corresponds to data on DDR_DQ[7:0], and DDR_UDM corresponds to data on DDR_DQ[15:8].                                                                                                                                                                                    |
| DDR | DDR_LDQS  | M13 | I/O | DIFF, TD | SSTL | SDRAM differential data strobes. Bidirectional differential signal that follows data direction. Used by SDRAM to capture data on write operations. Edge-aligned with data from SDRAM during read operations and used by the device to capture data. DDR_LDQS corresponds to data on DDR_DQ[7:0], and DDR_UDQS corresponds to data on DDR_DQ[15:8].                             |
| DDR | DDR_LDQSn | M14 | I/O | DIFF, TD | SSTL | SDRAM differential data strobes. Bidirectional differential signal that follows data direction. Used by SDRAM to capture data on write operations. Edge-aligned with data from SDRAM during read operations and used by the device to capture data. DDR_LDQS corresponds to data on DDR_DQ[7:0], and DDR_UDQS corresponds to data on DDR_UDQS corresponds to data on DDR_UDQS. |



| DDR  | DDR_nCAS   | G14 | 0   |          | SSTL     | SDRAM command outputs.  DDR_nRAS, DDR_nCAS, and DDR_nWE (along with DDR_nCS) define the command being entered.                                                                                                                                                                                                                                     |
|------|------------|-----|-----|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDR  | DDR_nCS0   | G13 | 0   |          | SSTL     | deline the definitional being entered.                                                                                                                                                                                                                                                                                                             |
| DDR  | DDR nCS1   | E15 | 0   |          | SSTL     |                                                                                                                                                                                                                                                                                                                                                    |
| DDR  | DDR_nRAS   | H13 | 0   |          | SSTL     | SDRAM command outputs. DDR_nRAS, DDR_nCAS, and DDR_nWE (along with DDR_nCS) define the command being entered.                                                                                                                                                                                                                                      |
| DDR  | DDR_nWE    | G15 | 0   |          | SSTL     | SDRAM command outputs.  DDR_nRAS, DDR_nCAS, and DDR_nWE (along with DDR_nCS) define the command being entered.                                                                                                                                                                                                                                     |
| DDR  | DDR_ODT    | D16 | 0   |          | SSTL     | Control signal for the attached DDR3/DDR3L SDRAM devices ondie termination.                                                                                                                                                                                                                                                                        |
| DDR  | DDR_UDM    | C16 | В   |          | SSTL     | SDRAM data mask outputs. DDR_LDM and DDR_UDM are mask signals for data written to the SDRAM. DDR_LDM corresponds to data on DDR_DQ[7:0], and DDR_UDM corresponds to data on DDR_DQ[15:8].                                                                                                                                                          |
| DDR  | DDR_UDQS   | B14 | I/O | DIFF, TD | SSTL     | SDRAM differential data strobes. Bidirectional differential signal that follows data direction. Used by SDRAM to capture data on write operations. Edge-aligned with data from SDRAM during read operations and used by the device to capture data. DDR_LDQS corresponds to data on DDR_DQ[7:0], and DDR_UDQS corresponds to data on DDR_DQ[15:8]. |
| DDR  | DDR_UDQSn  | B13 | 1/0 | DIFF, TD | SSTL     | SDRAM differential data strobes. Bidirectional differential signal that follows data direction. Used by SDRAM to capture data on write operations. Edge-aligned with data from SDRAM during read operations and used by the device to capture data. DDR_LDQS corresponds to data on DDR_DQ[7:0], and DDR_UDQS corresponds to data on DDR_DQ[15:8]. |
| DDR  | RESERVED_2 | D15 | 0   |          | SSTL     | Leave floating                                                                                                                                                                                                                                                                                                                                     |
| GPIO | GPIO_0     | A3  | I/O | PU,ST,3V | CMOS_2.5 | General-purpose input/output/strapping                                                                                                                                                                                                                                                                                                             |
| GPIO | GPIO_1     | A2  | I/O | PU,ST,3V |          | General-purpose input/output/strapping                                                                                                                                                                                                                                                                                                             |
| GPIO | GPIO_2     | A1  | I/O | PU,ST,3V | CMOS_2.5 | General-purpose inputs and outputs.                                                                                                                                                                                                                                                                                                                |



| GPIO | GPIO_3       | В3  | I/O | PU,ST,3V | CMOS_2.5   | General-purpose input/output/strapping.                                                                                                                                                                                                                                                           |
|------|--------------|-----|-----|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO | GPIO_4       | B2  | I/O | PU,ST,3V | CMOS_2.5   | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO_5       | B1  | I/O | PU,ST,3V | CMOS_2.5   | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO_6       | C3  | I/O | PU,ST,3V | CMOS_2.5   | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO_7       | C2  | I/O | PU,ST,3V |            | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO_8       | C1  | I/O | PU,ST,3V |            | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO 9       | D3  | I/O | PU,ST,3V |            | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO_10      | D2  | I/O | PU,ST,3V |            | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO 11      | D1  | I/O | PU,ST,3V |            | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO_12      | E3  | I/O | PU,ST,3V |            | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO 13      | E2  | I/O | PU,ST,3V |            | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO 14      | E1  | I/O | PU,ST,3V |            | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO 15      | F3  | I/O | PU,ST,3V |            | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO 16      | F2  | I/O | PU,ST,3V |            | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
| GPIO | GPIO_17      | F1  | I/O | PU,ST,3V |            | General-purpose inputs and outputs.                                                                                                                                                                                                                                                               |
|      |              |     |     |          |            |                                                                                                                                                                                                                                                                                                   |
| GPIO | GPIO_18      | G3  | I/O | PU,ST,3V | CMOS_2.5   | General-purpose input/output/strapping.                                                                                                                                                                                                                                                           |
| GPIO | GPIO_19      | G2  | I/O | PU,ST,3V | CMOS_2.5   | General-purpose input/output/strapping.                                                                                                                                                                                                                                                           |
| GPIO | GPIO_20      | G1  | I/O | PU,3V    | CMOS_2.5   | General-purpose input/output/strapping.                                                                                                                                                                                                                                                           |
| GPIO | GPIO_21      | НЗ  | I/O | PU,3V    | CMOS_2.5   | General-purpose input/output/strapping.                                                                                                                                                                                                                                                           |
| JTAG | JTAG_ICE_nEN | N3  | ı   | PU,ST,3V | CMOS_2.5   | 0: Enables VCore-III debug interface over the JTAG interface. 1: Enables normal JTAG I/O over the JTAG interface. JTAG_ICE_nEN should be pulled either                                                                                                                                            |
|      |              |     |     |          |            | high or low using a resistor of 10 k? or less to enable the desired operating mode.  JTAG test reset, active low. For normal                                                                                                                                                                      |
| JTAG | JTAG_nTRST   | МЗ  | I   | PU,ST,3V | _          | device operation, JTAG_nTRST should be pulled low.                                                                                                                                                                                                                                                |
| JTAG | JTAG_TCK     | K1  | I   | PU,ST,3V | CMOS_2.5   | JTAG clock.                                                                                                                                                                                                                                                                                       |
| JTAG | JTAG_TDI     | K2  | ı   | PU,ST,3V | CMOS_2.5   | JTAG test data in.                                                                                                                                                                                                                                                                                |
| JTAG | JTAG_TDO     | K3  | 0   | OZ, 3V   | CMOS_2.5   | JTAG test data out.                                                                                                                                                                                                                                                                               |
| JTAG | JTAG_TMS     | L3  | I   | PU,ST,3V | CMOS_2.5   | JTAG test mode select.                                                                                                                                                                                                                                                                            |
| MISC | nRESET       | J3  | ı   | PU,ST,3V | CMOS_2.5   | Global device reset, active low.                                                                                                                                                                                                                                                                  |
| PHY  | P0_D0N       | C11 | I/O | ADIFF    | Analog 2.5 | Tx/Rx channel A negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the A data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 2 |



| PHY | P0_D0P | D11 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel A positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the A data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 1.                                    |
|-----|--------|-----|-----|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| РНҮ | P0_D1N | A11 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel B negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the B data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 6.                                    |
| PHY | P0_D1P | B11 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel B positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the B data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 3.                                    |
| РНҮ | P0_D2N | C12 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel C negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the C data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 5 (pins not used in 10/100 Mbps modes). |
| РНҮ | P0_D2P | D12 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel C positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the C data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 4 (pins not used in 10/100 Mbps modes). |



| РНҮ | P0_D3N | A12 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel D negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the D data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 8 (pins not used in 10/100 Mbps modes). |
|-----|--------|-----|-----|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| РНҮ | P0_D3P | B12 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel D positive signal. Positive differential signal connected to the positive primary side of the transformer. This pin signal forms the positive signal of the D data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 7 (pins not used in 10/100 Mbps modes).   |
| PHY | P1_D0N | C9  | I/O | ADIFF | Analog 2.5 | Tx/Rx channel A negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the A data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 2.                                    |
| PHY | P1_D0P | D9  | I/O | ADIFF | Analog 2.5 | Tx/Rx channel A positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the A data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 1.                                    |
| PHY | P1_D1N | A9  | I/O | ADIFF | Analog 2.5 | Tx/Rx channel B negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the B data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 6.                                    |



| PHY | P1_D1P | В9  | I/O | ADIFF | Analog 2.5 | Tx/Rx channel B positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the B data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 3.                                    |
|-----|--------|-----|-----|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PHY | P1_D2N | C10 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel C negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the C data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 5 (pins not used in 10/100 Mbps modes). |
| PHY | P1_D2P | D10 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel C positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the C data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 4 (pins not used in 10/100 Mbps modes). |
| PHY | P1_D3N | A10 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel D negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the D data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 8 (pins not used in 10/100 Mbps modes). |
| PHY | P1_D3P | B10 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel D positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the D data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 7 (pins not used in 10/100 Mbps modes). |



| PHY | P2_D0N | C6         | I/O | ADIFF | Analog 2.5 | Tx/Rx channel A negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the A data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 2.                                    |
|-----|--------|------------|-----|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PHY | P2_D0P | D6         | I/O | ADIFF | Analog 2.5 | Tx/Rx channel A positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the A data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 1.                                    |
| PHY | P2_D1N | A6         | I/O | ADIFF | Analog 2.5 | Tx/Rx channel B negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the B data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 6.                                    |
| PHY | P2_D1P | В6         | I/O | ADIFF | Analog 2.5 | Tx/Rx channel B positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the B data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 3.                                    |
| PHY | P2_D2N | <b>C</b> 7 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel C negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the C data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 5 (pins not used in 10/100 Mbps modes). |



| РНҮ | P2_D2P | D7 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel C positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the C data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 4 (pins not used in 10/100 Mbps modes). |
|-----|--------|----|-----|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| РНҮ | P2_D3N | A7 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel D negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the D data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 8 (pins not used in 10/100 Mbps modes). |
| PHY | P2_D3P | В7 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel D positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the D data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 7 (pins not used in 10/100 Mbps modes). |
| PHY | P3_D0N | C4 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel A negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the A data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 2.                                    |
| PHY | P3_D0P | D4 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel A positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the A data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 1.                                    |



| PHY | P3_D1N | A4 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel B negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the B data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 6.                                    |
|-----|--------|----|-----|-------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PHY | P3_D1P | В4 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel B positive signal. Positive differential signal connected to the positive primary side of the transformer. This pin signal forms the positive signal of the B data channel. In all three speeds, these pins generate the secondary side signal, normally connected to RJ-45 pin 3.                                      |
| PHY | P3_D2N | C5 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel C negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the C data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 5 (pins not used in 10/100 Mbps modes). |
| PHY | P3_D2P | D5 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel C positive signal.  Positive differential signal connected to the positive primary side of the transformer.  This pin signal forms the positive signal of the C data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 4 (pins not used in 10/100 Mbps modes). |
| PHY | P3_D3N | A5 | I/O | ADIFF | Analog 2.5 | Tx/Rx channel D negative signal.  Negative differential signal connected to the negative primary side of the transformer.  This pin signal forms the negative signal of the D data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 8 (pins not used in 10/100 Mbps modes). |



| PHY   | P3_D3P   | B5  | I/O | ADIFF | Analog 2.5 | Tx/Rx channel D positive signal. Positive differential signal connected to the positive primary side of the transformer. This pin signal forms the positive signal of the D data channel. In 1000-Mbps mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 7 |
|-------|----------|-----|-----|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |          |     |     |       |            | (pins not used in 10/100 Mbps modes).                                                                                                                                                                                                                                                         |
| POWER | VDD_1    | F5  | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_10   | P3  | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_11   | P13 | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_12   | N12 | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_13   | N11 | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_14   | M11 | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_15   | L11 | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_16   | K11 | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_17   | J11 | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD 18   | H11 | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD 19   | G11 | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD 2    | G5  | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD 20   | F11 | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_3    | H5  | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD 4    | J5  | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_5    | K5  | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_6    | L5  | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD 7    | M5  | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_8    | N5  | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_9    | N4  | Р   |       |            | 1.0 V power supply voltage for core.                                                                                                                                                                                                                                                          |
| POWER | VDD_A_1  | P4  | Р   |       |            | 1.0 V power supply voltage for analog circuits.                                                                                                                                                                                                                                               |
| POWER | VDD_A_2  | P5  | Р   |       |            | 1.0 V power supply voltage for analog circuits.                                                                                                                                                                                                                                               |
|       |          |     |     |       |            | 1.0 V power supply voltage for analog                                                                                                                                                                                                                                                         |
| POWER | VDD_A_3  | P6  | Р   |       |            | circuits.                                                                                                                                                                                                                                                                                     |
| POWER | VDD_A_4  | P7  | Р   |       |            | 1.0 V power supply voltage for analog circuits.                                                                                                                                                                                                                                               |
| POWER | VDD_A_5  | P8  | Р   |       |            | 1.0 V power supply voltage for analog circuits.                                                                                                                                                                                                                                               |
| POWER | VDD_A_6  | P9  | Р   |       |            | 1.0 V power supply voltage for analog circuits.                                                                                                                                                                                                                                               |
| POWER | VDD_A_7  | P10 | Р   |       |            | 1.0 V power supply voltage for analog circuits.                                                                                                                                                                                                                                               |
| POWER | VDD_A_8  | P11 | Р   |       |            | 1.0 V power supply voltage for analog circuits.                                                                                                                                                                                                                                               |
| POWER | VDD_A_9  | P12 | Р   |       |            | 1.0 V power supply voltage for analog circuits.                                                                                                                                                                                                                                               |
| POWER | VDD_AH_1 | E5  | Р   |       |            | 2.5 V power supply for copper PHY interface.                                                                                                                                                                                                                                                  |
|       |          |     |     |       |            |                                                                                                                                                                                                                                                                                               |



| POWER       | VDD_AH_2                              | E6       | Р             | 2.5 V power supply for copper PHY        |
|-------------|---------------------------------------|----------|---------------|------------------------------------------|
|             |                                       |          |               | interface.                               |
| POWER       | VDD_AH_3                              | E7       | Р             | 2.5 V power supply for copper PHY        |
|             |                                       |          |               | interface.                               |
| POWER       | VDD_AH_4                              | E8       | Р             | 2.5 V power supply for copper PHY        |
|             |                                       |          | ·             | interface.                               |
| POWER       | VDD_AH_5                              | E9       | Р             | 2.5 V power supply for copper PHY        |
|             | · · · · · · · · · · · · · · · · · · · |          | •             | interface.                               |
| POWER       | VDD_AL_1                              | E10      | Р             | 1.0 V power supply for copper PHY analog |
|             |                                       |          | •             | circuits.                                |
| POWER       | VDD_AL_2                              | E11      | Р             | 1.0 V power supply for copper PHY analog |
|             |                                       |          | <u> </u>      | circuits.                                |
| POWER       | VDD_IO_1                              | G4       | Р             | 2.5 V power supply for GPIO and          |
|             | · · · · · · · · · · · · · · · · · · · |          | ·             | miscellaneous I/Os.                      |
| POWER       | VDD_IO_2                              | H4       | Р             | 2.5 V power supply for GPIO and          |
|             | VBBIO_E                               |          | ·             | miscellaneous I/Os.                      |
| POWER       | VDD_IO_3                              | J4       | Р             | 2.5 V power supply for GPIO and          |
|             | · · · · · · · · · · · · · · · · · · · | <u> </u> | ·             | miscellaneous I/Os.                      |
| POWER       | VDD_IO_4                              | K4       | Р             | 2.5 V power supply for GPIO and          |
|             | VBB_10_1                              | 111      | •             | miscellaneous I/Os.                      |
| POWER       | VDD_IO_5                              | L4       | Р             | 2.5 V power supply for GPIO and          |
|             | VDD_10_0                              | LT       | •             | miscellaneous I/Os.                      |
| POWER       | VDD_IODDR_1                           | G12      | Р             | 1.35 V or 1.5 V power supply for         |
|             | VDD_IODDI\_I                          | 012      | 1             | DDR3/DDR3L interface.                    |
| POWER       | VDD_IODDR_2                           | H12      | Р             | 1.35 V or 1.5 V power supply for         |
| TOWER       | VDD_IODDI\_2                          | 1112     | 1             | DDR3/DDR3L interface.                    |
| POWER       | VDD_IODDR_3                           | J12      | Р             | 1.35 V or 1.5 V power supply for         |
| TOWER       | VDD_10DD1\_3                          | J 12     | 1             | DDR3/DDR3L interface.                    |
| POWER       | VDD_IODDR_4                           | K12      | Р             | 1.35 V or 1.5 V power supply for         |
| - OWER      | VDD_10DD1\_ <del>1</del>              | KIZ      | 1             | DDR3/DDR3L interface.                    |
| POWER       | VDD_IODDR_5                           | L12      | Р             | 1.35 V or 1.5 V power supply for         |
| TOWER       | VDD_10DD1\_3                          | LIZ      | 1             | DDR3/DDR3L interface.                    |
| POWER       | VDD_VS_1                              | N6       | Р             | 1.0 V or 1.2 V power supply voltage for  |
| TOWER       | VDD_V3_1                              | NO       | 1             | SERDES1G and SERDES6G.                   |
| POWER       | VDD_VS_2                              | N7       | Р             | 1.0 V or 1.2 V power supply voltage for  |
| TOWLK       | VDD_V3_2                              | INT      | 1             | SERDES1G and SERDES6G.                   |
| POWER       | VDD_VS_3                              | N8       | Р             | 1.0 V or 1.2 V power supply voltage for  |
| TOWLK       | VDD_V3_3                              | INO      | 1             | SERDES1G and SERDES6G.                   |
| POWER       | VDD_VS_4                              | N9       | Р             | 1.0 V or 1.2 V power supply voltage for  |
| TOWLK       | VDD_V3_4                              | INO      | 1             | SERDES1G and SERDES6G.                   |
| POWER       | VDD_VS_5                              | N10      | Р             | 1.0 V or 1.2 V power supply voltage for  |
| TOWER       | VDD_V3_3                              | INTO     | 1             | SERDES1G and SERDES6G.                   |
| POWER       | VSS_1                                 | F6       | Р             | Ground reference.                        |
| POWER       | VSS_10                                | G10      | Р             | Ground reference.                        |
| POWER       | VSS 11                                | H6       | Р             | Ground reference.                        |
| POWER       | VSS 12                                | H7       | Р             | Ground reference.                        |
| POWER       | VSS 13                                | H8       | <u>.</u><br>Р | Ground reference.                        |
| POWER       | VSS_14                                | H9       | <u>г</u><br>Р | Ground reference.                        |
|             |                                       |          |               |                                          |
| POWER       | VSS_15                                | H10      | P             | Ground reference.                        |
| POWER       | VSS_16                                | J6       | Р             | Ground reference.                        |
| DOMED       | VSS 17                                | J7       | Р             | Ground reference.                        |
| POWER POWER | VSS_18                                | J8       | P             | Ground reference.                        |



| POWER    | VSS_19     | J9  | Р              |        |            | Ground reference.                        |
|----------|------------|-----|----------------|--------|------------|------------------------------------------|
| POWER    | VSS_2      | F7  | Р              |        |            | Ground reference.                        |
| POWER    | VSS_20     | J10 | Р              |        |            | Ground reference.                        |
| POWER    | VSS_21     | K6  | Р              |        |            | Ground reference.                        |
| POWER    | VSS 22     | K7  | Р              |        |            | Ground reference.                        |
| POWER    | VSS 23     | K8  | Р              |        |            | Ground reference.                        |
| POWER    | VSS 24     | K9  | Р              |        |            | Ground reference.                        |
| POWER    | VSS 25     | K10 | Р              |        |            | Ground reference.                        |
| POWER    | VSS 26     | L6  | P              |        |            | Ground reference.                        |
| POWER    | VSS 27     | L7  | <u>.</u><br>Р  |        |            | Ground reference.                        |
| POWER    | VSS 28     | L8  | <u>.</u><br>Р  |        |            | Ground reference.                        |
| POWER    | VSS 29     | L9  | _ <u>'</u><br> |        |            | Ground reference.                        |
| POWER    | VSS_29     | F8  | <u>'</u><br>Р  |        |            | Ground reference.                        |
| POWER    |            | L10 | P              |        |            | Ground reference.                        |
| -        | VSS_30     |     |                |        |            |                                          |
| POWER    | VSS_31     | M6  | Р              |        |            | Ground reference.                        |
| POWER    | VSS_32     | M7  | <u>P</u>       |        |            | Ground reference.                        |
| POWER    | VSS_33     | M8  | Р              |        |            | Ground reference.                        |
| POWER    | VSS_34     | M9  | Р              |        |            | Ground reference.                        |
| POWER    | VSS_35     | M10 | Р              |        |            | Ground reference.                        |
| POWER    | VSS_36     | M4  | Р              |        |            | Ground reference.                        |
| POWER    | VSS_37     | M12 | Р              |        |            | Ground reference.                        |
| POWER    | VSS_38     | D8  | Р              |        |            | Ground reference.                        |
| POWER    | VSS_4      | F9  | Р              |        |            | Ground reference.                        |
| POWER    | VSS_5      | F10 | Р              |        |            | Ground reference.                        |
| POWER    | VSS_6      | G6  | Р              |        |            | Ground reference.                        |
| POWER    | VSS 7      | G7  | Р              |        |            | Ground reference.                        |
| POWER    | VSS 8      | G8  | Р              |        |            | Ground reference.                        |
| POWER    | VSS 9      | G9  | Р              |        |            | Ground reference.                        |
| Reserved | RESERVED 0 | F12 | Α              | Analog | Analog 2.5 |                                          |
| Reserved | RESERVED 1 | E12 | Α              | Analog |            | Leave floating/to testpoint              |
| Reserved | RESERVED_3 | C8  | Р              | Analog | <u> </u>   | Tie to VSS                               |
| SERDES1G | S0 RXN     | M1  | ı              | TD     | LVDS       | Differential 1G data inputs/dual media.  |
| SERDES1G | S0 RXP     | M2  |                | TD     | LVDS       | Differential 1G data inputs/dual media.  |
| SERDES1G | S0_TXN     | L2  | 0              |        | LVDS       | Differential 1G data outputs/dual media. |
| SERDES1G | S0_TXP     | L1  | 0              |        | LVDS       | Differential 1G data outputs/dual media. |
| SERDES1G | S1_RXN     | P1  | I              | TD     | LVDS       | Differential 1G data inputs/dual media.  |
| SERDES1G | S1_RXP     | P2  |                | TD     | LVDS       | Differential 1G data inputs/dual media.  |
| SERDES1G | S1_TXN     | N2  | 0              |        | LVDS       | Differential 1G data outputs/dual media. |
| SERDES1G | S1_TXP     | N1  | 0              |        | LVDS       | Differential 1G data outputs/dual media. |
| SERDES1G | S2_RXN     | T2  | I              | TD     | LVDS       | Differential 1G data inputs/dual media.  |
| SERDES1G | S2_RXP     | R2  | I              | TD     | LVDS       | Differential 1G data inputs/dual media.  |
| SERDES1G | S2_TXN     | R1  | 0              |        | LVDS       | Differential 1G data outputs.            |
| SERDES1G | S2_TXP     | T1  | 0              |        | LVDS       | Differential 1G data outputs.            |
| SERDES1G | S3_RXN     | T4  | I              | TD     | LVDS       | Differential 1G data inputs/dual media.  |
| SERDES1G | S3_RXP     | R4  | l              | TD     | LVDS       | Differential 1G data inputs/dual media.  |
| SERDES1G | S3_TXN     | R3  | 0              |        | LVDS       | Differential 1G data outputs.            |
| -        |            |     |                |        |            |                                          |



| SERDES1G | S3_TXP      | T3  | 0   |        | LVDS     | Differential 1G data outputs.                                                                                                                                                                              |
|----------|-------------|-----|-----|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SERDES1G | S4_RXN      | T6  | I   | TD     | LVDS     | Differential 1G data inputs.                                                                                                                                                                               |
| SERDES1G | S4_RXP      | R6  |     | TD     | LVDS     | Differential 1G data inputs.                                                                                                                                                                               |
| SERDES1G | S4_TXN      | R5  | 0   |        | LVDS     | Differential 1G data outputs.                                                                                                                                                                              |
| SERDES1G | S4_TXP      | T5  | 0   |        | LVDS     | Differential 1G data outputs.                                                                                                                                                                              |
| SERDES1G | S5_RXN      | T8  | ı   | TD     | LVDS     | Differential data inputs. 1G/2.5G.                                                                                                                                                                         |
| SERDES1G | S5_RXP      | R8  |     | TD     | LVDS     | Differential data inputs. 1G/2.5G.                                                                                                                                                                         |
| SERDES1G | S5_TXN      | R7  | 0   |        | LVDS     | Differential data outputs. 1G/2.5G.                                                                                                                                                                        |
| SERDES1G | S5_TXP      | T7  | 0   |        | LVDS     | Differential data outputs. 1G/2.5G.                                                                                                                                                                        |
| SERDES6G | RESERVED_39 | R11 | 0   | TD     | CML      | Leave floating                                                                                                                                                                                             |
| SERDES6G | RESERVED_40 | T11 | 0   | TD     | CML      | Leave floating                                                                                                                                                                                             |
| SERDES6G | RESERVED_41 | T12 | I   |        | CML      | Tie to VDDA                                                                                                                                                                                                |
| SERDES6G | RESERVED_42 | R12 |     |        | CML      | Tie to VDDA                                                                                                                                                                                                |
| SERDES6G |             | T10 | I   | TD     | CML      | Differential data inputs. 1G/2.5G/QSGMII.                                                                                                                                                                  |
| SERDES6G | S6_RXP      | R10 | 1   | TD     | CML      | Differential data inputs. 1G/2.5G/QSGMII.                                                                                                                                                                  |
| SERDES6G | S6_TXN      | R9  | 0   |        | CML      | Differential data outputs. 1G/2.5G/QSGMII.                                                                                                                                                                 |
| SERDES6G | S6_TXP      | Т9  | 0   |        | CML      | Differential data outputs. 1G/2.5G/QSGMII.                                                                                                                                                                 |
| SERDES6G | S8_RXN      | T14 |     | TD     | CML      | Differential 1G data inputs.                                                                                                                                                                               |
| SERDES6G | S8_RXP      | R14 | l   | TD     | CML      | Differential 1G data inputs.                                                                                                                                                                               |
| SERDES6G | S8_TXN      | R13 | 0   |        | CML      | Differential data outputs. PCIe/2G5/1G                                                                                                                                                                     |
| SERDES6G | S8_TXP      | T13 | 0   |        | CML      | Differential data outputs. PCIe/2G5/1G                                                                                                                                                                     |
| SI       | SI_CLK      | J1  | I/O | ST, 3V | CMOS_2.5 | Slave mode: Input receiving serial interface clock from external master.  Master mode: Output driven with clock to external device.  Boot mode: Output driven with clock to external serial memory device. |
| SI       | SI_DI       | H2  | I   | ST, 3V | CMOS_2.5 | Slave mode: Input receiving serial interface data from external master.  Master mode: Input data from external device.  Boot mode: Input boot data from external serial memory device.                     |
| SI       | SI_DO       | H1  | 0   | OZ, 3V | CMOS_2.5 | Slave mode: Output transmitting serial interface data to external master.  Master mode: Output data to external device.  Boot mode: Output boot control data to external serial memory device.             |



| Slave mode: Input used to enable SI slave interface.  0 = Enabled 1 = Disabled Master mode: Output driven low while  SI SI_nCS0 J2 I/O ST, 3V CMOS_2.5 accessing external device. Boot mode: Output driven low while booting from EEPROM or serial flash to internal VCore-III CPU system. Released when booting is completed. |    |         |    |     |        | a Wilchochip Company                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------|----|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                | SI | SI_nCS0 | J2 | I/O | ST, 3V | interface.  0 = Enabled  1 = Disabled  Master mode: Output driven low while  CMOS_2.5 accessing external device.  Boot mode: Output driven low while booting from EEPROM or serial flash to internal VCore-III CPU system. Released when booting is |



# 9 Package Information

The VSC7513XKS is a is a lead-free (Pb-free), 256-pin, plastic ball grid array (BGA) with a 17 mm × 17 mm body size, 1 mm pin pitch, and 1.8 mm maximum height.

Lead-free products from Microsemi comply with the temperatures and profiles defined in the joint IPC and JEDEC standard IPC/JEDEC J-STD-020. For more information, see the IPC and JEDEC standard.

This section provides the package drawing, thermal specifications, and moisture sensitivity rating for the VSC7513 device.

## 9.1 Package Drawing

The following illustration shows the package drawing for the VSC7513 device. The drawing contains the top view, bottom view, side view, detail views, dimensions, tolerances, and notes.



Figure 107 • Package Drawing





#### Notes

- 1. All dimensions and tolerances are in millimeters (mm).
- 2. Ball diameter is 0.50 mm.
- 3. Radial true position is represented by typical values.
- Primary datum Z and seating plane are defined by the spherical crowns of the solder balls.
- Dimension is measured at the maximum solder ball diameter, parallel to primary datum Z.

# 9.2 Thermal Specifications

Thermal specifications for this device are based on the JEDEC JESD51 family of documents. These documents are available on the JEDEC Web site at www.jedec.org. The thermal specifications are modeled using a four-layer test board with two signal layers, a power plane, and a ground plane (2s2p



PCB). For more information about the thermal measurement method used for this device, see the JESD51-1 standard.

Table 251 · Thermal Resistances

| Symbol                    | °C/W  | Parameter                                                    |
|---------------------------|-------|--------------------------------------------------------------|
| $\theta_{JCtop}$          | 2.43  | Die junction to package case top                             |
| $\theta_{JB}$             | 10.68 | Die junction to printed circuit board                        |
| $\theta_{JA}$             | 19.43 | Die junction to ambient                                      |
| θ <sub>JMA</sub> at 1 m/s | 16.25 | Die junction to moving air measured at an air speed of 1 m/s |
| θ <sub>JMA</sub> at 2 m/s | 14.2  | Die junction to moving air measured at an air speed of 2 m/s |

To achieve results similar to the modeled thermal measurements, the guidelines for board design described in the JESD51 family of publications must be applied. For information about applications using BGA packages, see the following:

- JESD51-2A, Integrated Circuits Thermal Test Method Environmental Conditions, Natural Convection (Still Air)
- JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions, Forced Convection (Moving Air)
- JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions, Junction-to-Board
- JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements

# 9.3 Moisture Sensitivity

This device is rated moisture sensitivity level 4 as specified in the joint IPC and JEDEC standard IPC/JEDEC J-STD-020. For more information, see the IPC and JEDEC standard.



# 10 Design Guidelines

This section provides information about design guidelines for the VSC7513 device.

# 10.1 Power Supplies

The following guidelines apply to designing power supplies for use with the VSC7513 device.

- Make at least one unbroken ground plane (GND).
- Use the power and ground plane combination as an effective power supply bypass capacitor. The
  capacitance is proportional to the area of the two planes and inversely proportional to the separation
  between the planes. Typical values with a 0.25 mm (0.01 inch) separation are 100 pF/in2. This
  capacitance is more effective than a capacitor of equivalent value, because the planes have no
  inductance or Equivalent Series Resistance (ESR).
- Do not cut up the power or ground planes in an effort to steer current paths. This usually produces
  more noise, not less. Furthermore, place vias and clearances in a configuration that maintains the
  integrity of the plane. Groups of vias spaced close together often overlap clearances. This can form
  a large slot in the plane. As a result, return currents are forced around the slot, which increases the
  loop area and EMI emissions. Signals should never be placed on a ground plane, because the
  resulting slot forces return currents around the slot.
- Vias connecting power planes to the supply and ground balls must be at least 0.25 mm (0.010 inch) in diameter, preferably with no thermal relief and plated closed with copper or solder. Use separate (or even multiple) vias for each supply and ground ball.

# 10.2 Power Supply Decoupling

Each power supply voltage should have both bulk and high-frequency decoupling capacitors. Recommended capacitors are as follows:

- For bulk decoupling, use 10 μF high capacity and low ESR capacitors or equivalent, distributed across the board.
- For high-frequency decoupling, use 0.1 μF high frequency (for example, X7R) ceramic capacitors
  placed on the side of the PCB closest to the plane being decoupled, and as close as possible to the
  power ball. A larger value in the same housing unit produces even better results.
- Use surface-mounted components for lower lead inductance and pad capacitance. Smaller form factor components are best (that is, 0402 is better than 0603).

#### 10.2.1 Reference Clock

The device reference clock can be a 25 MHz, 125 MHz, 156.25 MHz, or 250 MHz clock signal. It can be either a differential reference clock or a single-ended clock. For more information, see Reference Clock Inputs, page 269.

## 10.2.2 Single-Ended REFCLK Input

An external resistor network is required to use a single-ended reference clock. The network limits the amplitude and adjusts the center of the swing. Depending on the clock driver output impedance, the resistor values may need to be adjusted so that the REFCLK\_P signal meets requirements. For information about these requirements, see Table 214, page 269.

The following illustrations show configurations for a single-ended reference clock.



Figure 108 • 2.5 V CMOS Single-Ended REFCLK Input Resistor Network



Figure 109 • 3.3 V CMOS Single-Ended REFCLK Input Resistor Network



#### 10.3 Interfaces

This section provides general recommendations for all interfaces and information related to the specific interfaces on the device.

#### 10.3.1 General Recommendations

High-speed signals require excellent frequency and phase response up to the third harmonic. The best designs provide excellent frequency and phase response up to the seventh harmonic. The following recommendations can improve signal quality and minimize transmission distances:

- · Keep traces as short as possible. Initial component placement should be considered very carefully.
- The impedance of the traces must match the impedance of the termination resistors, connectors, and cable. This reduces reflections due to impedance mismatches.
- Differential impedance must be maintained in a 100  $\Omega$  differential application. Routing two 50  $\Omega$  traces is not adequate. The two traces must be separated by enough distance to maintain differential impedance. When routing differential pairs, keep the two trace lengths identical. Differences in trace lengths translate directly into signal skew. Note that the differential impedance may be affected when separations occur.
- Keep differential pair traces on the same layer of the PCB to minimize impedance discontinuities. In other words, avoid using vias.
- Do not group all the passive components together. The pads of the components add capacitance to the traces. At the frequencies encountered, this can result in unwanted reductions in impedance.
   Use surface-mounted 0603 (or smaller) components to reduce this effect.
- · Eliminate or reduce stub lengths.
- Reduce, if not eliminate, vias to minimize impedance discontinuities. Remember that vias and their clearance holes in the power/ground planes can cause impedance discontinuities in nearby signals. Keep vias away from other traces.
- Keep signal traces away from other signals that might capacitively couple noise into the signals. A
  good rule of thumb is to keep the traces apart by ten times the width of the trace.
- Do not route digital signals from other circuits across the area of the high-speed transmitter and receiver signals.
- Using grounded guard traces is typically not effective for improving signal quality. A ground plane is
  more effective. However, a common use of guard traces is to route them during the layout, but
  remove them prior to design completion. This has the benefit of enforcing keep-out areas around
  sensitive high-speed signals so that vias and other traces are not accidentally placed incorrectly.



When signals in a differential pair are mismatched, the result is a common-mode current. In a well-designed system, common-mode currents should make up less than one percent of the total differential currents. Mode currents represent a primary source of EMI emissions. To reduce common-mode currents, route differential traces so that their lengths are the same. For example, a 5-mm (0.2-inch) length mismatch between differential signals having the rise and fall times of 200 ps results in the common-mode current being up to 18% of the differential current.

**Note:** Because of the high application frequency, proper care must be taken when choosing components (such as the termination resistors) in the designing of the layout of a printed circuit board. The use of surface-mount components is highly recommended to minimize parasitic inductance and lead length of the termination resistor.

Matching the impedance of the PCB traces, connectors, and balanced interconnect media is also highly recommended. Impedance variations along the entire interconnect path must be minimized, because these degrade the signal path and may cause reflections of the signal.

#### 10.3.2 SerDes Interfaces (SGMII, 2.5G, QSGMII)

The SGMII interface consists of a Tx and Rx differential pair operating at 1250 Mbps. The 2.5G interface consists of a Tx and Rx differential pair operating at 3125 Mbps. The QSGMII interface consists of a Tx and Rx differential pair operating at 5 Gbps.

The SerDes signals can be routed on any PCB trace layer with the following constraints:

- Tx output signals in a pair should have matched electrical lengths.
- Rx input signals in a pair should have matched electrical lengths.
- SerDes Tx and Rx pairs must be routed as 100  $\Omega$  differential traces with ground plane as reference.
- Keep differential pair traces on the same layer of the PCB to minimize impedance discontinuities. In other words, avoid the use of vias wherever possible.
- AC-coupling of Tx and Rx may be needed, depending on the attached PHY or module. External AC-coupling is recommended for use with most PHYs. SFP and SFP+ modules have internal AC-coupling, so they do not require additional AC-coupling capacitors. If AC-coupled, the VSC7513 SerDes inputs are self-biased. It is recommended to use small form factor capacitors, 0402 or smaller, to reduce the impedance mismatch caused by the capacitor pads.
- To reduce the crosstalk between pairs or other PCB lines, it is recommended that the spacing on
  each side of the pair be larger than four times the track width. The characteristic impedance of the
  pairs must predominantly be determined by the distance to the reference plane, and not the distance
  to neighboring traces.

#### 10.3.3 Serial Interface

If the serial CPU interface is not used, all input signals can be left floating.

The SI bus consists of the SI\_CLK clock signal, the SI\_DO and SI\_DI data signals, and the SI\_nCS0 device select signal.

When routing the SI\_CLK signal, be sure to create clean edges. If the SI bus is connected to more than one slave device, route it in a daisy-chain configuration with no stubs. Terminate the SI\_CLK signal properly to avoid reflections and double clocking.

If it is not possible (or desirable) to route the bus in a daisy-chain configuration, the SI\_CLK signal should be buffered and routed in a star topology from the buffers. Each buffered clock should be terminated at its source.

## 10.3.4 PCI Express Interface

The VSC7513 device does not accept spread spectrum modulated PCIe input. Although the device only supports PCI Express Base Specification Revision 1.1, the PCIe transmitter and receiver support the PCI Express Base Specification Revision 2.0 Electrical sub-block specifications under the following conditions:

- Only 2.5 gigatransfers per second (GT/s) is supported.
- Full swing output signaling is only supported when V<sub>DD VS</sub> = 1.2 V.
- Low swing signaling is supported for  $V_{DD\ VS}$  = 1.2 V and  $V_{DD\ VS}$  = 1.0 V.



During PCIe startup (VCORE\_CFG = 1001), only low swing signaling with no de-emphasis is supported, regardless of the  $V_{DD\ VS}$  voltage. After startup, configure the PCIe interface as desired.

#### 10.3.5 Two-Wire Serial Interface

The two-wire serial interface is capable of suppressing small amplitude glitches. The duration of the glitch which can be suppressed is set in register ICPU\_CFG::TWI\_SPIKE\_FILTER\_CFG. The default value of 0 will suppress a 4ns glitch. It is recommended that SPIKE\_FILTER\_CFG be set to 12, which will suppress a 52ns glitch.

#### 10.3.6 DDR3 SDRAM Interface

The DDR3 SDRAM interface is designed to interface with 8-bit or 16-bit DDR SDRAM devices. The maximum amount of physical memory that can be addressed is one gigabyte. Possible combinations of memory modules are:

- One 8-bit device, connect to CS0 byte lane 0.
- Two 8-bit devices, connect to CS0 and both byte lanes.
- Four 8-bit devices, connect to both chip-selects and both byte lanes.
- One 16-bit device, connect to CS0 and both byte lanes.
- Two 16-bit devices, connect to both chip-selects and both byte lanes.

When using a single 8-bit device, the memory controller must be configured for 8-bit mode. All other configurations use 16-bit mode.

All signals on this interface must be connected one-to-one with the corresponding signals on the DDR SDRAM device. When using only one 8-bit device, the DDR\_UDQS, DDR\_UDQSn, DDR\_UDM, and DDR\_DQ[15:8] signals must be left unconnected. When using DDR2 SDRAM devices that has only four banks, the DDR\_BA[2] signal must be left unconnected.

When using four 8-bit devices or two 16-bit devices, the CS1 memory modules must be placed inbetween the VSC7513 device and the CS0 memory modules so that the DDR-DQS, DDR-DM, and DDR DQ signals pass the CS1 devices first before reaching the CS0 devices.

The placement of the VSC7513 interface signals is optimized for point-to-point routing directly to a single DDR3 16-bit SDRAM.

Figure 110 • 16-Bit DDR3 SDRAM Point-to-Point Routing



Because reflections are absorbed by the devices, keep the physical distance of all the SDRAM interface signals as low as possible. Omit external discrete termination on the address, command, control, and clock lines.

When routing the DDR interface, attention must be paid to the skew, primary concern is skew within the byte lane between the differential strobe and the single-ended signals. Skew recommendations for the DDR interface are listed in the following table.

Table 252 · Recommended Skew Budget

| Description             | Signal             | Maximum Skew |
|-------------------------|--------------------|--------------|
| Skew within byte lane 0 | DDR_LDQS/DDR_LDQSn | 50 ps        |
| Skew within byte lane 1 | DDR_UDQS/DDR_UDQSn | 50 ps        |



Table 252 · Recommended Skew Budget

| Description                                          | Signal                                                                                | Maximum Skew |
|------------------------------------------------------|---------------------------------------------------------------------------------------|--------------|
| Skew within address, command, and control bus        | DDR_CK/DDR_CKn DDR_nRAS DDR_CKE DDR_ODT[1:0] DDR_nCAS DDR_nWE DDR_BA[2:0] DDR_A[15:0] | 100 ps       |
| Skew between control bus clock and byte lane 0 clock | DDR_CK/DDR_CKn<br>DDR_LDQS/DDR_LDQSn                                                  | 1250 ps      |
| Skew between control bus clock and byte lane 1 clock | DDR_CK/DDR_CKn<br>DDR_UDQS/DDR_UDQSn                                                  | 1250 ps      |
| Control bus differential clock intra-pair skew       | DDR_CK/DDR_CKn                                                                        | 5 ps         |

Power supply recommendations:

- Use a shared voltage reference between the VSC7513's device's DDR\_Vref supply and the DDR device's reference voltage.
- Generate the DDR\_Vref from the  $V_{DD\_IODDR}$  supply using a resistor divider with value of 1 k $\Omega$  and an accuracy of 1% or better.
- Use a decoupling capacitance of at least 0.1 µF on the supply in a manner similar to V<sub>DD\_IODDR</sub> and V<sub>SS</sub> to ensure tracking of supply variations; however, the time constant of the resistor divider and decoupling capacitance should not exceed the nRESET assertion time after power on.
- V<sub>DD\_IODDR</sub> pins must not share vias. Use at least one through for each V<sub>DD\_IODDR</sub> pin. The extra
  inductance from sharing vias may cause bit errors in the DDR interface.

#### Routing recommendations:

- DDR\_CK/DDR\_CKn must be routed as a differential pair with a 100 Ω differential characteristic impedance.
- DDR\_xDQS/DDR\_xDQSn must be routed as a differential pair with a 100  $\Omega$  differential characteristic impedance.
- To minimize crosstalk, the characteristic impedance of the single-ended signals should be determined predominantly by the distance to the reference plane and not the distance to the neighboring traces.
- The crosstalk should be below –20 dB.
- If the DDR interface is not used, connect V<sub>DD\_IODDR</sub> and DDR\_V<sub>REF</sub> to ground. Leave all other DDR signals unconnected (floating). V<sub>DD\_IODDR</sub> can also be left floating; however, DDR\_V<sub>REF</sub> must also then be left floating.

#### 10.3.7 Thermal Diode External Connection

The internal on-die thermal diode can be used with an external temperature monitor to easily and accurately measure the junction temperature of this device.

The thermal diode is extremely sensitive to noise. To minimize the temperature measurement errors, follow these guidelines:

- Route the THERMDC and THERMDA signals as a differential pair with a differential impedance less than 100  $\Omega$ .
- Place the external temperature monitor as close as is possible to this device.
- Add a 47 Ω resistor in series with the external temperature monitor supply to filter noise.
- When using a grounded sensor circuit, place a de-coupling capacitor between the external temperature monitor supply pin and the THERMDC signal. For more information about using a grounded sensor circuit, see Figure 99, page 273.

Place the capacitor close to the external temperature sensor, as shown in the following illustration.



Connect the external temperature monitor  $V_{SS}$  pin directly to the THERMDC pin, which has the connection to  $V_{SS}$ , as shown in the following illustration. Do not connect the external temperature monitor  $V_{SS}$  pin to the global  $V_{SS}$  plane.

Figure 111 • External Temperature Monitor Connection





# 11 Ordering Information

The VSC7513XKS is a is a lead-free (Pb-free), 256-pin, plastic ball grid array (BGA) with a 17 mm × 17 mm body size, 1 mm pin pitch, and 1.8 mm maximum height.

Lead-free products from Microsemi comply with the temperatures and profiles defined in the joint IPC and JEDEC standard IPC/JEDEC J-STD-020. For more information, see the IPC and JEDEC standard.

The following table lists the ordering information for the VSC7513 device.

Table 253 · Ordering Information

| Part Order Number | Description                                                                                                                            |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| VSC7513XKS        | Lead-free (Pb-free), 256-pin, plastic ball grid array (BGA) with a 17 mm × 17 mm body size, 1 mm pin pitch, and 1.8 mm maximum height. |