





Support & training



SN75HVD05, SN75HVD06, SN75HVD07 SN65HVD05, SN65HVD06, SN65HVD07 SLLS533F - MAY 2002 - REVISED MARCH 2023

# SN65HVD0x, SN75HVD0x High Output RS-485 Transceivers

## 1 Features

- Minimum differential output voltage of 2.5 V Into a 54-Ω load
- Open-circuit, short-circuit, and idle-bus failsafe receiver
- 1/8<sup>th</sup> Unit-load option available (Up to 256 nodes on the bus)
- Bus-pin ESD protection exceeds 16 kV HBM
- Driver output slew rate control options
- Electrically compatible with ANSI TIA/EIA-485-A standard
- Low-current standby mode: 1 µA typical
- Glitch-free power-up and power-down protection for hot-plugging applications
- Pin compatible with industry standard SN75176

# 2 Applications

- Data transmission over long or lossy lines or ٠ electrically noisy environments
- Profibus line interface
- Industrial process control networks
- Point-of-sale (POS) networks
- Electric utility metering
- **Building automation**
- Digital motor control



Figure 3-1. Differential Output Voltage vs **Differential Output Current** 

## **3 Description**

The SN65HVD05. SN75HVD05. SN65HVD06, SN65HVD07, SN75HVD06, and SN75HVD07 combine a 3-state differential line driver and differential line receiver. They are designed for balanced data transmission and interoperate with ANSI TIA/EIA-485-A and ISO 8482E standardcompliant devices. The driver is designed to provide a differential output voltage greater than that required by these standards for increased noise margin. The drivers and receivers have active-high and activelow enables respectively, which can be externally connected together to function as direction control.

The driver differential outputs and receiver differential inputs connect internally to form a differential input/ output (I/O) bus port that is designed to offer minimum loading to the bus whenever the driver is disabled or not powered. These devices feature wide positive and negative common-mode voltage ranges, making them suitable for party-line applications.







# **Table of Contents**

| 1 Features1                             |
|-----------------------------------------|
| 2 Applications1                         |
| 3 Description1                          |
| 4 Revision History2                     |
| 5 Specifications                        |
| 5.1 Absolute Maximum Ratings3           |
| 5.2 Recommended Operating Conditions    |
| 5.3 Thermal Information4                |
| 5.4 Package Dissipation Ratings4        |
| 5.5 Driver Electrical Characteristics5  |
| 5.6 Driver Switching Characteristics6   |
| 5.7 Receiver Electrical Characteristics |
| 5.8 Receiver Switching Characteristics8 |
| 5.9 Typical Characteristics9            |

| 12 |
|----|
| 16 |
| 16 |
| 17 |
| 18 |
| 18 |
| 19 |
| 19 |
| 19 |
| 19 |
| 19 |
| 19 |
|    |
| 19 |
|    |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision E (August 2009) to Revision F (March 2023) | Page |
|------------------------------------------------------------------|------|
| Deleted the Ordering Information table                           | 1    |
| Added the Thermal Information table                              |      |
| Changed the Typical Characteristics                              | 9    |
| Changes from Revision D (July 2006) to Revision E (August 2009)  | Page |
| Added IDLE Bus to the Receivers Function Table                   |      |
| Added the Receiver Failsafe paragraph                            |      |



## **5** Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted<sup>(1)</sup> <sup>(2)</sup>

|                                       |                                              |               | SN65HVD05, SN65HVD06, SN65HVD07<br>SN75HVD05, SN75HVD06, SN75HVD07 |
|---------------------------------------|----------------------------------------------|---------------|--------------------------------------------------------------------|
| Supply voltage range, V               | 00                                           |               | –0.3 V to 6 V                                                      |
| Voltage range at A or B               |                                              |               | –9 V to 14 V                                                       |
| Input voltage range at D, DE, R or RE |                                              |               | -0.5 V to V <sub>CC</sub> + 0.5 V                                  |
| Voltage input range, tran             | sient pulse, A and B, through 100            | –50 V to 50 V |                                                                    |
| Receiver output current,              | I <sub>O</sub>                               |               | -11 mA to 11mA                                                     |
|                                       | Llumon hady model(3)                         | A, B, and GND | 16 kV                                                              |
| Electrostatic discharge               | Human body model <sup>(3)</sup>              | All pins      | 4 kV                                                               |
|                                       | Charged-device model <sup>(4)</sup> All pins |               | 1 kV                                                               |
| Continuous total power of             | Continuous total power dissipation           |               | See Dissipation Rating Table                                       |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under" recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

(3) Tested in accordance with JEDEC Standard 22, Test Method A114-A.

(4) Tested in accordance with JEDEC Standard 22, Test Method C101.

#### **5.2 Recommended Operating Conditions**

|                                                       |                                                     | MIN               | NOM MAX | UNIT |
|-------------------------------------------------------|-----------------------------------------------------|-------------------|---------|------|
| Supply voltage, V <sub>CC</sub>                       |                                                     | 4.5               | 5.5     | V    |
| Voltage at any bus terminal (separately               | v or common mode) V <sub>I</sub> or V <sub>IC</sub> | -7 <sup>(1)</sup> | 12      | V    |
| High-level input voltage, V <sub>IH</sub>             | D, DE, RE                                           | 2                 |         | V    |
| Low-level input voltage, V <sub>IL</sub>              | D, DE, RE                                           |                   | 0.8     | V    |
| Differential input voltage, V <sub>ID</sub> (see Figu | re 6-7)                                             | -12               | 12      | V    |
| High lovel output ourrent 1                           | Driver                                              | -100              |         | mA   |
| High-level output current, I <sub>OH</sub>            | Receiver                                            | -8                |         |      |
|                                                       | Driver                                              |                   | 100     |      |
| Low-level output current, I <sub>OL</sub>             | Receiver                                            |                   | 8       | - mA |
|                                                       | SN65HVD05                                           |                   |         |      |
|                                                       | SN65HVD06                                           | -40               | 85      | °C   |
| On enertie of free still terror enerties. T           | SN65HVD07                                           |                   |         |      |
| Operating free-air temperature, T <sub>A</sub>        | SN75HVD05                                           |                   |         |      |
|                                                       | SN75HVD06                                           | 0                 | 70      | °C   |
|                                                       | SN75HVD07                                           |                   |         |      |

(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.



#### 5.3 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | D (SOIC)<br>SN65<br>Variation | D (SOIC)<br>SN75<br>Variation | P (PDIP) | UNIT |
|-------------------------------|----------------------------------------------|-------------------------------|-------------------------------|----------|------|
|                               |                                              | 8 PINS                        | 8 PINS                        | 8 PINS   |      |
| R <sub>0JA</sub>              | Junction-to-ambient thermal resistance       | 116.7                         | 175.4                         | 125      | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 56.3                          | 53.6                          | 34.9     | °C/W |
| R <sub>θJB</sub>              | Junction-to-board thermal resistance         | 63.4                          | 45.1                          | 23.7     | °C/W |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter   | 8.8                           | 10.1                          | 12.1     | °C/W |
| Ψ <sub>JB</sub>               | Junction-to-board characterization parameter | 62.6                          | 44.4                          | 23.6     | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 5.4 Package Dissipation Ratings

(See Figure 5-1 and Figure 5-2)

| PACKAGE          | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|------------------|---------------------------------------|---------------------------------------------------------------|---------------------------------------|---------------------------------------|
| D <sup>(2)</sup> | 710 mW                                | 5.7 mW/°C                                                     | 455 mW                                | 369 mW                                |
| D <sup>(3)</sup> | 1282 mW                               | 10.3 mW/°C                                                    | 821 mW                                | 667 mW                                |
| Р                | 1000 mW                               | 8.0 m W/°C                                                    | 640 mW                                | 520 mW                                |

(1) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

(2) Tested in accordance with the Low-K thermal metric definitions of EIA/JESD51-3

(3) Tested in accordance with the High-K thermal metric definitions of EIA/JESD51-7



### **5.5 Driver Electrical Characteristics**

over operating free-air temperature range unless otherwise noted

|                     | PARAMETER                                         |                                 | TEST CO                                                                           | NDITIONS                                              | MIN  | TYP <sup>(1)</sup> | MAX      | UNIT |  |
|---------------------|---------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------|------|--------------------|----------|------|--|
| V <sub>IK</sub>     | Input clamp voltage                               |                                 | I <sub>I</sub> = -18 mA                                                           |                                                       | -1.5 |                    |          | V    |  |
|                     |                                                   |                                 | No Load                                                                           |                                                       |      |                    | $V_{CC}$ |      |  |
| V <sub>OD</sub>     | Differential output voltage                       |                                 | $R_L$ = 54 Ω, See Figur                                                           | e 6-4                                                 | 2.5  |                    |          | V    |  |
|                     |                                                   |                                 | V <sub>test</sub> = -7 V to 12 V, S                                               | See Figure 6-2                                        | 2.2  |                    |          |      |  |
| Δ V <sub>OD</sub>   | Change in magnitude of differential voltage       | output                          | See Figure 6-4 and F                                                              | igure 6-2                                             | -0.2 |                    | 0.2      | V    |  |
| V <sub>OC(SS)</sub> | Steady-state common-mode output                   | voltage                         |                                                                                   |                                                       | 2.2  |                    | 3.3      | V    |  |
| $\Delta V_{OC(SS)}$ | Change in steady-state common-mode output voltage |                                 | See Figure 6-3                                                                    |                                                       | -0.1 |                    | 0.1      | V    |  |
|                     |                                                   | HVD05                           |                                                                                   |                                                       |      | 600                |          |      |  |
| V <sub>OC(PP)</sub> | Peak-to-peak common-mode<br>output voltage        | HVD06                           | See Figure 6-3                                                                    |                                                       |      | 500                |          | mV   |  |
|                     | ouput voltage                                     | HVD07                           |                                                                                   |                                                       |      | 900                |          | 1    |  |
| I <sub>OZ</sub>     | High-impedance output current                     | See receiver input currents     |                                                                                   |                                                       |      |                    |          |      |  |
| 1                   | Input current                                     | D                               |                                                                                   |                                                       | -100 |                    | 0        | μA   |  |
| I <sub>I</sub>      | input current                                     | DE                              |                                                                                   |                                                       | 0    |                    | 100      | μΑ   |  |
| I <sub>OS</sub>     | Short-circuit output current                      |                                 | $-7 \text{ V} \le \text{V}_0 \le 12 \text{ V}$                                    |                                                       | -250 |                    | 250      | mA   |  |
| C <sub>(diff)</sub> | Differential output capacitance                   | Differential output capacitance |                                                                                   |                                                       |      | 16                 |          | pF   |  |
|                     |                                                   |                                 | RE at V <sub>CC</sub> ,<br>D and DE at V <sub>CC</sub> ,<br>No load               | Receiver disabled and driver enabled                  |      | 9                  | 15       | mA   |  |
| I <sub>CC</sub>     | Supply current                                    |                                 | $\ensuremath{\overline{\text{RE}}}$ at $V_{CC},$ D at $V_{CC}$ DE at 0 V, No load | Receiver disabled<br>and driver disabled<br>(standby) |      | 1                  | 5        | μA   |  |
|                     |                                                   |                                 | RE at 0 V,<br>D and DE at V <sub>CC</sub> ,<br>No load                            | Receiver enabled and driver enabled                   |      | 9                  | 15       | mA   |  |

(1) All typical values are at 25°C and with a 5-V supply.

Copyright © 2023 Texas Instruments Incorporated



#### **5.6 Driver Switching Characteristics**

over operating free-air temperature range unless otherwise noted

|                         | PARAMETER                                                       | TEST CONDITIONS                                  | MIN                                                      | TYP <sup>(1)</sup> | MAX | UNIT |    |  |
|-------------------------|-----------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------|--------------------|-----|------|----|--|
|                         |                                                                 | HVD05                                            |                                                          |                    | 6.5 | 11   |    |  |
| PLH                     | Propagation delay time, low-to-high-level output                | HVD06                                            |                                                          |                    | 27  | 40   | ns |  |
|                         |                                                                 | HVD07                                            |                                                          |                    | 250 | 400  |    |  |
|                         |                                                                 | HVD05                                            | _                                                        |                    | 6.5 | 11   |    |  |
| t <sub>PHL</sub>        | Propagation delay time, high-to-low-level output                | HVD06                                            | _                                                        |                    | 27  | 40   | ns |  |
|                         |                                                                 | HVD07                                            | _                                                        |                    | 250 | 400  |    |  |
|                         |                                                                 | HVD05                                            |                                                          | 2.7                | 3.6 | 6    |    |  |
| t <sub>r</sub>          | Differential output signal rise time                            | HVD06                                            | _                                                        | 18                 | 28  | 55   | ns |  |
|                         |                                                                 | HVD07                                            | R <sub>L</sub> = 54 Ω, C <sub>L</sub> = 50 pF,           | 150                | 300 | 450  |    |  |
|                         |                                                                 | HVD05                                            | See Figure 6-4                                           | 2.7                | 3.6 | 6    |    |  |
| t <sub>f</sub>          | Differential output signal fall time                            | HVD06                                            |                                                          | 18                 | 28  | 55   | ns |  |
|                         |                                                                 | HVD07                                            |                                                          | 150                | 300 | 450  |    |  |
|                         |                                                                 | HVD05                                            |                                                          |                    |     | 2    |    |  |
| t <sub>sk(p)</sub> Pu   | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )             | HVD06                                            | _                                                        |                    |     | 2.5  | ns |  |
|                         |                                                                 | HVD07                                            | _                                                        |                    |     | 10   |    |  |
|                         | Part-to-part skew                                               | HVD05                                            | _                                                        |                    |     | 3.5  | ns |  |
| t <sub>sk(pp)</sub> (2) |                                                                 | HVD06                                            | _                                                        |                    |     | 14   |    |  |
| (11)                    |                                                                 | HVD07                                            | _                                                        |                    |     | 100  |    |  |
|                         |                                                                 | HVD05                                            | <br>RE at 0 V, R <sub>L</sub> = 110 Ω,                   |                    |     | 25   |    |  |
| t <sub>PZH1</sub>       | Propagation delay time, high-impedance-to-high-<br>level output | HVD06                                            |                                                          |                    | 45  |      | ns |  |
|                         |                                                                 | HVD07                                            |                                                          |                    |     | 250  |    |  |
|                         |                                                                 | HVD05                                            | See Figure 6-5                                           |                    |     | 25   |    |  |
| t <sub>PHZ</sub>        | Propagation delay time, high-level-to-high-<br>impedance output | HVD06                                            | _                                                        |                    |     | 60   | ns |  |
|                         |                                                                 | HVD07                                            | _                                                        |                    | 250 |      |    |  |
|                         |                                                                 | HVD05                                            |                                                          |                    |     | 15   |    |  |
| t <sub>PZL1</sub>       | Propagation delay time, high-impedance-to-low-level             | HVD06                                            | _                                                        |                    |     | 45   | ns |  |
|                         | output                                                          | HVD07                                            |                                                          |                    |     | 200  |    |  |
|                         |                                                                 | HVD05                                            | See Figure 6-6                                           |                    |     | 14   |    |  |
| t <sub>PLZ</sub>        | Propagation delay time, low-level-to-high-impedance             | HVD06                                            | -                                                        |                    |     | 90   | ns |  |
|                         | output                                                          | HVD07                                            | -                                                        |                    |     | 550  |    |  |
| t <sub>PZH2</sub>       | Propagation delay time, standby-to-high-level output            | agation delay time, standby-to-high-level output |                                                          |                    |     | 6    | μs |  |
| t <sub>PZL2</sub>       | Propagation delay time, standby-to-low-level output             |                                                  | $R_L$ = 110 Ω, $\overline{RE}$ at 3 V,<br>See Figure 6-6 |                    |     | 6    | μs |  |

(1) All typical values are at 25°C and with a 5-V supply.

(2)  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.



### **5.7 Receiver Electrical Characteristics**

over operating free-air temperature range unless otherwise noted

|                                | PARAMETER                                                    |                                                             | Т                                                                                   | EST CONDITIONS                                      |                       | MIN   | TYP <sup>(1)</sup> | MAX   | UNIT |
|--------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------|-------|--------------------|-------|------|
| V <sub>IT+</sub>               | Positive-going input threshold voltage                       |                                                             | I <sub>O</sub> = -8 mA                                                              |                                                     |                       |       |                    | -0.01 | V    |
| V <sub>IT-</sub>               | Negative-going inp<br>threshold voltage                      | out                                                         | <sub>D</sub> = 8 mA                                                                 |                                                     |                       | -0.2  |                    |       | v    |
| V <sub>hys</sub>               | Hysteresis voltage<br>(V <sub>IT+</sub> - V <sub>IT-</sub> ) | 1                                                           |                                                                                     |                                                     |                       |       | 35                 |       | mV   |
| V <sub>IK</sub>                | Enable-input clam                                            | p voltage                                                   | I <sub>I</sub> = –18 mA                                                             |                                                     |                       | -1.5  |                    |       | V    |
| V <sub>OH</sub>                | High-level output v                                          | voltage                                                     | V <sub>ID</sub> = 200 mV,                                                           | I <sub>OH</sub> = -8 mA,                            | See Figure 6-7        | 4     |                    |       | V    |
| V <sub>OL</sub>                | Low-level output v                                           | oltage                                                      | V <sub>ID</sub> = -200 mV,                                                          | I <sub>OL</sub> = 8 mA,                             | See Figure 6-7        |       |                    | 0.4   | V    |
| I <sub>OZ</sub>                | High-impedance-s<br>output current                           | tate                                                        | $V_{O} = 0 \text{ or } V_{CC}$                                                      | RE at V <sub>CC</sub>                               |                       | -1    |                    | 1     | μA   |
|                                |                                                              |                                                             |                                                                                     | $V_A$ or $V_B$ = 12 V                               |                       |       | 0.23               | 0.5   |      |
|                                |                                                              |                                                             |                                                                                     | $V_A$ or $V_B$ = 12 V,                              | V <sub>CC</sub> = 0 V |       | 0.3                | 0.5   | A    |
|                                |                                                              | HVD05Other inputat 0 V $V_A \text{ or } V_B = -7 \text{ V}$ |                                                                                     | -0.4                                                | 0.13                  |       | — mA               |       |      |
|                                |                                                              |                                                             |                                                                                     | $V_A$ or $V_B$ = -7 V,                              | $V_{CC} = 0 V$        | -0.4  | 0.15               |       |      |
| II.                            | Bus input current                                            |                                                             |                                                                                     | $V_A$ or $V_B$ = 12 V                               |                       |       | 0.06               | 0.1   |      |
|                                |                                                              | HVD06                                                       | Other inputat 0 V                                                                   | $V_A$ or $V_B$ = 12 V,                              | V <sub>CC</sub> = 0 V |       | 0.08               | 0.13  |      |
|                                |                                                              | HVD07                                                       |                                                                                     | $V_A$ or $V_B$ = -7 V                               |                       | -0.1  | 0.05               |       | mA   |
|                                |                                                              |                                                             |                                                                                     | $V_A$ or $V_B$ = -7 V,                              | $V_{CC} = 0 V$        | -0.05 | 0.03               |       |      |
| I <sub>IH</sub>                | High-level input cu                                          | irrent, RE                                                  | V <sub>IH</sub> = 2 V                                                               |                                                     |                       | -60   | 26.4               |       | μA   |
| I <sub>IL</sub>                | Low-level input cu                                           | rrent, RE                                                   | V <sub>IL</sub> = 0.8 V                                                             |                                                     |                       | -60   | 27.4               |       | μA   |
| C <sub>(diff)</sub>            | Differential input capacitance                               |                                                             | $V_{I} = 0.4 \sin (4E6\pi t) + 0.3$                                                 | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5 V, DE at 0 V |                       |       | 16                 |       | pF   |
| I <sub>CC</sub> Supply current |                                                              |                                                             | RE at 0 V, D and DE at 0 V, No load                                                 | Receiver enabled an                                 | d driver disabled     |       | 5                  | 10    | mA   |
|                                |                                                              |                                                             | $\overline{\text{RE}}$ at $V_{\text{CC}},$ DE at 0 V, D at $V_{\text{CC}},$ No load | Receiver disabled ar (standby)                      | nd driver disabled    |       | 1                  | 5     | μA   |
|                                |                                                              |                                                             | RE at 0 V,<br>D and DE at V <sub>CC</sub> ,<br>No load                              | Receiver enabled an                                 | d driver enabled      |       | 9                  | 15    | mA   |

(1) All typical values are at 25°C and with a 5-V supply.



#### **5.8 Receiver Switching Characteristics**

over operating free-air temperature range unless otherwise noted

|                         | PARAMETER                                                | TEST CONDITIONS | MIN                                          | TYP <sup>(1)</sup> | MAX  | UNIT |    |
|-------------------------|----------------------------------------------------------|-----------------|----------------------------------------------|--------------------|------|------|----|
| t <sub>PLH</sub>        | Propagation delay time, low-to-high-level output 1/2 UL  | HVD05           |                                              |                    | 14.6 | 25   | ns |
| t <sub>PHL</sub>        | Propagation delay time, high-to-low-level output 1/2 UL  | HVD05           |                                              |                    | 14.6 | 25   | ns |
| +                       | Propagation dology time, low to high logal output 1/9 LI | HVD06           |                                              |                    | 55   | 70   | 20 |
| t <sub>PLH</sub>        | Propagation delay time, low-to-high-level output 1/8 UL  | HVD07           |                                              |                    | 55   | 70   | ns |
|                         | Propagation dology time, high to low lovel output 1/0 LU | HVD06           |                                              |                    | 55   | 70   | 20 |
| t <sub>PHL</sub>        | Propagation delay time, high-to-low-level output 1/8 UL  | HVD07           | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ |                    | 55   | 70   | ns |
|                         |                                                          | HVD05           | - C <sub>L</sub> = 15 pF,<br>See Figure 6-8  |                    |      | 2    |    |
| t <sub>sk(p)</sub>      | Pulse skew ( t <sub>PHL</sub> – t <sub>PLH</sub>  )      | HVD06           |                                              |                    |      | 4.5  | ns |
|                         |                                                          | HVD07           | -                                            |                    |      | 4.5  |    |
|                         | Part-to-part skew                                        | HVD05           |                                              |                    |      | 6.5  |    |
| t <sub>sk(pp)</sub> (2) |                                                          | HVD06           |                                              |                    |      | 14   | ns |
|                         |                                                          | HVD07           |                                              |                    |      | 14   |    |
| t <sub>r</sub>          | Output signal rise time                                  | 1               | C <sub>L</sub> = 15 pF,                      |                    | 2    | 3    |    |
| t <sub>f</sub>          | Output signal fall time                                  |                 | See Figure 6-8                               |                    | 2    | 3    | ns |
| t <sub>PZH1</sub>       | Output enable time to high level                         |                 |                                              |                    |      | 10   |    |
| t <sub>PZL1</sub>       | Output enable time to low level                          |                 | $C_L = 15 \text{ pF},$                       |                    |      | 10   |    |
| t <sub>PHZ</sub>        | HZ Output disable time from high level                   |                 | DE at 3 V,<br>See Figure 6-9                 |                    |      | 15   | ns |
| t <sub>PLZ</sub>        |                                                          |                 |                                              |                    |      | 15   |    |
| t <sub>PZH2</sub>       | Propagation delay time, standby-to-high-level output     |                 | C <sub>L</sub> = 15 pF, DE at 0,             |                    |      | 6    |    |
| t <sub>PZL2</sub>       | Propagation delay time, standby-to-low-level output      |                 | See Figure 6-10                              |                    |      | 6    | μs |

(1) All typical values are at 25°C and with a 5-V supply.

(2) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.



#### **5.9 Typical Characteristics**





#### 5.9 Typical Characteristics (continued)



Product Folder Links: SN75HVD05 SN75HVD06 SN75HVD07 SN65HVD05 SN65HVD06 SN65HVD07



## 5.9 Typical Characteristics (continued)



Figure 5-13. Driver Enable Time From DE to  $\rm V_{OD}$ 

Copyright © 2023 Texas Instruments Incorporated



#### **Parameter Measurement Information**











Input: PRR = 500 kHz, 50% Duty Cycle,t<sub>r</sub><6ns, t<sub>f</sub><6ns, Z<sub>O</sub> = 50  $\Omega$ 

#### Figure 6-3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



Generator: PRR = 500 kHz, 50% Duty Cycle, t<sub>r</sub> <6 ns, t<sub>f</sub> <6 ns, Z<sub>0</sub> = 50  $\Omega$ 

#### Figure 6-4. Driver Switching Test Circuit and Voltage Waveforms





Generator: PRR = 100 kHz, 50% Duty Cycle, tr <6 ns, tf <6 ns, Zo = 50  $\Omega$ 





Generator: PRR = 100 kHz, 50% Duty Cycle, t<sub>r</sub> <6 ns, t<sub>f</sub> <6 ns, Z<sub>o</sub> = 50  $\Omega$ 

#### Figure 6-6. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms



Figure 6-7. Receiver Voltage and Current Definitions





#### **SN75HVD05, SN75HVD06, SN75HVD07 SN65HVD05, SN65HVD06, SN65HVD07** SLLS533F – MAY 2002 – REVISED MARCH 2023





Figure 6-9. Receiver Enable and Disable Time Test Circuit and Voltage Waveforms With Drivers Enabled









NOTE: This test is conducted to test survivability only. Data stability at the R output is not specified.

#### Figure 6-11. Test Circuit, Transient Over Voltage Test



### 6 Function Tables

| Table 6-1. DRIVER |        |         |   |  |  |  |
|-------------------|--------|---------|---|--|--|--|
| INPUT             | ENABLE | OUTPUTS |   |  |  |  |
| D                 | DE     | Α       | В |  |  |  |
| Н                 | Н      | Н       | L |  |  |  |
| L                 | Н      | L       | Н |  |  |  |
| Х                 | L      | Z       | Z |  |  |  |
| Open              | Н      | Н       | L |  |  |  |
| Х                 | Open   | Z       | Z |  |  |  |

#### Table 6-1. DRIVER

#### Table 6-2. RECEIVER

| DIFFERENTIAL INPUTS <sup>(1)</sup>                                                 | ENABLE                                  | OUTPUT      |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------------|-----------------------------------------|-------------|--|--|--|--|--|--|--|
| $V_{ID} = V_A - V_B$                                                               | RE                                      | R           |  |  |  |  |  |  |  |
| V <sub>ID</sub> ≤ -0.2 V                                                           | L                                       | L           |  |  |  |  |  |  |  |
| –0.2 V < V <sub>ID</sub> < –0.01 V                                                 | L                                       | ?           |  |  |  |  |  |  |  |
| –0.01 V≤ V <sub>ID</sub>                                                           | L                                       | Н           |  |  |  |  |  |  |  |
| X                                                                                  | н                                       | Z           |  |  |  |  |  |  |  |
| Open Circuit                                                                       | L                                       | н           |  |  |  |  |  |  |  |
| Short Circuit                                                                      | L                                       | Н           |  |  |  |  |  |  |  |
| IDLE Bus                                                                           | L                                       | Н           |  |  |  |  |  |  |  |
| Х                                                                                  | Open                                    | Z           |  |  |  |  |  |  |  |
| $-0.2 V < V_{ID} < -0.01 V$ $-0.01 V \le V_{ID}$ $X$ Open Circuit<br>Short Circuit | L<br>L<br>H<br>L<br>L<br>L<br>L<br>Open | Z<br>H<br>H |  |  |  |  |  |  |  |

(1) H = high level; L = low level; Z = high impedance; X = irrelevant;

? = indeterminate

#### 6.1 Receiver Failsafe

The differential receiver is "failsafe" to invalid bus states caused by:

- open bus conditions such as a disconnected connector,
- shorted bus conditions such as cable damage shorting the twisted-pair together, or
- idle bus conditions that occur when no driver on the bus is actively driving

In any of these cases, the differential receiver outputs a failsafe logic High state, so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds so that the "input indeterminate" range does not include zero volts differential. To comply with the RS-422 and RS-485 standards, the receiver output *must* output a High when the differential input  $V_{ID}$  is more positive than +200 mV, and *must* output a Low when the  $V_{ID}$  is more negative than -200 mV. The receiver parameters which determine the failsafe performance are  $V_{IT+}$  and  $V_{IT-}$  and  $V_{HYS}$ . As seen in the Receiver Electrical Characteristics table, differential signals more negative than -200 mV will always cause a Low receiver output. Similarly, differential signals more positive than +200 mV will always cause a High receiver output.

When the differential input signal is close to zero, it will still be above the  $V_{IT+}$  threshold, and the receiver output is High. Only when the differential input is more negative than  $V_{IT-}$  will the receiver output transition to a Low state. So, the noise immunity of the receiver inputs during a bus fault condition includes the receiver hysteresis value  $V_{HYS}$  (the separation between  $V_{IT+}$  and  $V_{IT-}$ ) as well as the value of  $V_{IT+}$ .



# 7 Equivalent Input and Output Schematic Diagrams



SN65HVD07

**36 k** $\Omega$ 

**180 k**Ω



#### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **Typical Application**



| Device | Number of Devices on Bus |
|--------|--------------------------|
| HVD05  | 64                       |
| HVD06  | 256                      |
| HVD07  | 256                      |

NOTE: The line should be terminated at both ends with its characteristic impedance ( $R_T = Z_O$ ). Stub lengths off the main line should be kept as short as possible.

Figure 8-1. Typical Application Circuit



## 9 Device and Documentation Support

#### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2023 Texas Instruments Incorporated



## **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN65HVD05D       | NRND          | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VP05                    |         |
| SN65HVD05DR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VP05                    | Samples |
| SN65HVD05P       | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 85    | 65HVD05                 | Samples |
| SN65HVD06D       | NRND          | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VP06                    |         |
| SN65HVD06DG4     | NRND          | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VP06                    |         |
| SN65HVD06DR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VP06                    | Samples |
| SN65HVD06P       | LIFEBUY       | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 85    | 65HVD06                 |         |
| SN65HVD07D       | NRND          | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VP07                    |         |
| SN65HVD07DR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | VP07                    | Samples |
| SN65HVD07P       | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | -40 to 85    | 65HVD07                 | Samples |
| SN75HVD05D       | NRND          | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | VN05                    |         |
| SN75HVD05P       | NRND          | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | 75HVD05                 |         |
| SN75HVD06D       | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | VN06                    | Samples |
| SN75HVD06DR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | VN06                    | Samples |
| SN75HVD07D       | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | VN07                    | Samples |
| SN75HVD07DR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | VN07                    | Samples |
| SN75HVD07P       | LIFEBUY       | PDIP         | Р                  | 8    | 50             | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | 75HVD07                 |         |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



#### www.ti.com

<sup>(2)</sup> **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

Texas

NSTRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65HVD05DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD05DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD06DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD06DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD07DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75HVD06DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75HVD07DR                 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

21-Sep-2023



| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD05DR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN65HVD05DR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| SN65HVD06DR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| SN65HVD06DR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN65HVD07DR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| SN75HVD06DR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75HVD07DR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

## TEXAS INSTRUMENTS

www.ti.com

T

21-Sep-2023

## TUBE



## - B - Alignment groove width

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65HVD05D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD05P   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN65HVD06D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD06DG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD06P   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN65HVD07D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD07P   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75HVD05D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75HVD05P   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75HVD06D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75HVD07D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75HVD07P   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |

# **D0008A**



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- This dimension does not include interlead flash.
  Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated