

## PI2EQX4402D

## 2.5 Gbps x2 Lane Serial PCI Express Repeater/Equalizer with Signal Detect feature

#### Features

- Two High Speed PCI Express lanes
- Supports PCI Express data rates (2.5 Gbps) on each lane
- Adjustable Transmiter De-Emphasis & Amplitude
- Adjustable Receiver Equalization
- Input Signal Level Detect & Output Squelch on all Channels
- Two Spread Spectrum Reference Clock Buffer Outputs
- 100Ω Differential CML I/O's
- Low Power (100mW per Channel)
- Standby Mode Power Down State
- V<sub>DD</sub> Operating Range: 1.8V +/-0.1V
- Packaging (Pb-free & Green): 84-ball LFBGA (NB84)

#### Description

Pericom Semiconductor's PI2EQX4402D is a low power, PCI Express compliant signal Re-Driver. The device provides programmable equalization, amplification, and de-emphasis by using 7 select bits, SEL[0:6], to optimize performance over a variety of physical mediums by reducing Inter-symbol interference. PI2EQX4402D supports four 100-ohm Differential CML data I/O's between the Protocol ASIC to a switch fabric, across a backplane, or extends the signals across other distant data pathways on the user's platform.

The integrated equalization circuitry provides flexibility with signal integrity of the PCI Express signal before the Re-Driver. Whereas the integrated de-emphasis circuitry provides flexibility with signal integrity of the PCI Express signal after the Re-Driver.

A low-level input signal detection and output squelch function is provided for all four channels. Each channel operates fully independantly. When a channel is enabled ( $EN_x=1$ ) and operating, that channel input signal level (on xl+/-) determines whether the output is enabled. If the input level of the channel falls below the active threshold level (Vth-) then the output driver switches off, and the pin is pulled to VDD via a high impedance resistor.

In addition to providing signal re-conditioning, Pericom's PI2EQX4402D also provides power management Stand-by mode operated by an Enable pin. A differential clock buffer is provided for test and other system requirements. This clock function is not used by the data channels.

#### **Block Diagram**



#### **Pin Description (Top View)**

|   | 1               | 2               | 3               | 4               | 5       | 6      | 7      | 8               | 9      | 10              |
|---|-----------------|-----------------|-----------------|-----------------|---------|--------|--------|-----------------|--------|-----------------|
| A | SD_C            | SD_D            | SELO_A          | SELO_B          | SEL4_A  | SEL4_B | SEL6_A | SEL6_B          | EN_A   | EN_B            |
| в | V <sub>DD</sub> | SD_B            | V <sub>DD</sub> | SEL1_A          | SEL2_A  | SEL3_A | SEL5_A | V <sub>DD</sub> | EN_C   | V <sub>DD</sub> |
| с | BO+             | SD_A            | AI+             | SEL1_B          | SEL2_B  | SEL3_B | SEL5_B | BI+             | EN_D   | AO+             |
| D | BO-             | V <sub>DD</sub> | Al-             |                 | 84-Ball | lfbga  |        | BI              | GND    | AO-             |
| E | GND             | V <sub>DD</sub> | GND             |                 |         |        |        | GND             | GND    | GND             |
| F | V <sub>DD</sub> | GND             | V <sub>DD</sub> |                 |         |        |        | V <sub>DD</sub> | GND    | V <sub>DD</sub> |
| G | DO+             | SEL0_C          | CI+             |                 |         |        |        | DI+             | SEL6_C | CO+             |
| н | DO-             | SELO_D          | CI-             | V <sub>DD</sub> | CKIN+   | CKIN-  | GND    | DI-             | SEL6_D | CO-             |
| ſ | GND             | SEL1_C          | GND             | SEL2_C          | SEL2_D  | SEL3_D | IREF   | GND             | SEL4_D | GND             |
| к | EN_CLK          | SEL1_D          | SEL3_C          | SEL4_C          | OUT0+   | OUT0-  | OUT1+  | OUT1-           | SEL5_C | SEL5_D          |

# PERICOM<sup>®</sup>

### PI2EQX4402D 2.5Gbps x2 Lane Serial PCI Express Repeater / Equalizer with Signal Detect feature

| Pin   | n | escription |  |
|-------|---|------------|--|
| 1 111 | ν | cscription |  |

| Pin #                                                      | Pin Name        | I/O | Description                                                                                                                                 |  |  |  |
|------------------------------------------------------------|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| B1, F1, D2, E2,<br>B3, F3, H4, B8,<br>F8, B10, F10         | V <sub>DD</sub> | PWR | 1.8V Supply Voltage                                                                                                                         |  |  |  |
| C3                                                         | AI+             | Ι   | Positive CML Input Channel A with internal 50 $\Omega$ pull down during normal operation (EN_A=1). When EN_A=0, this pin is high impedance. |  |  |  |
| D3                                                         | AI-             | Ι   | Negative CML Input Channel A with internal $50\Omega$ pull down during normal operation (EN_A=1). When EN_A=0, this pin is high impedance.  |  |  |  |
| E1, J1, F2, E3, J3,<br>H7, E8, J8, D9,<br>E9, F9, E10, J10 | GND             | PWR | Supply Ground                                                                                                                               |  |  |  |
| C8                                                         | BI+             | Ι   | Positive CML Input Channel B with internal 50 $\Omega$ pull down during normal operation (EN_B=1). When EN_B=0, this pin is high impedance. |  |  |  |
| D8                                                         | BI-             | Ι   | Negative CML Input Channel B with internal $50\Omega$ pull down during normal operation (EN_B=1). When EN_B=0, this pin is high impedance.  |  |  |  |
| G3                                                         | CI+             | Ι   | Positive CML Input Channel C with internal 50 $\Omega$ pull down during normal operation (EN_C=1). When EN_C=0, this pin is high impedance. |  |  |  |
| Н3                                                         | CI-             | Ι   | Negative CML Input Channel C with internal 50 $\Omega$ pull down during normal operation (EN C=1). When EN C=0, this pin is high impedance. |  |  |  |
| G8                                                         | DI+             | Ι   | Positive CML Input Channel D with internal 50 $\Omega$ pull down during normal operation (EN D=1). When EN D=0, this pin is high impedance. |  |  |  |
| H8                                                         | DI-             | Ι   | Negative CML Input Channel D with internal $50\Omega$ pull down during normal operation (EN_D=1). When EN_D=0, this pin is high impedance.  |  |  |  |
| A3, B4, B5                                                 | SEL[0:<br>2]_A  | Ι   |                                                                                                                                             |  |  |  |
| A4, C4, C5                                                 | SEL[0:2]_B      | Ι   | Selection pins for equalizer (see Amplifier Configuration Table)                                                                            |  |  |  |
| G2, J2, J4                                                 | SEL[0:2]_C      | Ι   | w/ 50K $\Omega$ internal pull up                                                                                                            |  |  |  |
| H2, K2, J5                                                 | SEL[0:2]_D      | Ι   |                                                                                                                                             |  |  |  |
| B6, A5                                                     | SEL[3:4]_A      | Ι   |                                                                                                                                             |  |  |  |
| C6, A6                                                     | SEL[3:4]_B      | Ι   | Selection pins for amplifier (see Amplifier Configuration Table)                                                                            |  |  |  |
| K3, K4                                                     | SEL[3:4]_C      | Ι   | w/ 50K $\Omega$ internal pull up                                                                                                            |  |  |  |
| J6, J9                                                     | SEL[3:4]_D      | Ι   |                                                                                                                                             |  |  |  |
| B7, A7                                                     | SEL[5:6]_A      | Ι   |                                                                                                                                             |  |  |  |
| C7, A8                                                     | SEL[5:6]_B      | Ι   | Selection pins for De-Emphasis (See De-Emphasis Configuration Table)                                                                        |  |  |  |
| K9, G9                                                     | SEL[5:6]_C      | Ι   | w/ 50K $\Omega$ internal pull up                                                                                                            |  |  |  |
| K10, H9                                                    | SEL[5:6]_D      | Ι   |                                                                                                                                             |  |  |  |
| C10                                                        | AO+             | 0   | Positive CML Output Channel A internal 50 $\Omega$ pull up during normal operation and 2K $\Omega$ pull up otherwise.                       |  |  |  |
| D10                                                        | AO-             | 0   | Negative CML Output Channel A with internal 50 $\Omega$ pull up during normal operation and 2K $\Omega$ pull up otherwise.                  |  |  |  |
| C1                                                         | BO+             | 0   | Positive CML Output Channel B with internal 50 $\Omega$ pull up during normal operation and 2K $\Omega$ pull up otherwise.                  |  |  |  |
| D1                                                         | BO-             | 0   | Negative CMLOutput Channel B with internal 50 $\Omega$ pull up during normal operation and 2K $\Omega$ pull up otherwise.                   |  |  |  |
| G10                                                        | CO+             | 0   | Positive CMLOutput Channel C with internal 50 $\Omega$ pull up during normal operation and 2K $\Omega$ pull up otherwise.                   |  |  |  |
| H10                                                        | CO-             | 0   | Negative CMLOutput Channel C with internal 50 $\Omega$ pull up during normal operation and 2K $\Omega$ pull up otherwise.                   |  |  |  |

## PERICOM®

#### PI2EQX4402D 2.5Gbps x2 Lane Serial PCI Express Repeater / Equalizer with Signal Detect feature

### **Pin Description** (Continued)

| Pin #           | Pin Name         | I/O | Description                                                                                                                                                                                                                                                                  |  |  |
|-----------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| GI              | DO+              | 0   | Positive CMLOutput Channel D with internal $50\Omega$ pull up during normal operation and $2K\Omega$ pull up otherwise.                                                                                                                                                      |  |  |
| HI              | DO-              | 0   | Negative CMLOutput Channel D with internal 50 $\Omega$ pull up during normal operation and 2K $\Omega$ pull up otherwise.                                                                                                                                                    |  |  |
| A9, A10, B9, C9 | EN_<br>[A,B,C,D] | Ι   | EN_[A:D] is the enable pin with internal 50K $\Omega$ pull up resistor. A LVCMOS high provides normal operation. A LVCMOS low selects a low power down mode.                                                                                                                 |  |  |
| H6              | CKIN-            | Ι   | Differential Input Deference Cleak                                                                                                                                                                                                                                           |  |  |
| Н5              | CKIN+            | Ι   | Differential Input Reference Clock                                                                                                                                                                                                                                           |  |  |
| K5, K6          | OUT0+,<br>OUT0-  | 0   | Formatical Deferences Closels Output                                                                                                                                                                                                                                         |  |  |
| K7, K8          | OUT1+,<br>OUT1-  | 0   | Differential Reference Clock Output                                                                                                                                                                                                                                          |  |  |
| J7              | IREF             | 0   | External $475\Omega$ resistor connection to set the differential output current                                                                                                                                                                                              |  |  |
| K1              | EN_CLK           | Ι   | Enable output clock pin with internal $50k\Omega$ pull up resistor. When EN_CLK is LVCMOS high level, the clock output operates normally. When EN_CLK = low, the clock outputs are turned off for power savings. A clock is not required by the data channels for operation. |  |  |
| C2, B2, A1, A2  | SD_<br>[A,B,C,D] | N/A | Signal detected, channels A, B, C, D. Indicated a valid signal level on the channels input pin pair when active high. When low, SD indicates the input signal level is below the signal detect threshold level.                                                              |  |  |

| Inputs              | Outputs       |
|---------------------|---------------|
| $EN_{[A, B, C, D]}$ | O+/O-         |
| High                | Normal output |
| Low                 | No output     |

### **Output Swing Control**

| SEL3_[A:D] | SEL4_[A:D] | Swing |
|------------|------------|-------|
| 0          | 0          | 1x    |
| 0          | 1          | 0.8x  |
| 1          | 0          | 1.2x  |
| 1          | 1          | 1.4x  |

| Inputs | Clock Outputs   |  |  |
|--------|-----------------|--|--|
| EN_CLK | Clock Outputs   |  |  |
| High   | Clock output    |  |  |
| Low    | No clock output |  |  |

### **Output De-emphasis Adjustment**

| SEL5_[A:D] | SEL6_[A:D] | De-emphasis |
|------------|------------|-------------|
| 0          | 0          | 0dB         |
| 0          | 1          | -2.5dB      |
| 1          | 0          | -3.5dB      |
| 1          | 1          | -4.5dB      |

### **Equalizer Selection**

| SEL0_[A:D] | SEL1_[A:D] | SEL2_[A:D] | Compliance Channel   |
|------------|------------|------------|----------------------|
| 0          | 0          | 0          | No Equalization      |
| 0          | 0          | 1          | [0:1.5dB] @ 1.25 GHz |
| 0          | 1          | 0          | [0:2.5dB] @ 1.25 GHz |
| 0          | 1          | 1          | [0:3.5dB] @ 1.25 GHz |
| 1          | 0          | 0          | [0:4.5dB] @ 1.25 GHz |
| 1          | 0          | 1          | [0:5.5dB] @ 1.25 GHz |
| 1          | 1          | 0          | [0:6.5dB] @ 1.25 GHz |
| 1          | 1          | 1          | [0:7.5dB] @ 1.25 GHz |

## PERICOM®

#### **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                | 65°C to +150°C             |
|------------------------------------|----------------------------|
| Supply Voltage to Ground Potential | -0.5V to +2.5V             |
| DC SIG Voltage                     | $-0.5V$ to $V_{DD} + 0.5V$ |
| Current Output                     | 25mA to +25mA              |
| Power Dissipation Continous        |                            |
| Operating Temperature              | 0 to +70°C                 |

Note:

Stresses greater than those listed under MAXIMUM RAT-INGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### AC/DC Electrical Characteristics for 2.5 Gbps Quad Repeater/Equalizer (V<sub>DD</sub> = 1.8 ±0.1V)

| Symbol                  | Parameter                                   | Conditions           | Min.  | Тур. | Max.  | Units |  |
|-------------------------|---------------------------------------------|----------------------|-------|------|-------|-------|--|
| D-                      | Garanta Daman                               | EN = LVCMOS Low      |       |      | 0.1   | 117   |  |
| Ps                      | Supply Power                                | EN = LVCMOS High     |       |      | 0.6   | W     |  |
|                         | Latency                                     | From input to output |       | 2.0  |       | ns    |  |
| CML Receive             | r Input                                     |                      |       |      |       |       |  |
| V <sub>RX-DIFFP-P</sub> | Differential Input Peak-to-<br>peak Voltage |                      | 0.175 |      | 1.200 | V     |  |
| V <sub>RX-CM-ACP</sub>  | AC Peak Common Mode<br>Input Voltage        |                      |       |      | 150   | mV    |  |
| V <sub>TH</sub> -       | Signal Detect Threshold                     | $E_{N_X} = High$     |       | 120  | 175   | mV    |  |
| Z <sub>RX-DIFF-DC</sub> | DC Differential Input<br>Impedance          |                      | 80    | 100  | 120   | Ω     |  |
| Z <sub>RX-DC</sub>      | DC Input Impedance                          |                      | 40    | 50   | 60    |       |  |
| Equalization            |                                             |                      |       |      |       |       |  |
| J <sub>RS</sub>         | Residual Jitter <sup>(1,2)</sup>            | Total Jitter         |       |      | 0.3   | Ulp-p |  |
|                         | Kesiuuai Jiuel <sup>(1,2)</sup>             | Deterministic jitter |       |      | 0.2   |       |  |
| J <sub>RM</sub>         | Random Jitter <sup>(1,2)</sup>              |                      |       | 1.5  |       | psrms |  |

#### Notes

<sup>1.</sup> K28.7 pattern is applied differentially at point A as shown in Figure 1.

<sup>2.</sup> Total jitter does not include the signal source jitter. Total jitter (TJ) = (14.1 × RJ + DJ) where RJ is random RMS jitter and DJ is maximum deterministic jitter. Signal source is a K28.5 ± pattern (00 1111 1010 11 0000 0101) for the deterministic jitter test and K28.7 (0011111000) or equivalent for random jitter test. Residual jitter is that which remains after equalizing media-induced losses of the environment of Figure 1 or its equivalent. The deterministic jitter at point B must be from media-induced loss, and not from clock source modulation. Jitter is measured at 0V at point C of Figure 1.





Figure 1. Test Condition Referenced in the Electrical Characteristic Table

#### AC/DC Electrical Characteristics for 2.5 Gbps x2 Lane Repeater/Equalizer (TA = 0 to 70°C)

| Symbol                          | Parameter                                  | Conditions                                                      | Min.                 | Тур.                     | Max.                                                 | Units |
|---------------------------------|--------------------------------------------|-----------------------------------------------------------------|----------------------|--------------------------|------------------------------------------------------|-------|
| CML Transmitte                  | er Output (100 $\Omega$ differential)      |                                                                 |                      |                          |                                                      |       |
| V <sub>DIFFP</sub>              | Output Voltage Swing                       | Differential Swing<br>  V <sub>TX-D+</sub> - V <sub>TX-D-</sub> | 400                  |                          | 900                                                  | mVp-p |
| V <sub>TX-C</sub>               | Common-Mode Voltage                        | $ V_{TX-D+} + V_{TX-D-}  / 2$                                   |                      | V <sub>DD</sub> -<br>0.3 |                                                      |       |
| t <sub>F</sub> , t <sub>R</sub> | Transition Time                            | 20% to 80% <sup>(1)</sup>                                       |                      |                          | 150                                                  | ps    |
| Z <sub>OUT</sub>                | Output resistance                          | Single ended                                                    | 40                   | 50                       | 60                                                   | Ω     |
| Z <sub>TX-DIFF-DC</sub>         | DC Differential TX Impedance               |                                                                 | 80                   | 100                      | 120                                                  | Ω     |
| C <sub>TX</sub>                 | AC Coupling Capacitor                      |                                                                 | 75                   |                          | 200                                                  | nF    |
| V <sub>TX</sub> -DIFFP-P        | Differential Peak-to-peak Ouput<br>Voltage | $V_{TX-DIFFP-P} = 2 *  V_{TX-D+} - V_{TX-D-} $                  | 0.8                  |                          | 1.8                                                  | V     |
| LVCMOS Conti                    | rol Pins                                   |                                                                 |                      |                          |                                                      |       |
| V <sub>IH</sub>                 | Input High Voltage                         |                                                                 | $0.65 \times V_{DD}$ |                          | V <sub>DD</sub>                                      | V     |
| V <sub>IL</sub>                 | Input Low Voltage                          |                                                                 |                      |                          | $\begin{array}{c} 0.35 \times \\ V_{DD} \end{array}$ | v     |
| I <sub>IH</sub>                 | Input High Current                         |                                                                 |                      |                          | 250                                                  |       |
| I <sub>IL</sub>                 | Input Low Current                          |                                                                 |                      |                          | 500                                                  | μA    |

Note:

1. Using K28.7 (0011111000) pattern)



#### AC Switching Characteristics for Clock Buffer ( $V_{DD} = 1.8 \pm 0.1 V$ , $AV_{DD} = 1.8 \pm 0.1 V$ ) <sup>(3)</sup>

| Symbol                                | Parameters                                                                 | Min  | Max. | Units | Notes |
|---------------------------------------|----------------------------------------------------------------------------|------|------|-------|-------|
| T <sub>rise</sub> / T <sub>fall</sub> | Rise and Fall Time (measured between $0.175V$ to $0.525V$ ) <sup>(1)</sup> | 125  | 525  |       | 1     |
| $\Delta T_{rise} / \Delta T_{fall}$   | Rise and Fall Time Variation                                               |      | 75   | ps    | 1     |
| V <sub>HIGH</sub>                     | Voltage High including overshoot                                           | 660  | 900  |       | 1     |
| V <sub>LOW</sub>                      | Voltage Low including undershoot                                           | -200 |      | mv    | 1     |
| V <sub>CROSS</sub>                    | Absolute crossing point voltages                                           | 200  | 550  |       | 1     |
| $\Delta V_{CROSS}$                    | Total Variation of Vcross over all edges                                   |      | 250  |       | 1     |
| T <sub>DC</sub>                       | Duty Cycle (input duty cycle = $50\%$ ) <sup>(2)</sup>                     | 45   | 55   | %     | 2     |

#### Notes:

- 1. Measurement taken from Single Ended waveform.
- 2. Measurement taken from Differential waveform.
- 3. Test configuration is  $R_S = 33.2\Omega$ ,  $Rp = 49.9\Omega$ , and 2pF.

#### **Configuration Test Load Board Termination**



Figure 2. Configuration test load board termination

#### Note:

• TLA and TLB are 3" transmission lines.





#### **Ordering Information**

| Ordering Number | Package Code | Package Description           |
|-----------------|--------------|-------------------------------|
| PI2EQX4402DNBE  | NB           | Pb-free & Green 84-Ball LFBGA |

Notes:

- Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
- E = Pb-free & Green
- X suffix = Tape/Reel