

# SPC58EHx, SPC58NHx

# SPC58 H Line - 32 bit Power Architecture automotive MCU Triple z4 cores 200 MHz, 10 MBytes Flash, HSM, ASIL-D

Datasheet - production data



#### **Features**



- AEC-Q100 qualified
- High performance e200z4 triple core:
  - 32-bit Power Architecture technology CPU
  - Core frequency as high as 200 MHz
  - Variable Length Encoding (VLE)
  - Floating Point, End-to-End Error Correction
- 10496 KB (10240 KB code Flash + 256 KB data Flash) on-chip Flash memory:
  - Supports read during program and erase operations, and multiple blocks allowing EEPROM emulation
  - Supports read while read between the two code Flash partitions
  - Hardware support for Flash context switching (for FOTA with multi software versions)
- 1088 KB on-chip general-purpose SRAM (in addition to 192 KB core local data RAM):
  - 64 KB in CPU\_0, 64 KB in CPU\_1 and 64 KB in CPU\_2
- 224 KB HSM dedicated Flash memory (192 KB code + 32 KB data)
- Multi-channel direct memory access controller (eDMA):
  - One eDMA with 64 channels
  - One eDMA with 16 channels
- One interrupt controller (INTC)

- Comprehensive new generation ASIL-D safety concept:
  - ASIL-D of ISO 26262
  - One CPU channel in lockstep
  - Logic BIST
  - FCCU for collection and reaction to failure notifications
  - Memory BIST
  - Cyclic redundancy check (CRC) unit
  - Memory Error Management Unit (MEMU) for collection and reporting of error events in memories
- Crossbar switch architecture for concurrent access to peripherals, Flash, or RAM from multiple bus masters with end-to-end ECC
- Body cross triggering unit (BCTU):
  - Triggers ADC conversions from any eMIOS channel
  - Triggers ADC conversions from up to 2 dedicated PIT RTIs
- Enhanced modular IO subsystem (eMIOS):
  - up to 96 timed IO channels with 16-bit counter resolution
- Enhanced analog-to-digital converter system with:
  - 4 independent fast 12-bit SAR analog converters
  - One supervisor 12-bit SAR analog converter
  - One standby 10-bit SAR analog converter
  - 100 ADC channels
- Communication interfaces:
  - 24 LINFlexD modules
  - 10 deserial serial peripheral interface (DSPI) modules
  - 1 deserial serial peripheral interface (DSPI\_LP) module available in low power mode

- 16 MCAN interfaces with advanced shared memory scheme and ISO CAN-FD support
- Dual-channel FlexRay controller
- One SD/SDIO/eMMC module
- One OctalSPI module with double Chip Select
- Two independent Ethernet controllers, one 10/100Mbps and the other one 10/100Mbps or 1Gbps, compliant IEEE 802.3-2008 and OPEN RGMII EPL v2.3
- Four I2C modules
- Two PSI5 modules
- Low power capabilities:
  - Versatile low power modes
  - Ultra low power standby with RTC
  - Smart Wake-up Unit for contact monitoring
  - Fast wakeup schemes
- Dual phase-locked loops with stable clock domain for peripherals and FM modulation domain for computational shell
- Nexus development interface (NDI) per IEEE-ISTO 5001-2003 standard, with some support for 2010 standard
- Boot assist Flash (BAF) supports factory programming using a serial bootload through the asynchronous CAN or LIN/UART
- Low power supply options:
  - Single internal linear regulator with external ballast
  - External low voltage supply (1.2V)
- Temperature range:
  - -40 °C to 105 °C
  - -40 °C to 125 °C

**Table 1. Device summary** 

| Package  | Part number |             |             |             |             |             |  |  |  |  |  |
|----------|-------------|-------------|-------------|-------------|-------------|-------------|--|--|--|--|--|
|          | 6 N         | <b>ИВ</b>   | 8 1         | ИВ          | 10 MB       |             |  |  |  |  |  |
|          | Dual core   | Triple core | Dual core   | Triple core | Dual core   | Triple core |  |  |  |  |  |
| eTQFP144 | SPC58EH84E5 | SPC58NH84E5 | SPC58EH90E5 | SPC58NH90E5 | SPC58EH92E5 | SPC58NH92E5 |  |  |  |  |  |
| eLQFP176 | SPC58EH84E7 | SPC58NH84E7 | SPC58EH90E7 | SPC58NH90E7 | SPC58EH92E7 | SPC58NH92E7 |  |  |  |  |  |
| FPBGA302 | SPC58EH84C3 | SPC58NH84C3 | SPC58EH90C3 | SPC58NH90C3 | SPC58EH92C3 | SPC58NH92C3 |  |  |  |  |  |
| FPBGA386 | SPC58EH84C5 | SPC58NH84C5 | SPC58EH90C5 | SPC58NH90C5 | SPC58EH92C5 | SPC58NH92C5 |  |  |  |  |  |



# **Contents**

| 1 | Introd | luction 6                                        |
|---|--------|--------------------------------------------------|
| 2 | Descr  | ription                                          |
|   | 2.1    | Device feature summary 7                         |
|   | 2.2    | Block Diagram                                    |
|   | 2.3    | Features                                         |
| 3 | Packa  | age pinouts and signal descriptions              |
| 4 | Electr | rical characteristics18                          |
|   | 4.1    | Introduction                                     |
|   | 4.2    | Absolute maximum ratings                         |
|   | 4.3    | Operating conditions                             |
|   |        | 4.3.1 Power domains and power up/down sequencing |
|   | 4.4    | Electrostatic discharge (ESD)                    |
|   | 4.5    | Electromagnetic compatibility characteristics    |
|   | 4.6    | Temperature profile                              |
|   | 4.7    | Device consumption                               |
|   | 4.8    | I/O pad specification                            |
|   |        | 4.8.1 I/O input DC characteristics               |
|   |        | 4.8.2 I/O output DC characteristics              |
|   |        | 4.8.3 I/O pad current specifications             |
|   | 4.9    | Reset pad (PORST) electrical characteristics     |
|   | 4.10   | PLLs                                             |
|   |        | 4.10.1 PLL0                                      |
|   |        | 4.10.2 PLL1                                      |
|   |        | 4.10.3 PLL_ETH                                   |
|   | 4.11   | Oscillators                                      |
|   |        | 4.11.1 Crystal oscillator 40 MHz                 |
|   |        | 4.11.2 Crystal Oscillator 32 kHz                 |
|   |        | 4.11.3 RC oscillator 16 MHz                      |
|   |        | 4.11.4 Low power RC oscillator                   |
|   | 4.12   | ADC system 54                                    |

| 4.12.2 SAR ADC 12 bit electrical specification         |      |
|--------------------------------------------------------|------|
| ·                                                      | 55   |
| 4.12.3 SAR ADC 10 bit electrical specification         | 60   |
| 4.13 Temperature Sensor                                | 64   |
| 4.14 Power management                                  | 65   |
| 4.14.1 Power management integration                    | 65   |
| 4.14.2 Voltage regulators                              | 70   |
| 4.14.3 Voltage monitors                                | 71   |
| 4.15 Flash memory                                      | 75   |
| 4.16 AC Specifications                                 | 79   |
| 4.16.1 Debug and calibration interface timing          | 79   |
| 4.16.2 DSPI timing with CMOS pads                      | 85   |
| 4.16.3 Ethernet port timing                            | 95   |
| 4.16.4 FlexRay timing                                  | 101  |
| 4.16.5 CAN timing                                      | 105  |
| 4.16.6 UART timing                                     | 105  |
| 4.16.7 I2C timing                                      | 106  |
| 4.16.8 PSI5 timing                                     | 108  |
| 4.16.9 OctoSPI timing                                  | 108  |
| 4.16.10 SDMMC timing                                   | 109  |
| 5 Package information                                  | 110  |
| 5.1 eTQFP144 package information                       |      |
| 5.1.1 Package mechanical drawings and data information |      |
| 5.2 eLQFP176 package information                       |      |
| 5.2.1 Package mechanical drawings and data information |      |
| 5.3 FPBGA302 package information                       |      |
| 5.3.1 Package mechanical drawings and data information |      |
| 5.4 FPBGA386 package information                       |      |
| 5.4.1 Package mechanical drawings and data information |      |
| 5.5 Package thermal characteristics                    |      |
| 5.5.1 eTQFP144                                         |      |
| 5.5.2 LQFP176                                          |      |
| 5.5.3 FPBGA302                                         |      |
| 5.5.4 FPBGA386                                         |      |
|                                                        | e129 |



| SPC58 | EHx, SPC58NHx        | С | ontents |
|-------|----------------------|---|---------|
| 6     | Ordering information |   | 132     |
| 7     | Revision history     |   | 138     |

## 1 Introduction

This document describes the features of the family and options available within the family members, and highlights important electrical and physical characteristics of the device. To ensure a complete understanding of the device functionality, refer also to the device reference manual and errata sheet.

## 2 Description

The SPC58EHx, SPC58NHx microcontroller belongs to a family of devices superseding the SPC58x family. SPC58EHx, SPC58NHx builds on the legacy of the SPC5x family, while introducing new features coupled with higher throughput to provide substantial reduction of cost per feature and significant power and performance improvement (MIPS per mW).

## 2.1 Device feature summary

*Table 2* lists a summary of major features for the SPC58EHx, SPC58NHx device. The feature column represents a combination of module names and capabilities of certain modules. A detailed description of the functionality provided by each on-chip module is given later in this document.

Table 2. Features list

| Feature                         | Description       |  |  |  |
|---------------------------------|-------------------|--|--|--|
| SPC58 family                    | 40 nm             |  |  |  |
|                                 | Processing shell  |  |  |  |
| Number of Cores                 | 2                 |  |  |  |
| Number of checker cores         | 1                 |  |  |  |
| Local RAM                       | 32 KB Instruction |  |  |  |
| Local NAIVI                     | 64 KB Data        |  |  |  |
| Single Precision Floating Point | Yes               |  |  |  |
| SIMD (LSP)                      | Yes               |  |  |  |
| VLE                             | Yes               |  |  |  |
| Cache                           | 16 KB Instruction |  |  |  |
| Cache                           | 8 KB Data         |  |  |  |
|                                 | Streaming shell   |  |  |  |
| Number of Cores                 | 1                 |  |  |  |
| Number of checker cores         | 0                 |  |  |  |
| Local RAM                       | 32 KB Instruction |  |  |  |
| Local RAIVI                     | 64 KB Data        |  |  |  |
| Single Precision Floating Point | Yes               |  |  |  |
| SIMD (LSP)                      | Yes               |  |  |  |
| VLE                             | Yes               |  |  |  |
| Cache                           | 16 KB Instruction |  |  |  |
| Cacile                          | 8 KB Data         |  |  |  |
|                                 | Other             |  |  |  |
| Security (HSM Module)           | up to 1           |  |  |  |

7/147

Table 2. Features list (continued)

| Feature                                               | Description                                    |
|-------------------------------------------------------|------------------------------------------------|
|                                                       | Core MPU: 24 per CPU                           |
| MPU                                                   | System MPU: 24 per XBAR                        |
| Semaphores                                            | Yes                                            |
| CRC Channels                                          | 2 x 4                                          |
| Software Watchdog Timer (SWT)                         | 4                                              |
| Core Nexus Class                                      | 3+                                             |
| Cyant Dragger                                         | 4 x SCU                                        |
| Event Processor                                       | 4 x PMC                                        |
| Run control Module                                    | Yes                                            |
| System SRAM                                           | 1088 KB (including 256 KB of standby RAM)      |
| User Flash                                            | up to 10240 KB code / 256 KB data              |
| Security Flash                                        | up to 192 KB code / 32 KB data                 |
| Flash fetch accelerator                               | 2 x 2 x 4 x 256-bit                            |
| DMA channels                                          | 80                                             |
| DMA Nexus Class                                       | 3                                              |
| LINFlexD                                              | 24                                             |
| M_CAN supporting CAN-FD according to ISO 11898-1 2015 | 16                                             |
| DSPI                                                  | 11                                             |
| I2C                                                   | 4                                              |
| PSI5 / PSI5-S bus                                     | 2/1                                            |
| FlexRay                                               | 1 x Dual channel                               |
| Ethernet                                              | 2 MAC with Time stamping, AVB and VLAN support |
|                                                       | 8 PIT channels                                 |
| System Timers                                         | 4 AUTOSAR <sup>®</sup> (STM)                   |
|                                                       | RTC/API                                        |
| eMIOS                                                 | 3 x 32 channels                                |
| OctalSPI                                              | 1 (2 Chip select)                              |
| SDMMC                                                 | 1                                              |
| GST                                                   | 1                                              |
| BCTU                                                  | 96 channels                                    |
| Interrupt controller                                  | > 710 sources                                  |
| ADC (SAR)                                             | Five 12-bit (4+1 Supervisor); One 10-bit       |
| Temp. sensor                                          | Yes                                            |
| Self Test Controller                                  | Yes                                            |

Table 2. Features list (continued)

| Feature                             | Description                                                     |
|-------------------------------------|-----------------------------------------------------------------|
| PLL                                 | Dual PLL with FM                                                |
| External Power Supplies             | 1.2 V - 3.3 V - 5 V                                             |
| Integrated linear voltage regulator | Yes                                                             |
|                                     | Stop Mode                                                       |
| Low Power Modes                     | Halt Mode                                                       |
| Low Fower Modes                     | Smart Standby with output controller, analog and digital inputs |
|                                     | Standby Mode                                                    |

# 2.2 Block Diagram

The figures below show the top-level block diagrams.



Figure 1. Block Diagram

PBRIDGE 2 BCTU 0 Backdoor XBAR eMIOS\_0 XBAR\_1 XBIC\_Backdoor\_XBAR ON-Platform IP SAR\_ADC\_12bit\_0\_seq XBIC Concentrator 1 OFF-Platform IP SAR\_ADC\_12bit\_2\_seq SMPU\_1, 3 SAR\_ADC\_10bit\_STDBY\_seq XBIC 1 SAR\_ADC\_12bit\_SUPERVISOR\_sec PCM\_0 SAR\_ADC\_12bit\_0, 2 PFLASH\_1 SAR\_ADC\_10bit\_0\_STDBY SEMA42 SAR\_ADC\_12bit\_SUPERVISOR INTC\_1 PSI5 0 SWT\_0, 2, 3 FLEXRAY STM\_0, 2 eDMA\_1 I2C\_2 PRAM\_2, 3 DSPI\_0, 2, 4, 6, 8 TDM 0  $CAN\_SUB\_0\_MESSAGE\_RAM$ HSMHost I/F AIPS DTS PBRIDGE\_1 eMIOS\_1 JDC \_2 - Peripheral Cluster STCU  $SAR\_ADC\_12bit\_1\_seq$ SAR\_ADC\_12bit\_3\_seq JTAGM MEMU SAR\_ADC\_12bit\_1, 3 IMA PSI5\_1 CRC 0 I2C 1 DMAMUX\_0, 2 I2C\_3 PSI5-S DSPI\_1, 3, 5, 7, 9 PIT\_0 PBRIDGE 0 CAN\_SUB\_1\_MESSAGE\_RAM
CAN\_SUB\_1\_M\_CAN\_1, 2, 3, 4 RTC/API AIPS XBAR\_0, 2 WKPU 0 SMPU 0, 2 MC\_PCU FCCU 1 - Peripheral Cluster PRAM\_0,1 PFLASH 0 MC\_RGM DMAMUX\_1, 3 SWT 1 AIPS RC16M\_DIG PIT\_1 STM\_1 WKPU 1 eDMA\_0 0 -OSC40M DIG CMU\_1\_CORE\_XBAR XBIC\_2 OSC32K\_DIG CMU\_2\_HPBM Peripheral Cluster PLL\_DIG CMU\_3\_PBRIDGE PLL\_DIG\_ETH eMIOS\_2 CMU\_6\_SARADO CMU 0 PLL0 XOSC IRCOSC ETHERNET 0, 1 CMU 8 PSI5 f189 MC\_CGM CMU\_9\_PSI5\_f125 DSPI LP MC\_ME CMU\_10\_PSI5\_1us CAN\_SUB\_2\_MESSAGE\_RAM SIUL2 CMU\_11\_FBRIDGE CMU\_12\_EMIOS CMU\_14\_PFBRIDGE FLASH\_0 CAN\_SUB\_2\_M\_CAN\_1, 2, 3, 4 CAN\_SUB\_3\_MESSAGE\_RAM FLASH ALT 0 CMU\_15\_MMC
CMU\_16\_OctalSPI
CMU\_17\_PER1 CAN\_SUB\_3\_M\_CAN\_1, 2, 3, 4 SSCM CRC 2 BAR DMAMUX\_4 CMU\_18\_ETH\_50M\_125M

Figure 2. Periphery allocation

#### 2.3 Features

On-chip modules within SPC58EHx, SPC58NHx include the following features:

- Three main CPUs, dual issue, 32-bit CPU core complexes (e200z4), one of them having a checker core in lock-step
  - Power Architecture embedded specification compliance
  - Instruction set enhancement allowing variable length encoding (VLE), encoding a mix of 16-bit and 32-bit instructions, for code size footprint reduction
  - Single-precision floating point operations
  - Lightweight signal processing auxiliary processing unit (LSP APU) instruction support for digital signal processing (DSP) on Core\_0, Core\_1, Core\_2
  - 32 KB local instruction RAM and 64 KB local data RAM for Core\_0, Core\_1 and Core\_2
  - 16 KB I-Cache and 8 KB D-Cache for Core 0, Core 1 and Core 2
  - 10 MB on-chip Flash
  - Supports read during program and erase operations, and multiple blocks allowing EEPROM emulation
  - Supports read while read between the two code Flash partitions.
- 1088 KB on-chip general-purpose SRAM (+ 192 KB data RAM and 96 KB instruction RAM included in the CPUs)
- 224 KB HSM dedicated flash memory (192 KB code + 32 KB data)
- Multi channel direct memory access controllers (eDMA)
  - One eDMA with 64 channels
  - One eDMA with 16 channels
- One interrupt controller (INTC) in lock-step
- Dual phase-locked loops with stable clock domain for peripherals and FM modulation domain for processing and streaming shell
- Dual crossbar switch architecture for concurrent access to peripherals, Flash, or RAM from multiple bus masters with end-to-end ECC
- Hardware security module (HSM) compliant with EVITA full
- System integration unit lite (SIUL)
- Boot assist Flash (BAF) supports factory programming using a serial bootload through the asynchronous CAN or LIN/UART.
- Enhanced analog-to-digital converter system with
  - One supervisor 12-bit SAR analog converter
  - Four separate fast 12-bit SAR analog converters
  - One separate 10-bit SAR analog converter for standby mode
- Eleven deserial serial peripheral interface (DSPI) modules, one working even in low power mode
- Twenty four LIN and UART communication interface (LINFlexD) modules
  - LINFlexD 0 is a Master/Slave
  - All others are Masters
- Sixteen modular controller area network (MCAN) modules all supporting flexible data rate (CAN-FD)
- Dual-channel FlexRay controller

4

SPC58EHx, SPC58NHx Description

- On ethernet controller 10/100 Mbps (Ethernet 0)
  - Standard compliance

Ethernet interface is compliant to following standards:

- IEEE 802.3-2008 for Ethernet MAC, Media Independent Interface (MII), reduced Media Independent Interface (RMII)
- IEEE 1588-2008 for precision networked clock synchronization
- IEEE 802.1AS-2011 and 802.1-Qav-2009 for Audio Video (AV) traffic
- IEEE 802.3az-2010 for Energy Efficient Ethernet (EEE) with MII interface
- RMII specification version 1.2 from RMII consortium
- Turbo MII, overclocked MII @200 Mbps
- AMBA 2.0 for AHB master port and APB slave port
- MAC Tx and Rx features:
  - Separate transmission, reception, and control interfaces to the application
  - 10, 100 Mbps data transfer rates with the following PHY interfaces:
     IEEE 802.3-compliant MII interface to communicate with an external Fast Ethernet PHY
    - RMII interface to communicate with an external Fast Ethernet PHY
  - Half-duplex operation
  - Full-duplex flow control operations (IEEE 802.3x Pause packets and Priority flow control)
  - Network statistics with RMON or MIB Counters (RFC2819/RFC2665)
  - Support Ethernet packet timestamping as described in IEEE 1588-2002 and IEEE 1588-2008. Both one-step and two-step timestamping is supported in TX direction
  - Flexibility to control the Pulse-Per-Second (PPS) output signal (ptp\_pps\_o)
  - MDIO (Clause 22 and Clause 45) master interface for PHY device configuration and management
- MAC Tx features:
  - Source Address field insertion or replacement, VLAN insertion, replacement, and deletion in transmitted packets with per-packet or static-global control
- MAC Rx features:
  - Automatic Pad and CRC Stripping options:
  - Option to disable Automatic CRC checking
  - Preamble and SFD deletion
  - Separate 112-bit or 128-bit status
  - Programmable watchdog timeout limit
  - Fixed address filtering modes:
    - Up to 31 additional 48-bit perfect (DA) address filters with masks for each byte
    - Up to 31 48-bit SA address comparison check with masks for each byte Option to pass all multi-cast addressed packets
    - Promiscuous mode to pass all packets without any filtering for network monitoring
    - Pass all incoming packets (as per filter) with a status report
  - Additional packet filtering:

57

DS12304 Rev 5 13/147

VLAN tag-based: Perfect match and Hash-based filtering. Filtering based on either outer or inner VLAN tag is possible.

Layer 3 and Layer 4-based: TCP or UDP over IPv4 or IPv6

Extended VLAN tag based filtering with 16 filters

- IEEE 802.1Q VLAN tag detection
- DMA block features:
  - 64-bit data transfers
  - 2-channel Transmit and Receive engines
  - Separate DMA channel in the Transmit path for each queue
  - Single or multiple DMA channels for any number of queues in Receive path
  - Optimization for packet-oriented DMA transfers with packet delimiters
  - Byte-aligned addressing for data buffer support
  - Dual-buffer (ring) descriptor support
  - Descriptor architecture to allow large blocks of data transfer with minimum CPU intervention (each descriptor can transfer up to 32 KB of data)
- Audio and video features:

Ethernet0 can be used in Audio Video (AV) mode, and the supported features are compliant to the industry standards for AV traffic:

- Separate channels or queues for AV data transfer in 100 Mbps
- Up to 2- queues on the Receive paths for AV traffic and 1-queue on the Transmit path for AV traffic
- IEEE 802.1-Qav specified credit-based shaper (CBS) algorithm for Transmit channels
- One ethernet controller 10/100/1000 Mbps (Ethernet 1)

Features changes on top of Ethernet 0:

- RGMII PHY interface with DoS on TX clock
- Transaction layer supports 3-TX queues and 3 RX queues
- DMA supports 3 TX and 3-RX channels
- Checksum offload engine on TX Queue0 only
- 16 KB each for both TX and RX FIFOs
- 2 AV queues on TX and 3 AV queues on RX
- MAC does not support half duplex operations
- Flexible Receive Parsing based filtering mode:

Programmable lookup table based flexible Parser for filtering all incoming packets as per the programmable instructions in the memory. partial/group DA/SA match (bit mask instead of byte mask). partial/group VLAN match (Only perfect match in fixed/register filter) link DA/SA filter with VLAN filter; fixed/register filter does not give that flexibility (sequential links) can do any of the fixed/register filter functions;

SPC58EHx, SPC58NHx Description

only difference is that, it can check for patterns sequentially (1 field at a time) unlike fixed/register filtering which can compare in parallel and at line rate.

TSN features:

IEEE 802.1Qbv (EST)

IEEE 802.1AS-Rev/D2.0 (timing and synchronization)

IEEE 802.3br/D3.1 (frame preemption)

IEEE 802.1Qbu/D3.1 (frame preemption)

- SD/SDIO/MMC host interface that supports:
  - eMMC MultiMedia Card Specification v4.51
    - 1-bit, 4-bit, 8-bit interface
    - Full backward compatibility with legacy MMC cards (0-25 MHz), 25 MB/s
    - Full High Speed SDR bus mode (0-50 MHz), 50 MB/s
    - Full High Speed DDR bus mode (0-50 MHz), 100 MB/s
    - 3.3 V IO voltage
  - SD Card Specification v3.01
    - Full support for Default Speed mode (0-25 MHz), 12.5 MB/s
    - Full support for High Speed (0-50 MHz) mode, 25 MB/s
    - 1-bit, 4-bit interface
    - 3.3 V IO voltage
  - SDIO Specification v3.0
    - Full support for Default Speed mode (0-25 MHz) mode, 12.5 MB/s
    - Full support for High Speed (0-50 MHz) mode, 25 MB/s
    - 1-bit or 4-bit interface
    - 3.3 V IO voltage

The current version supports only one SD3.01/SDIO3.0/MMC4.51 card at any one time.

- OctalSPI host interface that supports:
  - SPI mode
    - 1-bit, 4-bit, 8-bit interface
    - SDR for 1 bit interface only (SPI mode)
    - SDR and DDR for 4 and 8 bits interface (quad and Octal SPI mode)
    - 3.3 V IO voltage
    - Clock up to 100 MHz
    - SPI NOR device with DQS mode compliant
  - Hyperbus<sup>(TM)</sup> bus mode
    - Compliant with "HyperBus™ Specification Low Signal Count, High Performance DDR Bus", June 2017, revision F
    - DDR for 8-bit interface
    - 3.3 V IO voltage

15/147

- Single-ended clock up to 100 MHz

The current version supports up to two devices at any one time, which means it has to Chip selects sharing one 8 bits data bus.

- Low Power Supply options:
  - External Regulators (1.2 V core, 3.3 V–5 V IO)
  - Single internal Linear Regulator with external ballast
- Nexus development interface (NDI) per IEEE-ISTO 5001-2003 standard, with some support for 2010 standard.
- Device and board test support per Joint Test Action Group (JTAG) (IEEE 1149.1)
- Standby power domain with smart wake-up sequence

# 3 Package pinouts and signal descriptions

Refer to the SPC58EHx, SPC58NHx IO\_ Definition document.

It includes the following sections:

- 1. Package pinouts
- 2. Pin descriptions
  - a) Power supply and reference voltage pins
  - b) System pins
  - c) Generic pins



17/147

## 4 Electrical characteristics

#### 4.1 Introduction

The present document contains the target Electrical Specification for the 40 nm family 32-bit MCU SPC58EHx, SPC58NHx products.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" (Controller Characteristics) is included in the "Symbol" column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" (System Requirement) is included in the "Symbol" column.

The electrical parameters shown in this document are guaranteed by various methods. To give the customer a better understanding, the classifications listed in *Table 3* are used and the parameters are tagged accordingly in the tables where appropriate.

**Table 3. Parameter classifications** 

| Classification tag | Tag description                                                                                                                           |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Р                  | Those parameters are guaranteed during production testing on each individual device.                                                      |
| С                  | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. |
| Т                  | Those parameters are achieved by design validation on a small sample size from typical devices.                                           |
| D                  | Those parameters are derived mainly from simulations.                                                                                     |

## 4.2 Absolute maximum ratings

*Table 4* describes the maximum ratings for the device. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Stress beyond the listed maxima, even momentarily, may affect device reliability or cause permanent damage to the device.

Table 4. Absolute maximum ratings

| Oh a l                                                                                                                                                    |      | С | D                                                      | 0                                                            |      | Value |     | - Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|---|--------------------------------------------------------|--------------------------------------------------------------|------|-------|-----|--------|
| Symbol                                                                                                                                                    |      | C | Parameter                                              | Conditions                                                   | Min  | Тур   | Max | Oiiit  |
| V <sub>DD_LV</sub>                                                                                                                                        | SR   | D | Core voltage<br>operating life<br>range <sup>(1)</sup> | _                                                            | -0.3 | _     | 1.4 | V      |
| V <sub>DD_HV_IO_MAIN</sub> V <sub>DD_HV_OSC</sub> V <sub>DD_HV_FLA</sub> V <sub>DD_HV_IO_EMMC</sub> V <sub>DD_HV_IO_ETH0</sub> V <sub>DD_HV_IO_ETH1</sub> | SR   | D | I/O supply<br>voltage <sup>(2)</sup>                   | I                                                            | -0.3 |       | 6.0 | V      |
| V <sub>SS_HV_ADV</sub>                                                                                                                                    | SR   | D | ADC ground voltage                                     | Reference to digital ground                                  | -0.3 | _     | 0.3 | V      |
| V <sub>DD_HV_ADV</sub>                                                                                                                                    | SR   | D | ADC Supply voltage <sup>(2)</sup>                      | Reference to V <sub>SS_HV_ADV</sub>                          | -0.3 | _     | 6.0 | V      |
| V <sub>SS_HV_ADR_S</sub>                                                                                                                                  | SR   | D | SAR ADC<br>ground<br>reference                         | _                                                            | -0.3 | _     | 0.3 | V      |
| V <sub>DD_HV_ADR_</sub> s                                                                                                                                 | SR   | D | SAR ADC<br>voltage<br>reference <sup>(2)</sup>         | Reference to V <sub>SS_HV_ADR_S</sub>                        | -0.3 | _     | 6.0 | V      |
| V <sub>SS</sub> -V <sub>SS_HV_ADR_S</sub>                                                                                                                 | SR   | D | V <sub>SS_HV_ADR_S</sub><br>differential<br>voltage    | _                                                            | -0.3 | _     | 0.3 | V      |
| V <sub>SS</sub> -V <sub>SS_HV_ADV</sub>                                                                                                                   | SR   | D | V <sub>SS_HV_ADV</sub><br>differential<br>voltage      | _                                                            | -0.3 | _     | 0.3 | V      |
|                                                                                                                                                           |      |   |                                                        | _                                                            | -0.3 | _     | 6.0 |        |
| .,                                                                                                                                                        | 0.0  |   | I/O input voltage                                      | Relative to V <sub>ss</sub>                                  | -0.3 | _     |     | ] ,    |
| V <sub>IN</sub>                                                                                                                                           | SR D | ט | range <sup>(2)(3)</sup> (4)                            | Relative to V <sub>DD_HV_IO</sub> and V <sub>DD_HV_ADV</sub> | _    |       | 0.3 | V      |
| T <sub>TRIN</sub>                                                                                                                                         | SR   | D | Digital Input pad transition time <sup>(5)</sup>       | _                                                            | _    | _     | 1   | ms     |

Table 4. Absolute maximum ratings (continued)

| Symbol                 |    | С | Parameter                                                                           | Conditions                                                                               |             | Value |                    |        |
|------------------------|----|---|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------|-------|--------------------|--------|
|                        |    |   | Parameter                                                                           | Conditions                                                                               | Min         | Тур   | Max                | - Unit |
| I <sub>INJ</sub>       | SR | Т | Maximum DC<br>injection current<br>for each<br>analog/digital<br>PAD <sup>(6)</sup> | _                                                                                        | -5          | _     | 5                  | mA     |
| T <sub>STG</sub>       | SR | Т | Maximum non-<br>operating<br>Storage<br>temperature<br>range                        | _                                                                                        | <b>-</b> 55 | _     | 125                | °C     |
| T <sub>PAS</sub>       | SR | С | Maximum<br>nonoperating<br>temperature<br>during passive<br>lifetime                | _                                                                                        | <b>-</b> 55 |       | 150 <sup>(7)</sup> | °C     |
| T <sub>STORAGE</sub>   | SR | _ | Maximum<br>storage time,<br>assembled part<br>programmed in<br>ECU                  | No supply; storage<br>temperature in<br>range –40 °C to<br>60 °C                         | _           |       | 20                 | years  |
| T <sub>SDR</sub>       | SR | Т | Maximum solder<br>temperature Pb-<br>free packaged <sup>(8)</sup>                   | _                                                                                        | _           |       | 260                | °C     |
| MSL                    | SR | Т | Moisture<br>sensitivity<br>level <sup>(9)</sup>                                     | _                                                                                        | _           | _     | 3                  | _      |
| T <sub>XRAY</sub> dose | SR | Т | Maximum<br>cumulated<br>XRAY dose                                                   | Typical range for<br>X-rays source<br>during<br>inspection:80 ÷<br>130 KV; 20 ÷<br>50 μA | _           | _     | 1                  | grey   |

<sup>1.</sup> V<sub>DD\_LV</sub>: allowed 1.335 V - 1.400 V for 60 seconds cumulative time at the given temperature profile. Remaining time allowed 1.260 V - 1.335 V for 10 hours cumulative time at the given temperature profile. Remaining time as defined in *Section 4.3: Operating conditions*.

- 2. V<sub>DD\_HV</sub>: allowed 5.5 V 6.0 V for 60 seconds cumulative time at the given temperature profile, for 10 hours cumulative time with the device in reset at the given temperature profile. Remaining time as defined in *Section 4.3: Operating conditions*.
- 3. The maximum input voltage on an I/O pin tracks with the associated I/O supply maximum. For the injection current condition on a pin, the voltage will be equal to the supply plus the voltage drop across the internal ESD diode from I/O pin to supply. The diode voltage varies greatly across process and temperature, but a value of 0.3 V can be used for nominal calculations.
- 4. Relative value can be exceeded if design measures are taken to ensure injection current limitation (parameter IINJ).
- 5. This limitation applies to pads with digital input buffer enabled. If the digital input buffer is disabled, there are no maximum limits to the transition time.
- 6. The limits for the sum of all normal and injected currents on all pads within the same supply segment can be found in Section 4.8.3: I/O pad current specifications.

- 7. 175°C are allowed for limited time. Mission profile with passive lifetime temperature >150°C have to be evaluated by ST to confirm that are granted by product qualification.
- 8. Solder profile per IPC/JEDEC J-STD-020D.
- 9. Moisture sensitivity per JDEC test method A112.



## 4.3 Operating conditions

*Table 5* describes the operating conditions for the device, and for which all the specifications in the data sheet are valid, except where explicitly noted. The device operating conditions must not be exceeded or the functionality of the device is not guaranteed.

**Table 5. Operating conditions** 

| Sumbol                                                                            |    |   |                                                       | Conditions              |      | Value <sup>(1)</sup> | I I mid                 |      |
|-----------------------------------------------------------------------------------|----|---|-------------------------------------------------------|-------------------------|------|----------------------|-------------------------|------|
| Symbol                                                                            |    | С | Parameter                                             | Conditions              | Min  | Тур Мах              |                         | Unit |
| F <sub>SYS</sub> <sup>(2)</sup>                                                   | SR | Р | Operating<br>system clock<br>frequency <sup>(3)</sup> | _                       | _    | _                    | 200                     | MHz  |
| T <sub>A_125 Grade</sub> <sup>(4)</sup>                                           | SR | D | Operating<br>Ambient<br>temperature                   |                         | -40  | _                    | 125                     | °C   |
| T <sub>J_125 Grade</sub> <sup>(4)</sup>                                           | SR | Р | Junction<br>temperature<br>under bias                 | T <sub>A</sub> = 125 °C | -40  | _                    | 150                     | °C   |
| T <sub>A_105</sub> Grade <sup>(4)</sup>                                           | SR | D | Ambient<br>temperature<br>under bias                  | _                       | -40  | _                    | 105                     | °C   |
| T <sub>J_105</sub> Grade <sup>(4)</sup>                                           | SR | D | Operating<br>Junction<br>temperature                  | T <sub>A</sub> = 105 °C | -40  | _                    | 130                     | °C   |
| V <sub>DD_LV</sub>                                                                | SR | Р | Core supply voltage <sup>(5)</sup>                    | _                       | 1.14 | 1.20                 | 1.26 <sup>(6) (7)</sup> | V    |
| VDD_HV_IO_MAIN VDD_HV_IO_EMMC VDD_HV_IO_ETH0 VDD_HV_IO_ETH1 VDD_HV_FLA VDD_HV_OSC | SR | Р | IO supply<br>voltage                                  | _                       | 3.0  | _                    | 5.5                     | ٧    |
| V <sub>DD_HV_ADV</sub>                                                            | SR | Р | ADC supply voltage                                    | _                       | 3.0  | _                    | 5.5                     | V    |
| V <sub>SS_HV_ADV</sub> -<br>V <sub>SS</sub>                                       | SR | D | ADC ground<br>differential<br>voltage                 |                         | -25  | _                    | 25                      | mV   |
| V <sub>DD_HV_ADR_</sub> s                                                         | SR | Р | SAR ADC<br>reference<br>voltage                       | _                       | 3.0  | _                    | 5.5                     | V    |
| V <sub>DD_HV_ADR_S</sub> -<br>V <sub>DD_HV_ADV</sub>                              | SR | D | SAR ADC<br>reference<br>differential<br>voltage       | _                       | _    | _                    | 25                      | mV   |
| V <sub>SS_HV_ADR_</sub> S                                                         | SR | Р | SAR ADC<br>ground<br>reference<br>voltage             | _                       | \    | ss_hv_adv            |                         | V    |

| Symbol                                               |    | С | Parameter                                                                                          | Conditions                   | Value <sup>(1)</sup> |     |     | Unit |
|------------------------------------------------------|----|---|----------------------------------------------------------------------------------------------------|------------------------------|----------------------|-----|-----|------|
| Symbol                                               |    | C | Parameter                                                                                          | Conditions                   | Min                  | Тур | Max | Unit |
| V <sub>SS_HV_ADR_S</sub> -<br>V <sub>SS_HV_ADV</sub> | SR | D | V <sub>SS_HV_ADR_S</sub><br>differential<br>voltage                                                | _                            | -25                  | _   | 25  | mV   |
| V <sub>RAMP_LV</sub>                                 | SR | D | Slew rate on<br>core power<br>supply pins                                                          | V <sub>DD_LV</sub>           | _                    | _   | 20  | V/ms |
| V <sub>RAMP_HV</sub>                                 | SR | D | Slew rate on<br>HV power<br>supply                                                                 | _                            | _                    | _   | 100 | V/ms |
| V <sub>IN</sub>                                      | SR | Р | I/O input<br>voltage range                                                                         | _                            | 0                    | _   | 5.5 | ٧    |
| I <sub>INJ1</sub>                                    | SR | Т | Injection<br>current (per<br>pin) without<br>performance<br>degradation <sup>(8)</sup><br>(9) (10) | Digital pins and analog pins | -3.0                 |     | 3.0 | mA   |
| I <sub>INJ2</sub>                                    | SR | D | Dynamic Injection current (per pin) with performance degradation <sup>(10)</sup> (11)              | Digital pins and analog pins | -10                  | _   | 10  | mA   |

Table 5. Operating conditions (continued)

- 1. The ranges in this table are design targets and actual data may vary in the given range.
- 2. The PRAM pipeline gasket has to be kept enabled through bit PCM\*/BYP\_GSKT\_XBAR\*\_TO\_PRAMC\* to keep system work at maximum speed; The maximum frequency will go to half if the pipeline gasket is bypassed.
- 3. Maximum operating frequency is applicable to the cores and platform of the device. See the Clock Chapter in the Microcontroller Reference Manual for more information on the clock limitations for the various IP blocks on the device.
- 4. In order to evaluate the actual difference between ambient and junction temperatures in the application, refer to Section 5.5: Package thermal characteristics.
- 5. Core voltage as measured on device pin to guarantee published silicon performance.
- Core voltage can exceed 1.26 V with the limitations provided in Section 4.2: Absolute maximum ratings, provided that HVD134\_C monitor reset is disabled.
- 1.260 V 1.290 V range allowed periodically for supply with sinusoidal shape and average supply value below or equal to 1.236 V at the given temperature profile.
- 8. Full device lifetime. I/O and analog input specifications are only valid if the injection current on adjacent pins is within these limits. See Section 4.2: Absolute maximum ratings for maximum input current for reliability requirements.
- 9. The I/O pins on the device are clamped to the I/O supply rails for ESD protection. When the voltage of the input pins is above the supply rail, current will be injected through the clamp diode to the supply rails. For external RC network calculation, assume typical 0.3 V drop across the active diode. The diode voltage drop varies with temperature.
- 10. The limits for the sum of all normal and injected currents on all pads within the same supply segment can be found in Section 4.8.3: I/O pad current specifications.
- 11. Positive and negative Dynamic current injection pulses are allowed up to this limit. See the dedicated chapters for the different specification limits. See the Absolute Maximum Ratings table for maximum input current for reliability requirements. Refer to the following pulses definitions: Pulse1 (ISO 7637-2:2011), Pulse 2a (ISO 7637-2:2011 5.6.2), Pulse 3a (ISO 7637-2:2011 5.6.3), Pulse 3b (ISO 7637-2:2011 5.6.3).



DS12304 Rev 5 23/147

#### 4.3.1 Power domains and power up/down sequencing

The following table shows the constraints and relationships for the different power domains. Supply1 (on rows) can exceed Supply2 (on columns), only if the cell at the given row and column is reporting 'ok'. This limitation is valid during power-up and power-down phases, as well as during normal device operation.

Table 6. Device supply relation during power-up/power-down sequence

|         |                                                                                               |                    |                                                                           |                                | Supply2                        | !                      |                        |                        |
|---------|-----------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------|--------------------------------|--------------------------------|------------------------|------------------------|------------------------|
|         |                                                                                               | V <sub>DD_LV</sub> | V <sub>DD_HV_IO_</sub> MAIN V <sub>DD_HV_FLA</sub> V <sub>DD_HV_OSC</sub> | V <sub>DD_HV_IO_</sub><br>ETH0 | V <sub>DD_HV_IO_</sub><br>ETH1 | V <sub>DD_HV_IO_</sub> | V <sub>DD_HV_ADV</sub> | V <sub>DD_HV_ADR</sub> |
|         | V <sub>DD_LV</sub> <sup>(1)</sup>                                                             |                    | ok                                                                        | ok                             | ok                             | ok                     | ok                     | ok                     |
|         | V <sub>DD_HV_IO_MAIN</sub><br>V <sub>DD_HV_FLA</sub><br>V <sub>DD_HV_OSC</sub> <sup>(2)</sup> | ok                 |                                                                           | ok                             | ok                             | ok                     | ok                     | ok                     |
| Supply1 | V <sub>DD_HV_IO_ETH0</sub>                                                                    | ok                 | not allowed                                                               |                                | ok                             | ok                     | ok                     | ok                     |
| Sup     | V <sub>DD_HV_IO_ETH1</sub>                                                                    | ok                 | not allowed                                                               | ok                             |                                | ok                     | ok                     | ok                     |
|         | V <sub>DD_HV_IO_EMMC</sub>                                                                    | ok                 | not allowed                                                               | ok                             | ok                             |                        | ok                     | ok                     |
|         | V <sub>DD_HV_ADV</sub>                                                                        | ok                 | not allowed                                                               | ok                             | ok                             | not allowed            |                        | ok                     |
|         | $V_{DD\_HV\_ADR}$                                                                             | ok                 | not allowed                                                               | ok                             | ok                             | not allowed            | not allowed            |                        |

V<sub>DD\_LV</sub> can be higher than V<sub>DD\_HV</sub> supplies only during power-up/down transient ramps, in case of external LV regulator and ff V<sub>DD\_HV</sub> supply voltage le⊽el is lower than V<sub>DD\_LV</sub> allowed max operating condition.

During power-up, all functional terminals are maintained in a known state as described in the device pinout Microsoft Excel file attached to the IO\_Definition document.

<sup>2.</sup> The application shall grant that these supplies are always at the same voltage level.

## 4.4 Electrostatic discharge (ESD)

The following table describes the ESD ratings of the device:

- All ESD testing are in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits,
- Device failure is defined as: "If after exposure to ESD pulses, the device does not meet the device specification requirements, which include the complete DC parametric and functional testing at room temperature and hot temperature, maximum DC parametric variation within 10% of maximum specification".

Table 7. ESD ratings

| Parameter                                                       | С | Conditions  | Value | Unit |
|-----------------------------------------------------------------|---|-------------|-------|------|
| ESD for Human Body Model (HBM) <sup>(1)</sup>                   | Т | All pins    | 2000  | V    |
| ESD for field induced Charged Device Model (CDM) <sup>(2)</sup> | Т | All pins    | 500   | V    |
| ESD for field friddiced Charged Device Model (CDM)              | Т | Corner Pins | 750   | V    |

<sup>1.</sup> This parameter tested in conformity with ANSI/ESD STM5.1-2007 Electrostatic Discharge Sensitivity Testing.

<sup>2.</sup> This parameter tested in conformity with ANSI/ESD STM5.3-1990 Charged Device Model - Component Level.

# 4.5 Electromagnetic compatibility characteristics

EMC measurements at IC-level IEC standards are available from STMicroelectronics on request.

## 4.6 Temperature profile

The device is qualified in accordance to AEC-Q100 Grade1 requirements, such as HTOL 1,000 h and HTDR 1,000 hrs,  $T_J$  = 150 °C.

Mission profile exceeding AEC-Q100 Grade 1, and with junction Temperature equal or lower than 150 °C have to be evaluated by ST to confirm that are covered by product qualification. Contact your STMicroelectronics Sales representative for validation.

# 4.7 Device consumption

Table 8. Device consumption

| Comphal                                |    | _ | Damamatan                                                                                                 | Conditions              |     | Value <sup>(1)</sup> | ı   | l l mid |
|----------------------------------------|----|---|-----------------------------------------------------------------------------------------------------------|-------------------------|-----|----------------------|-----|---------|
| Symbol                                 |    | С | Parameter                                                                                                 | Conditions              | Min | Тур                  | Max | Unit    |
|                                        |    | С |                                                                                                           | T <sub>J</sub> = 40 °C  | _   | _                    | 24  |         |
|                                        |    | D |                                                                                                           | T <sub>J</sub> = 25 °C  | _   | _                    | 16  |         |
| I <sub>DD_LKG</sub> <sup>(2),(3)</sup> | СС | D | Leakage current on the                                                                                    | T <sub>J</sub> = 55 °C  | _   | _                    | 36  | mA      |
| 'DD_LKG` /`` /                         |    | D | $V_{ m DD\_LV}$ supply                                                                                    | T <sub>J</sub> = 95 °C  | _   | _                    | 110 | IIIA    |
|                                        |    | D |                                                                                                           | T <sub>J</sub> = 120 °C | _   | _                    | 220 |         |
|                                        |    | Р |                                                                                                           | T <sub>J</sub> = 150 °C | _   | _                    | 500 |         |
| I <sub>DD_LV</sub> <sup>(3)</sup>      | СС | Р | Dynamic current on<br>the V <sub>DD_LV</sub> supply,<br>very high consumption<br>profile <sup>(4)</sup>   | _                       | _   | _                    | 550 | mA      |
| I <sub>DD_HV</sub>                     | СС | Р | Total current on the V <sub>DD_HV</sub> supply <sup>(4)</sup>                                             | $f_{MAX}$               | _   | _                    | 100 | mA      |
| I <sub>DD_LV_GW</sub>                  | СС | Т | Dynamic current on<br>the V <sub>DD_LV</sub> supply,<br>gateway profile <sup>(5)</sup>                    | _                       | _   | _                    | 350 | mA      |
| I <sub>DD_HV_GW</sub>                  | СС | Т | Dynamic current on<br>the V <sub>DD_HV</sub> supply,<br>gateway profile <sup>(5),(6)</sup>                | _                       | _   | _                    | 35  | mA      |
| I <sub>DD_LV_BCM</sub>                 | СС | Т | Dynamic current on<br>the V <sub>DD_LV</sub> supply,<br>body profile <sup>(7)</sup>                       | _                       | _   | _                    | 285 | mA      |
| IDD_HV_BCM                             | СС | Т | Dynamic current on<br>the V <sub>DD_HV</sub> supply,<br>body profile <sup>(7),(6)</sup>                   | _                       | _   | _                    | 40  | mA      |
| I <sub>DD_MAIN_CORE_AC</sub>           | СС | Т | Main Core dynamic<br>current <sup>(8)</sup>                                                               | f <sub>MAX</sub>        | _   | _                    | 55  | mA      |
| I <sub>DD_CHKR_CORE_AC</sub>           | СС | Т | Checker Core dynamic operating current                                                                    | f <sub>MAX</sub>        | _   | _                    | 35  | mA      |
| I <sub>DD_HSM_AC</sub>                 | СС | Т | HSM platform dynamic operating current <sup>(9)</sup>                                                     | f <sub>MAX</sub> /2     | _   | _                    | 30  | mA      |
| I <sub>DDHALT</sub> <sup>(10)</sup>    | СС | Т | Dynamic current on<br>the V <sub>DD_LV</sub> supply<br>+Total current on the<br>V <sub>DD_HV</sub> supply | _                       | _   | 106                  | 150 | mA      |
| I <sub>DDSTOP</sub> <sup>(11)</sup>    | СС | Т | Dynamic current on<br>the V <sub>DD_LV</sub> supply<br>+Total current on the<br>V <sub>DD_HV</sub> supply | _                       | _   | 14.5                 | 60  | mA      |

| Oh a l                                 |    |   | Danamatan                                                                                                                 | 0                       |     | Value <sup>(1)</sup> | ı   | Unit |
|----------------------------------------|----|---|---------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|----------------------|-----|------|
| Symbol                                 |    | С | Parameter                                                                                                                 | Conditions              | Min | Тур                  | Max | Unit |
|                                        |    | D |                                                                                                                           | T <sub>J</sub> = 25 °C  | _   | 130                  | 380 |      |
|                                        |    | С | Total standby mode                                                                                                        | T <sub>J</sub> = 40 °C  | _   | _                    | 550 | μΑ   |
| I <sub>DDSTBY8</sub> <sup>(12)</sup>   | СС | D | current on V <sub>DD_LV</sub> and                                                                                         | T <sub>J</sub> = 55 °C  | _   | _                    | 820 |      |
|                                        |    | D | V <sub>DD_HV</sub> supply, 8 KB<br>RAM <sup>(13)</sup>                                                                    | T <sub>J</sub> = 120 °C | _   | 1.37                 | 4   | mA   |
|                                        |    | Р | 1                                                                                                                         | T <sub>J</sub> = 150 °C | _   | 2.9                  | 8   | MA   |
|                                        |    | D |                                                                                                                           | T <sub>J</sub> = 25 °C  | _   | 150                  | 530 | μA   |
|                                        |    | С | current on V <sub>DD_LV</sub> and V <sub>DD_HV</sub> supply, 128 KB RAM <sup>(13)</sup>                                   | T <sub>J</sub> = 40 °C  | _   | _                    | 790 | μA   |
| I <sub>DDSTBY128</sub> <sup>(12)</sup> | СС | D |                                                                                                                           | T <sub>J</sub> = 55 °C  | _   | _                    | 1.2 | mA   |
|                                        |    | D |                                                                                                                           | T <sub>J</sub> = 120 °C | _   | _                    | 5.5 | - mA |
|                                        |    | Р |                                                                                                                           | T <sub>J</sub> = 150 °C | _   | _                    | 11  |      |
|                                        |    | D | Total standby mode current on V <sub>DD_LV</sub> and V <sub>DD_HV</sub> supply, 256 KB RAM <sup>(13)</sup>                | T <sub>J</sub> = 25 °C  | _   | 190                  | 680 | μΑ   |
|                                        |    | С |                                                                                                                           | T <sub>J</sub> = 40 °C  | _   | _                    | 1   | mA   |
| I <sub>DDSTBY256</sub> <sup>(12)</sup> | СС | D |                                                                                                                           | T <sub>J</sub> = 55 °C  | _   | _                    | 1.5 | mA   |
|                                        |    | D |                                                                                                                           | T <sub>J</sub> = 120 °C | _   | 2.3                  | 7   |      |
|                                        |    | Р |                                                                                                                           | T <sub>J</sub> = 150 °C | _   | 5                    | 14  |      |
| I <sub>DDSSWU1</sub>                   | СС | D | SSWU running over all<br>STANDBY period with<br>OPC/TU commands<br>execution and keeping<br>ADC off <sup>(14)</sup>       | T <sub>J</sub> = 40 °C  | _   | 1                    | 3.5 | mA   |
| I <sub>DDSSWU2</sub>                   | СС | D | SSWU running over all<br>STANDBY period with<br>OPC/TU/ADC<br>commands execution<br>and keeping ADC<br>on <sup>(15)</sup> | T <sub>J</sub> = 40 °C  | _   | 3.5                  | 5   | mA   |

Table 8. Device consumption (continued)

- 1. The ranges in this table are design targets and actual data may vary in the given range.
- The leakage considered is the sum of core logic and RAM memories. The contribution of analog modules is not considered, and they are computed in the dynamic I<sub>DD LV</sub> and I<sub>DD HV</sub> parameters.
- 3. I<sub>DD\_LKG</sub> (leakage current) and I<sub>DD\_LV</sub> (dynamic current) are reported as separate parameters, to give an indication of the consumption contributors. The tests used in validation, characterization and production are verifying that the total consumption (leakage + dynamic) is lower or equal to the sum of the maximum values provided (I<sub>DD\_LKG</sub> + I<sub>DD\_LV</sub>). The two parameters, measured separately, may exceed the maximum reported for each, depending on the operative conditions and the software profile used.
- 4. Use case: 3 x e200Z4 @200 MHz with all locksteps on, HSM @100 MHz, all IPs clock enabled, Flash access with prefetch disabled, Flash consumption includes parallel read and program/erase, all SARADC in continuous conversion, DMA continuously triggered by ADC conversion, 4 DSPI / 8 CAN / 8 LINFlex / FlexRay / ENET0 / ENET1 / eMMC and OctoSPI transmitting, RTC and STM running, 2 x EMIOS running (8 channels in OPWMT mode), FIRC, SIRC, FXOSC, PLL0-1 running. The switching activity estimated for dynamic consumption does not include I/O toggling, which is highly dependent on the application. Details of the software configuration are available separately. The total device consumption is I<sub>DD\_LV</sub> + I<sub>DD\_LKG</sub> for the selected temperature.
- 5. GW use case: three cores running @200 MHz, no lockstep, HSM @100 MHz, INTC enabled, 1 EDMA triggered by ADC, PLL0 @200 MHz PLL1 @200 MHz, XOSC = 8/40 MHz, FLASH read only 25%, 12 x CAN running @40 MHz data 4 Mbps/1 Mbps/500 Kbps, 2 x SARADC running @15 MHz with 16 conversion channels, ETH 1 Gbps, OctoSPI @200 Mhz data 100 MB/sec, all other peripherals frozen.



DS12304 Rev 5 29/147

- 6. I<sub>DD HV BCM</sub> and I<sub>DD HV GW</sub> consumption measured is averaged in time, by considering non-concurrent peaks from all the IP contributors (ADCs, FLASH, PADS, PMC, TSENS, Oscillators). Please consider IDD\_HV parameter as peak value. IO consumption contribution may vary, depending on the application loads differences vs the validation board used.
- 7. BCM use case: two cores running @160 MHz, no lockstep, HSM @80 MHz, INTC enabled, 1 EDMA triggered by ADC, PLL0 @200 MHz PLL1 @160 MHz, XOSC = 8/40 MHz, FLASH read only 25%, 4 x CAN running @40 MHz data 4 Mbps, 5 x DSPI running @100 MHz data 4 Mbps, 2 EMIOS running @100 MHz 12 PWM period=3 KHz, 5 x SARADC running @15 MHz with 23 conversion channels, 10 LIN/UART baud-rate 115200, all other peripherals frozen.
- 8. Dynamic consumption of one core, including the dedicated I/D-caches and I/D-MEMS contribution.
- Dynamic consumption of the HSM module, including the dedicated memories, during the execution of Electronic Code Book crypto algorithm on 1 block of 16 byte of shared RAM.
- 10. Flash in Low Power. Sysclk at 160 MHz, PLL0\_PHI at 160 MHz, XTAL at 40 MHz, FIRC 16 MHz ON, RCOSC1M off. MCAN: instances: 0, 1, 2, 3, 4, 5, 6 ON (configured but no reception or transmission), Ethernet ON (configured but no reception or transmission), ADC ON (continuously converting). All others IPs clock-gated.
- 11. Sysclk = RC16 MHz, RC16 MHz ON, RC1 MHz ON, PLL OFF. All possible peripherals off and clock gated. Flash in power down mode.
- 12. The consumption numbers shown here in IDD standby section are considering standby regulator specs, in case of external regulator mode, the consumption numbers can be higher.
- 13. STANDBY mode: device configured for minimum consumption, RC16 MHz off, RC1 MHz on.
- 14. SSWU1 mode adder: FIRC = ON, SSWU clocked at 8 MHz and running over all STANDBY period, ADC off. The total standby consumption can be obtained by adding this parameter to the IDDSTBY parameter for the selected memory size and temperature.
- 15. SSWU2 mode adder: FIRC = ON, SSWU clocked at 8 MHz and running over all STANDBY period, ADC on in continuous conversion. The total standby consumption can be obtained by adding this parameter to the I<sub>DDSTBY</sub> parameter for the selected memory size and temperature.



### 4.8 I/O pad specification

The following table describes the different pad type configurations.

Table 9. I/O pad specification descriptions

| Pad type                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Weak configuration         | Provides a good compromise between transition time and low electromagnetic emission.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Medium configuration       | Provides transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Strong configuration       | Provides fast transition speed; used for fast interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Very strong configuration  | Provides maximum speed and controlled symmetric behavior for rise and fall transition.  Used for fast interface including Ethernet, SDMMC, OctalSPI and FlexRay interfaces requiring fine control of rising/falling edge jitter.                                                                                                                                                                                                                                                                                                                                                          |
| Ultra strong configuration | Provides very high speed interfaces till 125 MHz. Used for fast interface including Ethernet, SDMMC, OctalSPI and FlexRay interfaces.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Input only pads            | These low input leakage pads are associated with the ADC channels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Standby pads               | These pads (LP pads) are active during STANDBY. They are configured in CMOS level logic and this configuration cannot be changed. Moreover, when the device enters the STANDBY mode, the pad-keeper feature can be activated for LP pads. It means that:  – if the pad voltage level is above the pad keeper high threshold, a weak pull-up resistor is automatically enabled  – if the pad voltage level is below the pad keeper low threshold, a weak pull-down resistor is automatically enabled.  For the pad-keeper high/low thresholds please consider (VDD_HV_IO_MAIN / 2) +/-20%. |

Note:

Each I/O pin on the device supports specific drive configurations. See the signal description table in the device reference manual for the available drive configurations for each I/O pin. PMC\_DIG\_VSIO register has to be configured to select the voltage level (3.3 V or 5.0 V) for each IO segment.

Logic level is configurable in running mode while it is CMOS not-configurable in STANDBY for LP (low power) pads, so if a LP pad is used to wakeup from STANDBY, it should be configured as CMOS also in running mode in order to prevent device wrong behavior in STANDBY.

The SPC58EHx, SPC58NHx microcontroller has many GPIOs in double bonding; this feature is in place for all packages but FPBGA386. Indeed some IO PADS are bonded together within the package, in order to provide different alternative functions to the same pin/ball.

The application shall enable only one pad at a time for each pin/ball in double bonding, in order to avoid high current consumption, due to electrical contention, and reliability issues of the pad drivers.

Refer to the SPC58EHx, SPC58NHx IO\_ definition document, where double bonded ball/pins are clearly identified, paying attention during software design to strictly avoid the above situation depicted of electrical contention.

#### 4.8.1 I/O input DC characteristics

The following table provides input DC electrical characteristics, as described in Figure 3.



DS12304 Rev 5 31/147



Figure 3. I/O input electrical characteristics

Table 10. I/O input electrical characteristics

|                      |    |   | 1                        | "O Input electrical el                     | I                      |       | 1                              |      |  |
|----------------------|----|---|--------------------------|--------------------------------------------|------------------------|-------|--------------------------------|------|--|
| Symbol               |    | С | Parameter                | Conditions                                 |                        | Value |                                | Unit |  |
| Зушьо                | •  |   | Parameter                | Conditions                                 | Min                    | Тур   | Max                            | Onic |  |
|                      |    |   |                          | TTL                                        |                        |       |                                |      |  |
| V <sub>ihttl</sub>   | SR | Р | Input high level<br>TTL  | _                                          | 2                      | _     | V <sub>DD_HV_IO</sub><br>+ 0.3 | V    |  |
| V <sub>ilttl</sub>   | SR | Р | Input low level<br>TTL   | _                                          | -0.3                   | _     | 0.8                            | V    |  |
| $V_{hysttl}$         | СС | С | Input hysteresis<br>TTL  | _                                          | 0.3                    | _     | _                              | ٧    |  |
|                      |    | • |                          | смоѕ                                       |                        |       |                                |      |  |
| V <sub>ihcmos</sub>  | SR | Р | Input high level CMOS    | _                                          | 0.65 * V <sub>DD</sub> | _     | V <sub>DD_HV_IO</sub><br>+ 0.3 | ٧    |  |
| V <sub>ilcmos</sub>  | SR | Р | Input low level CMOS     | _                                          | -0.3                   | _     | 0.35 * V <sub>DD</sub>         | V    |  |
| V <sub>hyscmos</sub> | СС | С | Input hysteresis<br>CMOS | _                                          | 0.10 * V <sub>DD</sub> | _     | _                              | V    |  |
|                      |    | • |                          | COMMON                                     |                        |       |                                |      |  |
| I <sub>LKG</sub>     | СС | Р | Pad input<br>leakage     | INPUT-ONLY pads<br>T <sub>J</sub> = 150 °C | _                      | _     | 200                            | nA   |  |
| I <sub>LKG</sub>     | СС | Р | Pad input<br>leakage     | MEDIUM pads<br>T <sub>J</sub> = 150 °C     | _                      | _     | 360                            | nA   |  |
| I <sub>LKG</sub>     | СС | Р | Pad input<br>leakage     | STRONG pads<br>T <sub>J</sub> = 150 °C     | _                      | _     | 1,000                          | nA   |  |

Table 10. I/O input electrical characteristics (continued)

| Symbol           |    | С | Parameter                                                      | Canditions                                            |     |     | llmit |      |
|------------------|----|---|----------------------------------------------------------------|-------------------------------------------------------|-----|-----|-------|------|
| Symbol           | l  |   | Parameter                                                      | Conditions                                            | Min | Тур | Max   | Unit |
| I <sub>LKG</sub> | СС | Р | Pad input<br>leakage                                           | VERY STRONG pads,<br>T <sub>J</sub> = 150 °C          | _   | _   | 1,000 | nA   |
| I <sub>LKG</sub> | СС | Р | Pad input<br>leakage                                           | ULTRA STRONG<br>pads, T <sub>J</sub> = 150 °C         |     | _   | 1,000 | nA   |
| C <sub>P1</sub>  | СС | D | Pad<br>capacitance                                             | _                                                     | _   | _   | 10    | pF   |
| $V_{drift}$      | СС | D | Input V <sub>il</sub> /V <sub>ih</sub><br>temperature<br>drift | In a 1 ms period, with a temperature variation <30 °C | _   | _   | 100   | mV   |
| W <sub>FI</sub>  | SR | С | Wakeup input filtered pulse <sup>(1)</sup>                     | _                                                     |     | _   | 20    | ns   |
| W <sub>NFI</sub> | SR | С | Wakeup input<br>not filtered<br>pulse <sup>(1)</sup>           | _                                                     | 400 | _   | _     | ns   |

<sup>1.</sup> In the range from W<sub>FI</sub> (max) to W<sub>NFI</sub> (min), pulses can be filtered or not filtered, according to operating temperature and voltage. Refer to the device pinout IO definition excel file for the list of pins supporting the wakeup filter feature.

Table 11. I/O pull-up/pull-down electrical characteristics

| Symbol           |    | С | Parameter                                 | Conditions                                                       |     | Value |     |      |  |
|------------------|----|---|-------------------------------------------|------------------------------------------------------------------|-----|-------|-----|------|--|
| Syllibol         |    | ) | raiailletei                               | Conditions                                                       | Min | Тур   | Max | Unit |  |
|                  |    | Т | Weak pull-up<br>current<br>absolute value | $V_{IN} = 1.1 V^{(1)}$                                           | _   | _     | 130 |      |  |
| I <sub>WPU</sub> | CC | Р |                                           | $V_{IN} = 0.69 * V_{DD\_HV\_IO}^{(2)}$                           | 15  | _     | _   | μΑ   |  |
| R <sub>WPU</sub> | СС | D | Weak Pull-up<br>resistance                | $V_{DD_{-}HV_{-}IO} = 5.0 \text{ V} \pm 10\%$                    | 33  | _     | 93  | ΚΩ   |  |
| R <sub>WPU</sub> | СС | D | Weak Pull-up<br>resistance                | V <sub>DD_HV_IO</sub> = 3.3 V ± 10%                              | 19  | _     | 62  | ΚΩ   |  |
|                  | 00 | Т | Weak pull-<br>down current                | V <sub>IN</sub> = 0.69 *<br>V <sub>DD_HV_IO</sub> <sup>(1)</sup> | _   | _     | 130 | μА   |  |
| I <sub>WPD</sub> | CC | Р | absolute value                            | $V_{IN} = 0.9 V^{(2)}$                                           | 15  | _     |     |      |  |
| R <sub>WPD</sub> | СС | D | Weak Pull-<br>down<br>resistance          | $V_{DD\_HV\_IO} = 5.0 \text{ V} \pm 10\%$                        | 29  | _     | 60  | ΚΩ   |  |
| R <sub>WPD</sub> | СС | D | Weak Pull-<br>down<br>resistance          | V <sub>DD_HV_IO</sub> = 3.3 V ± 10%                              | 19  | _     | 60  | ΚΩ   |  |

<sup>1.</sup> Maximum current when forcing a change in the pin level opposite to the pull configuration.

<sup>2.</sup> Minimum current when keeping the same pin level state than the pull configuration.

Note:

When the device enters into standby mode, the LP pads have the input buffer switched-on. As a consequence, if the pad input voltage VIN is  $V_{SS} < V_{IN} < V_{DD\_HV}$ , an additional consumption can be measured in the VDD\_HV domain. The highest consumption can be seen around mid-range (VIN  $\sim$ =VDD\_HV/2), 2-3 mA depending on process, voltage and temperature.

This situation may occur if the PAD is used as a ADC input channel, and  $V_{SS} < V_{IN} < V_{DD\_HV}$ . The applications should ensure that LP pads are always set to VDD\_HV or VSS, to avoid the extra consumption. Please refer to the device pinout IO definition excel file to identify the low-power pads which also have an ADC function.

#### 4.8.2 I/O output DC characteristics

Figure 4 provides description of output DC electrical characteristics.



Figure 4. I/O output DC electrical characteristics definition

The following tables provide DC characteristics for bidirectional pads:

- Table 12 provides output driver characteristics for I/O pads when in WEAK/SLOW configuration.
- *Table 13* provides output driver characteristics for I/O pads when in MEDIUM configuration.
- Table 14 provides output driver characteristics for I/O pads when in STRONG/FAST configuration.
- *Table 15* provides output driver characteristics for I/O pads when in VERY STRONG/VERY FAST configuration.
- Table 16 provides output driver characteristics for I/O pads when in ULTRA STRONG/ULTRA FAST configuration.

Note: 10%/90% is the default condition for any parameter if not explicitly mentioned differently.

Table 12. WEAK/SLOW I/O output characteristics

| Symbol               | ı  | С    | Parameter                                               | Conditions                                                                                          |                              | Value                                                                        |                                                                                   | Unit |   |     |    |
|----------------------|----|------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|---|-----|----|
| Syllibol             | l  |      | Parameter                                               | Conditions                                                                                          | Min                          | Тур                                                                          | Max                                                                               | Onit |   |     |    |
| V <sub>ol_W</sub>    | СС | D    | Output low<br>voltage for Weak<br>type PADs             | $I_{ol} = 0.5 \text{ mA}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _                            | _                                                                            | 0.1*V <sub>DD</sub>                                                               | V    |   |     |    |
| V <sub>oh_W</sub>    | СС | D    | Output high<br>voltage for Weak<br>type PADs            | loh = 0.5 mA<br>$V_{DD}$ = 5.0 V ± 10%<br>$V_{DD}$ = 3.3 V ± 10%                                    | 0.9*V <sub>DD</sub>          | _                                                                            | _                                                                                 | V    |   |     |    |
| _                    |    | _    | Output                                                  | V <sub>DD</sub> = 5.0 V ± 10%                                                                       | 380                          | _                                                                            | 1040                                                                              | _    |   |     |    |
| R_W                  | СС | Р    | impedance for<br>Weak type PADs                         | V <sub>DD</sub> = 3.3 V ± 10%                                                                       | 250                          | _                                                                            | 700                                                                               | Ω    |   |     |    |
| E                    | 00 | СС Т | ССТ                                                     | Т                                                                                                   | Maximum output frequency for | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10% | _                                                                                 | _    | 2 | MHz |    |
| F <sub>max_W</sub>   |    | ,    | Weak type PADs                                          | CL = 50  pF<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$               |                              | _                                                                            | 1 !                                                                               | MHz  |   |     |    |
| <b>t</b>             | CC | т    | T                                                       | CC T                                                                                                | CC T                         | Transition time<br>output pin<br>weak                                        | CL = 25  pF<br>$V_{DD} = 5.0 \text{ V} + 10\%$<br>$V_{DD} = 3.3 \text{ V} + 10\%$ | 25   | _ | 120 | ns |
| t <sub>TR_W</sub>    |    | '    | configuration,<br>10%-90%                               | CL = 50  pF<br>$V_{DD} = 5.0 \text{ V} \pm 10 \%$<br>$V_{DD} = 3.3 \text{ V} \pm 10 \%$             | 50                           | _                                                                            | 240                                                                               | ns   |   |     |    |
| t <sub>SKEW_W</sub>  | СС | Т    | Difference<br>between rise<br>and fall time,<br>90%-10% | _                                                                                                   | _                            | _                                                                            | 25                                                                                | %    |   |     |    |
| I <sub>DCMAX_W</sub> | СС | D    | Maximum DC current                                      | $V_{DD} = 5.0 \text{ V} \pm 10\%$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$                              | _                            | _                                                                            | 0.5                                                                               | mA   |   |     |    |



Table 13. MEDIUM I/O output characteristics

| Counch of            | 1      | С    | Donomoton                                               | Conditions                                                                     |                                                                                       | Value                                                                        |                     | l l m i 4                            |                               |     |   |     |
|----------------------|--------|------|---------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------|--------------------------------------|-------------------------------|-----|---|-----|
| Symbol               | l      | C    | Parameter                                               | Conditions                                                                     | Min                                                                                   | Тур                                                                          | Max                 | Unit                                 |                               |     |   |     |
| V <sub>ol_M</sub>    | СС     | D    | Output low<br>voltage for<br>Medium type<br>PADs        | $I_{ol}$ = 2.0 mA<br>$V_{DD}$ =5.0 V ± 10 %<br>$V_{DD}$ =3.3 V ± 10 %          | _                                                                                     | _                                                                            | 0.1*V <sub>DD</sub> | V                                    |                               |     |   |     |
| V <sub>oh_M</sub>    | СС     | D    | Output high<br>voltage for<br>Medium type<br>PADs       | $I_{oh}$ =2.0 mA<br>$V_{DD}$ = 5.0 V ± 10%<br>$V_{DD}$ = 3.3 V ± 10%           | 0.9*V <sub>DD</sub>                                                                   | _                                                                            | _                   | V                                    |                               |     |   |     |
|                      | M CC P |      | Output                                                  | V <sub>DD</sub> = 5.0 V ± 10%                                                  | 90                                                                                    | _                                                                            | 260                 |                                      |                               |     |   |     |
| R <sub>_M</sub>      |        | СС   |                                                         | СР                                                                             | Р                                                                                     | Р                                                                            | Р                   | impedance for<br>Medium type<br>PADs | V <sub>DD</sub> = 3.3 V ± 10% | 60  | _ | 170 |
| E                    | СС     | СС Т |                                                         | Т                                                                              | Maximum output frequency for                                                          | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10% | _                   | _                                    | 12                            | MHz |   |     |
| F <sub>max_M</sub>   |        |      | Medium type<br>PADs                                     | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10 %<br>V <sub>DD</sub> = 3.3 V ± 10 % | _                                                                                     | _                                                                            | 6                   | MHz                                  |                               |     |   |     |
| t                    | СС     | Т    | Т                                                       | Т                                                                              | Transition time output pin                                                            | CL = 25 pF<br>$V_{DD} = 5.0 V \pm 10\%$<br>$V_{DD} = 3.3 V \pm 10\%$         | 8                   | _                                    | 30                            | ns  |   |     |
| t <sub>TR_M</sub>    |        |      |                                                         | MEDIUM configuration, 10%-90%                                                  | CL = 50  pF<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | 12                                                                           | _                   | 60                                   | ns                            |     |   |     |
| t <sub>SKEW_M</sub>  | СС     | Т    | Difference<br>between rise<br>and fall time,<br>90%-10% | _                                                                              | _                                                                                     | _                                                                            | 25                  | %                                    |                               |     |   |     |
| I <sub>DCMAX_M</sub> | СС     | D    | Maximum DC current                                      | V <sub>DD</sub> = 5.0 V ± 10%<br>V <sub>DD</sub> = 3.3 V ± 10%                 | _                                                                                     | _                                                                            | 2                   | mA                                   |                               |     |   |     |

Table 14. STRONG/FAST I/O output characteristics

| Symbol            |        | С | Parameter              | Conditions                                                |     | Unit |                      |   |
|-------------------|--------|---|------------------------|-----------------------------------------------------------|-----|------|----------------------|---|
| Cymbol            | Зушьог |   |                        | Conditions                                                | Min | Тур  | Max                  |   |
| V <sub>ol_S</sub> | СС     | D | Output low voltage for | I <sub>ol</sub> = 8.0 mA<br>V <sub>DD</sub> = 5.0 V ± 10% | _   | _    | 0.1*V <sub>DD</sub>  | V |
|                   | S      |   | Strong type<br>PADs    | I <sub>ol</sub> = 5.5 mA<br>V <sub>DD</sub> =3 .3 V ± 10% | 1   | _    | 0.15*V <sub>DD</sub> | V |

Table 14. STRONG/FAST I/O output characteristics (continued)

| Correcto at           | ı  | С | Davamatav                                               | Canditions                                       |                      | Value |      | I I m i 4 |  |  |                                             |     |   |    |  |
|-----------------------|----|---|---------------------------------------------------------|--------------------------------------------------|----------------------|-------|------|-----------|--|--|---------------------------------------------|-----|---|----|--|
| Symbol                |    |   | Parameter                                               | Conditions                                       | Min                  | Тур   | Max  | - Unit    |  |  |                                             |     |   |    |  |
| V                     | СС | D | Output high voltage for                                 | $I_{oh}$ = 8.0 mA<br>$V_{DD}$ = 5.0 V ± 10%      | 0.9*V <sub>DD</sub>  | _     | _    | V         |  |  |                                             |     |   |    |  |
| V <sub>oh_S</sub>     |    |   | Strong type<br>PADs                                     | $I_{oh}$ = 5.5 mA<br>$V_{DD}$ = 3.3 V ± 10%      | 0.85*V <sub>DD</sub> | _     | _    | V         |  |  |                                             |     |   |    |  |
|                       |    |   | Output                                                  | V <sub>DD</sub> = 5.0 V ± 10%                    | 20                   | _     | 65   |           |  |  |                                             |     |   |    |  |
| R <sub>_S</sub>       | СС | Р | impedance for<br>Strong type<br>PADs                    | V <sub>DD</sub> = 3.3 V ± 10%                    | 28                   | _     | 90   | Ω         |  |  |                                             |     |   |    |  |
|                       |    |   |                                                         | CL = 25 pF<br>V <sub>DD</sub> =5.0 V ± 10%       | _                    | _     | 50   | MHz       |  |  |                                             |     |   |    |  |
| _                     | СС | Т | Maximum output frequency for                            | CL = 50  pF<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | _                    | _     | 25   | MHz       |  |  |                                             |     |   |    |  |
| F <sub>max_S</sub>    |    | ' | Strong type<br>PADs                                     | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10%      | _                    | _     | 25   | MHz       |  |  |                                             |     |   |    |  |
|                       |    |   |                                                         | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10%      | _                    | _     | 12.5 | MHz       |  |  |                                             |     |   |    |  |
|                       |    |   |                                                         | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%      | 3                    | _     | 10   | ns        |  |  |                                             |     |   |    |  |
|                       | CC | T | Transition time output pin STRONG                       | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10%      | 5                    | _     | 16   |           |  |  |                                             |     |   |    |  |
| t <sub>TR_S</sub>     |    | ' | configuration,                                          | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10%      | 1.5                  | _     | 15   |           |  |  |                                             |     |   |    |  |
|                       |    |   |                                                         |                                                  |                      |       |      |           |  |  | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | 2.5 | _ | 26 |  |
|                       | СС | D | Maximum DC                                              | V <sub>DD</sub> = 5 V ± 10%                      | _                    | _     | 8    | mA        |  |  |                                             |     |   |    |  |
| I <sub>DCMAX_</sub> s |    |   | current                                                 | V <sub>DD</sub> = 3.3 V ± 10%                    |                      |       | 5.5  |           |  |  |                                             |     |   |    |  |
| t <sub>SKEW_</sub> S  | СС | Т | Difference<br>between rise<br>and fall time,<br>90%-10% | _                                                | _                    | _     | 25   | %         |  |  |                                             |     |   |    |  |

### Table 15. VERY STRONG/VERY FAST I/O output characteristics

| Symbol            |        | С | Parameter                   | Conditions                                               |     | Value |                      | Unit  |
|-------------------|--------|---|-----------------------------|----------------------------------------------------------|-----|-------|----------------------|-------|
| Symbol            | Symbol |   | i arameter                  | Conditions                                               | Min | Тур   | Max                  | Oiiit |
| V                 | СС     | 0 | Output low voltage for Very | I <sub>ol</sub> = 9.0 mA<br>V <sub>DD</sub> =5.0 V ± 10% | _   | _     | 0.1*V <sub>DD</sub>  | V     |
| V <sub>ol_V</sub> |        | D | Strong type<br>PADs         | I <sub>ol</sub> = 9.0 mA<br>V <sub>DD</sub> =3.3 V ± 10% | _   | _     | 0.15*V <sub>DD</sub> | V     |

Table 15. VERY STRONG/VERY FAST I/O output characteristics (continued)

| Counch of              | ı  | _   | Donomoton                                                                                     | Conditions                                       |                                             | Value                                       | · · · | I I m i 4 |    |
|------------------------|----|-----|-----------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------|---------------------------------------------|-------|-----------|----|
| Symbol                 |    | С   | Parameter                                                                                     | Conditions                                       | Min                                         | Тур                                         | Max   | Unit      |    |
| V                      | СС | D   | Output high voltage for Very                                                                  | $I_{oh}$ = 9.0 mA<br>$V_{DD}$ = 5.0 V ± 10%      | 0.9*V <sub>DD</sub>                         | _                                           | _     | V         |    |
| V <sub>oh_V</sub>      |    |     | Strong type<br>PADs                                                                           | $I_{oh}$ = 9.0 mA<br>$V_{DD}$ = 3.3 V ± 10%      | 0.85*V <sub>DD</sub>                        | _                                           | _     | V         |    |
|                        |    |     | Output impedance for                                                                          | V <sub>DD</sub> = 5.0 V ± 10%                    | 20                                          | _                                           | 60    |           |    |
| R_V                    | CC | Р   | Very Strong type<br>PADs                                                                      | $V_{DD} = 3.3 \text{ V} \pm 10\%$                | 18                                          | _                                           | 50    | Ω         |    |
|                        |    |     |                                                                                               | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%      | _                                           | _                                           | 50    | MHz       |    |
| _                      | 00 | Т   | Maximum output frequency for Very Strong type                                                 | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10%      | _                                           | _                                           | 25    | MHz       |    |
| F <sub>max_V</sub>     | СС | '   |                                                                                               | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10%      | _                                           | _                                           | 50    | MHz       |    |
|                        |    |     |                                                                                               | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10%      | _                                           | _                                           | 25    | MHz       |    |
|                        |    | C T | С Т                                                                                           |                                                  | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | 1                                           | _     | 6         |    |
| +                      | СС |     |                                                                                               | Т                                                | 10–90%<br>threshold<br>transition time      | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10% | 3     | _         | 12 |
| t <sub>TR_V</sub>      |    | '   | output pin VERY STRONG configuration                                                          | CL = 25  pF<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | 1.5                                         | _                                           | 6     | ns        |    |
|                        |    |     | 3                                                                                             | CL = 50  pF<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | 3                                           | _                                           | 11    |           |    |
|                        |    |     | 20–80%<br>threshold<br>transition time                                                        | CL = 25  pF<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | 0.8                                         | _                                           | 4.5   |           |    |
| t <sub>TR20-80_V</sub> | СС | Т   | output pin VERY STRONG configuration (Flexray Standard)                                       | CL = 15 pF<br>V <sub>DD</sub> = 3.3 V ± 10%      | 1                                           | _                                           | 4.5   | ns        |    |
| t <sub>TRTTL_V</sub>   | СС | Т   | TTL threshold transition time for output pin in VERY STRONG configuration (Ethernet standard) | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10%      | 0.88                                        | _                                           | 5     | ns        |    |

Table 15. VERY STRONG/VERY FAST I/O output characteristics (continued)

| Symbol                  |    | С | Parameter                                    | Conditions                                                             |     | Value   | Unit |       |
|-------------------------|----|---|----------------------------------------------|------------------------------------------------------------------------|-----|---------|------|-------|
| Symbol                  |    |   | Parameter                                    | Conditions                                                             | Min | Тур Мах |      | Uiiit |
|                         |    |   | Sum of transition time                       | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                            | _   | _       | 9    |       |
| Σt <sub>TR20-80_V</sub> | CC | Т | 20–80% output –<br>pin VERY                  | CL = 15 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                            | _   | _       | 9    | ns    |
| t <sub>SKEW_V</sub>     | СС | Т | Difference<br>between rise<br>and fall delay | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                            | 0   | _       | 1.2  | ns    |
| I <sub>DCMAX_V</sub>    | СС | D | Maximum DC current                           | $V_{DD} = 5.0 \text{ V} \pm 10\%$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _   | _       | 9    | mA    |

### Table 16. ULTRA STRONG/ULTRA FAST I/O output characteristics

| Symbol             |    | С  | Parameter                                     | Conditions                                                     |                                       | Value                                       |                      | Unit  |    |     |
|--------------------|----|----|-----------------------------------------------|----------------------------------------------------------------|---------------------------------------|---------------------------------------------|----------------------|-------|----|-----|
| Symbol             |    |    | Parameter                                     | Conditions                                                     | Min                                   | Тур                                         | Max                  | Oilit |    |     |
| .,                 | 00 | -  | Output low voltage for                        | $I_{ol} = 9.0 \text{ mA}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ | -                                     | _                                           | 0.1*V <sub>DD</sub>  | V     |    |     |
| V <sub>ol_U</sub>  | CC | D  | ULTRA<br>STRONG type<br>PADs                  | I <sub>ol</sub> = 9.0 mA<br>V <sub>DD</sub> =3.3 V ± 10%       | _                                     | _                                           | 0.15*V <sub>DD</sub> | V     |    |     |
| .,                 | 00 | -  | Output high voltage for                       | I <sub>oh</sub> = 9.0 mA<br>V <sub>DD</sub> = 5.0 V ± 10%      | 0.9*V <sub>DD</sub>                   | _                                           | _                    | V     |    |     |
| V <sub>oh_U</sub>  | CC | D  | ULTRA<br>STRONG type<br>PADs                  | I <sub>oh</sub> = 9.0 mA<br>V <sub>DD</sub> = 3.3 V ± 10%      | 0.85*V <sub>DD</sub>                  | _                                           | _                    | V     |    |     |
|                    |    |    | Output                                        | V <sub>DD</sub> = 5.0 V ± 10%                                  | 20                                    | _                                           | 60                   |       |    |     |
| R_U                | СС | Р  | impedance for<br>ULTRA<br>STRONG type<br>PADs | V <sub>DD</sub> = 3.3 V ± 10%                                  | 16                                    | _                                           | 45                   | Ω     |    |     |
|                    |    |    | Maximum output                                | CL = 8 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                     |                                       | _                                           | 125                  | MHz   |    |     |
| F <sub>max_U</sub> | СС | СТ | ССТ                                           | C T ULTRA                                                      | frequency for<br>ULTRA<br>STRONG type | CL = 25 pF<br>V <sub>DD</sub> = 5.5 V ± 10% | _                    | _     | 50 | MHz |
|                    |    |    | PADs                                          | CL = 50 pF<br>V <sub>DD</sub> = 5.5 V ± 10%                    | _                                     | _                                           | 25                   | MHz   |    |     |

Table 16. ULTRA STRONG/ULTRA FAST I/O output characteristics (continued)

| Symbol                   |    | С   | Doromotor                                                                                      | Conditions                                                                     |               | Value                                       |     | Unit |    |
|--------------------------|----|-----|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------|---------------------------------------------|-----|------|----|
| Symbol                   |    | C   | Parameter                                                                                      | Conditions                                                                     | Min           | Тур                                         | Max | Unit |    |
|                          |    |     | 10–90%                                                                                         | CL = 25 pF<br>$V_{DD} = 5.0 V \pm 10\%$                                        | 1             | _                                           | 6   |      |    |
| +                        | СС | Т   | threshold<br>transition time<br>output pin                                                     | CL = 50 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                                    | 2             | _                                           | 12  | ne   |    |
| t <sub>TR_U</sub>        |    | , I | ULTRA<br>STRONG                                                                                | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                                    | 1             | _                                           | 6   | - ns |    |
|                          |    |     |                                                                                                |                                                                                | configuration | CL = 50 pF<br>V <sub>DD</sub> = 3.3 V ± 10% | 2   | _    | 11 |
|                          |    |     | 20–80%<br>threshold<br>transition time                                                         | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                                    | 0.8           | _                                           | 4.5 |      |    |
| t <sub>TR20-80_U</sub>   | СС | Т   | output pin ULTRA STRONG configuration                                                          | CL = 8 pF<br>Td = 0.25 ns<br>Zo = 50 $\Omega$<br>V <sub>DD</sub> = 3.3 V ± 10% | _             | _                                           | 1   | ns   |    |
| t <sub>TRTTL_</sub> U    | СС | Т   | TTL threshold transition time for output pin in ULTRA STRONG configuration (Ethernet standard) | CL = 25 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                                    | 0.88          | _                                           | 5   | ns   |    |
|                          |    |     | Sum of transition time 20–80% output                                                           | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                                    |               | _                                           | 9   |      |    |
| Σt <sub>TR20-80_</sub> U | СС | Т   | pin ULTRA STRONG configuration                                                                 | CL = 15 pF<br>V <sub>DD</sub> = 3.3 V ± 10%                                    | _             | _                                           | 9   | ns   |    |
| tskew_u                  | СС | Т   | Difference<br>between rise<br>and fall delay                                                   | CL = 25 pF<br>V <sub>DD</sub> = 5.0 V ± 10%                                    | 0             | _                                           | 1.2 | ns   |    |
| I <sub>DCMAX_U</sub>     | СС | D   | Maximum DC current                                                                             | V <sub>DD</sub> = 5.0 V±10%<br>V <sub>DD</sub> = 3.3 V ± 10%                   | _             | _                                           | 9   | mA   |    |

### 4.8.3 I/O pad current specifications

The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a  $V_{DD}/V_{SS}$  supply pair as described in the device pinout Microsoft Excel file attached to the IO\_Definition document.

Table 17 provides I/O consumption figures.

In order to ensure device reliability, the average current of the I/O on a single segment should remain below the I<sub>RMSSEG</sub> maximum value.

In order to ensure device functionality, the sum of the dynamic and static current of the I/O on a single segment should remain below the  $I_{DYNSEG}$  maximum value.

Pad mapping on each segment can be optimized using the pad usage information provided on the I/O Signal Description table.

Table 17. I/O consumption

| Cours has           |    | _ | Devemater                                             | Conditions                                                                          | ,   | Value <sup>(1</sup> | )   | Unit  |
|---------------------|----|---|-------------------------------------------------------|-------------------------------------------------------------------------------------|-----|---------------------|-----|-------|
| Symbo               | )I | С | Parameter                                             | Conditions                                                                          | Min | Тур                 | Max | Unit  |
|                     |    |   | Average co                                            | nsumption <sup>(2)</sup>                                                            |     |                     |     |       |
| I <sub>RMSSEG</sub> | SR | D | Sum of all the DC I/O current within a supply segment | _                                                                                   | _   | _                   | 80  | mA    |
|                     |    |   |                                                       | $C_L = 25 \text{ pF}, 2 \text{ MHz},$<br>$V_{DD} = 5.0 \text{ V} \pm 10 \text{ \%}$ | _   | _                   | 1.1 |       |
|                     | СС | D | RMS I/O current for WEAK                              | $C_L = 50 \text{ pF}, 1 \text{ MHz},$<br>$V_{DD} = 5.0 \text{ V} \pm 10 \%$         | _   | _                   | 1.1 | mA    |
| I <sub>RMS_W</sub>  |    |   | configuration                                         | $C_L$ = 25 pF, 2 MHz,<br>$V_{DD}$ = 3.3 V ± 10 %                                    | _   | _                   | 1.0 | IIIA  |
|                     |    |   |                                                       | $C_L = 25 \text{ pF}, 1 \text{ MHz},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$          | _   | _                   | 1.0 |       |
|                     |    |   |                                                       | $C_L$ = 25 pF, 12 MHz,<br>$V_{DD}$ = 5.0 V ± 10%                                    |     | _                   | 5.5 |       |
|                     | СС | D | RMS I/O current for MEDIUM                            | $C_L = 50 \text{ pF, } 6 \text{ MHz,}$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$         |     | _                   | 5.5 | mA    |
| I <sub>RMS_M</sub>  |    |   | configuration                                         | $C_L$ = 25 pF, 12 MHz,<br>$V_{DD}$ = 3.3 V ± 10%                                    |     | _                   | 4.2 | IIIA  |
|                     |    |   |                                                       | $C_L = 25 \text{ pF}, 6 \text{ MHz},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$          | _   | _                   | 4.2 |       |
|                     |    |   |                                                       | $C_L$ = 25 pF, 50 MHz,<br>$V_{DD}$ = 5.0 V ± 10%                                    | _   | _                   | 21  |       |
| Januara             | СС | D | RMS I/O current for STRONG                            | $C_L = 50 \text{ pF}, 25 \text{ MHz},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$         | _   | _                   | 21  | mA    |
| I <sub>RMS_S</sub>  |    |   | configuration                                         | $C_L$ = 25 pF, 25 MHz,<br>$V_{DD}$ = 3.3 V ± 10%                                    | _   | _                   | 10  | IIIA  |
|                     |    |   |                                                       | $C_L$ = 25 pF, 12.5 MHz,<br>$V_{DD}$ = 3.3 V ± 10%                                  | _   | _                   | 10  |       |
|                     |    |   |                                                       | $C_L$ = 25 pF, 50 MHz,<br>$V_{DD}$ = 5.0 V ± 10%                                    |     |                     | 23  |       |
| lave v              | СС | D | RMS I/O current for VERY                              | $C_L = 50 \text{ pF}, 25 \text{ MHz},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$         |     | _                   | 23  | mA    |
| I <sub>RMS_V</sub>  |    |   | STRONG configuration                                  | $C_L$ = 25 pF, 50 MHz,<br>$V_{DD}$ = 3.3 V ± 10%                                    |     | _                   | 16  | 111/7 |
|                     |    |   |                                                       | $C_L$ = 25 pF, 25 MHz,<br>$V_{DD}$ = 3.3 V ± 10%                                    | _   | _                   | 16  |       |



Table 17. I/O consumption (continued)

| Curreles              |    | С                    | Parameter                                              | Conditions                                                 | ,                                     | Value <sup>(1</sup> | )    | Unit |  |
|-----------------------|----|----------------------|--------------------------------------------------------|------------------------------------------------------------|---------------------------------------|---------------------|------|------|--|
| Symbo                 | ·I | ٥                    | Parameter                                              | Conditions                                                 | Min                                   | Тур                 | Max  | Unit |  |
|                       |    |                      |                                                        | $C_L$ = 25 pF, 50 MHz,<br>$V_{DD}$ = 5.0 V ± 10%           | _                                     | _                   | 23   |      |  |
| I <sub>RMS_U</sub>    | СС | D                    | RMS I/O current for ULTRA STRONG configuration         | $C_L$ = 50 pF, 25 MHz,<br>$V_{DD}$ = 5.0 V ± 10%           | _                                     | _                   | 23   | mA   |  |
|                       |    |                      |                                                        | $C_L$ = 12 pF (lumped),<br>125 MHz, $V_{DD}$ = 3.3 V ± 10% | _                                     | _                   | 24   |      |  |
|                       |    |                      | Dynamic co                                             | nsumption <sup>(3)</sup>                                   |                                       |                     |      |      |  |
|                       | CD | 0                    | Sum of all the dynamic and DC                          | $V_{DD} = 5.0 \text{ V} \pm 10\%$                          | _                                     | _                   | 195  | ^    |  |
| I <sub>DYN</sub> _SEG | SR | D                    | I/O current within a supply segment                    | $V_{DD} = 3.3 V \pm 10\%$                                  | _                                     | _                   | 150  | mA   |  |
|                       |    |                      |                                                        | $C_L = 25 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$     | _                                     | _                   | 16.7 |      |  |
|                       | СС | D                    | Dynamic I/O current for WEAK                           | $C_L = 50 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$     | _                                     | _                   | 16.8 | mA   |  |
| I <sub>DYN_W</sub>    | CC | D                    | configuration                                          | $C_L$ = 25 pF, $V_{DD}$ = 3.3 V ± 10%                      | _                                     | _                   | 12.9 | IIIA |  |
|                       |    |                      | $C_L = 50 \text{ pF}, V_{DD} = 3.3 \text{ V} \pm 10\%$ |                                                            | _                                     | _                   | 12.9 |      |  |
|                       |    |                      |                                                        | $C_L = 25 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$     | _                                     | _                   | 18.2 |      |  |
|                       | СС | D                    | Dynamic I/O current for                                | $C_L = 50 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$     | _                                     | _                   | 18.4 | mΛ   |  |
| I <sub>DYN_M</sub>    | CC | D                    | MEDIUM configuration                                   | $C_L$ = 25 pF, $V_{DD}$ = 3.3 V ± 10%                      | _                                     | _                   | 14.3 | · mA |  |
|                       |    |                      |                                                        | $C_L = 50 \text{ pF, V}_{DD} = 3.3 \text{ V} \pm 10\%$     | _                                     | _                   | 16.4 |      |  |
|                       |    |                      |                                                        | $C_L = 25 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$     | _                                     | _                   | 57   |      |  |
|                       | 00 | D                    | Dynamic I/O current for                                | $C_L$ = 50 pF, $V_{DD}$ = 5.0 V ± 10%                      | _                                     | _                   | 63.5 | mA   |  |
| I <sub>DYN_S</sub> CC | ט  | STRONG configuration | $C_L = 25 \text{ pF, V}_{DD} = 3.3 \text{ V} \pm 10\%$ | _                                                          | _                                     | 31                  | IIIA |      |  |
|                       |    |                      |                                                        |                                                            | $C_L$ = 50 pF, $V_{DD}$ = 3.3 V ± 10% | _                   | _    | 33.5 |  |

Table 17. I/O consumption (continued)

| Symbo              | ı  | С | Parameter                                             | Conditions                                                           | ,                                                      | Value <sup>(1</sup> | )   | Unit  |    |
|--------------------|----|---|-------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------|---------------------|-----|-------|----|
| Зупьо              | ,ı | C | Faranietei                                            | Conditions                                                           | Min                                                    | Тур                 | Max | Oilit |    |
|                    |    |   |                                                       | $C_L = 25 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$               | _                                                      | _                   | 62  |       |    |
|                    | СС | D | D Dynamic I/O current for VERY STRONG configuration   | Dynamic I/O current for VERY                                         | $C_L = 50 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$ | _                   | _   | 70    | mA |
| I <sub>DYN_V</sub> |    |   |                                                       | $C_L$ = 25 pF, $V_{DD}$ = 3.3 V ± 10%                                | _                                                      | _                   | 52  | IIIA  |    |
|                    |    |   |                                                       | $C_L$ = 50 pF, $V_{DD}$ = 3.3 V ± 10%                                | _                                                      | _                   | 55  |       |    |
|                    |    |   |                                                       | $C_L = 25 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$               | _                                                      | _                   | 62  |       |    |
| I <sub>DYN_V</sub> | СС | D | Dynamic I/O current for ULTRA<br>STRONG configuration | $C_L = 50 \text{ pF, V}_{DD} = 5.0 \text{ V} \pm 10\%$               | _                                                      | _                   | 70  | mA    |    |
|                    |    |   |                                                       | $C_L = 12 \text{ pF (lumped)},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ | _                                                      | _                   | 67  |       |    |

<sup>1.</sup> I/O current consumption specifications for the 4.5 V  $\leq$  V<sub>DD\_HV\_IO</sub>  $\leq$  5.5 V range are valid for VSIO\_[VSIO\_xx] = 1, and VSIO[VSIO\_xx] = 0 for 3.0 V  $\leq$  V<sub>DD\_HV\_IO</sub>  $\leq$  3.6 V.

<sup>2.</sup> Average consumption in one pad toggling cycle.

<sup>3.</sup> Stated maximum values represent peak consumption that lasts only a few ns during I/O transition. When possible (timed output) it is recommended to delay transition between pads by few cycles to reduce noise and consumption.

## 4.9 Reset pad (PORST) electrical characteristics

The device implements dedicated bidirectional reset pins as below specified.  $\overline{\text{PORST}}$  pin does not require active control. It is possible to implement an external pull-up to ensure correct reset exit sequence. Recommended value is 4.7 K $\Omega$ .



Figure 5. Startup Reset requirements

Figure 6 describes device behavior depending on supply signal on PORST:

- 1. PORST low pulse has too low amplitude: it is filtered by input buffer hysteresis. Device remains in current state.
- 2. PORST low pulse has too short duration: it is filtered by low pass filter. Device remains in current state.
- 3. PORST low pulse is generating a reset:
  - a) PORST low but initially filtered during at least WFRST. Device remains initially in current state.
  - b) PORST potentially filtered until WNFRST. Device state is unknown. It may either be reset or remains in current state depending on extra condition (temperature, voltage, device).
  - c) PORST asserted for longer than WNFRST. Device is under reset.



Figure 6. Noise filtering on reset signal

Table 18. Reset PAD electrical characteristics

| Symbol              | ı  | С | Parameter                           | Conditions                                                                     |      | Value |                               | Unit |
|---------------------|----|---|-------------------------------------|--------------------------------------------------------------------------------|------|-------|-------------------------------|------|
| Symbol              |    | C | Parameter                           | Conditions                                                                     | Min  | Тур   | Max                           | Unit |
| V <sub>IHRES</sub>  | SR | Р | Input high level<br>TTL             | $V_{DD\_HV} = 5.0 \text{ V} \pm 10\%$<br>$V_{DD\_HV} = 3.3 \text{ V} \pm 10\%$ | 2    | _     | V <sub>DD_HV_IO</sub><br>+0.3 | V    |
| V <sub>ILRES</sub>  | SR | Р | Input low level                     | V <sub>DD_HV</sub> = 5.0 V ± 10%                                               | -0.3 | _     | 0.8                           | V    |
|                     |    |   | TTL                                 | V <sub>DD_HV</sub> = 3.3 V ± 10%                                               | -0.3 | _     | 0.6                           |      |
| V <sub>HYSRES</sub> | СС | С | Input hysteresis                    | V <sub>DD_HV</sub> = 5.0 V ± 10%                                               | 0.3  | _     | _                             | V    |
|                     |    |   | TTL                                 | V <sub>DD_HV</sub> = 3.3 V ± 10%                                               | 0.2  | _     | _                             |      |
| V <sub>DD_POR</sub> | СС | D | Minimum supply                      | V <sub>DD_HV</sub> = 5.0 V ± 10%                                               | _    | _     | 1.6                           | V    |
|                     |    |   | for strong pull-<br>down activation | V <sub>DD_HV</sub> = 3.3 V ± 10%                                               | _    | _     | 1.05                          |      |

Table 18. Reset PAD electrical characteristics (continued)

| 0                 |    | _                                                                                  | D                                           | 0                                                                                                    |      | Value |     | 11     |
|-------------------|----|------------------------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------|------|-------|-----|--------|
| Symbo             | )[ | С                                                                                  | Parameter                                   | Conditions                                                                                           | Min  | Тур   | Max | - Unit |
| I <sub>OL_R</sub> | CC | Р                                                                                  | Strong pull-down                            | V <sub>DD_HV</sub> = 5.0 V ± 10%                                                                     | 12   | _     | _   | mA     |
|                   |    |                                                                                    | current (1)                                 | V <sub>DD_HV</sub> = 3.3 V ± 10%                                                                     | 8    | _     | _   |        |
| I <sub>WPU</sub>  | CC | Р                                                                                  | Weak pull-up current absolute value         | $V_{IN} = 1.1 V^{(2)}$<br>$V_{DD\_HV} = 5.0 V \pm 10\%$                                              | _    | _     | 130 | μΑ     |
|                   |    | Р                                                                                  | value                                       | V <sub>IN</sub> = 1.1 V<br>V <sub>DD_HV</sub> = 3.3 V ± 10%                                          | _    | _     | 70  |        |
|                   |    | Р                                                                                  |                                             | $V_{IN} = 0.69 * V_{DD\_HV\_IO}^{(3)} V_{DD\_HV} = 5.0 V \pm 10\%$                                   | 15   | _     | _   |        |
|                   | Р  | V <sub>IN</sub> = 0.69 * V <sub>DD_HV_IO</sub><br>V <sub>DD_HV</sub> = 3.3 V ± 10% | 15                                          | _                                                                                                    | _    |       |     |        |
| I <sub>WPD</sub>  | СС | Р                                                                                  | Weak pull-down<br>current absolute<br>value | $V_{IN} = 0.69 *$ $V_{DD\_HV\_IO}^{(2)}$ $V_{DD\_HV} = 5.0 V \pm 10\%$                               | _    | _     | 130 | μА     |
|                   |    | Р                                                                                  |                                             | V <sub>IN</sub> = 0.69 *<br>V <sub>DD_HV_IO</sub> <sup>(2)</sup><br>V <sub>DD_HV</sub> = 3.3 V ± 10% | _    | _     | 80  |        |
|                   |    | Р                                                                                  |                                             | $V_{IN} = 0.9 \text{ V}$<br>$V_{DD\_HV} = 5.0 \text{ V} \pm 10\%$                                    | 15   | _     | _   |        |
|                   |    | Р                                                                                  |                                             | V <sub>IN</sub> = 0.9 V<br>V <sub>DD_HVDD_HV</sub> = 3.3 V<br>± 10%                                  | 15   | _     | _   |        |
| W <sub>FRST</sub> | СС | Р                                                                                  | Input filtered                              | V <sub>DD_HV</sub> = 5.0 V ± 10%                                                                     | _    | _     | 500 | ns     |
|                   |    | Р                                                                                  | pulse                                       | V <sub>DD_HV</sub> = 3.3 V ± 10%                                                                     | _    |       | 600 |        |
| $W_{NFRST}$       | СС | Р                                                                                  | Input not filtered                          | V <sub>DD_HV</sub> = 5.0 V ± 10%                                                                     | 2000 | _     | _   | ns     |
|                   |    | Р                                                                                  | pulse                                       | V <sub>DD_HV</sub> = 3.3 V ± 10%                                                                     | 3000 | _     |     |        |

I<sub>ol r</sub> applies to PORST: Strong Pull-down is active on PHASE0 for PORST. Refer to the device pinout IO definition excel file for details regarding pin usage.

Table 19. Reset Pad state during power-up and reset

| PAD   | POWER-UP State   | RESET state    | DEFAULT state <sup>(1)</sup> | STANDBY state |
|-------|------------------|----------------|------------------------------|---------------|
| PORST | Strong pull-down | Weak pull-down | Weak pull-down               | Weak pull-up  |

Before SW Configuration. Please refer to the Device Reference Manual, Reset Generation Module (MC\_RGM) Functional Description chapter for the details of the power-up phases.



<sup>2.</sup> Maximum current when forcing a change in the pin level opposite to the pull configuration.

<sup>3.</sup> Minimum current when keeping the same pin level state than the pull configuration.

### 4.10 PLLs

Three phase-locked loop (PLL) modules are implemented to generate system, ethernet and auxiliary clocks on the device.

*Figure 7* depicts the integration of the system and auxiliary PLLs. Refer to device Reference Manual for more detailed schematic.



Figure 7. PLLs integration

#### 4.10.1 PLL0

Table 20. PLL0 electrical characteristics

| Symbol                 |    | С | Parameter                                                       | Conditions                                        |       | Value |                    | Unit  |
|------------------------|----|---|-----------------------------------------------------------------|---------------------------------------------------|-------|-------|--------------------|-------|
| Symbol                 |    |   | Parameter                                                       | Conditions                                        | Min   | Тур   | Max                | Oilit |
| f <sub>PLL0IN</sub>    | SR | _ | PLL0 input clock <sup>(1)</sup>                                 | _                                                 | 8     | _     | 44                 | MHz   |
| $\Delta_{PLL0IN}$      | SR | _ | PLL0 input clock duty cycle <sup>(1)</sup>                      | _                                                 | 40    | _     | 60                 | %     |
| f <sub>INFIN</sub>     | SR | _ | PLL0 PFD (Phase<br>Frequency Detector) input<br>clock frequency | _                                                 | 8     | _     | 20                 | MHz   |
| f <sub>PLL0VCO</sub>   | СС | Р | PLL0 VCO frequency                                              | _                                                 | 600   | _     | 1400               | MHz   |
| f <sub>PLL0PHI0</sub>  | СС | D | PLL0 output frequency                                           | _                                                 | 4.762 | _     | 400                | MHz   |
| f <sub>PLL0PHI1</sub>  | СС | D | PLL0 output clock PHI1                                          | _                                                 | 20    | _     | 175 <sup>(2)</sup> | MHz   |
| t <sub>PLL0LOCK</sub>  | СС | Р | PLL0 lock time                                                  | _                                                 | _     | _     | 100                | μs    |
| \Delta_PLLOPHIOSPJ (3) | CC | Т | PLL0_PHI0 single period jitter fPLL0IN = 20 MHz (resonator)     | f <sub>PLL0PHI0</sub> = 400 MHz,<br>6-sigma pk-pk | _     | _     | 200                | ps    |

Table 20. PLL0 electrical characteristics (continued)

| Cumbal                    |    | _ | Davameter                                                                                                     | Canditions                                                                             |     | Value |                    | Unit |
|---------------------------|----|---|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-------|--------------------|------|
| Symbol                    |    | С | Parameter                                                                                                     | Conditions                                                                             | Min | Тур   | Max                | Unit |
| \Delta_PLLOPHI1SPJ ^{(3)} | СС | D | PLL0_PHI1 single period<br>jitter<br>fplloin = 20 MHz<br>(resonator)                                          | f <sub>PLL0PHI1</sub> = 40 MHz,<br>6-sigma pk-pk                                       | _   | _     | 300 <sup>(4)</sup> | ps   |
|                           |    |   |                                                                                                               | 10 periods<br>accumulated jitter<br>(80 MHz equivalent<br>frequency), 6-sigma<br>pk-pk | _   | _     | ±250               | ps   |
| $\Delta_{PLLOLTJ}^{(3)}$  | CC | D | PLL0 output long term jitter <sup>(4)</sup> f <sub>PLL0IN</sub> = 20 MHz (resonator), VCO frequency = 800 MHz | 16 periods<br>accumulated jitter<br>(50 MHz equivalent<br>frequency), 6-sigma<br>pk-pk | ı   |       | ±300               | ps   |
|                           |    |   |                                                                                                               | long term jitter<br>(< 1 MHz equivalent<br>frequency), 6-sigma<br>pk-pk)               | _   | _     | ±500               | ps   |
| I <sub>PLL0</sub>         | СС | D | PLL0 consumption                                                                                              | FINE LOCK state                                                                        | _   |       | 6                  | mA   |

<sup>1.</sup> PLL0IN clock retrieved directly from either internal RCOSC or external FXOSC clock. Input characteristics are granted when using internal RCOSC or external oscillator is used in functional mode.

If the PLL0\_PHI1 is used as an input for PLL1, then the PLL0\_PHI1 frequency shall obey the maximum input frequency limit set for PLL1 (87.5 MHz, according to Table 21).

Jitter values reported in this table refer to the internal jitter, and do not include the contribution of the divider and the path to the output CLKOUT pin.

<sup>4.</sup> V<sub>DD\_LV</sub> noise due to application in the range V<sub>DD\_LV</sub> = 1.20 V±5%, with frequency below PLL bandwidth (40 kHz) will be filtered.

#### 4.10.2 PLL1

PLL1 is a frequency modulated PLL with Spread Spectrum Clock Generation (SSCG) support.

Value C **Conditions** Symbol **Parameter** Unit Min Max Тур PLL1 input clock<sup>(1)</sup> f<sub>PLL1IN</sub> SR 37.5 87.5 MHz PLL1 input clock duty SR 35 65 %  $\Delta_{\mathsf{PLL1IN}}$ cvcle<sup>(1)</sup> PLL1 PFD (Phase SR Frequency Detector) 37.5 87.5 MHz f<sub>INFIN</sub> input clock frequency CC Ρ PLL1 VCO frequency 600 1400 MHz f<sub>PLL1VCO</sub> F<sub>SYS</sub><sup>(2)</sup> CC D PLL1 output clock PHI0 4.762 MHz f<sub>PLL1PHI0</sub> CC Ρ PLL1 lock time t<sub>PLL1LOCK</sub> μs PLL1 modulation CC Т 250 f<sub>PLL1MOD</sub> kH<sub>2</sub> frequency Center spread<sup>(3)</sup> 0.25 2 % PLL1 modulation depth CC Т  $|\delta_{PLL1MOD}|$ (when enabled) Down spread 4 0.5 % PLL1 PHI0 single period  $|\Delta_{\mathsf{PLL1PHI0SPJ}}|$ f<sub>PLL1PHI0</sub> = 500<sup>(5)</sup> CC Т ns peak to peak jitter 200 MHz, 6-sigma CC D PLL1 consumption FINE LOCK state 5 mΑ I<sub>PLL1</sub>

Table 21. PLL1 electrical characteristics

#### 4.10.3 PLL ETH

This PLL provides a clock that is not frequency modulated to Ethernet1 IP for managing Delay-on-Source for its Tx clock. The input sources for PLL\_ETH are:

- 1. XOSC
- 2. ETH1 RX clock div1/div5 based on speed
- 3. Divided clock from PLL0, derived from CGM AC2 DC1

Note:

PLL\_ETH is another instance of PLL0 so the electrical characteristics for PLL\_ETH are similar to PLL0, the main difference is PHI0 has to be programmed always to generate 500 MHz.

<sup>1.</sup> PLL1IN clock retrieved directly from either internal PLL0 or external FXOSC clock. Input characteristics are granted when using internal PPL0 or external oscillator is used in functional mode.

<sup>2.</sup> Refer to Section 4.3: Operating conditions for the maximum operating frequency.

The device maximum operating frequency F<sub>SYS</sub> (max) includes the frequency modulation. If center modulation is selected, the FSYS must be below the maximum by MD (Modulation Depth Percentage), such that FSYS(max)=FSYS(1+MD%). Refer to the Reference Manual for the PLL programming details.

<sup>4.</sup> Jitter values reported in this table refer to the internal jitter, and do not include the contribution of the divider and the path to the output CLKOUT pin.

<sup>5. 1.25</sup> V $\pm$ 5%, application noise below 40 kHz at V $_{DD\_LV}$  pin - no frequency modulation.

## 4.11 Oscillators

## 4.11.1 Crystal oscillator 40 MHz

Table 22. External 40 MHz oscillator electrical specifications

| 0                    |     |   | D                                                                         | 0                                                      | V                       | alue                       | 1114 |
|----------------------|-----|---|---------------------------------------------------------------------------|--------------------------------------------------------|-------------------------|----------------------------|------|
| Symbo                | ) I | С | Parameter                                                                 | Conditions                                             | Min                     | Max                        | Unit |
| f <sub>XTAL</sub>    | СС  | D | Crystal Frequency                                                         | _                                                      | 4 <sup>(2)</sup>        | 8                          | MHz  |
|                      |     |   | Range <sup>(1)</sup>                                                      |                                                        | >8                      | 20                         |      |
|                      |     |   |                                                                           |                                                        | >20                     | 40                         |      |
| t <sub>cst</sub>     | CC  | Т | Crystal start-up time (3),(4)                                             | T <sub>J</sub> = 150 °C                                | _                       | 5                          | ms   |
| t <sub>rec</sub>     | CC  | D | Crystal recovery time <sup>(5)</sup>                                      | _                                                      | _                       | 0.5                        | ms   |
| $V_{IHEXT}$          | CC  | D | EXTAL input high<br>voltage <sup>(6)</sup> (External<br>Reference)        | V <sub>REF</sub> = 0.29 * V <sub>DD_HV_OSC</sub>       | V <sub>REF</sub> + 0.75 | _                          | V    |
| V <sub>ILEXT</sub>   | CC  | D | EXTAL input low<br>voltage <sup>(6)</sup> (External<br>Reference)         | V <sub>REF</sub> = 0.29 * V <sub>DD_HV_OSC</sub>       | _                       | V <sub>REF</sub> -<br>0.75 | V    |
| C <sub>S_EXTAL</sub> | CC  | D | Total on-chip stray<br>capacitance on EXTAL<br>pin <sup>(7)</sup>         | _                                                      | 3                       | 7                          | pF   |
| C <sub>S_XTAL</sub>  | СС  | D | Total on-chip stray<br>capacitance on XTAL<br>pin <sup>(7)</sup>          | _                                                      | 3                       | 7                          | pF   |
| g <sub>m</sub>       | СС  | Р | Oscillator<br>Transconductance                                            | f <sub>XTAL</sub> = 4 - 8 MHz<br>freq_sel[2:0] = 000   | 3.9                     | 13.6                       | mA/V |
|                      |     | D |                                                                           | f <sub>XTAL</sub> = 5 - 10 MHz<br>freq_sel[2:0] = 001  | 5                       | 17.5                       |      |
|                      |     | D |                                                                           | f <sub>XTAL</sub> = 10 - 15 MHz<br>freq_sel[2:0] = 010 | 8.6                     | 29.3                       |      |
|                      |     | Р |                                                                           | f <sub>XTAL</sub> = 15 - 20 MHz<br>freq_sel[2:0] = 011 | 14.4                    | 48                         |      |
|                      |     | D |                                                                           | f <sub>XTAL</sub> = 20 - 25 MHz<br>freq_sel[2:0] = 100 | 21.2                    | 69                         |      |
|                      |     | D |                                                                           | f <sub>XTAL</sub> = 25 – 30 MHz<br>freq_sel[2:0] = 101 | 27                      | 86                         |      |
|                      |     | D |                                                                           | f <sub>XTAL</sub> = 30 - 35 MHz<br>freq_sel[2:0] = 110 | 33.5                    | 115                        |      |
|                      |     | Р |                                                                           | f <sub>XTAL</sub> = 35 - 40 MHz<br>freq_sel[2:0] = 111 | 33.5                    | 115                        |      |
| V <sub>EXTAL</sub>   | CC  | D | Oscillation Amplitude on<br>the EXTAL pin after<br>startup <sup>(8)</sup> | T <sub>J</sub> = -40 °C to 150 °C                      | 0.5                     | 1.8                        | V    |

| Symbol            |    | С | Parameter                       | Conditions                        | V       | alue | Unit |
|-------------------|----|---|---------------------------------|-----------------------------------|---------|------|------|
| Symbo             | '1 |   | Parameter                       | Conditions                        | Min Max |      | Oill |
| $V_{HYS}$         | СС | D | Comparator Hysteresis           | T <sub>J</sub> = -40 °C to 150 °C | 0.1     | 1.0  | V    |
| I <sub>XTAL</sub> | CC | D | XTAL current <sup>(8),(9)</sup> | T <sub>J</sub> = -40 °C to 150 °C | _       | 14   | mA   |

Table 22. External 40 MHz oscillator electrical specifications (continued)

- 1. The range is selectable by UTEST miscellaneous DCF client XOSC\_FREQ\_SEL.
- The XTAL frequency, if used to feed the PPL0 (or PLL1), shall obey the minimum input frequency limit set for PLL0 (or PLL1).
- 3. This value is determined by the crystal manufacturer and board design, and it can potentially be higher than the maximum provided.
- 4. Proper PC board layout procedures must be followed to achieve specifications.
- Crystal recovery time is the time for the oscillator to settle to the correct frequency after adjustment of the integrated load capacitor value.
- 6. Applies to an external clock input and not to crystal mode.
- 7. See crystal manufacturer's specification for recommended load capacitor (C<sub>L</sub>) values. The external oscillator requires external load capacitors when operating from 8 MHz to 16 MHz. Account for on-chip stray capacitance (C<sub>S EXTAL</sub>/C<sub>S XTAL</sub>) and PCB capacitance when selecting a load capacitor value. When operating at 20 MHz/40 MHz, the integrated load capacitor value is selected via S/W to match the crystal manufacturer's specification, while accounting for on-chip and PCB capacitance.
- 8. Amplitude on the EXTAL pin after startup is determined by the ALC block, that is the Automatic Level Control Circuit. The function of the ALC is to provide high drive current during oscillator startup, but reduce current after oscillation in order to reduce power, distortion, and RFI, and to avoid over driving the crystal. The operating point of the ALC is dependent on the crystal value and loading conditions.
- 9. I<sub>XTAL</sub> is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded. This is the maximum current during startup of the oscillator.

### 4.11.2 Crystal Oscillator 32 kHz

Table 23. 32 kHz External Slow Oscillator electrical specifications

| Symbol              |    | С | Parameter                                         | Conditions |     | Value |     | - Unit |
|---------------------|----|---|---------------------------------------------------|------------|-----|-------|-----|--------|
| Syllibol            |    | C | Parameter                                         | Conditions | Min | Тур   | Max | - Onit |
| f <sub>sxosc</sub>  | SR | Т | Slow external<br>crystal oscillator<br>frequency  | _          | _   | 32768 | _   | Hz     |
| g <sub>msxosc</sub> | СС | Р | Slow external crystal oscillator transconductance | _          | 9.5 | _     | 32  | μA/V   |
| V <sub>sxosc</sub>  | СС | Т | Oscillation<br>Amplitude                          | _          | 0.5 | _     | 1.7 | V      |
| I <sub>sxoosc</sub> | СС | D | Oscillator consumption                            | _          | _   | _     | 9   | μА     |
| T <sub>sxosc</sub>  | СС | Т | Start up time                                     | _          | _   | _     | 2   | S      |

### 4.11.3 RC oscillator 16 MHz

Table 24. Internal RC oscillator electrical specifications

| Symbol                 |    | С | Parameter                                                | Conditions                                |            | Value        |      | Unit  |
|------------------------|----|---|----------------------------------------------------------|-------------------------------------------|------------|--------------|------|-------|
| Symbol                 |    |   | raiailletei                                              | Conditions                                | Min        | Тур          | Max  | Oilit |
| f <sub>Target</sub>    | CC | D | IRC target frequency                                     | _                                         | _          | 16           | _    | MHz   |
| δf <sub>var_noT</sub>  | CC | Р | IRC frequency variation without temperature compensation | T < 150 °C                                | <b>-</b> 5 | _            | 5    | %     |
| δf <sub>var_T</sub>    | CC | Т | IRC frequency variation with temperature compensation    | T < 150 °C                                | -3         |              | 3    | %     |
| δf <sub>var_SW</sub>   |    | Т | IRC software trimming accuracy                           | Trimming temperature                      | -0.5       | <u>+</u> 0.3 | 0.5  | %     |
| T <sub>start_noT</sub> | CC | Т | Startup time to reach within f <sub>var_noT</sub>        | Factory<br>trimming<br>already<br>applied | _          | _            | 5    | μs    |
| T <sub>start_T</sub>   | CC | Т | Startup time to reach within f <sub>var_T</sub>          | Factory<br>trimming<br>already<br>applied | _          | _            | 120  | μs    |
| I <sub>FIRC</sub>      | CC | Т | Current consumption on HV power supply <sup>(1)</sup>    | After T <sub>start_T</sub>                | _          | _            | 1200 | μA    |

<sup>1.</sup> The actual consumption difference can be higher due to additional consumption of core logic clocked by RCOSC16M.

# 4.11.4 Low power RC oscillator

Table 25. 1024 kHz internal RC oscillator electrical characteristics

| Symbol              |    | С | Parameter                                                          | Conditions             |            | Value |     | Unit  |
|---------------------|----|---|--------------------------------------------------------------------|------------------------|------------|-------|-----|-------|
| Syllibol            |    | C | Parameter                                                          | Conditions             | Min        | Тур   | Max | UIIIL |
| F <sub>sirc</sub>   | CC | Т | Slow Internal<br>RC oscillator<br>frequency                        | _                      | _          | 1024  | _   | kHz   |
| δf <sub>var_T</sub> | СС | Р | Frequency variation across temperature                             | –40 °C < T <<br>150 °C | -9         | _     | +9  | %     |
| δf <sub>var_V</sub> | СС | Р | Frequency variation across voltage                                 | –40 °C < T <<br>150 °C | <b>-</b> 5 | _     | +5  | %     |
| I <sub>sirc</sub>   | СС | Т | Slow Internal<br>RC oscillator<br>current                          | T = 55 °C              | _          | _     | 6   | μА    |
| T <sub>sirc</sub>   | CC | T | Start up time,<br>after switching<br>ON the internal<br>regulator. | _                      | _          | _     | 12  | μS    |

## 4.12 ADC system

### 4.12.1 ADC input description

Figure 8 shows the input equivalent circuit for SARn and SARB channels.

Figure 8. Input equivalent circuit (Fast SARn and SARB channels)



All specifications in the following table valid for the full input voltage range for the analog inputs.

Table 26. ADC pin specification

| Symbol              |    | С | Parameter                                                                                    | Conditions                                                                                          | Val   | lue        | Unit     |
|---------------------|----|---|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------|------------|----------|
| Symbol              |    |   | Parameter                                                                                    | Conditions                                                                                          | Min   | Max        | Ullit    |
| R <sub>20KΩ</sub>   | СС | D | Internal voltage reference source impedance.                                                 | _                                                                                                   | 16 30 |            | ΚΩ       |
| I <sub>LKG</sub>    | СС | _ | Input leakage current, two ADC channels on input-only pin.                                   | See IO chapter <i>Table 10: I/O input electrical characteristics</i> , parameter I <sub>LKG</sub> . |       |            |          |
| I <sub>INJ1</sub>   | SR | _ | Injection current on analog input preserving functionality at full or degraded performances. | See Operating Conditions  Operating conditions, I <sub>INJ1</sub>                                   |       |            |          |
| C <sub>HV_ADC</sub> | SR | D | V <sub>DD_HV_ADV</sub> external capacitance.                                                 | See Power Management components integration, C                                                      |       |            | External |
| C <sub>P1</sub>     | СС | D | Pad capacitance                                                                              | See IO chapter <i>Table 10: In characteristics</i> , parameter                                      |       | electrical | 1        |

Value C **Conditions** Unit **Symbol Parameter** Min Max SARB channels 2 CC SARn 10-bit channels 0.5 pF C<sub>P2</sub> Internal routing capacitance SARn 12-bit channels 1 5 SARn 12bit CC рF  $C_S$ SAR ADC sampling capacitance SARn 10bit 2 SARB channels 0 1.8 R<sub>SWn</sub> CC Analog switches resistance SARn 10-bit channels 0 8.0  $k\Omega$ SARn 12-bit channels 0 1.8 SARn 12bit 8.0 ADC input analog switches CC D  $k\Omega$  $R_{AD}$ resistance SARn 10bit 3.2 CC D Common mode switch resistance  $k\Omega$ **R**CMSW Sum of the two 9 resistances Common mode resistive ladder **R**CMRL CC D  $k\Omega$  $V_{DD_{HV_{IO}}} = 5.0 \text{ V} \pm 10\%$ Discharge resistance for ADC 300 W R<sub>SAFEPD</sub><sup>(1)</sup> CC D input-only pins (strong pull-down  $V_{DD_{-}HV_{-}IO} = 3.3 \text{ V} \pm 10\%$ 500 W for safety) A<sub>BGAP</sub> CC D ADC digital bandgap accuracy -1.5 +1.5 To preserve the accuracy of the ADC, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high frequency characteristics at the input pin of the device can be External capacitance at the pad  $\mathsf{C}_{\mathsf{EXT}}$ SR effective: the capacitor should be as large as input pin possible. This capacitor contributes to attenuating the noise present on the input pin. The impedance relative to the signal source can limit the ADC's sample rate.

Table 26. ADC pin specification (continued)

#### 4.12.2 SAR ADC 12 bit electrical specification

The SARn ADCs are 12-bit Successive Approximation Register analog-to-digital converters with full capacitive DAC. The SARn architecture allows input channel multiplexing.

Note:

The functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maximum may affect device reliability or cause permanent damage to the device.

<sup>.</sup> It enables discharge of up to 100 nF from 5 V every 300 ms. Refer to the device pinout Microsoft Excel file attached to the IO\_Definition document for the pads supporting it.

Table 27. SARn ADC electrical specification

| Completel                |     | • | Parameter                                   | Conditions                                                                                            | Va                  | lue   | l l m i 4 |
|--------------------------|-----|---|---------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------|-------|-----------|
| Symbol                   |     | С | Parameter                                   | Conditions                                                                                            | Min                 | Max   | - Unit    |
| f                        | SR  | Р | Clock frequency                             | Standard frequency mode                                                                               | 7.5                 | 13.33 | MHz       |
| f <sub>ADCK</sub>        | SIX | Т | Clock frequency                             | High frequency mode                                                                                   | >13.33              | 16.0  | IVII IZ   |
| t <sub>ADCINIT</sub>     | SR  | _ | ADC initialization time                     | _                                                                                                     | 1.5                 | _     | μs        |
| t <sub>ADCBIASINIT</sub> | SR  | _ | ADC BIAS initialization time                | _                                                                                                     | 5                   | _     | μs        |
| 4                        | SR  | Т | ADC decharge time                           | Fast SAR                                                                                              | 1/f <sub>ADCK</sub> | _     |           |
| <sup>t</sup> ADCPRECH    | SK  | ı | ADC decharge time                           | Slow SAR (SARDAC_B)                                                                                   | 2/f <sub>ADCK</sub> | _     | μs        |
| $\Delta V_{PRECH}$       | SR  | D | Decharge voltage precision                  | T <sub>J</sub> < 150 °C                                                                               | 0                   | 0.25  | ٧         |
| $R_{20K\Omega}$          | СС  | D | Internal voltage reference source impedance | _                                                                                                     | 16                  | 30    | ΚΩ        |
| ΔV <sub>INTREF</sub>     | СС  | Р | Internal reference voltage precision        | Applies to all internal reference points (Vss_Hv_ADR, 1/3 * VDD_Hv_ADR, 2/3 * VDD_Hv_ADR, VDD_Hv_ADR) | -0.20               | 0.20  | V         |

Table 27. SARn ADC electrical specification (continued)

| O                                   |     |   | Barrary at an                  | 0                                                                                                           | Va                   | lue  | 11!4 |
|-------------------------------------|-----|---|--------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------|------|------|
| Symbol                              |     | С | Parameter                      | Conditions                                                                                                  | Min                  | Max  | Unit |
|                                     |     | Р |                                | Fast SAR – 12-bit configuration                                                                             | 6/f <sub>ADCK</sub>  |      |      |
|                                     |     |   |                                | Fast SAR – 10-bit configuration mode 1 <sup>(2)</sup> (Standard frequency mode only)                        | 6/f <sub>ADCK</sub>  |      |      |
|                                     |     |   |                                | Fast SAR – 10-bit configuration mode 2 <sup>(3)</sup> (Standard frequency mode only)                        | 5/f <sub>ADCK</sub>  |      |      |
|                                     |     |   |                                | Fast SAR – 10-bit configuration mode 3 <sup>(4)</sup> (High frequency mode only)                            | 6/f <sub>ADCK</sub>  |      |      |
|                                     |     |   |                                | Slow SAR (SARADC_B)–<br>12-bit configuration                                                                | 12/f <sub>ADCK</sub> |      |      |
| t <sub>ADCSAMPLE</sub>              | SR  | D | ADC sample time <sup>(1)</sup> | Slow SAR (SARADC_B)– 10-bit configuration mode 1 <sup>(2)</sup> (Standard frequency mode only)              | 12/f <sub>ADCK</sub> | _    | μs   |
|                                     |     |   |                                | Slow SAR (SARADC_B) –<br>10-bit configuration mode<br>2 <sup>(3)</sup><br>(Standard frequency mode<br>only) | 10/f <sub>ADCK</sub> |      |      |
|                                     |     |   |                                | Slow SAR (SARADC_B) –<br>10-bit configuration mode<br>3 <sup>(4)</sup><br>(High frequency mode only)        | 12/f <sub>ADCK</sub> |      |      |
|                                     |     |   |                                | Conversion of BIAS test channels through 20 $k\Omega$ input.                                                | 40/f <sub>ADCK</sub> |      |      |
| t                                   | SR  | Р | ADC evaluation time            | 12-bit configuration                                                                                        | 12/f <sub>ADCK</sub> |      | 116  |
| <sup>t</sup> ADCEVAL                | JIN | D | ADO evaluation time            | 10-bit configuration                                                                                        | 10/f <sub>ADCK</sub> | _    | – µs |
| I <sub>ADCREFH</sub> (5),(6)        | СС  | Т | ADC high reference current     | Run mode (average across all codes)                                                                         | _                    | 7    | μA   |
|                                     |     |   | 23.1011                        | Power Down mode                                                                                             | _                    | 1    |      |
| I <sub>ADCREFL</sub> <sup>(6)</sup> | СС  | D | ADC low reference              | Run mode $V_{DD\_HV\_ADR\_S} \le 5.5 \text{ V}$                                                             | _                    | 15   | μA   |
| 'ADCREFL` ´                         |     | ט | current                        | Power Down mode $V_{DD_HV\_ADR\_S} \le 5.5 \text{ V}$                                                       | _                    | 1    | μΑ   |
| 1 (6)                               | СС  | Р | V <sub>DD HV ADV</sub> power   | Run mode                                                                                                    | _                    | 4.0  | mA   |
| I <sub>ADV_S</sub> <sup>(6)</sup>   |     | D | supply current                 | Power Down mode                                                                                             |                      | 0.04 | IIIA |



Table 27. SARn ADC electrical specification (continued)

| 0h a l               |                        |      | Barrara da r                                    | O andiki ana                                                                                       | Va                                                                                                                                                                                                                                                | lue   | 11     |                                           |                                                                                                                                     |                           |      |       |     |
|----------------------|------------------------|------|-------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|-------|-----|
| Symbol               |                        | С    | Parameter                                       | Conditions                                                                                         | Min                                                                                                                                                                                                                                               | Max   | - Unit |                                           |                                                                                                                                     |                           |      |       |     |
|                      |                        | Т    |                                                 | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V        | -4                                                                                                                                                                                                                                                | 4     |        |                                           |                                                                                                                                     |                           |      |       |     |
|                      | E <sub>12</sub> CC     | cc   | Р                                               | Total unadjusted error                                                                             | $T_J$ < 150 °C,<br>$V_{DD\_HV\_ADV}$ > 3 V,<br>$V_{DD\_HV\_ADR\_S}$ > 3 V                                                                                                                                                                         | -6    | 6      | - LSB                                     |                                                                                                                                     |                           |      |       |     |
| TUE <sub>12</sub>    |                        |      | CC                                              | CC                                                                                                 | CC                                                                                                                                                                                                                                                | CC    | Т      | in 12-bit<br>configuration <sup>(7)</sup> | $T_J < 150 ^{\circ}\text{C},$<br>$V_{DD\_HV\_ADV} > 3 ^{\vee}\text{V},$<br>$3 ^{\vee}\text{V}_{DD\_HV\_ADR\_S} > 2 ^{\vee}\text{V}$ | -6                        | 6    | (12b) |     |
|                      |                        | D    | D                                               |                                                                                                    | High frequency mode, T <sub>J</sub> < 150 °C, V <sub>DD_HV_ADV</sub> > 3 V, V <sub>DD_HV_ADR_S</sub> > 3 V                                                                                                                                        | -12   | 12     |                                           |                                                                                                                                     |                           |      |       |     |
|                      | TUE <sub>10</sub> CC - | cc - | D                                               |                                                                                                    | $\label{eq:mode_state} \begin{split} &\text{Mode 1, T}_{\text{J}} < 150 ^{\circ}\text{C,} \\ &\text{V}_{\text{DD}}_{\text{HV}}_{\text{ADV}} > 3 \text{ V} \\ &\text{V}_{\text{DD}}_{\text{HV}}_{\text{ADR}}_{\text{S}} > 3 \text{ V} \end{split}$ | -1.5  | 1.5    |                                           |                                                                                                                                     |                           |      |       |     |
| TUE <sub>10</sub> CC |                        |      | D Total unadjusted error Total unadjusted error | CC                                                                                                 | CC                                                                                                                                                                                                                                                | 00    | 00     | D                                         |                                                                                                                                     | $V_{DD\_HV\_ADV} > 3 V$ , | -2.0 | 2.0   | LSB |
|                      |                        |      |                                                 | -3.0                                                                                               | 3.0                                                                                                                                                                                                                                               | (10b) |        |                                           |                                                                                                                                     |                           |      |       |     |
|                      |                        | С    |                                                 | Mode 3, T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V<br>V <sub>DD_HV_ADR_S</sub> > 3 V | -4.0                                                                                                                                                                                                                                              | 4.0   |        |                                           |                                                                                                                                     |                           |      |       |     |

Table 27. SARn ADC electrical specification (continued)

| 0                   |    |   | Barranta                                                                                      | 0                                                                                                                                                           | Va         | lue | 11.24        |
|---------------------|----|---|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|--------------|
| Symbol              |    | С | Parameter                                                                                     | Conditions                                                                                                                                                  | Min        | Max | Unit         |
|                     |    |   |                                                                                               | $V_{IN} < V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV}$<br>$\in [0:25 \text{ mV}]$                                                                | -1         | 1   |              |
|                     |    |   |                                                                                               | $\begin{array}{c} V_{\text{IN}} < V_{\text{DD\_HV\_ADV}} \\ V_{\text{DD\_HV\_ADR}} - V_{\text{DD\_HV\_ADV}} \\ \in [25:50 \text{ mV}] \end{array}$          | -2         | 2   |              |
|                     |    |   |                                                                                               | $ \begin{aligned} & V_{\text{IN}} < V_{\text{DD\_HV\_ADV}} \\ & V_{\text{DD\_HV\_ADR}} - V_{\text{DD\_HV\_ADV}} \\ & \in [50:75 \text{ mV}] \end{aligned} $ | -4         | 4   |              |
|                     |    |   |                                                                                               | $ \begin{vmatrix} V_{\text{IN}} < V_{\text{DD\_HV\_ADV}} \\ V_{\text{DD\_HV\_ADR}} - V_{\text{DD\_HV\_ADV}} \\ \in [75:100 \text{ mV}] \end{vmatrix} $      | <b>–</b> 6 | 6   |              |
| ΔTUE <sub>12</sub>  | СС | D | TUE degradation due to V <sub>DD_HV_ADR</sub> offset with respect to V <sub>DD_HV_ADV</sub>   | $ \begin{vmatrix} V_{DD\_HV\_ADV} < V_{IN} < \\ V_{DD\_HV\_ADR} \\ V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ \in [0:25 \text{ mV}] $                             | -2.5       | 2.5 | LSB<br>(12b) |
|                     |    |   |                                                                                               | $ \begin{vmatrix} V_{DD\_HV\_ADV} < V_{IN} < \\ V_{DD\_HV\_ADR} \\ V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ \in [25:50 \text{ mV}] $                            | -4         | 4   |              |
|                     |    |   |                                                                                               | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ & \in [50:75 \text{ mV}] \end{aligned}$        | -7         | 7   |              |
|                     |    |   |                                                                                               | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \\ & \in [75:100 \text{ mV}] \end{aligned}$       | -12        | 12  |              |
| TUE <sub>INJ2</sub> | СС | Т | TUE degradation addition, due to current injection in I <sub>INJ2</sub> range. <sup>(8)</sup> | See Operating Conditions chapter Table 5, I <sub>INJ2</sub> parameter.                                                                                      | -          | -8  | LSB          |
| DNL <sup>(9)</sup>  | СС | Р | Differential non-                                                                             | Standard frequency mode,<br>V <sub>DD_HV_ADV</sub> > 4 V<br>V <sub>DD_HV_ADR_S</sub> > 4 V                                                                  | -1         | 2   | LSB          |
| DITE                |    | Т | linearity                                                                                     | High frequency mode, V <sub>DD_HV_ADV</sub> > 4 V V <sub>DD_HV_ADR_S</sub> > 4 V                                                                            | -1         | 2   | (12b)        |

<sup>1.</sup> Minimum ADC sample times are dependent on adequate charge transfer from the external driving circuit to the internal sample capacitor. The time constant of the entire circuit must allow the sampling capacitor to charge within 1/2 LSB within the sampling window. Refer to Figure 8 for models of the internal ADC circuit, and the values to use in external RC sizing and calculating the sampling window duration.

<sup>3.</sup> Mode2: 5 sampling cycles + 10 conversion cycles at 13.33 MHz.



<sup>2.</sup> Mode1: 6 sampling cycles + 10 conversion cycles at 13.33 MHz.

- 4. Mode3: 6 sampling cycles + 10 conversion cycles at 16 MHz.
- I<sub>ADCREFH</sub> and I<sub>ADCREFL</sub> are independent from ADC clock frequency. It depends on conversion rate: consumption is driven by the transfer of charge between internal capacitances during the conversion.
- 6. Current parameter values are for a single ADC.
- 7. TUE is granted with injection current within the range defined in Table 26, for parameters classified as T and D.
- 8. All channels of all SAR-ADC12bit and SAR-ADC10bit are impacted with same degradation, independently from the ADC and the channel subject to current injection.
- 9. DNL is granted with injection current within the range defined in Table 26, for parameters classified as T and D.

### 4.12.3 SAR ADC 10 bit electrical specification

The ADC comparators are 10-bit Successive Approximation Register analog-to-digital converters with full capacitive DAC. The SARn architecture allows input channel multiplexing.

Note:

The functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maximum may affect device reliability or cause permanent damage to the device.

Table 28. ADC-Comparator electrical specification

| Complete                                   |    | С   | Downwater.                         | Conditions                             | Val                                | ue    | Unit  |
|--------------------------------------------|----|-----|------------------------------------|----------------------------------------|------------------------------------|-------|-------|
| Symbol                                     |    |     | Parameter                          | Conditions                             | Min                                | Max   | Unit  |
| £                                          | SR | Р   | Clask fraguency                    | Standard frequency mode                | 7.5                                | 13.33 | MHz   |
| f <sub>ADCK</sub>                          | SK | Т   | Clock frequency                    | High frequency mode                    | >13.33                             | 16.0  | IVITZ |
| t <sub>ADCINIT</sub>                       | SR | _   | ADC initialization time            | _                                      | 1.5                                | _     | μs    |
| t <sub>ADCBIASINIT</sub>                   | SR | _   | ADC BIAS initialization time       | _                                      | 5                                  | _     | μs    |
| t <sub>ADCINITSBY</sub>                    | SR | _   | ADC initialization time in standby | Standby Mode                           | 8                                  | _     | μs    |
| t <sub>ADCPRECH</sub>                      | SR | Т   | ADC precharge time                 | _                                      | 1/f <sub>ADCK</sub>                | _     | μs    |
| $\Delta V_{PRECH}$                         | SR | D   | Precharge voltage precision        | T <sub>J</sub> < 150 °C                | 0                                  | 0.25  | ٧     |
|                                            | SR | Р   | ADC sample time <sup>(1)</sup>     | 10-bit ADC mode, Fast channel          | 5/f <sub>ADCK</sub> <sup>(2)</sup> | _     | μs    |
| <sup>t</sup> ADCSAMPLE                     | SK | P   | ADC sample time                    | 10-bit ADC mode, Standard channel      | 6/f <sub>ADCK</sub>                | _     | μs    |
| 4                                          | SR | Р   | ADC evaluation time                | 10-bit ADC mode                        | 10/f <sub>ADCK</sub>               | _     |       |
| t <sub>ADCEVAL</sub>                       | SK | D   | ADC evaluation time                | ADC comparator mode                    | 2/f <sub>ADCK</sub>                | _     | μs    |
| . (3) (4)                                  |    |     | ADC high reference                 | Run mode<br>(average across all codes) | _                                  | 7     |       |
| I <sub>ADCREFH</sub> <sup>(3),(4)</sup> CC | CC | ; T | current                            | Power Down mode                        | _                                  | 1     | μA    |
|                                            |    |     |                                    | ADC comparator mode                    | _                                  | 19.5  |       |

Table 28. ADC-Comparator electrical specification (continued)

| Symbol                              |    | С | Parameter                              | Conditions                                                                                                 | Va  | lue  | Unit  |
|-------------------------------------|----|---|----------------------------------------|------------------------------------------------------------------------------------------------------------|-----|------|-------|
| Syllibol                            |    | C | Parameter                              | Conditions                                                                                                 | Min | Max  |       |
|                                     |    |   |                                        | Run mode $V_{DD\_HV\_ADR\_S} \le 5.5 \text{ V}$                                                            | _   | 15   |       |
| I <sub>ADCREFL</sub> <sup>(5)</sup> | CC | D | ADC low reference current              | Power Down mode $V_{DD\_HV\_ADR\_S} \le 5.5 \text{ V}$                                                     | _   | 1    | μA    |
|                                     |    |   |                                        | ADC comparator mode                                                                                        | _   | 20.5 |       |
| (5)                                 | СС | Р | V <sub>DD_HV_ADV</sub> power           | Run mode                                                                                                   | _   | 4    | mA    |
| I <sub>ADV_S</sub> <sup>(5)</sup>   | CC | D | supply current                         | Power Down mode                                                                                            | _   | 0.04 | IIIA  |
|                                     |    | Т |                                        | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V                | -2  | 2    |       |
|                                     |    | Р | Total unadjusted error                 | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>V <sub>DD_HV_ADR_S</sub> > 3 V                | -3  | 3    | LSB   |
| TUE <sub>10</sub>                   | CC | Т | in 10-bit configuration <sup>(6)</sup> | T <sub>J</sub> < 150 °C,<br>V <sub>DD_HV_ADV</sub> > 3 V,<br>3 V > V <sub>DD_HV_ADR_S</sub> > 2 V          | -3  | 3    | (10b) |
|                                     |    | D |                                        | High frequency mode, T <sub>J</sub> < 150 °C, V <sub>DD_HV_ADV</sub> > 3 V, V <sub>DD_HV_ADR_S</sub> > 3 V | -3  | 3    |       |

Table 28. ADC-Comparator electrical specification (continued)

| 0                   |    |   |                                                                                               | 0                                                                                                                                                      | Va         | lue  |              |
|---------------------|----|---|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|--------------|
| Symbol              |    | С | Parameter                                                                                     | Conditions                                                                                                                                             | Min        | Max  | - Unit       |
|                     |    |   |                                                                                               | $V_{IN} \le V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in$<br>[0:25 mV]                                                                   | -1.0       | 1.0  |              |
|                     |    |   |                                                                                               | $V_{IN} < V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in$<br>[25:50 mV]                                                                    | -2.0       | 2.0  |              |
|                     |    |   | $V_{IN} < V_{DD\_HV\_ADV}$<br>$V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in$<br>[50:75 mV]           | -3.5                                                                                                                                                   | 3.5        |      |              |
|                     |    |   |                                                                                               | $ \begin{vmatrix} V_{\text{IN}} < V_{\text{DD\_HV\_ADV}} \\ V_{\text{DD\_HV\_ADR}} - V_{\text{DD\_HV\_ADV}} \in \\ [75:100 \text{ mV}] \end{vmatrix} $ | -6.0       | 6.0  |              |
| ΔTUE <sub>10</sub>  | СС | D | TUE degradation due to V <sub>DD_HV_ADR</sub> offset with respect to V <sub>DD_HV_ADV</sub>   | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in \\ & [0:25 \text{ mV}] \end{aligned}$    | -2.5       | 2.5  | LSB<br>(10b) |
|                     |    |   |                                                                                               | $ \begin{vmatrix} V_{DD\_HV\_ADV} < V_{IN} < \\ V_{DD\_HV\_ADR} \\ V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in \\ [25:50 mV]  \end{vmatrix} $                | -4.0       | 4.0  |              |
|                     |    |   |                                                                                               | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in \\ & [50:75 \text{ mV}] \end{aligned}$   | -7.0       | 7.0  |              |
|                     |    |   |                                                                                               | $\begin{aligned} & V_{DD\_HV\_ADV} < V_{IN} < \\ & V_{DD\_HV\_ADR} \\ & V_{DD\_HV\_ADR} - V_{DD\_HV\_ADV} \in \\ & [75:100 \text{ mV}] \end{aligned}$  | -12.0      | 12.0 |              |
| TUE <sub>INJ2</sub> | СС | Т | TUE degradation addition, due to current injection in I <sub>INJ2</sub> range. <sup>(5)</sup> | See Operating Conditions chapter <i>Table 5</i> , I <sub>INJ2</sub> parameter.                                                                         | ;          | 3    | LSB          |
| DNL <sup>(7)</sup>  | СС | Р | Differential non-linearity                                                                    | Standard frequency mode, $V_{DD\_HV\_ADV} > 4 \text{ V}$ $V_{DD\_HV\_ADR\_S} > 4 \text{ V}$                                                            | <b>–</b> 1 | 2    | LSB          |
| DINE                |    | Т | std. mode                                                                                     | High frequency mode, V <sub>DD_HV_ADV</sub> > 4 V V <sub>DD_HV_ADR_S</sub> > 4 V                                                                       | -1         | 2    | (10b)        |

Minimum ADC sample times are dependent on adequate charge transfer from the external driving circuit to the internal sample capacitor. The time constant of the entire circuit must allow the sampling capacitor to charge within 1/2 LSB within the sampling window. Refer to Figure 8 for models of the internal ADC circuit, and the values to use in external RC sizing and calculating the sampling window duration.

<sup>2.</sup> In case the ADC is used as Fast Comparator the sampling time is  $t_{ADCSAMPLE} = 2/f_{ADCK}$ .

I<sub>ADCREFH</sub> and I<sub>ADCREFL</sub> are independent from ADC clock frequency. It depends on conversion rate: consumption is driven by the transfer of charge between internal capacitances during the conversion.

- 4. Current parameter values are for a single ADC.
- 5. All channels of all SAR-ADC12bit and SAR-ADC10bit are impacted with same degradation, independently from the ADC and the channel subject to current injection.
- 6. TUE is granted with injection current within the range defined in Table 26, for parameters classified as T and D.
- 7. DNL is granted with injection current within the range defined in Table 26, for parameters classified as T and D.



# 4.13 Temperature Sensor

The following table describes the temperature sensor electrical characteristics.

Table 29. Temperature sensor electrical characteristics

| Symbol            |    | С | Dovometer                    | Value Conditions       |     | Value |     |       |
|-------------------|----|---|------------------------------|------------------------|-----|-------|-----|-------|
| Symbol            |    | C | Parameter                    | Conditions             | Min | Тур   | Max | Unit  |
| _                 | СС | _ | Temperature monitoring range | _                      | -40 | _     | 150 | °C    |
| T <sub>SENS</sub> | СС | Т | Sensitivity                  | _                      | _   | 5.18  | _   | mV/°C |
| T <sub>ACC</sub>  | СС | Р | Accuracy                     | T <sub>J</sub> < 150 C | -3  | _     | 3   | °C    |

### 4.14 Power management

The power management module monitors the different power supplies as well as it generates the required internal supplies. The device can operate in the following configurations:

|                      |                                   | Table 30. I                   | OWEI IIIalia                                           | igement reg                                            | uiators                               |                                   |                                                 |
|----------------------|-----------------------------------|-------------------------------|--------------------------------------------------------|--------------------------------------------------------|---------------------------------------|-----------------------------------|-------------------------------------------------|
| Device               | External regulator <sup>(1)</sup> | Internal<br>SMPS<br>regulator | Internal<br>linear<br>regulator<br>external<br>ballast | Internal<br>linear<br>regulator<br>internal<br>ballast | Auxiliary<br>regulator <sup>(2)</sup> | Clamp<br>regulator <sup>(2)</sup> | Internal<br>standby<br>regulator <sup>(3)</sup> |
| SPC58EHx<br>SPC58NHx | х                                 | _                             | Х                                                      | _                                                      | х                                     | Х                                 | Х                                               |

Table 30. Power management regulators

### 4.14.1 Power management integration

Use the integration schemes provided below to ensure the proper device function, according to the selected regulator configuration.

The internal regulators are supplied by  $V_{DD\_HV\_IO\_MAIN}$  supply and are used to generate  $V_{DD\ LV}$  supply.

Place capacitances on the board as near as possible to the associated pins and limit the serial inductance of the board to less than 5 nH.

It is recommended to use the internal regulators only to supply the device itself.

The application can select between the internal or external regulator mode, by controlling the EXTREG\_SEL pin of the device. If EXTREG\_SEL is connected to VDD\_HV\_IO\_MAIN, the external regulator mode is selected.

In external regulator mode, the auxiliary and clamp regulators can be optionally enabled, to support the compensation of overshoots and undershoots in the supply. In internal regulator mode, the auxiliary and clamp regulators are always active.

<sup>3.</sup> Standby regulator is automatically activated when the device enters standby mode.

 $\mathsf{C}_{\mathsf{FLA}}$ VDD\_HV\_IO  $\mathsf{C}_{\mathsf{BV}}$ External Regulator VDD\_HV\_FLA BCTRL EXTREG\_SEL VSS VDD\_HV\_IO VDD\_HV\_IO  $\mathsf{C}_\mathsf{E}$  $\mathsf{C}_{\mathsf{HVn}}$ VDD\_LV VSS Aux.Reg C<sub>LVn</sub> -VSS ClampReg VSS\_HV\_ADV VDD\_HV\_ADV  $\mathbf{C}_{\mathsf{ADC}}$ 

Figure 9. External regulator mode



Figure 10. Internal regulator with external ballast mode



Figure 11. Standby regulator with external ballast mode

Table 31. External components integration

| Oh               |                   |   | D                                                                                 | O (1)                                                                                           |     | Value Min Typ Max |    | 11!4 |
|------------------|-------------------|---|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-------------------|----|------|
| Symbo            | ) <b>I</b>        | С | Parameter                                                                         | Conditions <sup>(1)</sup>                                                                       | Min |                   |    | Unit |
|                  | Common Components |   |                                                                                   |                                                                                                 |     |                   |    |      |
| C <sub>E</sub>   | SR                | D | Internal voltage regulator stability external capacitance. (2) (3)                |                                                                                                 | _   | 2× 2.2            | _  | μF   |
| R <sub>E</sub>   | SR                | D | Stability capacitor equivalent serial resistance                                  | Total resistance including board track                                                          | _   | _                 | 50 | mΩ   |
| C <sub>LVn</sub> | SR                | D | Internal voltage regulator decoupling external capacitance <sup>(2)</sup> (4) (5) | Each V <sub>DD_LV</sub> /V <sub>SS</sub> pair                                                   | _   | 47                | _  | nF   |
| R <sub>LVn</sub> | SR                | D | Stability capacitor equivalent serial resistance                                  | _                                                                                               | _   | _                 | 50 | mΩ   |
| C <sub>BV</sub>  | SR                | D | Bulk capacitance for HV supply <sup>(2)</sup>                                     | on one V <sub>DD_HV_IO_MAIN</sub> /<br>V <sub>SS</sub> pair                                     | _   | 4.7               | _  | μF   |
| C <sub>HVn</sub> | SR                | D | Decoupling capacitance for ballast and IOs <sup>(2)</sup>                         | on all V <sub>DD_HV_IO</sub> /V <sub>SS</sub> and V <sub>DD_HV_ADR</sub> /V <sub>SS</sub> pairs | _   | 100               | _  | nF   |

Table 31. External components integration (continued)

| Table on External compensation (commissa) |    |   |                                                                                              |                                         |     |       |                                   |      |
|-------------------------------------------|----|---|----------------------------------------------------------------------------------------------|-----------------------------------------|-----|-------|-----------------------------------|------|
| Sumb o                                    |    | С | Parameter                                                                                    | Conditions <sup>(1)</sup>               |     | Value |                                   | Unit |
| Symbo                                     | 1  | C | Parameter                                                                                    | Conditions                              | Min | Тур   | Max                               | Onit |
| C <sub>FLA</sub>                          | SR | D | Decoupling capacitance for Flash supply <sup>(6)</sup>                                       | _                                       | 1   | 10    |                                   | nF   |
| C <sub>ADC</sub>                          | SR | D | ADC supply external capacitance <sup>(2)</sup>                                               | $V_{DD\_HV\_ADV/}V_{SS\_HV\_ADV}$ pair. | _   | 2.2   | _                                 | μF   |
|                                           | •  |   | Internal Linear Regulator                                                                    | with External Ballast Mod               | е   |       |                                   |      |
| Q <sub>EXT</sub>                          | SR | D | Recommended external NPN transistors                                                         | NJD2873T4, BCP68                        |     |       |                                   |      |
| V <sub>Q</sub>                            | SR | D | External NPN transistor collector voltage                                                    |                                         | 2.0 |       | V <sub>DD</sub><br>HV_IO<br>_MAIN | >    |
| C <sub>B</sub>                            | SR | D | Internal voltage regulator stability external capacitance on ballast base <sup>(4) (7)</sup> | _                                       | _   | 2.2   | _                                 | μF   |
| R <sub>B</sub>                            | SR | D | Stability capacitor equivalent serial resistance                                             | Total resistance including board track  | _   | _     | 50                                | mΩ   |

- 1.  $V_{DD}$  = 3.3 V ± 10% / 5.0 V ± 10%,  $T_J$  = –40 / 150 °C, unless otherwise specified.
- 2. Recommended X7R or X5R ceramic -50% / +35% variation across process, temperature, voltage and after aging.
- 3. CE capacitance is required both in internal and external regulator mode.
- 4. For noise filtering, add a high frequency bypass capacitance of 10 nF.
- 5. For applications it is recommended to implement at least 5  $\ensuremath{\text{C}_{\text{LV}}}$  capacitances.
- 6. Recommended X7R capacitors. For noise filtering, add a high frequency bypass capacitance of 100 nF.
- 7. CB capacitance is required if only the external ballast is implemented.

## 4.14.2 Voltage regulators

Table 32. Linear regulator specifications

| Symbol               |    | С | Parameter                                                                                                                                                                                                                                                          | Conditions                         |      | Value |      | Unit |
|----------------------|----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|-------|------|------|
| Symbol               |    | ز | raiailletei                                                                                                                                                                                                                                                        | Conditions                         | Min  | Тур   | Max  | Unit |
| V                    | СС | Р | Main regulator output voltage                                                                                                                                                                                                                                      | Power-up, before trimming, no load | 1.12 | 1.20  | 1.28 | V    |
| V <sub>MREG</sub>    | СС | Р | wani regulator output voltage                                                                                                                                                                                                                                      | After trimming, maximum load       | 1.08 | 1.18  | 1.23 | V    |
| IDD <sub>MREG</sub>  | СС | Т | Main regulator current provided to $V_{DD\_LV}$ domain  The maximum current required by the device $(I_{DD\_LV})$ may exceed the maximum current which can be provided by the internal linear regulator. In this case, the internal regulator mode cannot be used. | _                                  |      | _     | 700  | mA   |
| IDD <sub>CLAMP</sub> | СС | D | Main regulator rush current sinked from V <sub>DD_HV_IO_MAIN</sub> domain during V <sub>DD_LV</sub> domain loading                                                                                                                                                 | Power-up condition                 |      | _     | 400  | mA   |
| $\Delta IDD_{MREG}$  | СС | Τ | Main regulator output current variation                                                                                                                                                                                                                            | 20 μs observation window           | -200 | _     | 200  | mA   |
| luprous-             | СС | D | Main regulator current                                                                                                                                                                                                                                             | I <sub>MREG</sub> = max            |      | _     | 22   | mA   |
| IMREGINT             |    | D | consumption                                                                                                                                                                                                                                                        | I <sub>MREG</sub> = 0 mA           | _    | _     |      | ША   |

Table 33. Auxiliary regulator specifications

| Symbol              |    | С | Parameter                                             | Conditions                              |      | Value |      | Unit  |
|---------------------|----|---|-------------------------------------------------------|-----------------------------------------|------|-------|------|-------|
| Symbol              |    |   | Parameter                                             | Conditions                              | Min  | Тур   | Max  | Unit  |
| V                   | СС | Р | Aux regulator output valtage                          | After trimming, internal regulator mode | 1.08 | 1.18  | 1.21 | V     |
| V <sub>AUX</sub>    | СС | Р | Aux regulator output voltage                          | After trimming, external regulator mode | 1.03 | 1.12  | 1.16 | V     |
| IDD <sub>AUX</sub>  | СС | Т | Aux regulator current provided to $V_{DD\_LV}$ domain | _                                       | _    | _     | 250  | mA    |
| ΔIDD <sub>AUX</sub> | СС | Т | Aux regulator current variation                       | 20 µs observation window                | 100  | _     | 100  | mA    |
|                     | СС | D | Aux regulator current                                 | I <sub>MREG</sub> = max                 | _    | _     | 1.1  | mA    |
| IAUXINT             |    | D | consumption                                           | I <sub>MREG</sub> = 0 mA                | _    | _     | 1.1  | 111/4 |

Table 34. Clamp regulator specifications

| Cumbal                |    | • | Downwater                           | Conditions                              |      |      | Unit                       |      |
|-----------------------|----|---|-------------------------------------|-----------------------------------------|------|------|----------------------------|------|
| Symbol                |    | С | Parameter                           | Conditions                              | Min  | Тур  | 1.32<br>1.39<br>100<br>0.7 | Unit |
| V                     | СС | Р | Clamp regulator output voltage      | After trimming, internal regulator mode | 1.17 | 1.21 | 1.32                       | V    |
| V <sub>CLAMP</sub>    | СС | Р | Clamp regulator output voltage      | After trimming, external regulator mode | 1.24 | 1.28 | 1.39                       | V    |
| $\Delta IDD_CLAMP$    | СС | Т | Clamp regulator current variation   | 20 µs observation window                | 100  | _    | 100                        | mA   |
| I <sub>CLAMPINT</sub> | СС | D | Clamp regulator current consumption | I <sub>MREG</sub> = 0 mA                | _    | _    | 0.7                        | mA   |

Table 35. Standby regulator specifications

| Symbol             |    | С | Parameter                                                       | Conditions                   | Value |      |      | Unit  |
|--------------------|----|---|-----------------------------------------------------------------|------------------------------|-------|------|------|-------|
| Symbol             |    | C | raiametei                                                       | Conditions                   | Min   | Тур  | Max  | Offic |
| V <sub>SBY</sub>   | СС | Р | Standby regulator output voltage                                | After trimming, maximum load | 1.02  | 1.06 | 1.26 | V     |
| IDD <sub>SBY</sub> | СС | Т | Standby regulator current provided to V <sub>DD_LV</sub> domain | _                            |       | _    | 50   | mA    |

## 4.14.3 Voltage monitors

The monitors and their associated levels for the device are given in Table 36. Figure 12 illustrates the workings of voltage monitoring threshold.



Figure 12. Voltage monitor threshold definition

Table 36. Voltage monitor electrical characteristics

| Comment of              |    | _ | Supply/Parameter <sup>(1)</sup>         | Conditions |      | Value <sup>(2)</sup> |      | 11:4 |
|-------------------------|----|---|-----------------------------------------|------------|------|----------------------|------|------|
| Symbol                  |    | С | Supply/Parameter**                      | Conditions | Min  | Тур Мах              |      | Unit |
|                         |    |   | PowerOn Rese                            | t HV       |      |                      |      |      |
| V <sub>POR200_C</sub>   | СС | Р | V <sub>DD_HV_IO_MAIN</sub>              | _          | 1.80 | 2.18                 | 2.40 | V    |
|                         |    |   | Minimum Voltage Det                     | ectors HV  |      |                      |      |      |
| V <sub>MVD270_C</sub>   | СС | Р | V <sub>DD_HV_IO_MAIN</sub>              | _          | 2.71 | 2.76                 | 2.80 | V    |
| V <sub>MVD270_F</sub>   | СС | Р | V <sub>DD_HV_FLA</sub>                  | _          | 2.71 | 2.76                 | 2.80 | V    |
| V <sub>MVD270_SBY</sub> | СС | Р | V <sub>DD_HV_IO_MAIN</sub> (in Standby) | _          | 2.71 | 2.76                 | 2.80 | V    |
|                         |    |   | Low Voltage Detec                       | tors HV    |      |                      |      |      |
| V <sub>LVD290_C</sub>   | СС | Р | V <sub>DD_HV_IO_MAIN</sub>              | _          | 2.89 | 2.94                 | 2.99 | V    |
| V <sub>LVD290_F</sub>   | СС | Р | V <sub>DD_HV_FLA</sub>                  | _          | 2.89 | 2.94                 | 2.99 | V    |
| V <sub>LVD290_IE</sub>  | СС | Р | V <sub>DD_HV_EMMC</sub>                 | _          | 2.89 | 2.94                 | 2.99 | V    |
| V <sub>LVD290_AS</sub>  | СС | Р | V <sub>DD_HV_ADV</sub> (ADCSAR pad)     | _          | 2.89 | 2.94                 | 2.99 | V    |
| V <sub>LVD290_IE1</sub> | СС | Р | V <sub>DD_HV_IO_ETH1</sub>              | _          | 2.89 | 2.94                 | 2.99 | V    |

Table 36. Voltage monitor electrical characteristics (continued)

| Symbol                     |    |   | 2 (1)                                 |            |      | Value <sup>(2)</sup> |      |      |
|----------------------------|----|---|---------------------------------------|------------|------|----------------------|------|------|
| Symbol                     |    | С | Supply/Parameter <sup>(1)</sup>       | Conditions | Min  | Тур                  | Max  | Unit |
| V <sub>LVD290_IE0</sub>    | CC | Р | V <sub>DD_HV_IO_ETH0</sub>            | _          | 2.89 | 2.94                 | 2.99 | V    |
| V <sub>LVD400_IE</sub>     | СС | Р | V <sub>DD_HV_EMMC</sub>               | _          | 4.15 | 4.23                 | 4.31 | V    |
| V <sub>LVD400_AS</sub>     | СС | Р | V <sub>DD_HV_ADV</sub> (ADCSAR pad)   | _          | 4.15 | 4.23                 | 4.31 | V    |
| V <sub>LVD400_IM</sub>     | СС | Р | V <sub>DD_HV_IO_MAIN</sub>            | _          | 4.15 | 4.23                 | 4.31 | V    |
| V <sub>LVD400_IE1</sub>    | СС | Р | V <sub>DD_HV_IO_ETH1</sub>            |            | 4.15 | 4.23                 | 4.31 | V    |
| V <sub>LVD400_IE0</sub>    | СС | Р | V <sub>DD_HV_IO_ETH0</sub>            | _          | 4.15 | 4.23                 | 4.31 | V    |
|                            |    |   | High Voltage Detec                    | ctors HV   |      |                      |      |      |
| V <sub>HVD400_C</sub>      | СС | Р | V <sub>DD_HV_IO_MAIN</sub>            |            | 3.68 | 3.75                 | 3.82 | V    |
| V <sub>HVD400_IE1</sub>    | СС | Р | V <sub>DD_HV_IO_ETH1</sub>            |            | 3.68 | 3.75                 | 3.82 | V    |
| V <sub>HVD400_IE0</sub>    | СС | Р | V <sub>DD_HV_IO_ETH0</sub>            | _          | 3.68 | 3.75                 | 3.82 | V    |
|                            |    |   | Upper Voltage Dete                    | ctors HV   |      |                      |      |      |
| V <sub>UVD600_C</sub>      | CC | Р | V <sub>DD_HV_IO_MAIN</sub>            |            | 5.72 | 5.82                 | 5.92 | V    |
| V <sub>UVD600_F</sub>      | СС | Р | $V_{DD\_HV\_FLA}$                     | _          | 5.72 | 5.82                 | 5.92 | V    |
| V <sub>UVD600_IE1</sub>    | CC | Р | V <sub>DD_HV_IO_ETH1</sub>            | _          | 5.72 | 5.82                 | 5.92 | V    |
| V <sub>UVD600_IE0</sub>    | CC | Р | V <sub>DD_HV_IO_ETH0</sub>            | _          | 5.72 | 5.82                 | 5.92 | V    |
|                            |    |   | PowerOn Rese                          | t LV       |      |                      |      |      |
| V <sub>POR031_C</sub>      | CC | Р | $V_{DD\_LV}$                          | _          | 0.29 | 0.60                 | 0.97 | V    |
|                            |    |   | Minimum Voltage De                    | tectors LV |      |                      |      |      |
| V <sub>MVD082_C</sub>      | CC | Р | $V_{DD\_LV}$                          | _          | 0.85 | 0.88                 | 0.91 | V    |
| V <sub>MVD094</sub> _C     | CC | Р | $V_{DD\_LV}$                          | _          | 0.98 | 1.00                 | 1.02 | V    |
| V <sub>MVD094_FA</sub>     | CC | Р | V <sub>DD_LV</sub> (Flash)            | _          | 1.00 | 1.02                 | 1.04 | V    |
| V <sub>MVD094_FB</sub>     | CC | Р | V <sub>DD_LV</sub> (Flash)            | _          | 1.00 | 1.02                 | 1.04 | V    |
|                            |    |   | Low Voltage Detec                     | ctors LV   |      |                      |      |      |
| V <sub>LVD100_C</sub>      | CC | Р | $V_{DD\_LV}$                          | _          | 1.06 | 1.08                 | 1.11 | V    |
| V <sub>LVD100_SB</sub>     | CC | Р | V <sub>DD_LV</sub> (In Standby)       | _          | 0.99 | 1.01                 | 1.03 | V    |
| V <sub>LVD100_F</sub>      | CC | Р | V <sub>DD_LV</sub> (Flash)            | _          | 1.08 | 1.10                 | 1.12 | V    |
|                            |    |   | High Voltage Detec                    | ctors LV   |      |                      |      |      |
| V <sub>HVD134_C</sub>      | СС | Р | $V_{DD\_LV}$                          | _          | 1.28 | 1.31                 | 1.33 | V    |
| Upper Voltage Detectors LV |    |   |                                       |            |      |                      |      |      |
| V <sub>UVD140_C</sub>      | CC | Р | $V_{DD\_LV}$                          | _          | 1.34 | 1.37                 | 1.39 | V    |
| V <sub>UVD140_F</sub>      | СС | Р | V <sub>DD_LV</sub> (Flash)            | _          | 1.34 | 1.37                 | 1.39 | V    |
|                            |    |   | Common                                |            |      |                      |      |      |
| T <sub>VMFILTER</sub>      | CC | D | Voltage monitor filter <sup>(3)</sup> | _          | 5    | _                    | 30   | μs   |



- Even if LVD/HVD monitor reaction is configurable, the application ensures that the device remains in the operative condition range, and the internal LVDx monitors are disabled by the application. Then an external voltage monitor with minimum threshold of VDD\_LV(min) = 1.08 V measured at the device pad, has to be implemented. For HVDx, if the application disables them, then they need to grant that VDD\_LV and VDD\_HV voltage levels stay withing the limitations provided in Section 4.2: Absolute maximum ratings.
- 2. The values reported are Trimmed values, where applicable.
- 3. See Figure 12. Transitions shorter than minimum are filtered. Transitions longer than maximum are not filtered, and will be delayed by T<sub>VMFILTER</sub> time. Transitions between minimum and maximum can be filtered or not filtered, according to temperature, process and voltage variations.



# 4.15 Flash memory

The following table shows the Wait State configuration.

Table 37. Wait State configuration

| APC                | RWSC | Frequency range (MHz)  |
|--------------------|------|------------------------|
|                    | 0    | f <u>&lt; 3</u> 0      |
|                    | 1    | f <u>&lt;</u> 60       |
|                    | 2    | f <u>&lt; 9</u> 0      |
| 000 <sup>(1)</sup> | 3    | f <u>&lt;</u> 120      |
|                    | 4    | f <u>&lt; 1</u> 50     |
|                    | 5    | f <u>&lt; 1</u> 80     |
|                    | 6    | f <u>&lt;</u> 200      |
|                    | 0    | f <u>&lt; 3</u> 0      |
|                    | 1    | f <u>&lt; 6</u> 0      |
|                    | 2    | f <u>&lt; 9</u> 0      |
| 100 <sup>(2)</sup> | 3    | f <u>&lt; 1</u> 20     |
|                    | 4    | f <u>&lt;</u> 150      |
|                    | 5    | f <u>&lt; 1</u> 80     |
|                    | 6    | f <u>&lt;</u> 200      |
|                    | 2    | 55 <f<u>&lt;80</f<u>   |
|                    | 3    | 55 <f<u>&lt; 120</f<u> |
| 001 <sup>(3)</sup> | 4    | 55 <f<u>&lt;150</f<u>  |
|                    | 5    | 55 <f<u>&lt;180</f<u>  |
|                    | 6    | 55 <f<u>&lt;200</f<u>  |

<sup>1.</sup> STD pipelined.

The following table shows the Program/Erase Characteristics.

<sup>2.</sup> No pipeline.

<sup>3.</sup> Pipeline with 1 Tck address anticipation.

Table 38. Flash memory program and erase specifications

|                            | Table 30. Flash men                                                                    |                    |   |              |                    | Val |                               |                 |                            |   |      |
|----------------------------|----------------------------------------------------------------------------------------|--------------------|---|--------------|--------------------|-----|-------------------------------|-----------------|----------------------------|---|------|
| Symbol                     | Characteristics <sup>(1)(2)</sup>                                                      | Typ <sup>(3)</sup> |   | Init         | ial max            |     | Typical                       | _               | etime<br>ax <sup>(5)</sup> |   | Unit |
|                            |                                                                                        | lyp (              | С | 25 °C<br>(6) | All<br>temp<br>(7) | С   | end of<br>life <sup>(4)</sup> | < 1 K<br>cycles | ≤250 K<br>cycles           | С |      |
| t <sub>dwprogram</sub>     | Double Word (64 bits) program time (Partition 0, 2 & 3)                                | 55                 | С | 130          | _                  | _   | 140                           | 6               | 50                         | С | μs   |
| t <sub>pprogram</sub>      | Page (256 bits) program time                                                           | 76                 | С | 240          | _                  | —   | 255                           | 10              | 000                        | С | μs   |
| t <sub>pprogrameep</sub>   | Page (256 bits) program time (partition 0, 2 & 3)                                      | 90                 | С | 300          | _                  | _   | 315                           | 1300            |                            | С | μs   |
| t <sub>qprogram</sub>      | Quad Page (1024 bits)<br>program time                                                  | 220                | O | 840          | 1200               | Р   | 850                           | 2000            |                            | С | μs   |
| t <sub>qprogrameep</sub>   | Quad Page (1024 bits)<br>program time (partition 0, 2 &<br>3)                          | 306                | O | 1200         | 1800               | Р   | 1270                          | 2600            |                            | C | μs   |
| t <sub>16kpperase</sub>    | 16 KB block pre-program and erase time                                                 | 190                | С | 450          | 500                | Р   | 250                           | 1000            | _                          | С | ms   |
| t <sub>32kpperase</sub>    | 32 KB block pre-program and erase time                                                 | 250                | С | 520          | 600                | Р   | 310                           | 1200            | _                          | С | ms   |
| t <sub>64kpperase</sub>    | 64 KB - Partition 0 32 KB<br>block pre-program and erase<br>time                       | 360                | С | 700          | 750                | Р   | 420                           | 1600            | _                          | С | ms   |
| t <sub>128kpperase</sub>   | 128 KB - Partition 0 64 KB -<br>Partition 0 96 KB block pre-<br>program and erase time | 600                | С | 1300         | 1600               | Р   | 800                           | 4000            | _                          | С | ms   |
| t <sub>256kpperase</sub>   | 256 KB block pre-program and erase time                                                | 1050               | С | 1800         | 2400               | Р   | 1600                          | 4000            | _                          | С | ms   |
| t <sub>16kprogram</sub>    | 16 KB block program time                                                               | 25                 | С | 45           | 50                 | Р   | 40                            | 1000            | _                          | С | ms   |
| t <sub>32kprogram</sub>    | 32 KB block program time                                                               | 50                 | С | 90           | 100                | Р   | 75                            | 1200            | _                          | С | ms   |
| t <sub>64kprogram</sub>    | 64 KB - Partition 0 32 KB<br>block program time                                        | 102                | С | 175          | 200                | Р   | 150                           | 1600            | _                          | С | ms   |
| t <sub>128kprogram</sub>   | 128 KB - Partition 0 64 KB -<br>Partition 0 96 KB block<br>program time                | 205                | С | 350          | 430                | Р   | 300                           | 2000            | _                          | С | ms   |
| t <sub>256kprogram</sub>   | 256 KB block program time                                                              | 410                | С | 700          | 850                | Р   | 590                           | 4000            | _                          | С | ms   |
| t <sub>64kprogrameep</sub> | Program 64 KB Data Flash -<br>EEPROM (partition 2)                                     | 120                | С | 200          | 300                | Р   | 330                           | 22              | 275                        | С | ms   |
| t <sub>64keraseeep</sub>   | Erase 64 KB Data Flash -<br>EEPROM (partition 2)                                       | 530                | С | 910          | 1150               | Р   | 1040                          | 47              | 700                        | С | ms   |
| t <sub>16kprogrameep</sub> | Program 16 KB Data Flash -<br>EEPROM (partition 3)                                     | 30                 | С | 52           | 75                 | Р   | 84                            | 22              | 275                        | С | ms   |

Table 38. Flash memory program and erase specifications (continued)

|                          |                                                              |                    |   |              | <u> </u>           | Val | ue                            |                 | ·                          |   |          |
|--------------------------|--------------------------------------------------------------|--------------------|---|--------------|--------------------|-----|-------------------------------|-----------------|----------------------------|---|----------|
| Symbol                   | Characteristics <sup>(1)(2)</sup>                            | (3)                |   | Init         | ial max            |     | Typical                       |                 | etime<br>ax <sup>(5)</sup> |   | Unit     |
|                          |                                                              | Typ <sup>(3)</sup> | С | 25 °C<br>(6) | All<br>temp<br>(7) | С   | end of<br>life <sup>(4)</sup> | < 1 K<br>cycles | ≤250 K<br>cycles           | С |          |
| t <sub>16keraseeep</sub> | Erase 16 KB Data Flash -<br>EEPROM (partition 3)             | 225                | С | 645          | 715                | Р   | 520                           | 4               | 700                        | С | ms       |
| t <sub>tr</sub>          | Program rate <sup>(8)</sup>                                  | 1.7                | С | 2.8          | 3.40               | С   | 2.4                           | -               |                            | С | s/M<br>B |
| t <sub>pr</sub>          | Erase rate <sup>(8)</sup>                                    | 4.8                | С | 7.2          | 9.6                | С   | 6.4                           | _               |                            |   | s/M<br>B |
| t <sub>tprfm</sub>       | Program rate Factory Mode <sup>(8)</sup>                     | 1.12               | С | 1.4          | 1.6                | С   | _                             |                 |                            | С | s/M<br>B |
| t <sub>erfm</sub>        | Erase rate Factory Mode <sup>(8)</sup>                       | 4.0                | С | 5.2          | 5.8                | С   | _                             | _               |                            | С | s/M<br>B |
| t <sub>ffprogram</sub>   | Full flash programming time <sup>(9)</sup>                   | 19.8               | С | 29.3         | 36.3               | Р   | 25.4                          | _               | _                          | С | s        |
| t <sub>fferase</sub>     | Full flash erasing time <sup>(9)</sup>                       | 41.2               | С | 66.0         | 82.4               | Р   | 66.0                          | _               | _                          | С | s        |
| t <sub>ESRT</sub>        | Erase suspend request rate <sup>(10)</sup>                   | 200                | Т | _            | _                  | _   | _                             | -               |                            | _ | μs       |
| t <sub>PSRT</sub>        | Program suspend request rate <sup>(10)</sup>                 | 30                 | Т | _            | _                  | _   | _                             | -               |                            | _ | μs       |
| t <sub>AMRT</sub>        | Array Integrity Check - Margin<br>Read suspend request rate  | 15                 | Т | _            | _                  | _   | _                             | -               | _                          | _ | μs       |
| t <sub>PSUS</sub>        | Program suspend latency <sup>(11)</sup>                      | _                  | _ | _            | _                  | _   | _                             |                 | 12                         | Т | μs       |
| t <sub>ESUS</sub>        | Erase suspend latency <sup>(11)</sup>                        | _                  | _ | _            | _                  | _   | _                             | 2               | 22                         | Т | μs       |
| t <sub>AIC0S</sub>       | Array Integrity Check (10.0 MB, sequential) <sup>(12)</sup>  | 70                 | Т | _            | _                  | _   | _                             | _               | _                          | _ | ms       |
| t <sub>AIC256KS</sub>    | Array Integrity Check (256 KB, sequential) <sup>(12)</sup>   | 1.5                | Т | _            | _                  | _   | _                             | _               | _                          | _ | ms       |
| t <sub>AIC0P</sub>       | Array Integrity Check (10.0 MB, proprietary) <sup>(12)</sup> | 4.0                | Т | _            | _                  | _   | _                             | _               | _                          | _ | s        |
| t <sub>MR0S</sub>        | Margin Read (10.0 MB, sequential) <sup>(12)</sup>            | 200                | Т | _            | _                  | _   | _                             | _               | _                          | _ | ms       |
| t <sub>MR256KS</sub>     | Margin Read (256 KB, sequential) <sup>(12)</sup>             | 4.0                | Т | _            | _                  | _   | _                             | _               | _                          | _ | ms       |

- 1. Characteristics are valid both for Data Flash and Code Flash, unless specified in the characteristics column.
- 2. Actual hardware operation times; this does not include software overhead.
- 3. Typical program and erase times assume nominal supply values and operation at 25 °C.
- Typical End of Life program and erase times represent the median performance and assume nominal supply values.
   Typical End of Life program and erase values may be used for throughput calculations. These values are characteristic, but not tested.



DS12304 Rev 5 77/147

- 5. Lifetime maximum program & erase times apply across the voltages and temperatures and occur after the specified number of program/erase cycles. These maximum values are characterized but not tested or guaranteed.
- Initial factory condition: < 100 program/erase cycles, 25 °C typical junction temperature and nominal (± 5%) supply voltages.
- Initial maximum "All temp" program and erase times provide guidance for time-out limits used in the factory and apply for less than or equal to 100 program or erase cycles, –40 °C < TJ < 150 °C junction temperature and nominal (± 5%) supply voltages.
- 8. Rate computed based on 256 KB sectors.
- 9. Only code sectors, not including EEPROM.
- 10. Time between suspend resume and next suspend. Value stated actually represents Min value specification.
- 11. Timings guaranteed by design.

78/147

12. AIC is done using system clock, thus all timing is dependent on system frequency and number of wait states. Timing in the table is calculated at max frequency.

All the Flash operations require the presence of the system clock for internal synchronization. About 50 synchronization cycles are needed: this means that the timings of the previous table can be longer if a low frequency system clock is used.

Table 39. Flash memory Life Specification

| Symbol               | Characteristics <sup>(1)</sup> (2)                              |     | Va | alue |   | Unit    |  |
|----------------------|-----------------------------------------------------------------|-----|----|------|---|---------|--|
| Symbol               | Characteristics                                                 | Min | С  | Тур  | С | Ullit   |  |
| N <sub>CER16K</sub>  | 16 KB CODE Flash endurance                                      | 10  | _  | 100  | _ | Kcycles |  |
| N <sub>CER32K</sub>  | 32 KB CODE Flash endurance                                      | 10  | _  | 100  | _ | Kcycles |  |
| N <sub>CER64K</sub>  | 64 KB CODE Flash endurance                                      | 10  | _  | 100  | _ | Kcycles |  |
| N <sub>CER128K</sub> | 96 KB and 128 KB CODE Flash endurance                           | 1   | _  | 100  | — | Kcycles |  |
| N                    | 256 KB CODE Flash endurance                                     | 1   | _  | 100  | — | Kcycles |  |
| N <sub>CER256K</sub> | 256 KB CODE Flash endurance <sup>(3)</sup>                      | 10  | _  | 100  | _ | Kcycles |  |
| N <sub>DER64K</sub>  | 64 KB DATA EEPROM Flash endurance                               | 250 | _  | _    | — | Kcycles |  |
| N <sub>DER16K</sub>  | 16 KB HSM DATA EEPROM Flash endurance                           | 100 | _  |      | _ | Kcycles |  |
| t <sub>DR1k</sub>    | Minimum data retention Blocks with 0 - 1,000 P/E cycles         | 25  | _  | _    | _ | Years   |  |
| t <sub>DR10k</sub>   | Minimum data retention Blocks with 1,001 - 10,000 P/E cycles    | 20  |    | _    | _ | Years   |  |
| t <sub>DR100k</sub>  | Minimum data retention Blocks with 10,001 - 100,000 P/E cycles  | 15  | _  | _    | _ | Years   |  |
| t <sub>DR250k</sub>  | Minimum data retention Blocks with 100,001 - 250,000 P/E cycles | 10  | _  |      | _ | Years   |  |

- 1. Program and erase cycles supported across specified temperature specifications.
- 2. It is recommended that the application enables the core cache memory.
- 3. 10K cycles on 4-256 KB blocks is not intended for production. Reduced reliability and degraded erase time are possible.

DS12304 Rev 5

# 4.16 AC Specifications

All AC timing specifications are valid up to 150 °C, except where explicitly noted.

# 4.16.1 Debug and calibration interface timing

#### 4.16.1.1 JTAG interface timing

Table 40. JTAG pin AC electrical characteristics

| #  | Sumbal                                                                 |    | С  | Characteristic                                         | Value | (1),(2)            | Unit |
|----|------------------------------------------------------------------------|----|----|--------------------------------------------------------|-------|--------------------|------|
| #  | Symbol                                                                 |    | C  | Characteristic                                         | Min   | Max                | Unit |
| 1  | t <sub>JCYC</sub>                                                      | СС | D  | TCK cycle time                                         | 100   | _                  | ns   |
| 2  | t <sub>JDC</sub>                                                       | СС | Т  | TCK clock pulse width                                  | 40    | 60                 | %    |
| 3  | t <sub>TCKRISE</sub>                                                   | СС | D  | TCK rise and fall times (40%–70%)                      | _     | 3                  | ns   |
| 4  | t <sub>TMSS</sub> , t <sub>TDIS</sub>                                  | СС | D  | TMS, TDI data setup time                               | 5     | _                  | ns   |
| 5  | t <sub>TMSH</sub> , t <sub>TDIH</sub>                                  | СС | D  | TMS, TDI data hold time                                | 5     | _                  | ns   |
| 6  | t <sub>TDOV</sub>                                                      | СС | D  | TCK low to TDO data valid                              | _     | 15 <sup>(3)</sup>  | ns   |
| 7  | t <sub>TDOI</sub>                                                      | СС | D  | TCK low to TDO data invalid                            | 0     | _                  | ns   |
| 8  | t <sub>TDOHZ</sub>                                                     | СС | D  | TCK low to TDO high impedance                          | _     | 15                 | ns   |
| 9  | t <sub>JCMPPW</sub>                                                    | СС | D  | JCOMP assertion time                                   | 100   | _                  | ns   |
| 10 | t <sub>JCMPS</sub>                                                     | СС | D  | JCOMP setup time to TCK low                            | 40    | _                  | ns   |
| 11 | t <sub>BSDV</sub>                                                      | СС | D  | TCK falling edge to output valid                       | _     | 600 <sup>(4)</sup> | ns   |
| 12 | t <sub>BSDVZ</sub>                                                     | СС | D  | TCK falling edge to output valid out of high impedance | _     | 600                | ns   |
| 13 | t <sub>BSDHZ</sub>                                                     | СС | D  | TCK falling edge to output high impedance              | _     | 600                | ns   |
| 14 | t <sub>BSDST</sub>                                                     | СС | D  | Boundary scan input valid to TCK rising edge           | 15    |                    | ns   |
| 15 | t <sub>BSDHT</sub> CC D TCK rising edge to boundary scan input invalid |    | 15 | _                                                      | ns    |                    |      |

<sup>1.</sup> These specifications apply to JTAG boundary scan only. See Table 41 for functional specifications.

<sup>2.</sup> JTAG timing specified at V<sub>DD\_HV\_IO\_MAIN</sub> = 4.0 to 5.5 V and max. loading per pad type as specified in the I/O section of the datasheet.

<sup>3.</sup> Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.

<sup>4.</sup> Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay.

Figure 13. JTAG test clock input timing



Figure 14. JTAG test access port timing



**A**7/

TCK

JCOMP

9

Figure 15. JTAG JCOMP timing

Figure 16. JTAG boundary scan timing



#### 4.16.1.2 Nexus interface timing

Table 41. Nexus debug port timing

| #  | Cymh                |                         | _ | Chavastavistia                                                                 | Valu                 | ıe <sup>(1)</sup> | l lmit                          |
|----|---------------------|-------------------------|---|--------------------------------------------------------------------------------|----------------------|-------------------|---------------------------------|
| #  | Symbo               | וכ                      | С | Characteristic                                                                 | Min                  | Max               | Unit                            |
| 7  | t <sub>EVTIPW</sub> | СС                      | D | EVTI pulse width                                                               | 4                    | _                 | t <sub>CYC</sub> <sup>(2)</sup> |
| 8  | t <sub>EVTOPW</sub> | W CC D EVTO pulse width |   | 40                                                                             | _                    | ns                |                                 |
|    |                     |                         |   | TCK cycle time                                                                 | 2 <sup>(3),(4)</sup> |                   | t <sub>CYC</sub> <sup>(2)</sup> |
| 9  | t <sub>TCYC</sub>   | СС                      | D | Absolute minimum TCK cycle time <sup>(5)</sup> (TDO sampled on posedge of TCK) | 60 <sup>(6)</sup>    | _                 | 20                              |
|    |                     |                         |   | Absolute minimum TCK cycle time $^{(7)}$ (TDO sampled on negedge of TCK)       | 30 <sup>(6)</sup>    | _                 | ns                              |
| 11 | t <sub>NTDIS</sub>  | СС                      | D | TDI data setup time                                                            | 5                    | _                 | ns                              |
| 12 | t <sub>NTDIH</sub>  | СС                      | D | TDI data hold time                                                             | 5                    | _                 | ns                              |
| 13 | t <sub>NTMSS</sub>  | СС                      | D | TMS data setup time                                                            | 5                    | _                 | ns                              |
| 14 | t <sub>NTMSH</sub>  | СС                      | D | TMS data hold time                                                             | 5                    | _                 | ns                              |
| 15 | _                   | СС                      | D | TDO propagation delay from falling edge of TCK <sup>(8)</sup>                  | _                    | 25                | ns                              |
| 16 | _                   | СС                      | D | TDO hold time with respect to TCK falling edge (minimum TDO propagation delay) | 2.25                 | _                 | ns                              |

Nexus timing specified at V<sub>DD\_HV\_IO\_MAIN</sub> = 3.0 V to 5.5 V, and maximum loading per pad type as specified in the I/O section of the data sheet.

<sup>2.</sup>  $t_{CYC}$  is system clock period.

<sup>3.</sup> Achieving the absolute minimum TCK cycle time may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual peripheral frequency being used. To ensure proper operation TCK frequency should be set to the peripheral frequency divided by a number greater than or equal to that specified here.

<sup>4.</sup> This is a functionally allowable feature. However, it may be limited by the maximum frequency specified by the Absolute minimum TCK period specification.

<sup>5.</sup> This value is TDO propagation time 36 ns + 4 ns setup time to sampling edge.

This may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual system frequency being used.

<sup>7.</sup> This value is TDO propagation time 16 ns + 4 ns setup time to sampling edge.

<sup>8.</sup> Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.

Figure 17. Nexus output timing



Figure 18. Nexus event trigger and test clock timings





Figure 19. Nexus TDI, TMS, TDO timing

4.16.1.3 External interrupt timing (IRQ pin)

Table 42. External interrupt timing

| Characteristic                       | Symbol            | Min | Max | Unit             |
|--------------------------------------|-------------------|-----|-----|------------------|
| IRQ Pulse Width Low                  | t <sub>IPWL</sub> | 3   | _   | t <sub>cyc</sub> |
| IRQ Pulse Width High                 | t <sub>IPWH</sub> | 3   | _   | t <sub>cyc</sub> |
| IRQ Edge to Edge Time <sup>(1)</sup> | t <sub>ICYC</sub> | 6   | _   | t <sub>cyc</sub> |

<sup>1.</sup> Applies when IRQ pins are configured for rising edge or falling edge events, but not both.

Figure 20. External interrupt timing



Figure 21. External interrupt timing



# 4.16.2 DSPI timing with CMOS pads

DSPI channel frequency support is shown in *Table 43*.

Timing specifications are shown in the tables below.

Table 43. DSPI channel frequency support

|                  | DSPI use mode <sup>(1)</sup>                            |                                                                         | Max usable<br>frequency<br>(MHz) <sup>(2),(3)</sup> |
|------------------|---------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------|
|                  | Full duplex – Classic timing (Table 44)                 | DSPI_0, DSPI_1,<br>DSPI_2, DSPI_3,<br>DSPI_6, DSPI_7,<br>DSPI_8, DSPI_9 | 10                                                  |
|                  |                                                         | DSPI_4, DSPI_5                                                          | 17                                                  |
|                  | Full duplex – Modified timing (Table 45)                | DSPI_0, DSPI_1,<br>DSPI_2, DSPI_3,<br>DSPI_6, DSPI_7,<br>DSPI_8, DSPI_9 | 10                                                  |
| CMOS (Master     |                                                         | DSPI_4, DSPI_5                                                          | 30                                                  |
| mode)            | Output only mode (SCK/SOUT/PCS) (Table 44 and Table 45) | DSPI_0, DSPI_1,<br>DSPI_2, DSPI_3,<br>DSPI_6, DSPI_7,<br>DSPI_8, DSPI_9 | 10                                                  |
|                  |                                                         | DSPI_4, DSPI_5                                                          | 30                                                  |
|                  | Output only mode TSB mode (SCK/SOUT/PCS)                | DSPI_0, DSPI_1,<br>DSPI_2, DSPI_3,<br>DSPI_6, DSPI_7,<br>DSPI_8, DSPI_9 | 10                                                  |
|                  |                                                         | DSPI_4, DSPI_5                                                          | 30                                                  |
| CMOS (Slave mode | Full duplex) (Table 46)                                 | _                                                                       | 16                                                  |

Each DSPI module can be configured to use different pins for the interface. Refer to the device pinout Microsoft Excel file attached to the IO\_Definition document for the available combinations. It is not possible to reach the maximum performance with every possible combination of pins.

#### 4.16.2.1 DSPI master mode full duplex timing with CMOS pads

#### 4.16.2.1.1 DSPI CMOS master mode - classic timing

Note: In the following table, all output timing is worst case and includes the mismatching of rise and fall times of the output pads.

<sup>2.</sup> Maximum usable frequency can be achieved if used with fastest configuration of the highest drive pads.

<sup>3.</sup> Maximum usable frequency does not take into account external device propagation delay.

Table 44. DSPI CMOS master classic timing (full duplex and output only) MTFE = 0, CPHA = 0 or 1

|   |                   |      |    |                      | Con                             | dition                     | Value                                            | e <sup>(1)</sup>                                 |                           |                                       |   |  |
|---|-------------------|------|----|----------------------|---------------------------------|----------------------------|--------------------------------------------------|--------------------------------------------------|---------------------------|---------------------------------------|---|--|
| # | Syml              | OOI  | С  | Characteristic       | Pad drive <sup>(2)</sup>        | Load (C <sub>L</sub> )     | Min                                              | Max                                              | Unit                      |                                       |   |  |
|   |                   |      |    |                      | SCK drive strer                 | igth                       |                                                  | ı                                                |                           |                                       |   |  |
| 4 |                   | 00   | _  | SCIC avalations      | Very strong                     | 25 pF                      | 59.0                                             | _                                                |                           |                                       |   |  |
| 1 | t <sub>SCK</sub>  | CC   | ٦  | SCK cycle time       | Strong                          | 50 pF                      | 80.0                                             | _                                                | ns                        |                                       |   |  |
|   |                   |      |    |                      | Medium                          | 50 pF                      | 200.0                                            | _                                                |                           |                                       |   |  |
|   |                   |      |    |                      | SCK and PCS                     | drive strength             |                                                  |                                                  |                           |                                       |   |  |
|   |                   |      |    |                      | Very strong                     | 25 pF                      | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$            | _                                                |                           |                                       |   |  |
| 2 | t <sub>CSC</sub>  | CC [ | СС | СС                   | СС                              | D                          | PCS to SCK                                       | Strong                                           | 50 pF                     | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$ | _ |  |
|   | -030              |      |    | delay                | Medium                          | 50 pF                      | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$            | _                                                | ns                        |                                       |   |  |
|   |                   |      |    |                      | PCS medium<br>and SCK<br>strong | PCS = 50 pF<br>SCK = 50 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 29$            | _                                                |                           |                                       |   |  |
|   |                   |      |    |                      | SCK and PCS                     | drive strength             |                                                  |                                                  | •                         |                                       |   |  |
|   |                   |      | CC | СС                   |                                 |                            |                                                  | Very strong                                      | PCS = 0 pF<br>SCK = 50 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _ |  |
| 3 | t <sub>ASC</sub>  |      |    |                      | C D                             | D                          | After SCK delay                                  | Strong                                           | PCS = 0 pF<br>SCK = 50 pF | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _ |  |
|   | ASC               |      |    | ,                    | Medium                          | PCS = 0 pF<br>SCK = 50 pF  | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$            | _                                                | ns                        |                                       |   |  |
|   |                   |      |    |                      | PCS medium and SCK strong       | PCS = 0 pF<br>SCK = 50 pF  | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$            | _                                                |                           |                                       |   |  |
|   |                   |      |    |                      | SCK drive strer                 | ngth                       |                                                  |                                                  | •                         |                                       |   |  |
| 4 | 4                 | СС   | D  | SCK duty             | Very strong                     | 0 pF                       | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 |                           |                                       |   |  |
| 4 | t <sub>SDC</sub>  |      | ٦  | cycle <sup>(6)</sup> | Strong                          | 0 pF                       | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns                        |                                       |   |  |
|   |                   |      |    |                      | Medium                          | 0 pF                       | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 5 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 5 |                           |                                       |   |  |
|   |                   |      |    |                      | PCS str                         | obe timing                 |                                                  |                                                  |                           |                                       |   |  |
| 5 | t <sub>PCSC</sub> | СС   | D  | PCSx to PCSS         | PCS and PCSS                    | drive strength             |                                                  |                                                  |                           |                                       |   |  |
|   | PUSC              |      |    | time <sup>(7)</sup>  | Strong                          | 25 pF                      | 16.0                                             | _                                                | ns                        |                                       |   |  |
| 6 | t <sub>PASC</sub> | СС   | D  | PCSS to PCSx         | PCS and PCSS                    | drive strength             |                                                  |                                                  |                           |                                       |   |  |
|   | PASC              |      |    | time <sup>(7)</sup>  | Strong                          | 25 pF                      | 16.0                                             | _                                                | ns                        |                                       |   |  |

Table 44. DSPI CMOS master classic timing (full duplex and output only)

MTFE = 0, CPHA = 0 or 1 (continued)

| щ  | 0                | L - 1 |   | Ob ana staniatia                      | Cond                     | dition                 | Value | <sub>9</sub> (1) | 11!4 |
|----|------------------|-------|---|---------------------------------------|--------------------------|------------------------|-------|------------------|------|
| #  | Syml             | 001   | С | Characteristic                        | Pad drive <sup>(2)</sup> | Load (C <sub>L</sub> ) | Min   | Max              | Unit |
|    |                  |       |   |                                       | SIN s                    | etup time              |       |                  |      |
|    |                  |       |   |                                       | SCK drive stren          | igth                   |       |                  |      |
| 7  | 4                | СС    | _ | SIN setup time to                     | Very strong              | 25 pF                  | 25.0  | _                |      |
| ,  | t <sub>SUI</sub> |       | ٦ | SCK <sup>(8)</sup>                    | Strong                   | 50 pF                  | 31.0  | _                | ns   |
|    |                  |       |   |                                       | Medium                   | 50 pF                  | 52.0  | _                |      |
|    |                  |       |   |                                       | SIN h                    | old time               |       |                  |      |
|    |                  |       |   |                                       | SCK drive stren          | igth                   |       |                  |      |
| 8  | 4                | 00    | _ | SIN hold time from SCK <sup>(8)</sup> | Very strong              | 0 pF                   | -1.0  | _                |      |
| 0  | t <sub>HI</sub>  | CC    |   |                                       | from SCK <sup>(8)</sup>  | Strong                 | 0 pF  | -1.0             | _    |
|    |                  |       |   |                                       | Medium                   | 0 pF                   | -1.0  | _                |      |
|    |                  |       |   | SC                                    | OUT data valid t         | ime (after SCK e       | edge) |                  |      |
|    |                  |       |   |                                       | SOUT and SCK             | drive strength         |       |                  |      |
| 9  | +                | СС    | _ | SOUT data valid                       | Very strong              | 25 pF                  | _     | 7.0              |      |
| 9  | t <sub>SUO</sub> |       | ٦ | time from SCK <sup>(9)</sup>          | Strong                   | 50 pF                  | _     | 8.0              | ns   |
|    |                  |       |   |                                       | Medium                   | 50 pF                  | _     | 16.0             |      |
|    |                  |       |   | S                                     | OUT data hold t          | ime (after SCK e       | dge)  |                  |      |
|    |                  |       |   |                                       | SOUT and SCK             | drive strength         |       |                  |      |
| 10 | +                |       |   | SOUT data hold                        | Very strong              | 25 pF                  | -7.7  | _                |      |
| 10 | t <sub>HO</sub>  |       | D | time after SCK <sup>(9)</sup>         | Strong                   | 50 pF                  | -11.0 | _                | ns   |
|    |                  |       |   |                                       | Medium                   | 50 pF                  | -15.0 | _                |      |

- 1. All timing values for output signals in this table are measured to 50% of the output voltage.
- 2. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.
- 3. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).
- 4.  $t_{SYS}$  is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min  $t_{SYS} = 10$  ns).
- 5. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).
- 6. t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time.
- 7. PCSx and PCSS using same pad configuration.
- 8. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL voltage thresholds.
- SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value.





Figure 22. DSPI CMOS master mode — classic timing, CPHA = 0





PCSx

Tigure 24. Doi 11 do strobe (1 dos) timing (master mode)

Figure 24. DSPI PCS strobe (PCSS) timing (master mode)

#### 4.16.2.1.2 DSPI CMOS master mode — modified timing

Note: In the following table, all output timing is worst case and includes the mismatching of rise and fall times of the output pads.

Table 45. DSPI CMOS master modified timing (full duplex and output only)

MTFE = 1, CPHA = 0 or 1

|   | Correct          |     | _ | Charactariatia  | Cond                            | dition                     | Value                                 | (1) | 11:4 |
|---|------------------|-----|---|-----------------|---------------------------------|----------------------------|---------------------------------------|-----|------|
| # | Symb             | )OI | С | Characteristic  | Pad drive <sup>(2)</sup>        | Load (C <sub>L</sub> )     | Min                                   | Max | Unit |
|   |                  |     |   |                 | SCK drive str                   | ength                      |                                       |     |      |
| 1 | +                | CC  | _ | SCK cycle time  | Very strong                     | 25 pF                      | 33.0                                  | _   |      |
| ' | t <sub>SCK</sub> |     | ٦ | SOR Cycle line  | Strong                          | 50 pF                      | 80.0                                  |     | ns   |
|   |                  |     |   |                 | Medium                          | 50 pF                      | 200.0                                 | _   |      |
|   |                  |     |   |                 | SCK and PCS strength            | 3 drive                    |                                       |     |      |
|   |                  |     |   |                 | Very strong                     | 25 pF                      | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$ | _   |      |
| 2 | t <sub>CSC</sub> | СС  | D | PCS to SCK      | Strong                          | 50 pF                      | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$ | _   |      |
|   | -030             |     |   | delay           | Medium                          | 50 pF                      | $(N^{(3)} \times t_{SYS}^{(4)}) - 16$ | _   | ns   |
|   |                  |     |   |                 | PCS<br>medium and<br>SCK strong | PCS = 50 pF<br>SCK = 50 pF | $(N^{(3)} \times t_{SYS}^{(4)}) - 29$ | _   |      |
|   |                  |     |   |                 | SCK and PCS strength            | S drive                    |                                       |     |      |
|   |                  |     |   |                 | Very strong                     | PCS = 0 pF<br>SCK = 50 pF  | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _   |      |
| 3 | t <sub>ASC</sub> | СС  | D | After SCK delay | Strong                          | PCS = 0 pF<br>SCK = 50 pF  | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _   |      |
|   |                  |     |   |                 | Medium                          | PCS = 0 pF<br>SCK = 50 pF  | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _   | ns   |
|   |                  |     |   |                 | PCS<br>medium and<br>SCK strong | PCS = 0 pF<br>SCK = 50 pF  | $(M^{(5)} \times t_{SYS}^{(4)}) - 35$ | _   |      |

Table 45. DSPI CMOS master modified timing (full duplex and output only) MTFE = 1, CPHA = 0 or 1 (continued)

| ш. | 01                       |     | _ | Oh a ma ata miati a              | Cond                     | dition                 | Value                                            | (1)                                              | 11       |                                       |   |    |
|----|--------------------------|-----|---|----------------------------------|--------------------------|------------------------|--------------------------------------------------|--------------------------------------------------|----------|---------------------------------------|---|----|
| #  | Symb                     | )OI | С | Characteristic                   | Pad drive <sup>(2)</sup> | Load (C <sub>L</sub> ) | Min                                              | Max                                              | Unit     |                                       |   |    |
|    |                          |     |   |                                  | SCK drive stre           | ength                  |                                                  |                                                  |          |                                       |   |    |
| 4  |                          | 00  | _ | SCK duty cycle <sup>(6)</sup>    | Very strong              | 0 pF                   | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 |          |                                       |   |    |
| 4  | t <sub>SDC</sub>         |     |   | SCK duty cycle                   | Strong                   | 0 pF                   | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns       |                                       |   |    |
|    |                          |     |   |                                  | Medium                   | 0 pF                   | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> – 5 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 5 |          |                                       |   |    |
|    |                          |     |   |                                  | PCS                      | strobe timing          |                                                  |                                                  |          |                                       |   |    |
| 5  | 5 t <sub>PCSC</sub> CC D |     |   | PCSx to PCSS time <sup>(7)</sup> | PCS and PCS strength     | SS drive               |                                                  |                                                  |          |                                       |   |    |
|    |                          |     |   | ume. /                           | Strong                   | 25 pF                  | 16.0                                             | _                                                | ns       |                                       |   |    |
| 6  | t <sub>PASC</sub>        | СС  | D | PCSS to PCSx time <sup>(7)</sup> | PCS and PCS strength     | SS drive               |                                                  |                                                  |          |                                       |   |    |
|    |                          |     |   | ume                              | Strong                   | 25 pF                  | 16.0                                             | _                                                | ns       |                                       |   |    |
|    |                          |     |   |                                  | SIN                      | l setup time           |                                                  |                                                  |          |                                       |   |    |
|    |                          |     |   | SCK drive stre                   | ength                    |                        |                                                  |                                                  |          |                                       |   |    |
|    |                          |     |   | SIN setup time to<br>SCK         | Very strong              | 25 pF                  | $25 - (P^{(9)} \times t_{SYS}^{(4)})$            | _                                                |          |                                       |   |    |
|    |                          |     |   |                                  |                          |                        | CPHA = $0^{(8)}$                                 | Strong                                           | 50 pF    | $31 - (P^{(9)} \times t_{SYS}^{(4)})$ | _ | ns |
| 7  | t <sub>SUI</sub>         | СС  |   |                                  | Medium                   | 50 pF                  | $52 - (P^{(9)} \times t_{SYS}^{(4)})$            | _                                                |          |                                       |   |    |
| ľ  | 1501                     |     |   |                                  | SCK drive stre           | ength                  |                                                  |                                                  |          |                                       |   |    |
|    |                          |     |   | SIN setup time to SCK            | Very strong              | 25 pF                  | 25.0                                             | _                                                |          |                                       |   |    |
|    |                          |     |   | CPHA = 1 <sup>(8)</sup>          | Strong                   | 50 pF                  | 31.0                                             | _                                                | ns       |                                       |   |    |
|    |                          |     |   |                                  | Medium                   | 50 pF                  | 52.0                                             | _                                                |          |                                       |   |    |
|    | ı                        | 1   |   |                                  | SII                      | N hold time            |                                                  |                                                  |          |                                       |   |    |
|    |                          |     |   |                                  | SCK drive stre           | ength                  |                                                  |                                                  |          |                                       |   |    |
|    |                          |     |   | SIN hold time from SCK           | Very strong              | 0 pF                   | $-1 + (P^{(9)} \times t_{SYS}^{(3)})$            | _                                                |          |                                       |   |    |
|    |                          |     |   | CPHA = $0^{(8)}$                 | Strong                   | 0 pF                   | $-1 + (P^{(9)} \times t_{SYS}^{(3)})$            | _                                                | ns       |                                       |   |    |
| 8  | t <sub>HI</sub>          | СС  | D |                                  | Medium                   | 0 pF                   | $-1 + (P^{(9)} \times t_{SYS}^{(3)})$            | _                                                |          |                                       |   |    |
|    | וחי                      |     |   |                                  | SCK drive stre           | ength                  |                                                  |                                                  |          |                                       |   |    |
|    |                          |     |   | SIN hold time from SCK           | Very strong              | 0 pF                   | -1.0                                             | _                                                |          |                                       |   |    |
|    |                          |     |   | CPHA = 1 <sup>(8)</sup>          | Strong                   | 0 pF                   | -1.0                                             | _                                                | ns       |                                       |   |    |
|    |                          |     |   |                                  | Medium                   | 0 pF                   | -1.0                                             | _                                                | <u> </u> |                                       |   |    |

Table 45. DSPI CMOS master modified timing (full duplex and output only)

MTFE = 1, CPHA = 0 or 1 (continued)

| #  | Syml                  |                       | С                                | Characteristic                | Cond                     | dition                                              | Value                                   | <sub>2</sub> (1)                       | Unit  |
|----|-----------------------|-----------------------|----------------------------------|-------------------------------|--------------------------|-----------------------------------------------------|-----------------------------------------|----------------------------------------|-------|
| #  | Syllik                | JUI                   | C                                | Characteristic                | Pad drive <sup>(2)</sup> | Pad drive <sup>(2)</sup> Load (C <sub>L</sub> ) Min |                                         | Max                                    | Ullit |
|    |                       |                       |                                  | S                             | OUT data vali            | d time (after S                                     | CK edge)                                |                                        |       |
|    |                       |                       |                                  | SOUT data valid               | SOUT and SO strength     | CK drive                                            |                                         |                                        |       |
|    |                       |                       |                                  | time from SCK                 | Very strong              | 25 pF                                               | _                                       | $7.0 + t_{SYS}^{(4)}$                  |       |
|    |                       |                       | CPHA = 0, <sup>(10)</sup>        | Strong                        | 50 pF                    | _                                                   | $8.0 + t_{SYS}^{(4)}$                   | ns                                     |       |
| 0  | +                     | t <sub>SUO</sub> CC E | _                                |                               | Medium                   | 50 pF                                               | _                                       | 16.0 + t <sub>SYS</sub> <sup>(4)</sup> |       |
| 9  | 9 t <sub>SUO</sub> CC |                       |                                  |                               | SOUT and SO strength     | CK drive                                            |                                         |                                        |       |
|    |                       |                       | SOUT data valid<br>time from SCK | Very strong                   | 25 pF                    | _                                                   | 7.0                                     |                                        |       |
|    |                       |                       |                                  | CPHA = 1 <sup>(10)</sup>      | Strong                   | 50 pF                                               | _                                       | 8.0                                    | ns    |
|    |                       |                       |                                  |                               | Medium                   | 50 pF                                               | _                                       | 16.0                                   |       |
|    |                       |                       |                                  | S                             | OUT data hol             | d time (after S                                     | CK edge)                                |                                        |       |
|    |                       |                       |                                  | SOUT data hold                | SOUT and SO strength     | CK drive                                            |                                         |                                        |       |
|    |                       |                       |                                  | time after SCK                | Very strong              | 25 pF                                               | $-7.7 + t_{SYS}^{(4)}$                  | _                                      |       |
|    |                       |                       |                                  | CPHA = 0 <sup>(10)</sup>      | Strong                   | 50 pF                                               | -11.0 + t <sub>SYS</sub> <sup>(4)</sup> | _                                      | ns    |
| 10 | + .                   | СС                    | D                                |                               | Medium                   | 50 pF                                               | -15.0 + t <sub>SYS</sub> <sup>(4)</sup> | _                                      |       |
| 10 | 10 t <sub>HO</sub>    |                       |                                  |                               | SOUT and SO strength     | CK drive                                            |                                         |                                        |       |
|    |                       |                       |                                  | SOUT data hold time after SCK | Very strong              | 25 pF                                               | -7.7                                    | _                                      |       |
|    |                       |                       |                                  | CPHA = 1 <sup>(10)</sup>      | Strong                   | 50 pF                                               | -11.0                                   | _                                      | ns    |
|    |                       |                       |                                  |                               | Medium                   | 50 pF                                               | -15.0                                   | _                                      |       |

- 1. All timing values for output signals in this table are measured to 50% of the output voltage.
- 2. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.
- 3. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).
- 4.  $t_{SYS}$  is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min  $t_{SYS} = 10$  ns).
- 5. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn).
- t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time.
- 7. PCSx and PCSS using same pad configuration.
- 8. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL voltage thresholds.
- 9. P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to 1.

10. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same



Figure 25. DSPI CMOS master mode — modified timing, CPHA = 0





PCSS PCSX PCS strobe (PCSS) timing (master mode)

Figure 27. DSPI PCS strobe (PCSS) timing (master mode)

## 4.16.2.2 Slave mode timing

Table 46. DSPI CMOS slave timing — full duplex — normal and modified transfer formats (MTFE = 0/1)

| #  | Symi               | hal | С | Characteristic                                 | Cond           | ition | Min   | Max   | Unit |
|----|--------------------|-----|---|------------------------------------------------|----------------|-------|-------|-------|------|
| #  | Synn               | OOI |   | Characteristic                                 | Pad Drive      | Load  | WIIII | IVIAX | Unit |
| 1  | t <sub>SCK</sub>   | СС  | D | SCK Cycle Time <sup>(1)</sup>                  | _              | _     | 62    | _     | ns   |
| 2  | t <sub>CSC</sub>   | SR  | D | SS to SCK Delay <sup>(1)</sup>                 | _              | _     | 16    | _     | ns   |
| 3  | t <sub>ASC</sub>   | SR  | D | SCK to SS Delay <sup>(1)</sup>                 | _              | _     | 16    | _     | ns   |
| 4  | t <sub>SDC</sub>   | СС  | D | SCK Duty Cycle <sup>(1)</sup>                  | _              | _     | 30    | _     | ns   |
|    |                    |     |   | Slave Access Time <sup>(1)</sup> (2) (3)       | Very<br>strong | 25 pF | _     | 50    | ns   |
| 5  | t <sub>A</sub> CC  |     | D | (SS active to SOUT driven)                     | Strong         | 50 pF | _     | 50    | ns   |
|    |                    |     |   |                                                | Medium         | 50 pF | _     | 60    | ns   |
|    |                    |     |   | Slave SOUT Disable Time <sup>(1)</sup> (2) (3) | Very<br>strong | 25 pF | _     | 5     | ns   |
| 6  | 6 t <sub>DIS</sub> | CC  | D | (SS inactive to SOUT High-                     | Strong         | 50 pF | _     | 5     | ns   |
|    |                    |     |   | Z or invalid)                                  | Medium         | 50 pF | _     | 10    | ns   |
| 9  | t <sub>SUI</sub>   | СС  | D | Data Setup Time for Inputs <sup>(1)</sup>      | _              | _     | 10    | _     | ns   |
| 10 | t <sub>HI</sub>    | СС  | D | Data Hold Time for Inputs <sup>(1)</sup>       | _              | _     | 10    | _     | ns   |
|    |                    |     |   | SOUT Valid Time <sup>(1)</sup> (2) (3)         | Very<br>strong | 25 pF | _     | 30    | ns   |
| 11 | t <sub>SUO</sub>   | CC  | D | (after SCK edge)                               | Strong         | 50 pF | _     | 30    | ns   |
|    |                    |     |   |                                                | Medium         | 50 pF | _     | 50    | ns   |
|    |                    | СС  |   | SOUT Hold Time <sup>(1)</sup> (2) (3)          | Very<br>strong | 25 pF | 2.5   | _     | ns   |
| 12 | 12 t <sub>HO</sub> |     | D | (after SCK edge)                               | Strong         | 50 pF | 2.5   | _     | ns   |
|    |                    |     |   |                                                | Medium         | 50 pF | 2.5   | _     | ns   |

<sup>1.</sup> Input timing assumes an input slew rate of 1 ns (10% - 90%) and uses TTL voltage thresholds.

<sup>2.</sup> All timing values for output signals in this table, are measured to 50% of the output voltage.

<sup>3.</sup> All output timing is worst case and includes the mismatching of rise and fall times of the output pads.



Figure 28. DSPI slave mode — modified transfer format timing (MFTE = 0/1) CPHA = 0





### 4.16.3 Ethernet port timing

Both Ethernet ports provide MII and RMII interfaces. Moreover Ethernet0 supports TMII (overclocked MII) whereas Ethernet1 supports RGMII. The Ethernet ports signals can be configured for either CMOS or TTL signal levels compatible with devices operating at either 5.0 V or 3.3 V. Check the device pinout details to review package options versus exposed Ethernet ports' interfaces (MII, RMII, TMII, RGMII).

#### 4.16.3.1 MII receive signal timing (RXD[3:0], RX\_DV, RX\_ER, and RX\_CLK)

The receiver functions correctly up to a RX CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the RX CLK frequency.

Note:

In the following table, all timing specifications are referenced from RX CLK = 1.4 V to the valid input levels, 0.8 V and 2.0 V.

Value С **Symbol** Characteristic Unit Min Max M1 D RXD[3:0], RX DV, RX ER to RX CLK setup 5 ns M2 CC D RX CLK to RXD[3:0], RX DV, RX ER hold 5 ns М3 CC D RX CLK pulse width high 35% 65% RX CLK period M4 CC D RX\_CLK pulse width low 35% 65% RX\_CLK period

Table 47. MII receive signal timing

M3 RX\_CLK (input) M4 RXD[3:0] (inputs) RX DV RX ER

Figure 30. MII receive signal timing diagram

#### 4.16.3.2 MII transmit signal timing (TXD[3:0], TX\_EN, TX\_ER, TX\_CLK)

M2

M1

The transmitter functions correctly up to a TX CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the TX\_CLK frequency.

The transmit outputs (TXD[3:0], TX EN, TX ER) can be programmed to transition from either the rising or falling edge of TX CLK, and the timing is the same in either case. This option allows the use of non-compliant MII PHYs.

Refer to the SPC58EHx, SPC58NHx 32-bit Power Architecture microcontroller reference manual's Ethernet chapter for details of this option and how to enable it.

Note:

In the following table, all timing specifications are referenced from TX\_CLK = 1.4 V to the valid output levels, 0.8 V and 2.0 V.

|        |        |   | rable 40. Will transmit signar till      | iiiig |                   |               |
|--------|--------|---|------------------------------------------|-------|-------------------|---------------|
| Symbol | Symbol |   | Characteristic                           | Valu  | ıe <sup>(1)</sup> | Unit          |
| Symbol |        |   | Gilalacteristic                          | Min   | Max               | Oilit         |
| M5     | CC     | D | TX_CLK to TXD[3:0], TX_EN, TX_ER invalid | 5     | _                 | ns            |
| M6     | СС     | D | TX_CLK to TXD[3:0], TX_EN, TX_ER valid   | _     | 25                | ns            |
| M7     | СС     | D | TX_CLK pulse width high                  | 35%   | 65%               | TX_CLK period |
| M8     | СС     | D | TX_CLK pulse width low                   | 35%   | 65%               | TX_CLK period |

Table 48. Mll transmit signal timing

Output parameters are valid for C<sub>L</sub> = 25 pF, where C<sub>L</sub> is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value



Figure 31. MII transmit signal timing diagram

### 4.16.3.3 MII async inputs signal timing (CRS and COL)

Table 49. MII async inputs signal timing

| Symbol             |        | С | Characteristic               | Va  | lue | Unit          |
|--------------------|--------|---|------------------------------|-----|-----|---------------|
| Gymbol             | Oymbor |   | Gharacteristic               | Min | Max | Ollit         |
| M9 CC D CRS, COL n |        | D | CRS, COL minimum pulse width | 1.5 | _   | TX_CLK period |

Figure 32. MII async inputs timing diagram



#### 4.16.3.4 MII and RMII serial management channel timing (MDIO and MDC)

The Ethernet functions correctly with a maximum MDC frequency of 2.5 MHz.

MDIO (output)

MDIO (input)

M15

MIDIO (input)

M11

M12

M13

Figure 33. MII serial management channel timing diagram

#### 4.16.3.5 MII and RMII serial management channel timing (MDIO and MDC)

The Ethernet functions correctly with a maximum MDC frequency of 2.5 MHz.

Note:

In the following table, all timing specifications are referenced from MDC = 1.4 V (TTL levels) to the valid input and output levels, 0.8 V and 2.0 V (TTL levels). For 5 V operation, timing is referenced from MDC = 50% to 2.2 V/3.5 V input and output levels.

Table 50. MII serial management channel timing

| Symbol |    | С | Characteristic                                                      | Va  | lue | Unit       |  |
|--------|----|---|---------------------------------------------------------------------|-----|-----|------------|--|
|        |    | C | Gilaracteristic                                                     | Min | Max | Ollit      |  |
| M10    | СС | D | MDC falling edge to MDIO output invalid (minimum propagation delay) | 0   | _   | ns         |  |
| M11    | СС | D | MDC falling edge to MDIO output valid (max prop delay)              | _   | 25  | ns         |  |
| M12    | СС | D | MDIO (input) to MDC rising edge setup                               | 10  |     | ns         |  |
| M13    | СС | D | MDIO (input) to MDC rising edge hold                                | 0   | _   | ns         |  |
| M14    | СС | D | MDC pulse width high                                                | 40% | 60% | MDC period |  |
| M15    | CC | D | MDC pulse width low                                                 | 40% | 60% | MDC period |  |

Note:

In the following table, all timing specifications are referenced from MDC = 1.4 V (TTL levels) to the valid input and output levels, 0.8 V and 2.0 V (TTL levels). For 5 V operation, timing is referenced from MDC = 50% to 2.2 V/3.5 V input and output levels.

Value C **Symbol** Characteristic Unit Min Max MDC falling edge to MDIO output invalid D M10 CC 0 ns (minimum propagation delay) MDC falling edge to MDIO output valid (max CC D M11 25 ns prop delay) CC D MDIO (input) to MDC rising edge setup M12 10 ns CC D MDIO (input) to MDC rising edge hold M13 0 ns CC M14 D MDC pulse width high 40% MDC period 60% CC M15 MDC pulse width low MDC period 40% 60%

Table 51. RMII serial management channel timing

(M14) (M15) MDC (output) (M10) MDIO (output) M11 MDIO (input) (M12) (M13)

Figure 34. MII serial management channel timing diagram

#### 4.16.3.6 RMII receive signal timing (RXD[1:0], CRS\_DV)

The receiver functions correctly up to a REF CLK maximum frequency of 50 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the RX CLK frequency, which is half that of the REF CLK frequency.

Note:

In the following table, all timing specifications are referenced from REF\_CLK = 1.4 V to the valid input levels, 0.8 V and 2.0 V.

|        | 1445.0 02.1 1444.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450.1 1450. |   |                                   |     |     |                |  |  |  |  |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------------------------|-----|-----|----------------|--|--|--|--|--|--|
| Symbol |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | С | Characteristic                    | Va  | lue | Unit           |  |  |  |  |  |  |
| Symbol |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | C | Gilaracteristic                   | Min | Max | Oilit          |  |  |  |  |  |  |
| R1     | СС                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | D | RXD[1:0], CRS_DV to REF_CLK setup | 4   | _   | ns             |  |  |  |  |  |  |
| R2     | СС                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | D | REF_CLK to RXD[1:0], CRS_DV hold  | 2   | _   | ns             |  |  |  |  |  |  |
| R3     | СС                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | D | REF_CLK pulse width high          | 35% | 65% | REF_CLK period |  |  |  |  |  |  |
| R4     | СС                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | D | REF_CLK pulse width low           | 35% | 65% | REF_CLK period |  |  |  |  |  |  |

Table 52. RMII receive signal timing

Figure 35. RMII receive signal timing diagram



#### 4.16.3.7 RMII transmit signal timing (TXD[1:0], TX\_EN)

The transmitter functions correctly up to a REF\_CLK maximum frequency of 50 MHz + 1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the TX\_CLK frequency, which is half that of the REF\_CLK frequency.

The transmit outputs (TXD[1:0], TX\_EN) can be programmed to transition from either the rising or falling edge of REF\_CLK, and the timing is the same in either case. This option allows the use of non-compliant RMII PHYs.

Note:

In the following table, all timing specifications are referenced from REF\_CLK = 1.4 V to the valid output levels, 0.8 V and 2.0 V.

RMII transmit signal valid timing specified is considering the rise/fall time of the ref\_clk on the pad as 1 ns.

| Symbol | Symbol |   | Characteristic                     | Val | lue | Unit           |  |  |  |  |
|--------|--------|---|------------------------------------|-----|-----|----------------|--|--|--|--|
| Symbol |        | С | Gharacteristic                     | Min | Max | Onit           |  |  |  |  |
| R5     | СС     | D | REF_CLK to TXD[1:0], TX_EN invalid | 2   | _   | ns             |  |  |  |  |
| R6     | СС     | D | REF_CLK to TXD[1:0], TX_EN valid   |     | 15  | ns             |  |  |  |  |
| R7     | СС     | D | REF_CLK pulse width high           | 35% | 65% | REF_CLK period |  |  |  |  |
| R8     | СС     | D | REF_CLK pulse width low            | 35% | 65% | REF_CLK period |  |  |  |  |

Table 53. RMII transmit signal timing

Figure 36. RMII transmit signal timing diagram



### 4.16.3.8 RGMII signal timing

The RGMII interface uses Double Data Rate (DDR) data transfer scheme; it requires that the clock signal is delayed against the data and control signals.

This RGMII interface is compliant with the delay mode Delay on Source (DoS), where the transmitter device already provides a delayed clock signal.

For detailed AC specifications, refer to chapter 7.3 "Signal timing parameters in DoS mode" of specification "OPEN Alliance RGMII EPL (Electrical-Physical Layer) Recommendations" standard v2.3.

### 4.16.4 FlexRay timing

This section provides the FlexRay Interface timing characteristics for the input and output signals.

These are recommended numbers as per the FlexRay EPL v3.0 specification, and subject to change per the final timing analysis of the device.

#### 4.16.4.1 TxEN

Figure 37. TxEN signal



Table 54. TxEN output characteristics

| Symbol                    |    | С | Characteristic <sup>(1)</sup> (2)                                                      | Val | Unit |      |
|---------------------------|----|---|----------------------------------------------------------------------------------------|-----|------|------|
|                           |    | C | Characteristic                                                                         | Min | Max  | Unit |
| dCCTxEN <sub>RISE25</sub> | СС | D | Rise time of TxEN signal at CC                                                         | _   | 9    | ns   |
| dCCTxEN <sub>FALL25</sub> | СС | D | Fall time of TxEN signal at CC                                                         | _   | 9    | ns   |
| dCCTxEN <sub>01</sub>     | СС | D | Sum of delay between Clk to Q of the last FF and the final output buffer, rising edge  | _   | 25   | ns   |
| dCCTxEN <sub>10</sub>     | СС | D | Sum of delay between Clk to Q of the last FF and the final output buffer, falling edge | _   | 25   | ns   |

<sup>1.</sup> TxEN pin load maximum 25 pF.

<sup>2.</sup> Pad configured as VERY STRONG.



Figure 38. TxEN signal propagation delays

4.16.4.2 TxD



Figure 39. TxD signal

Note:

In the following table, specifications valid according to FlexRay EPL 3.0.1 standard with 20%–80% levels and a 10 pF load at the end of a 50 Ohm, 1 ns stripline. Please refer to the Very Strong I/O pad specifications.

| Symbol                                             |    | С      | Characteristic <sup>(1),(2)</sup>                                                      | Val   | ue               | Unit |
|----------------------------------------------------|----|--------|----------------------------------------------------------------------------------------|-------|------------------|------|
| Symbol                                             |    | C      | Characteristic                                                                         | Min   | Max              | Oill |
| dCCTxAsym                                          | СС | D      | Asymmetry of sending CC at 25 pF load (= dCCTxD <sub>50%</sub> - 100 ns)               | -2.45 | 2.45             | ns   |
| dCCTxD <sub>RISE25</sub> +dCCTxD <sub>FALL25</sub> | СС | D<br>D | Sum of Rise and Fall time of TxD signal at the                                         | _     | 9 <sup>(4)</sup> | ns   |
| doctxdrise25+doctxdrall25                          |    |        | output pin <sup>(3)</sup>                                                              | _     | 9 <sup>(5)</sup> | 113  |
| dCCTxD <sub>01</sub>                               | СС | D      | Sum of delay between Clk to Q of the last FF and the final output buffer, rising edge  | _     | 25               | ns   |
| dCCTxD <sub>10</sub>                               | СС | D      | Sum of delay between Clk to Q of the last FF and the final output buffer, falling edge | _     | 25               | ns   |

Table 55. TxD output characteristics

- 1. TxD pin load maximum 25 pF.
- 2. Pad configured as VERY STRONG.
- Sum of transition time simulation is performed according to Electrical Physical Layer Specification 3.0.1 and the entire temperature range of the device has been taken into account.
- 4.  $V_{DD\_HV\_IO}$  = 5.0 V ± 10%, Transmission line Z = 50 ohms,  $t_{delay}$  = 1 ns,  $C_L$  = 10 pF.
- 5.  $V_{DD\_HV\_IO}$  = 3.3 V ± 10%, Transmission line Z = 50 ohms,  $t_{delay}$  = 0.6 ns,  $C_L$  = 10 pF.



Figure 40. TxD Signal propagation delays

#### 4.16.4.3 RxD

Table 56. RxD input characteristics

| Symbol     |    | С | Characteristic                     | Value |     |      |  |
|------------|----|---|------------------------------------|-------|-----|------|--|
| Symbol     |    |   | Gilalacteristic                    | Min   | Max | Unit |  |
| C_CCRxD    | СС | D | Input capacitance on RxD pin       | _     | 7   | pF   |  |
| uCCLogic_1 | CC | D | Threshold for detecting logic high | 35    | 70  | %    |  |

Table 56. RxD input characteristics (continued)

| Symbol               |    | С | Characteristic                                                              | Va    | Unit |      |
|----------------------|----|---|-----------------------------------------------------------------------------|-------|------|------|
| Symbol               |    |   | Characteristic                                                              | Min   | Max  | Unit |
| uCCLogic_0           | CC | D | Threshold for detecting logic low                                           | 30    | 65   | %    |
| dCCRxD <sub>01</sub> | СС | D | Sum of delay from actual input to the D input of the first FF, rising edge  | _     | 10   | ns   |
| dCCRxD <sub>10</sub> | СС | D | Sum of delay from actual input to the D input of the first FF, falling edge | _     | 10   | ns   |
| dCCRxAsymAccept15    | СС | D | Acceptance of asymmetry at receiving CC with 15 pF load                     | -31.5 | 44   | ns   |
| dCCRxAsymAccept25    | СС | D | Acceptance of asymmetry at receiving CC with 25 pF load                     | -30.5 | 43   | ns   |

# 4.16.5 CAN timing

The following table describes the CAN timing.

Table 57. CAN timing

| Symbol                  |    | С | Parameter                              | Condition                               |     | Unit |     |    |
|-------------------------|----|---|----------------------------------------|-----------------------------------------|-----|------|-----|----|
|                         |    | ) |                                        | Condition                               | Min | Тур  | Max |    |
| t <sub>P(RX:TX)</sub>   | СС | D | CAN                                    | Medium type pads 25pF load              | _   | _    | 70  |    |
|                         | СС | D | CAN<br>controller                      | Medium type pads 50pF load              | _   | _    | 80  |    |
|                         | СС | D | propagation<br>delay time<br>standard  | STRONG, VERY STRONG type pads 25pF load | _   | _    | 60  | ns |
|                         | СС | D | pads                                   | STRONG, VERY STRONG type pads 50pF load | _   | _    | 65  |    |
|                         | СС | D | CAN                                    | Medium type pads 25pF load              | _   | _    | 90  |    |
| t <sub>PLP(RX:TX)</sub> | СС | D | controller                             | Medium type pads 50pF load              | _   | _    | 100 |    |
|                         | СС | D | propagation<br>delay time<br>low power | STRONG, VERY STRONG type pads 25pF load | _   | _    | 80  | ns |
|                         | СС | D | pads                                   | STRONG, VERY STRONG type pads 50pF load | _   | _    | 85  |    |

# 4.16.6 UART timing

UART channel frequency support is shown in the following table.

Table 58. UART frequency support

| LINFlexD clock<br>frequency LIN_CLK<br>(MHz) | Oversampling rate | Voting scheme            | Max usable frequency<br>(Mbaud) |
|----------------------------------------------|-------------------|--------------------------|---------------------------------|
|                                              | 16                | 0.4                      | 5                               |
|                                              | 8                 | - 3:1 majority voting    | 10                              |
| 80                                           | 6                 | Limited voting on one    | 13.33                           |
|                                              | 5                 | sample with configurable | 16                              |
|                                              | 4                 | sampling point           | 20                              |
|                                              | 16                | 2:1 majority voting      | 6.25                            |
|                                              | 8                 | - 3:1 majority voting    | 12.5                            |
| 100                                          | 6                 | Limited voting on one    | 16.67                           |
|                                              | 5                 | sample with configurable | 20                              |
|                                              | 4                 | sampling point           | 25                              |

# 4.16.7 I2C timing

The I<sup>2</sup>C AC timing specifications are provided in the following tables.

Note:

In the following table, I2C input timing is valid for Automotive and TTL inputs levels, hysteresis enabled, and an input edge rate no slower than 1 ns (10% - 90%).

Table 59. I2C input timing specifications - SCL and SDA

|     | Table to: input timing openiodations to be and to be |    |   |                                                                |     |     |                                 |  |  |  |
|-----|------------------------------------------------------|----|---|----------------------------------------------------------------|-----|-----|---------------------------------|--|--|--|
| No. | Symbol                                               |    | С | Parameter                                                      |     | lue | Unit                            |  |  |  |
|     |                                                      |    | ) | Farameter                                                      | Min | Max | Oilit                           |  |  |  |
| 1   | _                                                    | СС | D | Start condition hold time                                      |     | _   | PER_CLK<br>Cycle <sup>(1)</sup> |  |  |  |
| 2   | _                                                    | CC | D | Clock low time                                                 | 8   | _   | PER_CLK Cycle                   |  |  |  |
| 3   | _                                                    | CC | D | Bus free time between Start and Stop condition                 |     | _   | μs                              |  |  |  |
| 4   | _                                                    | CC | D | Data hold time                                                 | 0.0 | _   | ns                              |  |  |  |
| 5   | _                                                    | CC | D | Clock high time                                                | 4   | _   | PER_CLK Cycle                   |  |  |  |
| 6   | _                                                    | CC | D | Data setup time                                                | 0.0 | _   | ns                              |  |  |  |
| 7   | —                                                    | CC | D | Start condition setup time (for repeated start condition only) | 2   |     | PER_CLK Cycle                   |  |  |  |
| 8   | _                                                    | СС | D | Stop condition setup time                                      |     | _   | PER_CLK Cycle                   |  |  |  |

PER\_CLK is the SoC peripheral clock, which drives the I<sup>2</sup>C BIU and module clock inputs. See the Clocking chapter in the device reference manual for more detail.

Note: In the following table:

• All output timing is worst case and includes the mismatching of rise and fall times of the output pads.

- Output parameters are valid for CL = 25 pF, where CL is the external load to the device (lumped). The internal package capacitance is accounted for, and does not need to be subtracted from the 25 pF value.
- Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation.
- Programming the IBFD register (I2C bus Frequency Divider) with the maximum frequency results in the minimum output timings listed. The I2C interface is designed to scale the data transition time, moving it to the middle of the SCL low period. The actual position is affected by the pre-scale and division values programmed in the IBC field of the IBFD register.

Table 60. I2C output timing specifications — SCL and SDA

| No. | Symbol |    | C | Parameter                                                      | Value |     | Unit                            |  |
|-----|--------|----|---|----------------------------------------------------------------|-------|-----|---------------------------------|--|
| NO. |        |    | د |                                                                | Min   | Max | Offic                           |  |
| 1   | _      | СС | D | Start condition hold time                                      |       | _   | PER_CLK<br>Cycle <sup>(1)</sup> |  |
| 2   | _      | CC | D | Clock low time                                                 | 10    | _   | PER_CLK Cycle                   |  |
| 3   | _      | CC | D | Bus free time between Start and Stop condition                 |       | _   | μs                              |  |
| 4   | _      | CC | D | Data hold time                                                 | 7     | _   | PER_CLK Cycle                   |  |
| 5   | _      | CC | D | Clock high time                                                | 10    | _   | PER_CLK Cycle                   |  |
| 6   | _      | СС | D | Data setup time                                                | 2     | _   | PER_CLK Cycle                   |  |
| 7   | _      | СС | D | Start condition setup time (for repeated start condition only) | 20    | _   | PER_CLK Cycle                   |  |
| 8   | _      | СС | D | Stop condition setup time                                      |       | _   | PER_CLK Cycle                   |  |

PER\_CLK is the SoC peripheral clock, which drives the I<sup>2</sup>C BIU and module clock inputs. See the Clocking chapter in the device reference manual for more detail.

Figure 41. I<sup>2</sup>C input/output timing

# 4.16.8 **PSI5** timing

Table 61. PSI5 timing

| Symbol                  |    | _ | Downwater                                                                                 |   | Value                                |                      |  |  |
|-------------------------|----|---|-------------------------------------------------------------------------------------------|---|--------------------------------------|----------------------|--|--|
| Symbol                  |    | С | Parameter                                                                                 |   | Max.                                 | Unit                 |  |  |
| t <sub>MSG_DLY</sub> CC |    | D | Delay from last bit of frame (CRC0) to assertion of new message received interrupt        | _ | 3                                    | μs                   |  |  |
| t <sub>SYNC_DLY</sub>   | СС | D | Delay from internal sync pulse to sync pulse trigger at the SDOUT_PSI5_n pin              |   | 2                                    |                      |  |  |
| t <sub>MSG_JIT</sub>    | СС | D | Delay jitter from last bit of frame (CRC0) to assertion of new message received interrupt |   | 1                                    | cycle <sup>(1)</sup> |  |  |
| t <sub>SYNC_JIT</sub>   | СС | D | Delay jitter from internal sync pulse to sync pulse trigger at the SDOUT_PSI5_n pin       |   | ±(1 PSI5_1µs_CLK+<br>1 PBRIDGEn_CLK) | cycle                |  |  |

<sup>1.</sup> Measured in PSI5 clock cycles (PBRIDGEn\_CLK on the device). Minimum PSI5 clock period is 20 ns.

#### 4.16.9 OctoSPI timing

#### 4.16.9.1 OctoSPI mode

For SDR mode, below table is applied considering:

- 1. OERC for o/p pads are set as "11"
- 2. No delay module used for input clock
- 3. DQS being used as input clock. In case Clock Out being used as CLk In, frequency and input timings would depend on memory characteristics and delay module might be needed.
- 4. These timings are with OCTOSPI\_DCR2.PRESCALAR = 1;

Table 62. OctoSPI characteristics in SDR mode

| Symbol  | Parameter               | Conditions                                         |                   | Unit |     |      |
|---------|-------------------------|----------------------------------------------------|-------------------|------|-----|------|
| Symbol  | Farameter               | Conditions                                         | Min               | Тур  | Max | Oiii |
| F(CLK)  | OctoSPI clock frequency | 2.7 V < VDD< 3.6 V Voltage<br>Range 1 CLOAD = 8 pF | _                 | _    | 100 | MHz  |
| tw(CKH) | OctoSPI clock high and  | _                                                  | 45                | _    | 55  | ns   |
| tw(CKL) | low time                |                                                    | 45                | _    | 55  |      |
| ts(IN)  | Data input setup time   | _                                                  | 0.5               | _    | _   |      |
| th(IN)  | Data input hold time    | _                                                  | 2.5               | _    | _   |      |
| tv(OUT) | Data output valid time  | _                                                  | _                 | _    | 2   |      |
| th(OUT) | Data output hold time   | _                                                  | -1 <sup>(2)</sup> | _    | _   |      |

<sup>1.</sup> Values in the table applies to Octal and Quad SPI mode.

<sup>2.</sup> This hold time is with respect to negative edge of  $CLK_{out}$ .



Figure 42. OctoSPI timing diagram - SDR mode

#### 4.16.9.2 Hyperbus mode

The SPC58EHx, SPC58NHx microcontroller's OCTOSPI interface supports Hyperbus memory devices with AC specifications compliant with Hyperbus\_Specification\_Cypress\_revF.pdf document (001-99253 Rev. \*F, June 2017, chapter 9.3 AC Characteristics). Note that:

- Table 9.2 Clock Timing (on page 33 of this document) is valid if Freq <= 100 Mhz
- Single Ended clock (no CK# signal)
- Only 3.3 +/-10% voltage configuration
- CS/RWDS/DQ/CK should be balanced on board
- tDSS/tDSH specs not met by default. Internal delay module in SPC58EHx, SPC58NHx microcontroller should be used by tuning OCTOSPI\_DELAY\_CFG and OCTOSPI\_DELAY\_CTRL registers to achieve 1/12th cycle delay on DQS, to aid correct data latching in OCTOSPI controller.

#### 4.16.10 SDMMC timing

For SD SDIO modes, refer to AC specifications as in "SD Specifications Part 1 Physical Layer Specification" document version 3.01, Feb. 2010, chapter "6.6 Bus Operating Conditions for 3.3V Signaling").

For eMMC mode, refer to AC specifications as in JEDEC standard "EMBEDDED MULTI-MEDIA CARD (eMMC), ELECTRICAL STANDARD (4.5 Device)", JESD84-B45, June 2011, chapters "10.5 Bus timing" and "10.6 Bus timing for DAT signals during 2x data rate operation".

Note:  $t_{IHddr}$  and  $t_{IH}$  input hold timing parameters minimum value is 1 ns.

## 5 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

The following table lists the case numbers for SPC58EHx, SPC58NHx.

Table 63. Package case numbers

| Package type | Device type |
|--------------|-------------|
| eTQFP144     | Production  |
| eLQFP176     | Production  |
| FPBGA302     | Production  |
| FPBGA386     | Production  |

### 5.1 eTQFP144 package information

Refer to Section 5.1.1: Package mechanical drawings and data information for full description of below figures and table notes.

BOTTOM VIEW 14 □aaa CA-BD △bbbHA-BD 4× <u>∕16</u> (N−4)x e− + ddd (M) C A-B D /2 /5 D1 <u>3</u> D B 3 <u>√</u>3 A TOP VIEW  $\triangleleft \oplus$ 

Figure 43. eTQFP144 package outline

R1

R2

R2

GAUGE PLANE

Figure 44. eTQFP144 section A-A





Table 64. eTQFP144 package mechanical data

| O                         |              | Dimensions <sup>(7),(17)</sup> |              |  |
|---------------------------|--------------|--------------------------------|--------------|--|
| Symbol                    | Min.         | Тур.                           | Max.         |  |
| θ                         | 0.0°         | 3.5°                           | 7.0°         |  |
| θ1                        | 0.0°         | _                              | _            |  |
| θ2                        | 10.0°        | 12.0°                          | 14.0°        |  |
| θ3                        | 10.0°        | 12.0°                          | 14.0°        |  |
| A <sup>(15)</sup>         | _            | _                              | 1.20         |  |
| A1 <sup>(12)</sup>        | 0.05         | _                              | 0.15         |  |
| A2 <sup>(15)</sup>        | 0.95         | 1.00                           | 1.05         |  |
| b <sup>(8),(9),(11)</sup> | 0.17         | 0.22                           | 0.27         |  |
| b1 <sup>(11)</sup>        | 0.17         | 0.20                           | 0.23         |  |
| c <sup>(11)</sup>         | 0.09         | _                              | 0.20         |  |
| c1 <sup>(11)</sup>        | 0.09         | _                              | 0.16         |  |
| D <sup>(4)</sup>          | _            | 22.00 BSC                      | _            |  |
| D1 <sup>(2),(5)</sup>     | _            | 20.00 BSC                      | _            |  |
| D2 <sup>(13)</sup>        | _            | _                              | 8.96         |  |
| D3 <sup>(14)</sup>        | 7.30         | _                              | _            |  |
| E <sup>(4)</sup>          | _            | 22.00 BSC                      | _            |  |
| E1 <sup>(2),(5)</sup>     | _            | 20.00 BSC                      | <del>_</del> |  |
| E2 <sup>(13)</sup>        | <del>_</del> | _                              | 8.96         |  |
| E3 <sup>(14)</sup>        | 7.30         | _                              | <del>_</del> |  |
| е                         |              | 0.50 BSC                       |              |  |
| L                         | 0.45         | 0.60                           | 0.75         |  |
| L1                        | _            | 1.00 REF                       | _            |  |
| N <sup>(16)</sup>         |              | 144                            |              |  |
| R1                        | 0.08         | _                              | _            |  |
| R2                        | 0.08         | _                              | 0.20         |  |
| S                         | 0.20         | _                              | _            |  |
| aaa <sup>(1),(18)</sup>   |              | 0.20                           |              |  |
| bbb <sup>(1),(18)</sup>   |              | 0.20                           |              |  |
| ccc <sup>(1),(18)</sup>   |              | 0.08                           |              |  |
| ddd <sup>(1),(18)</sup>   |              | 0.08                           |              |  |

#### 5.1.1 Package mechanical drawings and data information

The following notes are related to Figure 43, Figure 44, Figure 45 and Table 64:

- Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994.
- 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm.
- 3. Datums A-B and D to be determined at datum plane H.
- To be determined at seating datum plane C.
- Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch.
- Details of pin 1 identifier are optional but must be located within the zone indicated.
- 7. All dimensions are in millimeter except where explicitly noted.
- 8. No intrusion allowed inwards the leads.
- Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages.
- 10. Exact shape of each corner is optional.
- 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- 12. A1 is defined as the distance from the seating plane to the lowest point on the package
- 13. Dimensions D2 and E2 show the maximum exposed metal area on the package surface where the exposed pad is located (if present). It includes all metal protrusions from exposed pad itself. Type of exposed pad on SPC58EHx, SPC58NHx is as Figure 46. End user should verify D2 and E2 dimensions according to the specific device application.
- 14. Dimensions D3 and E3 show the minimum solderable area, defined as the portion of exposed pad which is guaranteed to be free from resin flashes/bleeds, bordered by internal edge of inner groove.
- 15. The optional exposed pad is generally coincident with the top or bottom side of the package and not allowed to protrude beyond that surface.
- 16. "N" is the max number of terminal positions for the specified body size.
- 17. Critical dimensions:
  - a) Stand-Off
  - Overall Width b)
  - Lead Coplanarity
- 18. For symbols, recommended values and tolerances, see *Table 65*.



Note: number, dimensions and positions of grooves are for reference only.

Figure 46. eTQFP144 leadframe pad design

Table 65. eTQFP144 symbol definitions

| Symbol | Definition                                                                                                                                                                                                      | Notes                                                                                                                                                                                           |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| aaa    | The tolerance that controls the position of the terminal pattern with respect to Datum A and B. The center of the tolerance zone for each terminal is defined by basic dimension e as related to Datum A and B. | For flange-molded packages, this tolerance also applies for basic dimensions D1 and E1. For packages tooled with intentional terminal tip protrusions, aaa does not apply to those protrusions. |
| bbb    | The bilateral profile tolerance that controls the position of the plastic body sides. The centers of the profile zones are defined by the basic dimensions D and E.                                             | _                                                                                                                                                                                               |
| ccc    | The unilateral tolerance located above the seating plane where in the bottom surface of all terminals must be located.                                                                                          | This tolerance is commonly know as the "coplanarity" of the package terminals.                                                                                                                  |
| ddd    | The tolerance that controls the position of the terminals to each other. The centers of the profile zones are defined by basic dimension e.                                                                     | This tolerance is normally compounded with tolerance zone defined by "b".                                                                                                                       |

### 5.2 eLQFP176 package information

Refer to *Section 5.2.1: Package mechanical drawings and data information* for full description of below figures and table notes.

BOTTOM VIEW 14 4x N/4 TIPS bbbHA-BD 4× A 1-12 -b 🕁 ddd (M) C A-BD 10 E1/4 B 3 TOP VIEW

Figure 47. eLQFP176 package outline



R1

R2

R2

GAUGE PLANE

Figure 48. eLQFP176 section A-A





Table 66. eLQFP176 package mechanical data

|                           | -    | Dimensions <sup>(7),(17)</sup> |      |
|---------------------------|------|--------------------------------|------|
| Symbol                    | Min. | Nom.                           | Max. |
| θ                         | 0°   | 3.5°                           | 7°   |
| Θ1                        | 0°   | _                              | _    |
| θ2                        | 10°  | 12°                            | 14°  |
| θ3                        | 10°  | 12°                            | 14°  |
| A <sup>(15)</sup>         | _    | _                              | 1.60 |
| A1 <sup>(12)</sup>        | 0.05 | _                              | 0.15 |
| A2 <sup>(15)</sup>        | 1.35 | 1.40                           | 1.45 |
| b <sup>(8),(9),(11)</sup> | 0.17 | 0.22                           | 0.27 |
| b1 <sup>(11)</sup>        | 0.17 | 0.20                           | 0.23 |
| c <sup>(11)</sup>         | 0.09 | _                              | 0.20 |
| c1 <sup>(11)</sup>        | 0.09 | _                              | 0.16 |
| D <sup>(4)</sup>          |      | 26.00 BSC                      |      |
| D1 <sup>(2),(5)</sup>     |      | 24.00 BSC                      |      |
| D2 <sup>(13)</sup>        | _    | _                              | 8.97 |
| D3 <sup>(14)</sup>        | 7.30 | _                              | _    |
| е                         |      | 0.50 BSC                       |      |
| E <sup>(4)</sup>          |      | 26.00 BSC                      |      |
| E1 <sup>(2),(5)</sup>     |      | 24.00 BSC                      |      |
| E2 <sup>(13)</sup>        | _    | _                              | 8.97 |
| E3 <sup>(14)</sup>        | 7.30 | _                              | _    |
| L                         | 0.45 | 0.60                           | 0.75 |
| L1                        |      | 1.00 REF                       |      |
| N <sup>(16)</sup>         |      | 176                            |      |
| R1                        | 0.08 | _                              | _    |
| R2                        | 0.08 | _                              | 0.20 |
| S                         | 0.20 | _                              |      |
| aaa <sup>(1),(18)</sup>   |      | 0.20                           |      |
| bbb <sup>(1),(18)</sup>   |      | 0.20                           |      |
| ccc <sup>(1),(18)</sup>   |      | 0.08                           |      |
| ddd <sup>(1),(18)</sup>   |      | 0.08                           |      |

#### 5.2.1 Package mechanical drawings and data information

The following notes are related to Figure 47, Figure 48, Figure 49 and Table 66:

- 1. Dimensioning and tolerancing schemes conform to ASME Y14.5M-1994.
- 2. The Top package body size may be smaller than the bottom package size by as much as 0.15 mm.
- 3. Datums A-B and D to be determined at datum plane H.
- 4. To be determined at seating datum plane C.
- 5. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm" per side. D1 and E1 are Maximum plastic body size dimensions including mold mismatch.
- 6. Details of pin 1 identifier are optional but must be located within the zone indicated.
- 7. All dimensions are in millimeter except where explicitly noted.
- 8. No intrusion allowed inwards the leads.
- 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08 mm. Dambar cannot be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm for 0.4 mm and 0.5 mm pitch packages.
- 10. Exact shape of each corner is optional.
- 11. These dimensions apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- 12. A1 is defined as the distance from the seating plane to the lowest point on the package body.
- 13. Dimensions D2 and E2 show the maximum exposed metal area on the package surface where the exposed pad is located (if present). It includes all metal protrusions from exposed pad itself. Type of exposed pad on SPC58EHx, SPC58NHx is as Figure 50. End user should verify D2 and E2 dimensions according to the specific device application.
- 14. Dimensions D3 and E3 show the minimum solderable area, defined as the portion of exposed pad which is guaranteed to be free from resin flashes/bleeds, bordered by internal edge of inner groove.
- 15. The optional exposed pad is generally coincident with the top or bottom side of the package and not allowed to protrude beyond that surface.
- 16. "N" is the max number of terminal positions for the specified body size.
- 17. Critical dimensions:
  - a) Stand-Off
  - b) Overall Width
  - c) Lead Coplanarity
- 18. For symbols, recommended values and tolerances, see *Table 67*.

119/147

Note: number, dimensions and positions of grooves are for reference only.

Figure 50. eLQFP176 leadframe pad design

Table 67. eLQFP176 symbol definitions

| Symbol | Definition                                                                                                                                                                                                      | Notes                                                                                                                                                                                           |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| aaa    | The tolerance that controls the position of the terminal pattern with respect to Datum A and B. The center of the tolerance zone for each terminal is defined by basic dimension e as related to Datum A and B. | For flange-molded packages, this tolerance also applies for basic dimensions D1 and E1. For packages tooled with intentional terminal tip protrusions, aaa does not apply to those protrusions. |
| bbb    | The bilateral profile tolerance that controls the position of the plastic body sides. The centers of the profile zones are defined by the basic dimensions D and E.                                             | _                                                                                                                                                                                               |
| ccc    | The unilateral tolerance located above the seating plane where in the bottom surface of all terminals must be located.                                                                                          | This tolerance is commonly know as the "coplanarity" of the package terminals.                                                                                                                  |
| ddd    | The tolerance that controls the position of the terminals to each other. The centers of the profile zones are defined by basic dimension e.                                                                     | This tolerance is normally compounded with tolerance zone defined by "b".                                                                                                                       |

## 5.3 FPBGA302 package information

Refer to Section 5.3.1: Package mechanical drawings and data information for full description of below figures and table notes.

aaa C ØeeeM C A B В ØfffM C 0000 Α 302 balls-øb A1 BALL PAD CORNER - A1 BALL PAD CORNER (6) DETAIL B(2:1) aaa C TOP VIEW // bbb C SEATING PLANE С 0000 SEATING PLANE Α2 ddd C DETAIL A (2:1) A1 BALL PAD CORNER "B" **BOTTOM VIEW** 

Figure 51. FPBGA302 package outline

| Sumbol             |       | Dimensions (in millimeter) |       |  |  |  |
|--------------------|-------|----------------------------|-------|--|--|--|
| Symbol             | Min.  | Тур.                       | Max.  |  |  |  |
| A <sup>(1)</sup>   | _     | _                          | 1.80  |  |  |  |
| A1                 | 0.35  | _                          | _     |  |  |  |
| A2                 | _     | 0.50                       | _     |  |  |  |
| A4                 | _     | _                          | 0.80  |  |  |  |
| D                  | 16.85 | 17.00                      | 17.15 |  |  |  |
| D1                 | _     | 15.20                      | _     |  |  |  |
| E                  | 16.85 | 17.00                      | 17.15 |  |  |  |
| E1                 | _     | 15.20                      | _     |  |  |  |
| е                  | _     | 0.80                       | _     |  |  |  |
| b <sup>(2)</sup>   | 0.50  | 0.55                       | 0.60  |  |  |  |
| Z                  | _     | 0.90                       | _     |  |  |  |
| aaa                | _     | _                          | 0.15  |  |  |  |
| bbb                | _     | _                          | 0.10  |  |  |  |
| ddd <sup>(3)</sup> | _     | _                          | 0.12  |  |  |  |
| eee <sup>(4)</sup> | _     | _                          | 0.15  |  |  |  |
| fff <sup>(5)</sup> | _     | _                          | 0.08  |  |  |  |

Table 68. FPBGA302 package mechanical data

#### 5.3.1 Package mechanical drawings and data information

The following notes are related to Figure 51 and Table 68:

1. FPBGA stands for Fine Pitch Plastic Ball Grid Array:

Fine Pitch: e<1 mm pitch

Low Profile: the total profile height (Dim A) is measured from the seating plane to the top of the component

The maximum total package height is calculated by the following methodology (tolerance values):

$$\text{Amax} \, = \, \text{A}_{1}(\text{TYP}) + \text{A}_{2}(\text{TYP}) + \text{A}_{4}(\text{TYP}) + \sqrt{{(\text{A}_{1})}^{2} + {(\text{A}_{2})}^{2} + {(\text{A}_{4})}^{2}}$$

- 2. The typical ball diameter before mounting is 0.55mm.
- 3. Ref. JEDEC MO\_219G\_BGA Low Profile, Fine Pitch Ball Grid Array Family, 0.80MM Pitch (SQ. & RECT.)
- 4. The tolerance of position that controls the location of the pattern of balls with respect to datums A and B.
  - For each ball there is a cylindrical tolerance zone eee perpendicular to datum C and located on true position with respect to datums A and B as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone.
- 5. The tolerance of position that controls the location of the balls within the matrix with respect to each other.

For each ball there is a cylindrical tolerance zone fff perpendicular to datum C and

DS12304 Rev 5

- located on true position as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. Each tolerance zone fff in the array is contained entirely in the respective zone eee above. The axis of each ball must lie simultaneously in both tolerance zones.
- 6. The terminal A1 corner must be identified on the top surface by using a corner chamfer, ink or metalized markings, or other feature of package body or integral heats lug. A distinguishing feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional.

### 5.4 FPBGA386 package information

Refer to Section 5.4.1: Package mechanical drawings and data information for full description of below figures and table notes.



aaa C ØeeeM C A B В ØfffM C Α 0000 386 balls-øb A1 BALL PAD CORNER - A1 BALL PAD CORNER DETAIL B(2:1) 🛆 aaa C TOP VIEW "A" // bbb C SEATING PLANE Ċ SEATING PLANE Α2 D1 ddd C Z-DETAIL A (2:1) A1 BALL PAD CORNER "B" **BOTTOM VIEW** 

Figure 52. FPBGA386 package outline



| Symbol             |       | Dimensions (in millimeter) |       |  |  |  |
|--------------------|-------|----------------------------|-------|--|--|--|
| Symbol             | Min.  | Тур.                       | Max.  |  |  |  |
| A <sup>(1)</sup>   | _     | _                          | 1.8   |  |  |  |
| A1                 | 0.35  | _                          | _     |  |  |  |
| A2                 | _     | 0.50                       | _     |  |  |  |
| A4                 | _     | _                          | 0.80  |  |  |  |
| D                  | 18.85 | 19.00                      | 19.15 |  |  |  |
| D1                 | _     | 16.80                      | _     |  |  |  |
| E                  | 18.85 | 19.00                      | 19.15 |  |  |  |
| E1                 | _     | 16.80                      | _     |  |  |  |
| е                  | _     | 0.80                       | _     |  |  |  |
| b <sup>(2)</sup>   | 0.50  | 0.55                       | 0.60  |  |  |  |
| Z                  | _     | 1.10                       | _     |  |  |  |
| aaa                | _     | _                          | 0.15  |  |  |  |
| bbb                | _     | _                          | 0.10  |  |  |  |
| ddd <sup>(3)</sup> | _     | _                          | 0.12  |  |  |  |
| eee <sup>(4)</sup> | _     | _                          | 0.15  |  |  |  |
| fff <sup>(5)</sup> | _     | _                          | 0.08  |  |  |  |

Table 69. FPBGA386 package mechanical data

#### 5.4.1 Package mechanical drawings and data information

The following notes are related to Figure 52 and Table 69:

1. FPBGA stands for Fine Pitch Plastic Ball Grid Array:

Fine Pitch: e<1 mm pitch

Low Profile: the total profile height (Dim A) is measured from the seating plane to the top of the component

The maximum total package height is calculated by the following methodology (tolerance values):

$$\text{Amax} \, = \, \text{A}_{1}(\text{TYP}) + \text{A}_{2}(\text{TYP}) + \text{A}_{4}(\text{TYP}) + \sqrt{{(\text{A}_{1})}^{2} + {(\text{A}_{2})}^{2} + {(\text{A}_{4})}^{2}}$$

- 2. The typical ball diameter before mounting is 0.55mm.
- 3. Ref. JEDEC MO\_219G\_BGA Low Profile, Fine Pitch Ball Grid Array Family, 0.80MM Pitch (SQ. & RECT.).
- 4. The tolerance of position that controls the location of the pattern of balls with respect to datums A and B.
  - For each ball there is a cylindrical tolerance zone eee perpendicular to datum C and located on true position with respect to datums A and B as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone.
- 5. The tolerance of position that controls the location of the balls within the matrix with respect to each other.

For each ball there is a cylindrical tolerance zone fff perpendicular to datum C and

- located on true position as defined by e. The axis perpendicular to datum C of each ball must lie within this tolerance zone. Each tolerance zone fff in the array is contained entirely in the respective zone eee above. The axis of each ball must lie simultaneously in both tolerance zones.
- 6. The terminal A1 corner must be identified on the top surface by using a corner chamfer, ink or metalized markings, or other feature of package body or integral heats-lug. A distinguishing feature is allowable on the bottom surface of the package to identify the terminal A1 corner. Exact shape of each corner is optional.

#### 5.5 Package thermal characteristics

The following tables describe the thermal characteristics of the device. The parameters in this chapter have been evaluated by considering the device consumption configuration reported in the *Section 4.7: Device consumption*.

#### 5.5.1 eTQFP144

Table 70. Thermal characteristics for 144 exposed pad eTQFP package

| Symbo                 | ol | С | Parameter <sup>(1)</sup>                               | Conditions              | Value | Unit |
|-----------------------|----|---|--------------------------------------------------------|-------------------------|-------|------|
| $R_{\theta JA}$       | CC | D | Junction-to-Ambient, Natural Convection <sup>(2)</sup> | Four layer board (2s2p) | 21.3  | °C/W |
| $R_{\theta JB}$       | СС | D | Junction-to-board <sup>(3)</sup>                       | _                       | 8.1   | °C/W |
| $R_{\theta JCtop}$    | CC | D | Junction-to-case top <sup>(4)</sup>                    | _                       | 5.4   | °C/W |
| $R_{\theta JCbottom}$ | CC | D | Junction-to-case bottom <sup>(5)</sup>                 | _                       | 1     | °C/W |
| $\Psi_{JT}$           | СС | D | Junction-to-package top <sup>(6)</sup>                 | Natural convection      | 1     | °C/W |

Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

- 2. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- 3. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 5. Thermal resistance between the die and the exposed pad ground on the bottom of the package based on simulation without any interface resistance.
- Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

#### 5.5.2 LQFP176

Table 71. Thermal characteristics for 176 exposed pad LQFP package

| Symbo                 | ol | O | Parameter <sup>(1)</sup>                               | Conditions                                                              | Value | Unit |
|-----------------------|----|---|--------------------------------------------------------|-------------------------------------------------------------------------|-------|------|
| $R_{\theta JA}$       | CC | D | Junction-to-Ambient, Natural Convection <sup>(2)</sup> | n-to-Ambient, Natural Convection <sup>(2)</sup> Four layer board (2s2p) |       | °C/W |
| $R_{\theta JB}$       | CC | D | Junction-to-board <sup>(3)</sup>                       | _                                                                       | 8.6   | °C/W |
| $R_{\theta JCtop}$    | СС | D | Junction-to-case top <sup>(4)</sup>                    | _                                                                       | 7.2   | °C/W |
| $R_{\theta JCbottom}$ | СС | D | Junction-to-case bottom <sup>(5)</sup>                 | _                                                                       | 1     | °C/W |
| $\Psi_{JT}$           | СС | D | Junction-to-package top <sup>(6)</sup>                 | Natural convection                                                      | 1     | °C/W |

Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

- 2. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- 3. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- Thermal resistance between the die and the exposed pad ground on the bottom of the package based on simulation without any interface resistance.



Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

#### 5.5.3 FPBGA302

Table 72. Thermal characteristics for 302-pin FPBGA

| Symbo                | ol | С | Parameter <sup>(1)</sup>                               | Conditions                    | Value <sup>(2)</sup> | Unit |
|----------------------|----|---|--------------------------------------------------------|-------------------------------|----------------------|------|
| Theta <sub>J-A</sub> | CC | D | Junction-to-Ambient, Natural Convection <sup>(3)</sup> | 2s2p board                    | 21.2                 | °C/W |
| Theta <sub>J-B</sub> | СС | D | Junction-to-board <sup>(4)</sup>                       | Ring cold plate<br>2s2p board | 9.6                  | °C/W |
| Theta <sub>J-C</sub> | СС | D | Junction-to-case top <sup>(5)</sup>                    | Top cold plate<br>1s board    | 6.1                  | °C/W |
| Ψ <sub>J-B</sub>     | СС | D | Junction-to-board <sup>(6)</sup>                       | Operating conditions          | 9.4                  | °C/W |
| $\Psi_{	extsf{J-C}}$ | CC | D | Junction-to-case top                                   | Operating conditions          | 1                    | °C/W |

Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

- 2. These values are preliminary, therefore they are subject to change.
- 3. Per JEDEC JESD51-6 with the board (JESD51-9) horizontal.
- Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter

#### 5.5.4 FPBGA386

Table 73. Thermal characteristics for 386-pin FPBGA

| Symbo                | ol | С | Parameter <sup>(1)</sup>                               | Conditions                    | Value | Unit |
|----------------------|----|---|--------------------------------------------------------|-------------------------------|-------|------|
| Theta <sub>J-A</sub> | CC | D | Junction-to-Ambient, Natural Convection <sup>(2)</sup> | 2s2p board                    | 19.9  | °C/W |
| Theta <sub>J-B</sub> | СС | D | Junction-to-board <sup>(3)</sup>                       | Ring cold plate<br>2s2p board | 9.2   | °C/W |
| Theta <sub>J-C</sub> | СС | D | Junction-to-case top <sup>(4)</sup>                    | Top cold plate<br>1s board    | 5.7   | °C/W |
| $\Psi_{	extsf{J-B}}$ | CC | D | Junction-to-board <sup>(5)</sup>                       | Operating conditions          | 9     | °C/W |
| $\Psi_{	extsf{J-C}}$ | СС | D | Junction-to-case top                                   | Operating conditions          | 1     | °C/W |

<sup>1.</sup> Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

- 2. Per JEDEC JESD51-6 with the board (JESD51-9) horizontal.
- Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 5. Thermal characterization parameter

#### 5.5.5 General notes for specifications at maximum junction temperature

An estimation of the chip junction temperature, T<sub>.I</sub>, can be obtained from the equation:

Equation 1  $T_J = T_A + (R_{\theta JA} * P_D)$ 

where:

T<sub>A</sub> = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

P<sub>D</sub> = power dissipation in the package (W)

The thermal resistance values used are based on the JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The differences between the values determined for the single-layer (1s) board compared to a four-layer board that has two signal layers, a power and a ground plane (2s2p), demonstrate that the effective thermal resistance is not a constant. The thermal resistance depends on the:

- Construction of the application board (number of planes)
- · Effective size of the board which cools the component
- Quality of the thermal and electrical connections to the planes
- Power dissipated by adjacent components

Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between the vias leaves the planes virtually disconnected, the thermal performance is also greatly reduced.

As a general rule, the value obtained on a single-layer board is within the normal range for the tightly packed printed circuit board. The value obtained on a board with the internal planes is usually within the normal range if the application board has:

- One oz. (35 micron nominal thickness) internal planes
- Components are well separated
- Overall power dissipation on the board is less than 0.02 W/cm<sup>2</sup>

The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

Equation 2  $T_J = T_B + (R_{\theta JB} * P_D)$ 

where:

T<sub>B</sub> = board temperature for the package perimeter (°C)

R<sub>A,IB</sub> = junction-to-board thermal resistance (°C/W) per JESD51-8

P<sub>D</sub> = power dissipation in the package (W)

4

DS12304 Rev 5 129/147

When the heat loss from the package case to the air does not factor into the calculation, the junction temperature is predictable if the application board is similar to the thermal test condition, with the component soldered to a board with internal planes.

The thermal resistance is expressed as the sum of a junction-to-case thermal resistance plus a case-to-ambient thermal resistance:

# Equation 3 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$

where:

 $R_{\theta,IA}$  = junction-to-ambient thermal resistance (°C/W)

R<sub>θJC</sub> = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case to ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device related and is not affected by other factors. The thermal environment can be controlled to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For example, change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This description is most useful for packages with heat sinks where 90% of the heat flow is through the case to heat sink to ambient. For most packages, a better model is required.

A more accurate two-resistor thermal model can be constructed from the junction-to-board thermal resistance and the junction-to-case thermal resistance. The junction-to-case thermal resistance describes when using a heat sink or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed circuit board. This model can be used to generate simple estimations and for computational fluid dynamics (CFD) thermal models. More accurate compact Flotherm models can be generated upon request.

To determine the junction temperature of the device in the application on a prototype board, use the thermal characterization parameter  $(\Psi_{JT})$  to determine the junction temperature by measuring the temperature at the top center of the package case using the following equation:

#### **Equation 4**

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $T_T$  = thermocouple temperature on top of the package (°C)

Ψ<sub>JT</sub> = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured in compliance with the JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. Position the thermocouple so that the thermocouple junction rests on the package. Place a small amount of epoxy on the thermocouple junction and approximately 1 mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire.

When board temperature is perfectly defined below the device, it is possible to use the thermal characterization parameter  $(\Psi_{\text{JPB}})$  to determine the junction temperature by



measuring the temperature at the bottom center of the package case (exposed pad) using the following equation:

#### **Equation 5**

$$T_J = T_B + (\Psi_{JPB} \times P_D)$$

where:

T<sub>T</sub> = thermocouple temperature on bottom of the package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

P<sub>D</sub> = power dissipation in the package (W)

## 6 Ordering information

Example code: SPC58 92 C3 Ε Н X Product identifier Core Product Memory Package Freq.&T. Silicon Packing Custom Security version revision Y = Tray X = Tape and Reel (pin 1 top right)  $0 = 1^{st}$  version  $1 = 2^{nd}$  version -C = HSM medium E = HSM full H = HSM medium, ASIL-D I = HSM full, ASIL-D -0 = 16x ISO CAN FD, Flexray, 1x100 Mb T = 2x100 Mb EthT=2x100 Mb Eth  $G^{(a)}=1x1$  Gb Eth, 1x100 Mb Eth E=1x100 Mb Eth, eMMC $^{(b)}$ , HyperBus P=2x100 Mb Eth, eMMC $^{(b)}$ , HyperBus  $M^{(a)}=1x1$  Gb Eth, 1x100 Mb Eth, eMMC $^{(b)}$ , HyperBus -F = 160 MHz at 105 °C H = 200 MHz at 105 °C P = 160 MHz at 125 °C R = 200 MHz at 125 °C -E5 = eTQFP144 E7 = eLQFP176 C3 = FPBGA302 C5 = FPBGA386-84 = 6 MB 92 = 10 MB H = SPC58xHx family N = Triple computing e200z4 core (CPU\_2 + CPU\_1 + CPU\_0) E = Dual computing e200z4 core (CPU\_2 + CPU\_0) SPC58 = Power Architecture in 40 nm a. Gigabit option is not supported on eTQFP144, up to 2x100Mb is available. eMMC at 4 bit max. is supported on eLQFP176. eMMC is not supported in eTQFP144.

Figure 53. Ordering information scheme



Note:

Please contact your ST sales office to ask for the availability of a particular commercial product.

Features (for instance, flash, RAM or peripherals) not included in the commercial product cannot be used.

ST cannot be called to take any liability for features used outside the commercial product.

Table 74. Code Flash Options FOTA (KByte)

| SPC58xH92 | SPC58xH90 | SPC58xH84 | Part | ition | Otom addings  | End address  |  |
|-----------|-----------|-----------|------|-------|---------------|--------------|--|
| (10M)     | (8M)      | (6M)      | RWR  | RWW   | Start address | Ella dadiess |  |
| 16        | 16        | 16        | 0    | 1     | 0x00FC0000    | 0x00FC3FFF   |  |
| 16        | 16        | 16        | 0    | 1     | 0x00FC4000    | 0x00FC7FFF   |  |
| 16        | 16        | 16        | 0    | 1     | 0x00FC8000    | 0x00FCBFFF   |  |
| 16        | 16        | 16        | 0    | 1     | 0x00FCC000    | 0x00FCFFFF   |  |
| 32        | 32        | 32        | 0    | 1     | 0x00FD0000    | 0x00FD7FFF   |  |
| 32        | 32        | 32        | 0    | 1     | 0x00FD8000    | 0x00FDFFFF   |  |
| 64        | 64        | 64        | 0    | 1     | 0x00FE0000    | 0x00FEFFFF   |  |
| 64        | 64        | 64        | 0    | 1     | 0x00FF0000    | 0x00FFFFF    |  |
| 128       | 128       | 128       | 0    | 1     | 0x01000000    | 0x0101FFFF   |  |
| 128       | 128       | 128       | 0    | 1     | 0x01020000    | 0x0103FFFF   |  |
| 256       | 256       | 256       | 0    | 1     | 0x01040000    | 0x0107FFFF   |  |
| 256       | 256       | 256       | 0    | 1     | 0x01080000    | 0x010BFFFF   |  |
| 256       | 256       | 256       | 0    | 1     | 0x010C0000    | 0x010FFFFF   |  |
| 256       | 256       | 256       | 0    | 1     | 0x01100000    | 0x0113FFFF   |  |
| 256       | 256       | 256       | 0    | 1     | 0x01140000    | 0x0117FFFF   |  |
| 256       | 256       | 256       | 0    | 1     | 0x01180000    | 0x011BFFFF   |  |
| 256       | 256       | 256       | 0    | 4     | 0x011C0000    | 0x011FFFFF   |  |
| 256       | 256       | 256       | 0    | 4     | 0x01200000    | 0x0123FFFF   |  |
| 256       | 256       | 256       | 0    | 4     | 0x01240000    | 0x0127FFFF   |  |
| 256       | 256       | 256       | 0    | 4     | 0x01280000    | 0x012BFFFF   |  |
| 256       | 256       | _         | 0    | 4     | 0x012C0000    | 0x012FFFFF   |  |
| 256       | 256       | _         | 0    | 4     | 0x01300000    | 0x0133FFFF   |  |
| 256       | _         | _         | 0    | 4     | 0x01340000    | 0x0137FFFF   |  |
| 256       | _         | _         | 0    | 4     | 0x01380000    | 0x013BFFFF   |  |
| 256       | 256       | 256       | 1    | 5     | 0x013C0000    | 0x013FFFFF   |  |
| 256       | 256       | 256       | 1    | 5     | 0x01400000    | 0x0143FFFF   |  |
| 256       | 256       | 256       | 1    | 5     | 0x01440000    | 0x0147FFFF   |  |
| 256       | 256       | 256       | 1    | 5     | 0x01480000    | 0x014BFFFF   |  |



Table 74. Code Flash Options FOTA (KByte) (continued)

| SPC58xH92 | SPC58xH90 | SPC58xH84 | Part | ition | Start address | End address |  |
|-----------|-----------|-----------|------|-------|---------------|-------------|--|
| (10M)     | (8M)      | (6M)      | RWR  | RWW   | Start address |             |  |
| 256       | 256       | _         | 1    | 5     | 0x014C0000    | 0x014FFFFF  |  |
| 256       | 256       | _         | 1    | 5     | 0x01500000    | 0x0153FFFF  |  |
| 256       | _         | _         | 1    | 5     | 0x01540000    | 0x0157FFFF  |  |
| 256       | _         | _         | 1    | 5     | 0x01580000    | 0x015BFFFF  |  |
| 256       | 256       | 256       | 0    | 6     | 0x015C0000    | 0x015FFFFF  |  |
| 256       | 256       | 256       | 0    | 6     | 0x01600000    | 0x0163FFFF  |  |
| 256       | 256       | 256       | 0    | 6     | 0x01640000    | 0x0167FFFF  |  |
| 256       | 256       | 256       | 0    | 6     | 0x01680000    | 0x016BFFFF  |  |
| 256       | 256       | _         | 0    | 6     | 0x016C0000    | 0x016FFFFF  |  |
| 256       | 256       | _         | 0    | 6     | 0x01700000    | 0x0173FFFF  |  |
| 256       | _         | _         | 0    | 6     | 0x01740000    | 0x0177FFFF  |  |
| 256       | _         | _         | 0    | 6     | 0x01780000    | 0x017BFFFF  |  |
| 256       | 256       | 256       | 1    | 7     | 0x017C0000    | 0x017FFFFF  |  |
| 256       | 256       | 256       | 1    | 7     | 0x01800000    | 0x0183FFFF  |  |
| 256       | 256       | 256       | 1    | 7     | 0x01840000    | 0x0187FFFF  |  |
| 256       | 256       | 256       | 1    | 7     | 0x01880000    | 0x018BFFFF  |  |
| 256       | 256       | _         | 1    | 7     | 0x018C0000    | 0x018FFFFF  |  |
| 256       | 256       | _         | 1    | 7     | 0x01900000    | 0x0193FFFF  |  |
| 256       | _         | _         | 1    | 7     | 0x01940000    | 0x0197FFFF  |  |
| 256       | _         | _         | 1    | 7     | 0x01980000    | 0x019BFFFF  |  |

Table 75. Code Flash Options contiguous (KByte)

| SPC58xH92 | SPC58xH90     | SPC58xH84 | Part | ition | 04.4.4.11     |             |
|-----------|---------------|-----------|------|-------|---------------|-------------|
| (10M)     | (8 <b>M</b> ) | (6M)      | RWR  | RWW   | Start address | End address |
| 16        | 16            | 16        | 0    | 1     | 0x00FC0000    | 0x00FC3FFF  |
| 16        | 16            | 16        | 0    | 1     | 0x00FC4000    | 0x00FC7FFF  |
| 16        | 16            | 16        | 0    | 1     | 0x00FC8000    | 0x00FCBFFF  |
| 16        | 16            | 16        | 0    | 1     | 0x00FCC000    | 0x00FCFFFF  |
| 32        | 32            | 32        | 0    | 1     | 0x00FD0000    | 0x00FD7FFF  |
| 32        | 32            | 32        | 0    | 1     | 0x00FD8000    | 0x00FDFFFF  |
| 64        | 64            | 64        | 0    | 1     | 0x00FE0000    | 0x00FEFFFF  |



Table 75. Code Flash Options contiguous (KByte) (continued)

| SPC58xH92 | SPC58xH90 | SPC58xH84 | Part | tition | Start address | End oddroos |
|-----------|-----------|-----------|------|--------|---------------|-------------|
| (10M)     | (8M)      | (6M)      | RWR  | RWW    | Start address | End address |
| 64        | 64        | 64        | 0    | 1      | 0x00FF0000    | 0x00FFFFF   |
| 128       | 128       | 128       | 0    | 1      | 0x01000000    | 0x0101FFFF  |
| 128       | 128       | 128       | 0    | 1      | 0x01020000    | 0x0103FFFF  |
| 256       | 256       | 256       | 0    | 1      | 0x01040000    | 0x0107FFFF  |
| 256       | 256       | 256       | 0    | 1      | 0x01080000    | 0x010BFFFF  |
| 256       | 256       | 256       | 0    | 1      | 0x010C0000    | 0x010FFFFF  |
| 256       | 256       | 256       | 0    | 1      | 0x01100000    | 0x0113FFFF  |
| 256       | 256       | 256       | 0    | 1      | 0x01140000    | 0x0117FFFF  |
| 256       | 256       | 256       | 0    | 1      | 0x01180000    | 0x011BFFFF  |
| 256       | 256       | 256       | 0    | 4      | 0x011C0000    | 0x011FFFFF  |
| 256       | 256       | 256       | 0    | 4      | 0x01200000    | 0x0123FFFF  |
| 256       | 256       | 256       | 0    | 4      | 0x01240000    | 0x0127FFFF  |
| 256       | 256       | 256       | 0    | 4      | 0x01280000    | 0x012BFFFF  |
| 256       | 256       | 256       | 0    | 4      | 0x012C0000    | 0x012FFFFF  |
| 256       | 256       | 256       | 0    | 4      | 0x01300000    | 0x0133FFFF  |
| 256       | 256       | 256       | 0    | 4      | 0x01340000    | 0x0137FFFF  |
| 256       | 256       | 256       | 0    | 4      | 0x01380000    | 0x013BFFFF  |
| 256       | 256       | 256       | 1    | 5      | 0x013C0000    | 0x013FFFFF  |
| 256       | 256       | 256       | 1    | 5      | 0x01400000    | 0x0143FFFF  |
| 256       | 256       | 256       | 1    | 5      | 0x01440000    | 0x0147FFFF  |
| 256       | 256       | 256       | 1    | 5      | 0x01480000    | 0x014BFFFF  |
| 256       | 256       | 256       | 1    | 5      | 0x014C0000    | 0x014FFFF   |
| 256       | 256       | 256       | 1    | 5      | 0x01500000    | 0x0153FFFF  |
| 256       | 256       | 256       | 1    | 5      | 0x01540000    | 0x0157FFFF  |
| 256       | 256       | 256       | 1    | 5      | 0x01580000    | 0x015BFFFF  |
| 256       | 256       | _         | 0    | 6      | 0x015C0000    | 0x015FFFFF  |
| 256       | 256       | _         | 0    | 6      | 0x01600000    | 0x0163FFFF  |
| 256       | 256       | _         | 0    | 6      | 0x01640000    | 0x0167FFFF  |
| 256       | 256       | _         | 0    | 6      | 0x01680000    | 0x016BFFFF  |
| 256       | 256       | _         | 0    | 6      | 0x016C0000    | 0x016FFFFF  |
| 256       | 256       | _         | 0    | 6      | 0x01700000    | 0x0173FFFF  |
| 256       | 256       | _         | 0    | 6      | 0x01740000    | 0x0177FFFF  |
| 256       | 256       | _         | 0    | 6      | 0x01780000    | 0x017BFFFF  |



Table 75. Code Flash Options contiguous (KByte) (continued)

| SPC58xH92 | SPC58xH90 | SPC58xH84 | Part | ition | Start address | End address |
|-----------|-----------|-----------|------|-------|---------------|-------------|
| (10M)     | (8M)      | (6M)      | RWR  | RWW   | Start address | End address |
| 256       | _         | _         | 1    | 7     | 0x017C0000    | 0x017FFFFF  |
| 256       | _         | _         | 1    | 7     | 0x01800000    | 0x0183FFFF  |
| 256       | _         | _         | 1    | 7     | 0x01840000    | 0x0187FFFF  |
| 256       | _         | _         | 1    | 7     | 0x01880000    | 0x018BFFFF  |
| 256       | _         | _         | 1    | 7     | 0x018C0000    | 0x018FFFFF  |
| 256       | _         | _         | 1    | 7     | 0x01900000    | 0x0193FFFF  |
| 256       | _         | _         | 1    | 7     | 0x01940000    | 0x0197FFFF  |
| 256       | _         | _         | 1    | 7     | 0x01980000    | 0x019BFFFF  |

Table 76. RAM Options triple core (KByte)

| SPC58NH92<br>(10M)  | SPC58NH90<br>(8M)   | SPC58NH84<br>(6M)  | Туре                                  | Start address | End address | Size<br>(Kb) |
|---------------------|---------------------|--------------------|---------------------------------------|---------------|-------------|--------------|
| 1280 <sup>(1)</sup> | 1024 <sup>(1)</sup> | 960 <sup>(1)</sup> |                                       |               |             | (ND)         |
| 256                 | 256                 | 256                | PRAMC_0                               | 0x40028000    | 0x40067FFF  | 256          |
| 256                 | 256                 | 256                | PRAMC_1                               | 0x40068000    | 0x400A7FFF  | 256          |
| 8                   | 8                   | 8                  | PRAMC_2 (STBY)                        | 0x400A8000    | 0x400A9FFF  | 8            |
| 120                 | 120                 | 120                | PRAMC_2 (STBY)                        | 0x400AA000    | 0x400C7FFF  | 120          |
| 128                 | 128                 | 128                | PRAMC_2 (STBY)                        | 0x400C8000    | 0x400E7FFF  | 128          |
| 64                  | 64                  | _                  | PRAMC_3                               | 0x400E8000    | 0x400F7FFF  | 64           |
| 256                 | _                   | _                  | PRAMC_3                               | 0x400F8000    | 0x40137FFF  | 256          |
| 0.04                | 0.04                | 0.04               | HSM emulated registers <sup>(2)</sup> | 0x40137FC0    | 0x40137FE3  | 0.04         |
|                     |                     |                    | T                                     |               |             |              |
| 64                  | 64                  | 64                 | D-MEM CPU_0                           | 0x50800000    | 0x5080FFFF  | 64           |
| 64                  | 64                  | 64                 | D-MEM CPU_1                           | 0x51800000    | 0x5180FFFF  | 64           |
| 64                  | 64                  | 64                 | D-MEM CPU_2                           | 0x52800000    | 0x5280FFFF  | 64           |
|                     |                     |                    |                                       |               |             |              |
| 32                  | 32                  | 32                 | I-MEM CPU_0                           | 0x50000000    | 0x50007FFF  | 32           |
| 32                  | 32                  | 32                 | I-MEM CPU_1                           | 0x51000000    | 0x51007FFF  | 32           |
| 32                  | 32                  | 32                 | I-MEM CPU_2                           | 0x52000000    | 0x52007FFF  | 32           |

<sup>1.</sup> Total RAM size is the sum of TCM and SRAM.

<sup>2.</sup> Overlayed at the end of PRAMC\_3 (if HSM not used, all 256Kbyte of PRAMC\_3 can be used in 10M configuration).

Table 77. RAM Options dual core (KByte)

|                     |                    |                    |                                       | · • ·         |             |              |
|---------------------|--------------------|--------------------|---------------------------------------|---------------|-------------|--------------|
| SPC58EH92<br>(10M)  | SPC58EH90<br>(8M)  | SPC58EH84<br>(6M)  | Туре                                  | Start address | End address | Size<br>(Kb) |
| 1216 <sup>(1)</sup> | 960 <sup>(1)</sup> | 896 <sup>(1)</sup> |                                       |               |             | (IND)        |
| 256                 | 256                | 256                | PRAMC_0                               | 0x40028000    | 0x40067FFF  | 256          |
| 256                 | 256                | 256                | PRAMC_1                               | 0x40068000    | 0x400A7FFF  | 256          |
| 8                   | 8                  | 8                  | PRAMC_2 (STBY)                        | 0x400A8000    | 0x400A9FFF  | 8            |
| 120                 | 120                | 120                | PRAMC_2 (STBY)                        | 0x400AA000    | 0x400C7FFF  | 120          |
| 128                 | 128                | 128                | PRAMC_2 (STBY)                        | 0x400C8000    | 0x400E7FFF  | 128          |
| 64                  | 64                 | _                  | PRAMC_3                               | 0x400E8000    | 0x400F7FFF  | 64           |
| 256                 | _                  | _                  | PRAMC_3                               | 0x400F8000    | 0x40137FFF  | 256          |
| 0.04                | 0.04               | 0.04               | HSM emulated registers <sup>(2)</sup> | 0x40137FC0    | 0x40137FE3  | 0.04         |
|                     | i                  | i                  | <u> </u>                              | <u> </u>      |             |              |
| 64                  | 64                 | 64                 | D-MEM CPU_0                           | 0x50800000    | 0x5080FFFF  | 64           |
| _                   | _                  | _                  | D-MEM CPU_1                           | 0x51800000    | 0x5180FFFF  | 64           |
| 64                  | 64                 | 64                 | D-MEM CPU_2                           | 0x52800000    | 0x5280FFFF  | 64           |
|                     | T                  | Ī                  | T                                     | T             |             |              |
| 32                  | 32                 | 32                 | I-MEM CPU_0                           | 0x50000000    | 0x50007FFF  | 32           |
| _                   | _                  | _                  | I-MEM CPU_1                           | 0x51000000    | 0x51007FFF  | 32           |
| 32                  | 32                 | 32                 | I-MEM CPU_2                           | 0x52000000    | 0x52007FFF  | 32           |

<sup>1.</sup> Total RAM size is the sum of TCM and SRAM.

<sup>2.</sup> Overlayed at the end of PRAMC\_3 (if HSM not used, all 256Kbyte of PRAMC\_3 can be used in 10M configuration).

## 7 Revision history

Table 78. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14-Nov-2017 | 1        | Initial version.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 30-Nov-2017 | 2        | Section 4.14.1: Power management integration: added sentence "It is recommendeddevice itself" for all devices  Table 32: Linear regulator specifications: updated values for symbol "ΔIDD <sub>MREG</sub> "  - Min: added -200  - Max: added 200  Table 39: SMPS Regulator specifications: symbol "IDD <sub>SMPS</sub> ": changed "C" value from "P" to "T"  Figure 16: SMPS Regulator Mode: figure updated and footnote added Table 37: Wait State configuration  - changed "200" to "180" MHz  - added "6 = 200 Mhz"  Table 54: TxEN output characteristics: added table footnote "Pad configured as VERY STRONG."  Table 55: TxD output characteristics: changed note 3 to apply to the whole table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 26-Mar-2019 | 3        | Table 57: CAN timing: added columns for "CC" and "D"  Throughout document: Replaced SPC58xEx by SPC58xHx Formatting and editorial changes.  The following changes have been made: Removed section "LFAST pad electrical characteristics"  Features: Removed bullet "Power supply options selectable via GPIO for BGA packages:". Replaced "12 MCAN" by "16 MCAN" Replaced "eMMC rev 4.5.1 module" by "SD/SDIO/eMMC". Added "with double Chip Select" to OctalSPI module. Removed USB ULPI. Replaced "10/100 Mbps/ Gbps" by ",one 10/100Mbps and the other one 10/100Mbps or 1Gbps, Replaced "10/100 Mbps/ Gbps" by ",one 10/100Mbps and the other one 10/100Mbps or 1Gbps," Replaced "Tore I2C module" by "Four I2C module". Added "Two PSI5 modules" to Communication interfaces bullet. Changed bullet "Flexible power supply options:" to "Low power supply options:", and removed "Single internal SMPS regulator (FPBGA302 and FPBGA386)" and added "external low voltage supply (1.2V)" to this bullet. Replaced bullet "One I2S module" from Communication interfaces bullet Replaced bullet "182 KB HSM(144 KB code + 32 KB data)" by "224 KB HSM(192 KB code + 32 KB data)"  Removed bullet "One I2S module" from Communication interfaces bullet Added "1 deseriallow power mode" in Communication interfaces bullet |

Table 78. Document revision history (continued)

| Date        | Revision      | Table 78. Document revision history (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date        | Kevision      | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 26-Mar-2019 | 3<br>(cont'd) | Chapter 1: Introduction: Section 1.3: Device feature summary: Table 2: Features list:  "HyperBus" removed Changed "Octal SPI" by "Octal SPI w/ HyperBus support"  Other - SMPS deleted. Other - eMMC changed by SDMMC. Removed all table notes. Changed MCAN, I2C, OctalSPI description. Removed SIPI/LFAST, USB, HyperBus and SMPS features. Updated row headed User Flash. Updated row headed Security Flash. Updated row headed Security Flash. Updated row headed SPI. Removed I2S feature.  Section 1.4: Block Diagram: Figure 1: Block Diagram: Updated this figure. Figure 2: Periphery allocation: Added I2C_2 and PLL_DIG_ETH, and removed CCCU and LFAST, on PBRIDGE_2 Added DSPI_LP, PCM_1, CAN_SUB_3_MESSAGE_RAM, CAN_SUB_3_M_CAN_1, 2, 3, 4 and removed SIPI_0, on PBRIDGE_0 Added CMU_18_ETH_50M_125M  Section 2.3: Features: Flexible Power Supply options: sentence "Single internal SMPS regulator (FPBGA302 and FPBGA386)" removed. Changed "eMMC 4.51 interface" by "SD3.01/SDIO3.0/MMC4.51" Eleven DSPI modules, one working even in low power mode. Sixteen MCAN. Removed RevMII. Added Turbo MII ("TMII", overclocked MII @200Mbps) Removed Half-duplex operation details. Removed Half-duplex operation details. Removed Half-duplex operation details. Removed Helexible" to "Fixed address filtering modes:". Removed Uslets about VLAN tags. Changed "Flexible" to "Fixed address filtering modes:". Removed Some details of MAC Rx features bullet. Removed some details of DMA block features bullet. Removed some details of DMA block features bullet. Removed some details of DMA block features bullet. Removed some Generic queuing features bullet. |



Table 78. Document revision history (continued)

| Date        | Revision      | Changes                                                                                                                                                                                                                                                                            |
|-------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |               | Added SDMMC feature details.  Added OctalSPI feature details.                                                                                                                                                                                                                      |
|             |               | <ul> <li>Reworked Low power supply options</li> <li>Updated bullet "182 KB HSM32 KB data)" to "224 KB HSM32 KB data)"</li> <li>Updated "RGMII PHYon TX clock" in bullet One ethernet controller 10/100/1000 Mbps</li> </ul>                                                        |
|             |               | Chapter 3: Package pinouts and signal descriptions: 2.: Pin descriptions: removed LVDS pins.                                                                                                                                                                                       |
|             |               | Chapter 3: Electrical characteristics Section 4.2: Absolute maximum ratings: Table 4: Absolute maximum ratings: Added cross reference to footnote <sup>(2)</sup> to all V <sub>DD HV*</sub> and V <sub>IN</sub>                                                                    |
|             |               | Section 4.3: Operating conditions:  Table 5: Operating conditions:                                                                                                                                                                                                                 |
|             |               | <ul> <li>changed table footnote on symbol F<sub>SYS</sub>.</li> <li>added symbol VRAMP_LV and its descriptions.</li> <li>Removed PRAM wait states configuration table.</li> <li>Table 6: Device supply relation during power-up/power-down sequence: added supply</li> </ul>       |
| 26-Mar-2019 | 3<br>(cont'd) | VDD_LV to supply1 and supply2 and set their respective descriptions.  Section 4.6: Temperature profile:                                                                                                                                                                            |
|             |               | Added the second paragraph.                                                                                                                                                                                                                                                        |
|             |               | Section 4.7: Device consumption:  Table 8: Device consumption:  - Updated footnote 4.                                                                                                                                                                                              |
|             |               | <ul> <li>Updated table footnote 5. "GW use case:" on I<sub>DD_LV_GW</sub> and I<sub>DD_HV_GW</sub> parameters.</li> </ul>                                                                                                                                                          |
|             |               | <ul> <li>Added table footnote 6. "IDD_HV_BCM and IDD_HV_GW consumptionvs the validation board used" on I<sub>DD_HV_GW</sub>, and I<sub>DD_HV_BCM</sub> parameters.</li> <li>Updated table footnote 7. "BCM use case" on I<sub>DD_LV_BCM</sub> and I<sub>DD_HV_BCM</sub></li> </ul> |
|             |               | parameters.  - Updated table footnote 10. "Flash in Low Power. Sysclk at 160 MHz, PLL0_PHI at 160 MHz, XTAL at 40 MHz,"                                                                                                                                                            |
|             |               | Section 4.8: I/O pad specification  Added note "The SPC58EHx, SPC58NHx microcontroller has many GPIOsto strictly avoid the above situation depicted of electrical contention.                                                                                                      |
|             |               | Table 9: I/O pad specification descriptions:  - Changed "the CMOS threshold" by "(VDD_HV_IO_MAIN / 2) +/-20%" at Standby pads type.                                                                                                                                                |
|             |               | <ul><li>Added "SDMMC" and "OctalSPI" interfaces to Very strong configuration description.</li></ul>                                                                                                                                                                                |



Table 78. Document revision history (continued)



Table 78. Document revision history (continued)

| Date        | Revision      | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |               | Table 31: External components integration:  - Added option "External regulator"  - Removed option "Internal SMPS regulator" and relative table footnote.  - Added same table footnote to both options "Auxiliary regulator" and "Clamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 26-Mar-2019 | 3<br>(cont'd) | - Added same table tootnote to both options "Auxiliary regulator" and "Clamp regulator".  Table 32: Linear regulator specifications: Removed subsection "SMPS regulator mode" and relative table footnotes.  Table 36: Voltage monitor electrical characteristics: Changed symbol "T <sub>VMFILTER</sub> " Max. value to 30 μs.  Section 4.15: Flash memory.  Table 37: Wait State configuration: - For APC=001 changed the minimum frequency from 40 to 55 MHz and changed the frequency range for RWSC = "0", "1", "2", "3" and "4"  Table 38: Flash memory program and erase specifications: updated this table.  Section 4.16: AC Specifications: Section 4.16: Nexus interface timing: Table 41: Nexus debug port timing: Updated Min Value for # = "9" with Characteristic = "Absolute minimum posedge of TCK)" Section 4.16: DSPI timing with CMOS pads: Table 43: DSPI channel frequency support: Added DSPI_8 and DSPI_9.  Section 4.16:3: Ethernet port timing: Updated this section.  Table 53: RMII transmit signal timing: Changed Symbol R6 Max. value to 15.  Section 4.16:9: OctoSPI timing: added this section.  - Table 62: OctoSPI characteristics in SDR mode: Updated column headed Conditions for Symbol = "F(QCK)", "ts(IN)", "th(IN)", "tv(OUT)" and "th(OUT)"  - Updated Table 63: OctoSPI characteristics in DTR mode (with DQS)/Octal and Hyperbus  Section 4.16:10: SDMMC timing: added this section.  Chapter 4: Package information: Figure 44: eTQFP144 package outline: updated this figure. Figure 45: eTQFP144 package outline: updated this figure. Figure 45: eTQFP144 package outline: updated this table.  Section 4.1: eTQFP144 package mechanical data: updated this table.  Section 4.1: eTQFP144 package mechanical data: updated this table. |



Table 78. Document revision history (continued)

| Figure 47: eTQFP144 leadframe pad design: added this figure.  Table 66: eTQFP144 Symbol definitions: added this table.  Figure 48: eLQFP176 package outline: updated this figure.  Figure 49: eLQFP176 section A-A and Figure 50: eLQFP176 section B-B: added figures.  Table 67: eLQFP176 package mechanical data: updated this table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| Table 66: eTQFP144 Symbol definitions: added this table. Figure 48: eLQFP176 package outline: updated this figure. Figure 49: eLQFP176 section A-A and Figure 50: eLQFP176 section B-B: addefigures. Table 67: eLQFP176 package mechanical data: updated this table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     |
| Section 4.2: eLQFP176 package information: added notes relative to above fig and table.  Figure 51: eLQFP176 leadframe pad design: added this figure.  Table 68: eLQFP176 Symbol definitions: added this table.  Section 4.3: FPBGA302 package information: added notes relative to Figure 5. FPBGA302 package outline: updated this figure.  Table 69: FPBGA302 package outline: updated this figure.  Table 69: FPBGA302 package mechanical data: updated this table.  Section 4.4: FPBGA386 package information: added notes relative to Figure 5. FPBGA386 package outline: updated this figure.  Table 69: FPBGA386 package outline: updated this figure.  Table 70: FPBGA386 package outline: updated this figure.  Table 70: FPBGA386 package mechanical data: updated this table.  Section 5.5: Package thermal characteristics:  Table 70: Thermal characteristics for 144 exposed pad eTQFP package:  - changed R <sub>BJA</sub> and R <sub>BJB</sub> values.  - removed Symbol R <sub>BJMA</sub> .  Table 71: Thermal characteristics for 176 exposed pad LQFP package:  - changed R <sub>BJA</sub> , R <sub>BJB</sub> and R <sub>BJClo</sub> values.  - removed Symbol R <sub>BJMA</sub> .  Table 72: Thermal characteristics for 302-pin FPBGA: changed Theta <sub>J-A</sub> , Thet Theta <sub>J-C</sub> , and Ψ <sub>J-B</sub> values.  Table 73: Thermal characteristics for 386-pin FPBGA: updated Theta <sub>J-A</sub> , Thet Theta <sub>J-C</sub> , Ψ <sub>J-B</sub> and Ψ <sub>J-C</sub> values.  Chapter 6: Ordering information:  Figure 53: Ordering information:  Figure 53: Ordering information:  Figure 53: Ordering information:  Updated Security codification.  - Updated Security codification.  - Updated Value X for Packing R.  Removed Code Flash Options and RAM Options tables for the following table:  Table 75: Code Flash Options FOTA (KByte): added this table.  Table 75: Code Flash Options contiguous (KByte): added this table.  Table 77: RAM Options tiple core (KByte): added this table. | ta <sub>J-B</sub> , |



Table 78. Document revision history (continued)

| Date | Revision   | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date | Revision 4 | Throughout document: Formatting and editorial changes.  The following changes have been made: Updated the sub-title for Cover page  Updated Chapter 1: Introduction: removed "Document overview" section title.  Updated section 1.2 Description to Chapter 2: Description  Chapter 4: Electrical characteristics: Section 4.3: Operating conditions:  — Section Table 5.: Operating conditions: Updated Section 4.6: Temperature profile                  |
|      |            | Section 4.7: Device consumption:  Table 8: Device consumption: added Footnote in row-headed I <sub>DDSTBY8</sub> , I <sub>DDSTBY128</sub> and I <sub>DDSTBY256</sub> .  Section 4.8: I/O pad specification:  Table 16: ULTRA STRONG/ULTRA FAST I/O output characteristics: updated Min and Max values for row-headed t <sub>TR U</sub> and I <sub>DCMAX U</sub>                                                                                            |
|      |            | Section 4.9: Reset pad (PORST) electrical characteristics: Figure 5: Startup Reset requirements: deleted V <sub>DDMIN</sub>                                                                                                                                                                                                                                                                                                                                |
|      |            | Updated content for Section 4.10: PLLs: Section 4.10.1: PLL0: Table 20: PLL0 electrical characteristics:  - Changed condition from T to D for  Δ <sub>PLL0PHI1SPJ</sub>  , Δ <sub>PLL0LTJ</sub> and I <sub>PLL0</sub> .  - Updated Max value for f <sub>PLL0PHI0</sub> symbol and removed the footnote. Section 4.10.2: PLL1: Table 21: PLL1 electrical characteristics: changed condition from T to D for I <sub>PLL1</sub> Added Section 4.10.3: PLL_ETH |
|      |            | Section 4.11: Oscillators: Section 4.11.1: Crystal oscillator 40 MHz: Table 22: External 40 MHz oscillator electrical specifications: updated conditions in row-headed V <sub>IHEXT</sub> and V <sub>ILEXT</sub> Section 4.11.3: RC oscillator 16 MHz: Table 24: Internal RC oscillator electrical specifications:  - Updated 1.  - Updated Max value for I <sub>FIRC</sub> .                                                                              |

Table 78. Document revision history (continued)

| _           | Table 78. Document revision history (continued) |                                                                                                                   |  |  |  |
|-------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|
| Date        | Revision                                        | Changes                                                                                                           |  |  |  |
|             |                                                 | Section 4.14: Power management:                                                                                   |  |  |  |
|             |                                                 | Section 4.14.1: Power management integration                                                                      |  |  |  |
|             |                                                 | Added Figure 9: External regulator mode                                                                           |  |  |  |
|             |                                                 | Table 31: External components integration                                                                         |  |  |  |
|             |                                                 | <ul> <li>Updated Conditions for C<sub>BV</sub>.</li> </ul>                                                        |  |  |  |
|             |                                                 | Updated table, notes content and numbering                                                                        |  |  |  |
|             |                                                 | Section 4.14.3: Voltage monitors                                                                                  |  |  |  |
|             |                                                 | - Table 36: Voltage monitor electrical characteristics: added footnote "Even if<br>LVD/HVD"                       |  |  |  |
|             |                                                 | Section 4.15: Flash memory:                                                                                       |  |  |  |
| l           |                                                 | Table 38: Flash memory program and erase specifications: updated this table.                                      |  |  |  |
|             |                                                 | Table 39: Flash memory Life Specification: updated this table.                                                    |  |  |  |
|             |                                                 | Section 4.16: AC Specifications:                                                                                  |  |  |  |
|             |                                                 | Section 4.16.1.1: JTAG interface timing                                                                           |  |  |  |
|             |                                                 | Updated footnote 2. for Table 40: JTAG pin AC electrical characteristics                                          |  |  |  |
|             |                                                 | Section 4.16.1.2: Nexus interface timing                                                                          |  |  |  |
|             |                                                 | Table 41: Nexus debug port timing:                                                                                |  |  |  |
|             |                                                 | - Updated Max value on line 15.                                                                                   |  |  |  |
|             | 4                                               | <ul><li>Updated footnote 1.</li></ul>                                                                             |  |  |  |
| 12-May-2020 | 4 (cont'd)                                      | Section 4.16.3.7: RMII transmit signal timing (TXD[1:0], TX_EN): added Note "RMII transmit as 1ns".               |  |  |  |
|             |                                                 | Updated Section 4.16.9.1: OctoSPI mode                                                                            |  |  |  |
|             |                                                 | Updated Table 62: OctoSPI characteristics in SDR mode:                                                            |  |  |  |
|             |                                                 | <ul> <li>Updated row-headed F(QCK) symbol to F(CLK)</li> </ul>                                                    |  |  |  |
|             |                                                 | - Updated conditions for row-headed tw(CKH)                                                                       |  |  |  |
|             |                                                 | - Updated Min value for row-headed th(IN)                                                                         |  |  |  |
|             |                                                 | <ul> <li>Updated Typ and Max value for row-headed tv(OUT)</li> </ul>                                              |  |  |  |
|             |                                                 | Updated Min value for row-headed th(OUT)                                                                          |  |  |  |
|             |                                                 | Removed Table 72: OctoSPI characteristics in DTR mode (with DQS)/Octal and Hyperbus                               |  |  |  |
|             |                                                 | Removed Figure 52: OctoSPI timing diagram - DDR mode                                                              |  |  |  |
|             |                                                 | Removed Figure 53: OctoSPI Hyperbus clock                                                                         |  |  |  |
|             |                                                 | Updated bullet 4 and 5 in Section 4.16.9.2: Hyperbus mode                                                         |  |  |  |
|             |                                                 | Chapter 5: Package information:                                                                                   |  |  |  |
|             |                                                 | Added introduction sentence in each Package section.                                                              |  |  |  |
|             |                                                 | Added sub-section "Package mechanical drawings and data information" and introduction sentence to the notes list. |  |  |  |
|             |                                                 | Table 64: eTQFP144 package mechanical data: updated table, notes content and numbering.                           |  |  |  |
|             |                                                 | Moved notes to new section Section 5.1.1: Package mechanical drawings and data information.                       |  |  |  |



Table 78. Document revision history (continued)

| Date        | Revision      | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12-May-2020 | 4<br>(cont'd) | Table 66: eLQFP176 package mechanical data: updated table, notes and numbering. Moved notes to new section Section 5.2.1: Package mechanical drawings and data information.  Table 68: FPBGA302 package mechanical data: updated table, notes and numbering. Moved notes to new section Section 5.3.1: Package mechanical drawings and data information.  Table 69: FPBGA386 package mechanical data: updated table, notes and numbering. Moved notes to new section Section 5.4.1: Package mechanical drawings and data information  Section 5.5: Package thermal characteristics: Section 5.5: Package thermal characteristics: Section 5.5.3: FPBGA302: updated package name.  Section 5.5.4: FPBGA386: updated package name.  Chapter 6: Ordering information: Figure 53: Ordering information scheme  Removed Packing option R.  Set X as example.  Packing option X: Replaced "90°" by "(pin 1 top right)".  Added footnotes a. and b. for custom version  Removed Freq.&T. option E = 120 MHz at 105 and N = 120 MHz at 125 Updated Figure 76: RAM Options triple core (KByte)  Updated Figure 77: RAM Options dual core (KByte) |
| 07-Jun-2021 | 5             | Changed document classification from ST Restricted to Public.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Product is not to be used following exposure greater than or equal to 50 KRAD silicon Total Ionizing Dose, for military applications, or for commercial space applications at altitudes above 50000 feet.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics - All rights reserved



DS12304 Rev 5 147/147