

# **L6208**

## DMOS driver for bipolar stepper motor

**Datasheet** - **production data**

#### **Features**

- Operating supply voltage from 8 to 52 V
- 5.6 A output peak current (2.8 A RMS)
- R<sub>DS(ON</sub>) 0.3  $\Omega$  typ. value at T<sub>j</sub> = 25 °C
- Operating frequency up to 100 KHz
- Non-dissipative overcurrent protection
- Dual independent constant  $t_{OFF}$  PWM current controllers
- Fast/slow decay mode selection
- Fast decay quasi-synchronous rectification
- Decoding logic for stepper motor full and half step drive
- Cross conduction protection
- Thermal shutdown
- Undervoltage lockout
- Integrated fast freewheeling diodes

## **Applications**

Bipolar stepper motor

## <span id="page-0-0"></span>**Description**

The L6208 device is a DMOS fully integrated stepper motor driver with non-dissipative overcurrent protection, realized in BCD technology, which combines isolated DMOS power transistors with CMOS and bipolar circuits on the same chip. The device includes all the circuitry needed to drive a two phase bipolar stepper motor including: a dual DMOS full bridge, the constant off time PWM current controller that performs the chopping regulation and the phase sequence generator, that generates the stepping sequence. Available in PowerDIP24 (20 + 2 + 2), PowerSO36 and SO24  $(20 + 2 + 2)$  packages, the L6208 device features a non-dissipative overcurrent protection on the high-side Power MOSFETs and thermal shutdown.

# PowerDIP24  $(20 + 2 + 2)$ PowerSO36 TUUTUT **62**  $(20 + 2 + 2)$ **Ordering numbers:** L6208N (PowerDIP24) L6208PD (PowerSO36) L6208D (SO24)

February 2014 **DociD7514 Rev 2 DociD7514 Rev 2** 1/35

This is information on a product in full production.

<span id="page-1-0"></span>



# <span id="page-2-0"></span>**1 Block diagram**

<span id="page-2-1"></span>

**Figure 1. Block diagram**



<span id="page-3-1"></span><span id="page-3-0"></span>

#### **Table 1. Absolute maximum ratings**

#### **Table 2. Recommended operating conditions**







<span id="page-4-0"></span>

1. Mounted on a multilayer FR4 PCB with a dissipating copper surface on the bottom side of 6 cm<sup>2</sup> (with a thickness of  $35 \mu m$ ).

2. Mounted on a multilayer FR4 PCB with a dissipating copper surface on the top side of 6 cm<sup>2</sup> (with a thickness of 35 µm).

3. Mounted on a multilayer FR4 PCB with a dissipating copper surface on the top side of 6 cm<sup>2</sup> (with a thickness of 35 µm),<br>16 via holes and a ground layer.

4. Mounted on a multilayer FR4 PCB without any heat sinking surface on the board.



## <span id="page-5-0"></span>**3 Pin connections**

<span id="page-5-2"></span>

**Figure 2. Pin connections (top view**)

<span id="page-5-3"></span>1. The slug is internally connected to pins 1, 18, 19 and 36 (GND pins).



<span id="page-5-1"></span>



| Package                          |                |                          |                                         |                                                                                                                                                                                                                                                                                                      |  |
|----------------------------------|----------------|--------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SO <sub>24</sub> /<br>PowerDIP24 | PowerSO36      | <b>Name</b>              | <b>Type</b>                             | <b>Function</b>                                                                                                                                                                                                                                                                                      |  |
| Pin no.                          | Pin no.        |                          |                                         |                                                                                                                                                                                                                                                                                                      |  |
| 8                                | 22             | OUT1 <sub>B</sub>        | Power output                            | Bridge B output 1.                                                                                                                                                                                                                                                                                   |  |
| 9                                | 24             | $RC_B$                   | RC pin                                  | RC network pin. A parallel RC network connected<br>between this pin and ground sets the current controller<br>OFF-time of the bridge B.                                                                                                                                                              |  |
| 10                               | 25             | <b>SENSE<sub>R</sub></b> | Power supply                            | Bridge B source pin. This pin must be connected to<br>power ground through a sensing power resistor.                                                                                                                                                                                                 |  |
| 11                               | 26             | <b>VREF<sub>R</sub></b>  | Analog input                            | Bridge B current controller reference voltage.<br>Do not leave this pin open or connected to GND.                                                                                                                                                                                                    |  |
| 12                               | 27             | <b>HALF/FULL</b>         | Logic input                             | Step mode selector. HIGH logic level sets HALF STEP<br>mode, LOW logic level sets FULL STEP mode.<br>If not used, it has to be connected to GND or +5 V.                                                                                                                                             |  |
| 13                               | 28             | <b>CONTROL</b>           | Logic input                             | Decay mode selector. HIGH logic level sets SLOW<br>DECAY mode. LOW logic level sets FAST DECAY<br>mode.<br>If not used, it has to be connected to GND or +5 V.                                                                                                                                       |  |
| 14                               | 29             | EN                       | Logic input <sup><math>(1)</math></sup> | Chip enable. LOW logic level switches OFF all Power<br>MOSFETs of both bridge A and bridge B. This pin is<br>also connected to the collector of the overcurrent and<br>thermal protection to implement overcurrent protection.<br>If not used, it has to be connected to +5 V through<br>a resistor. |  |
| 15                               | 30             | <b>VBOOT</b>             | Supply<br>voltage                       | Bootstrap voltage needed for driving the upper Power<br>MOSFETs of both bridge A and bridge B.                                                                                                                                                                                                       |  |
| 16                               | 32             | OUT2 <sub>B</sub>        | Power output                            | Bridge B output 2.                                                                                                                                                                                                                                                                                   |  |
| 17                               | 33             | $VS_B$                   | Power supply                            | Bridge B power supply voltage. It must be connected to<br>the Supply Voltage together with pin VSA.                                                                                                                                                                                                  |  |
| 20                               | 4              | VS <sub>A</sub>          | Power supply                            | Bridge A power supply voltage. It must be connected to<br>the supply voltage together with pin VS <sub>B</sub> .                                                                                                                                                                                     |  |
| 21                               | 5              | OUT2 <sub>A</sub>        | Power output                            | Bridge A output 2.                                                                                                                                                                                                                                                                                   |  |
| 22                               | $\overline{7}$ | <b>VCP</b>               | Output                                  | Charge pump oscillator output.                                                                                                                                                                                                                                                                       |  |
| 23                               | 8              | <b>RESET</b>             | Logic input                             | Reset pin. LOW logic level restores the home state<br>(state 1) on the phase sequence generator state<br>machine.<br>If not used, it has to be connected to +5 V.                                                                                                                                    |  |
| 24                               | 9              | <b>VREF<sub>A</sub></b>  | Analog input                            | Bridge A current controller reference voltage.<br>Do not leave this pin open or connected to GND.                                                                                                                                                                                                    |  |

**Table 4. Pin description (continued)**

<span id="page-6-0"></span>1. Also connected at the output drain of the overcurrent and thermal protection MOSFET. Therefore, it has to be driven putting in series a resistor with a value in the range of 2.2 KΩ - 180 KΩ, recommended 100 KΩ.



# <span id="page-7-0"></span>**4 Electrical characteristics**

<span id="page-7-1"></span>

# **Table 5. Electrical characteristics**

8/35 DocID7514 Rev 2





|                          | v anno                                                                      |                                                      |      |      |                |             |
|--------------------------|-----------------------------------------------------------------------------|------------------------------------------------------|------|------|----------------|-------------|
| Symbol                   | <b>Parameter</b>                                                            | <b>Test conditions</b>                               | Min. | Typ. | Max.           | <b>Unit</b> |
| $t_{CLK(min)H}$          | Minimum clock time <sup>(4)</sup>                                           |                                                      |      |      | 1              | μs          |
| $f_{CLK}$                | Clock frequency                                                             |                                                      |      |      | 100            | <b>KHz</b>  |
| $t_{S(MIN)}$             | Minimum setup time <sup>(5)</sup>                                           |                                                      |      |      | 1              | μs          |
| $t_{H(MIN)}$             | Minimum hold time <sup>(5)</sup>                                            |                                                      |      |      | $\mathbf{1}$   | μs          |
| $t_{R(MIN)}$             | Minimum reset time <sup>(5)</sup>                                           |                                                      |      |      | $\mathbf{1}$   | μs          |
| $t_{RCLK(MIN)}$          | Minimum reset to clock delay time <sup>(5)</sup>                            |                                                      |      |      | $\mathbf{1}$   | μs          |
| $t_{DT}$                 | Deadtime protection                                                         |                                                      | 0.5  | 1    |                | μs          |
| $f_{\rm CP}$             | Charge pump frequency                                                       | $T_i$ = -25 °C to 125 °C <sup>(1)</sup>              |      | 0.6  | 1              | <b>MHz</b>  |
|                          | PWM comparator and monostable                                               |                                                      |      |      |                |             |
| <b>IRCA, IRCB</b>        | Source current at pins $RC_A$ and $RC_B$                                    | $V_{RCA}$ = $V_{RCB}$ = 2.5 V                        | 3.5  | 5.5  |                | mA          |
| Voffset                  | Offset voltage on sense comparator                                          | $V_{REFA}$ , $V_{REFB}$ = 0.5 V                      |      | ±5   |                | mV          |
| t <sub>PROP</sub>        | Turn OFF propagation delay <sup>(6)</sup>                                   |                                                      |      | 500  |                | ns          |
| <b>t<sub>BLANK</sub></b> | Internal blanking time on SENSE pins                                        |                                                      |      | 1    |                | μs          |
| $t_{ON(MIN)}$            | Minimum On time                                                             |                                                      |      | 1.5  | $\overline{2}$ | μs          |
|                          | PWM recirculation time                                                      | $R_{OFF}$ = 20 K $\Omega$ ; C <sub>OFF</sub> = 1 nF  |      | 13   |                | μs          |
| $t_{\text{OFF}}$         |                                                                             | $R_{OFF}$ = 100 K $\Omega$ ; C <sub>OFF</sub> = 1 nF |      | 61   |                | μs          |
| <b>I</b> BIAS            | Input bias current at pins VREF <sub>A</sub> and<br><b>VREF<sub>R</sub></b> |                                                      |      |      | 10             | μA          |
|                          | <b>Overcurrent protection</b>                                               |                                                      |      |      |                |             |
| <b>I</b> SOVER           | Input supply overcurrent protection<br>threshold                            | $T_i$ = -25 °C to 125 °C <sup>(1)</sup>              | 4    | 5.6  | 7.1            | A           |
| R <sub>OPDR</sub>        | Open drain ON resistance                                                    | $l = 4 mA$                                           |      | 40   | 60             | W           |
| $t_{\text{OCD(ON)}}$     | OCD turn-on delay time <sup>(7)</sup>                                       | $I = 4$ mA; $C_{EN}$ < 100 pF                        |      | 200  |                | ns          |
| $t_{\text{OCD(OFF)}}$    | OCD turn-off delay time <sup>(7)</sup>                                      | $I = 4$ mA; $C_{EN}$ < 100 pF                        |      | 100  |                | ns          |

**Table 5. Electrical characteristics (Tamb = 25 °C, V<sup>s</sup> = 48 V, unless otherwise specified) (continued)**

<span id="page-8-0"></span>1. Tested at 25 °C in a restricted range and guaranteed by characterization.

<span id="page-8-1"></span>2. See *[Figure 3: Switching characteristic definition](#page-9-0)*.

3. See *[Figure 4: Clock to output delay time](#page-9-1)*.

<span id="page-8-2"></span>4. See *[Figure 5: Minimum timing definition; clock input](#page-9-2)*.

<span id="page-8-3"></span>5. See *[Figure 6: Minimum timing definition; logic inputs](#page-10-0)*.

6. Measured applying a voltage of 1 V to pin SENSE and a voltage drop from 2 V to 0 V to pin VREF.

<span id="page-8-4"></span>7. See *[Figure 7: Overcurrent detection timing definition](#page-10-1)*.



<span id="page-9-0"></span>

**Figure 3. Switching characteristic definition**



<span id="page-9-1"></span>



<span id="page-9-2"></span>



<span id="page-10-0"></span>

**Figure 6. Minimum timing definition; logic inputs**

**Figure 7. Overcurrent detection timing definition**

<span id="page-10-1"></span>



## <span id="page-11-0"></span>**5 Circuit description**

#### <span id="page-11-1"></span>**5.1 Power stages and charge pump**

The L6208 integrates two independent power MOS full bridges. Each power MOS has an  $R_{DS(ON)}$  = 0.3  $\Omega$  (typical value at 25 °C), with intrinsic fast freewheeling diode. Switching patterns are generated by the PWM current controller and the phase sequence generator (see *[Section 6: PWM current control](#page-13-0)*). Cross conduction protection is achieved using a deadtime ( $t_{DT}$  = 1 µs typical value) between the switch off and switch on of two Power MOSFETs in one leg of a bridge.

Pins  $VS_A$  and  $VS_B$  MUST be connected together to the supply voltage  $V_S$ . The device operates with a supply voltage in the range from 8 V to 52 V. It has to be noticed that the  $R_{DS(ON)}$  increases of some percents when the supply voltage is in the range from 8 V to 12 V (see *[Figure 38: Typical low-side RDS\(ON\) vs. supply voltage on page 29](#page-28-0)* and *[Figure 35:](#page-28-1)  Typical high-side RDS(ON) [vs. supply voltage on page 29](#page-28-1)*).

Using N-channel power MOS for the upper transistors in the bridge requires a gate drive voltage above the power supply voltage. The bootstrapped supply voltage  $V_{\text{BOOT}}$  is obtained through an internal oscillator and few external components to realize a charge pump circuit as shown in *[Figure 8](#page-11-2)*. The oscillator output (VCP) is a square wave at 600 KHz (typical) with 10 V amplitude. Recommended values/part numbers for the charge pump circuit are shown in *[Table 6](#page-11-3)*.

<span id="page-11-3"></span>

#### **Table 6. Charge pump external components values**

#### **Figure 8. Charge pump circuit**

<span id="page-11-2"></span>



## <span id="page-12-0"></span>**5.2 Logic inputs**

Pins CONTROL, HALF/FULL, CLOCK, RESET and CW/CCW are TTL/CMOS compatible logic inputs. The internal structure is shown in *[Figure 9](#page-12-1)*. Typical value for turn-on and turn-off thresholds are respectively  $V_{th(ON)} = 1.8$  V and  $V_{th(OFF)} = 1.3$  V.

Pin EN ("Enable") has identical input structure with the exception that the drain of the overcurrent and thermal protection MOSFET is also connected to this pin. Due to this connection some care needs to be taken in driving this pin. The EN input may be driven in one of two configurations as shown in *[Figure 10](#page-12-2)* or *[Figure 11](#page-12-3)*. If driven by an open drain (collector) structure, a pull-up resistor  $R_{EN}$  and a capacitor  $C_{EN}$  are connected as shown in *[Figure 10](#page-12-2).* If the driver is a standard Push-Pull structure the resistor  $R_{EN}$  and the capacitor  $C_{EN}$  are connected as shown in *[Figure 11](#page-12-3)*. The resistor  $R_{EN}$  should be chosen in the range from 2.2 K $\Omega$  to 180 K $\Omega$ . Recommended values for R<sub>EN</sub> and C<sub>EN</sub> are respectively 100 K $\Omega$  and 5.6 nF. More information on selecting the values is found in *[Section 7.5: Non-dissipative](#page-20-0)  [overcurrent protection on page 21](#page-20-0)*.

<span id="page-12-1"></span>



<span id="page-12-2"></span>

**Figure 10. EN pin open collector driving**

**Figure 11. EN pin push-pull driving** 

<span id="page-12-3"></span>



## <span id="page-13-0"></span>**6 PWM current control**

The L6208 device includes a constant off time PWM current controller for each of the two bridges. The current control circuit senses the bridge current by sensing the voltage drop across an external sense resistor connected between the source of the two lower power MOS transistors and ground, as shown in *[Figure 12](#page-13-1)*. As the current in the motor builds up the voltage across the sense resistor increases proportionally. When the voltage drop across the sense resistor becomes greater than the voltage at the reference input (VREF $_A$ ) or VREF<sub>B</sub>) the sense comparator triggers the monostable switching the bridge off. The power MOS remains off for the time set by the monostable and the motor current recirculates as defined by the selected decay mode, described in *[Section 7: Decay modes](#page-17-0)  [on page 18](#page-17-0)*. When the monostable times out the bridge will again turn on. Since the internal deadtime, used to prevent cross conduction in the bridge, delays the turn on of the power MOS, the effective off time is the sum of the monostable time plus the deadtime.

<span id="page-13-1"></span>



*[Figure 13](#page-14-0)* shows the typical operating waveforms of the output current, the voltage drop across the sensing resistor, the RC pin voltage and the status of the bridge. More details regarding the synchronous rectification and the output stage configuration are included in *[Section 7: Decay modes on page 18](#page-17-0)*.

Immediately after the power MOS turns on, a high peak current flows through the sensing resistor due to the reverse recovery of the freewheeling diodes. The L6208 device provides a 1  $\mu$ s blanking time t<sub>BLANK</sub> that inhibits the comparator output so that this current spike cannot prematurely retrigger the monostable.



<span id="page-14-0"></span>

**Figure 13. Output current regulation waveforms**

*[Figure 14](#page-15-0)* shows the magnitude of the Off time  $t_{OFF}$  versus  $C_{OFF}$  and  $R_{OFF}$  values. It can be approximately calculated from the equations:

#### <span id="page-14-1"></span>**Equation 1**

 $t_{RCFAII} = 0.6 \cdot R_{OFF} \cdot C_{OFF}$  $t_{OFF} = t_{RCFALL} + t_{DT} = 0.6 \cdot R_{OFF} \cdot C_{OFF} + t_{DT}$ 

where  $R_{OFF}$  and  $C_{OFF}$  are the external component values and  $t_{DT}$  is the internally generated deadtime with:

#### **Equation 2**

20 KΩ ≤ R<sub>OFF</sub> ≤ 100 KΩ  
0.47 nF ≤ C<sub>OFF</sub> ≤ 100 nF  

$$
t_{DT}
$$
 = 1 μs (typical value)



Therefore:

**Equation 3**

$$
t_{\text{OFF(MIN)}} = 6.6 \text{ }\mu\text{s}
$$

$$
t_{\text{OFF}(MAX)} = 6 \text{ ms}
$$

These values allow a sufficient range of  $t_{\text{OFF}}$  to implement the drive circuit for most motors.

The capacitor value chosen for  $C_{OFF}$  also affects the rise time t<sub>RCRISE</sub> of the voltage at the pin RCOFF. The rise time  $t_{RCRISE}$  will only be an issue if the capacitor is not completely charged before the next time the monostable is triggered. Therefore, the on time  $t_{ON}$ , which depends by motors and supply parameters, has to be bigger than t<sub>RCRISE</sub> for allowing a good current regulation by the PWM stage. Furthermore, the on time  $t_{ON}$  can not be smaller than the minimum on time  $t_{ON(MIN)}$ .

#### <span id="page-15-1"></span>**Equation 4**

$$
\begin{cases} t_{\text{ON}} > t_{\text{ON}(\text{MIN})} = 1.5 \mu\text{s (typ. value)} \\ t_{\text{ON}} > t_{\text{RCRISE}} - t_{\text{DT}} \end{cases}
$$

 $t_{RCRISE}$  = 600  $\cdot$  C<sub>OFF</sub>

*[Figure 15](#page-16-0)* shows the lower limit for the on time  $t_{ON}$  for having a good PWM current regulation capacity. It has to be said that  $t_{ON}$  is always bigger than  $t_{ON(MIN)}$  because the device imposes this condition, but it can be smaller than  $t_{RCRISF}$  -  $t_{DT}$ . In this last case the device continues to work but the off time  $t_{\text{OFF}}$  is not more constant.

So, small  $C_{OFF}$  value gives more flexibility for the applications (allows smaller on time and, therefore, higher switching frequency), but, the smaller is the value for  $C_{\text{OFE}}$ , the more influential will be the noises on the circuit performance.



<span id="page-15-0"></span>

16/35 DocID7514 Rev 2



<span id="page-16-0"></span>

Figure 15. Area where t<sub>ON</sub> can vary maintaining the PWM regulation



## <span id="page-17-0"></span>**7 Decay modes**

The CONTROL input is used to select the behavior of the bridge during the off time. When the CONTROL pin is low, the fast decay mode is selected and both transistors in the bridge are switched off during the off time. When the CONTROL pin is high, the slow decay mode is selected and only the low-side transistor of the bridge is switched off during the off time.

*[Figure 16](#page-17-1)* shows the operation of the bridge in the fast decay mode. At the start of the off time, both of the power MOS are switched off and the current recirculates through the two opposite freewheeling diodes. The current decays with a high di/dt since the voltage across the coil is essentially the power supply voltage. After the deadtime, the lower power MOS in parallel with the conducting diode is turned on in synchronous rectification mode. In applications where the motor current is low it is possible that the current can decay completely to zero during the off time. At this point if both of the power MOS were operating in the synchronous rectification mode, it would then be possible for the current to build in the opposite direction. To prevent this only the lower power MOS is operated in synchronous rectification mode. This operation is called "Quasi-synchronous rectification mode". When the monostable times out, the power MOS are turned on again after some delay set by the deadtime to prevent cross conduction.

*[Figure 17](#page-17-2)* shows the operation of the bridge in the slow decay mode. At the start of the off time, the lower power MOS is switched off and the current recirculates around the upper half of the bridge. Since the voltage across the coil is low, the current decays slowly. After the deadtime the upper power MOS is operated in the synchronous rectification mode. When the monostable times out, the lower power MOS is turned on again after some delay set by the deadtime to prevent cross conduction.

<span id="page-17-1"></span>





<span id="page-17-2"></span>

18/35 DocID7514 Rev 2



### <span id="page-18-0"></span>**7.1 Stepping sequence generation**

The phase sequence generator is a state machine that provides the phase and enable inputs for the two bridges to drive a stepper motor in either full step or half step. Two full step modes are possible, the normal drive mode where both phases are energized each step and the wave drive mode where only one phase is energized at a time. The drive mode is selected by the HALF/FULL input and the current state of the sequence generator as described below. A rising edge of the CLOCK input advances the state machine to the next state. The direction of rotation is set by the CW/CCW input. The RESET input resets the state machine to state.

## <span id="page-18-1"></span>**7.2 Half step mode**

A HIGH logic level on the HALF/FULL input selects half step mode. *[Figure 18](#page-19-0)* shows the motor current waveforms and the state diagram for the phase sequencer generator. At startup or after a RESET the phase sequencer is at state 1. After each clock pulse the state changes following the sequence 1, 2, 3, 4, 5, 6, 7, 8, etc. if CW/CCW is high (clockwise movement) or 1, 8, 7, 6, 5, 4, 3, 2, etc. if CW/CCW is low (counterclockwise movement).

### <span id="page-18-2"></span>**7.3 Normal drive mode (full step two phase on)**

A LOW level on the HALF/FULL input selects the full step mode. When the low level is applied when the state machine is at an ODD numbered state the normal drive mode is selected. *[Figure 19](#page-19-1)* shows the motor current waveform state diagram for the state machine of the phase sequencer generator. The normal drive mode can easily be selected by holding the HALF/FULL input low and applying a RESET. At startup or after a RESET the state machine is in state 1. While the HALF/FULL input is kept low, state changes following the sequence 1, 3, 5, 7, etc. if CW/CCW is high (clockwise movement) or 1, 7, 5, 3, etc. if CW/CCW is low (counterclockwise movement).

### <span id="page-18-3"></span>**7.4 Wave drive mode (full step one phase on)**

A LOW level on the pin HALF/FULL input selects the full step mode. When the low level is applied when the state machine is at an EVEN numbered state the wave drive mode is selected. *[Figure 20](#page-19-2)* shows the motor current waveform and the state diagram for the state machine of the phase sequence generator. To enter the wave drive mode the state machine must be in an EVEN numbered state. The most direct method to select the wave drive mode is to first apply a RESET, then while keeping the HALF/FULL input high apply one pulse to the clock input then take the HALF/FULL input low. This sequence first forces the state machine to state 1. The clock pulse, with the HALF/FULL input high advances the state machine from state 1 to either state 2 or 8 depending on the CW/CCW input. Starting from this point, after each clock pulse (rising edge) will advance the state machine following the sequence 2, 4, 6, 8, etc. if CW/CCW is high (clockwise movement) or 8, 6, 4, 2, etc. if CW/CCW is low (counterclockwise movement).





<span id="page-19-0"></span>

<span id="page-19-1"></span>



#### **Figure 20. Wave drive mode**

<span id="page-19-2"></span>



### <span id="page-20-0"></span>**7.5 Non-dissipative overcurrent protection**

The L6208 device integrates an "Overcurrent Detection" circuit (OCD). This circuit provides protection against a short-circuit to ground or between two phases of the bridge. With this internal overcurrent detection, the external current sense resistor normally used and its associated power dissipation are eliminated. *[Figure 21](#page-20-1)* shows a simplified schematic of the overcurrent detection circuit.

To implement the overcurrent detection, a sensing element that delivers a small but precise fraction of the output current is implemented with each high-side power MOS. Since this current is a small fraction of the output current there is very little additional power dissipation. This current is compared with an internal reference current  $I_{REF}$ . When the output current reaches the detection threshold (typically 5.6 A), the OCD comparator signals a fault condition. When a fault condition is detected, the EN pin is pulled below the turn off threshold (1.3 V typical) by an internal open drain MOS with a pull down capability of 4 mA. By using an external R-C on the EN pin, the off time before recovering normal operation can be easily programmed by means of the accurate thresholds of the logic inputs.

<span id="page-20-1"></span>



*[Figure 22](#page-21-0)* shows the overcurrent detection operation. The disable time  $t_{DISARE}$   $\geq$  before recovering normal operation can be easily programmed by means of the accurate thresholds of the logic inputs. It is affected whether by  $C_{FN}$  and  $R_{FN}$  values and its magnitude is reported in *[Figure 23](#page-22-1)*. The delay time  $t_{\text{DFLAY}}$  before turning off the bridge when an overcurrent has been detected depends only by  $C_{FN}$  value. Its magnitude is reported in *[Figure 24](#page-22-2)*.

 $C_{FN}$  is also used for providing immunity to the pin EN against fast transient noises. Therefore the value of  $C_{FN}$  should be chosen as big as possible according to the maximum



tolerable delay time and the  $R_{EN}$  value should be chosen according to the desired disable time.

The resistor R<sub>EN</sub> should be chosen in the range from 2.2 K $\Omega$  to 180 K $\Omega$ . Recommended values for  $\mathsf{R}_{\mathsf{EN}}$  and  $\mathsf{C}_{\mathsf{EN}}$  are respectively 100 K $\Omega$  and 5.6 nF that allow obtaining 200  $\mu$ s disable time.

<span id="page-21-0"></span>

**Figure 22. Overcurrent protection waveforms**





<span id="page-22-1"></span>

 $F$ **igure 24.**  $t$ <sub>DELAY</sub> versus  $C_{EN}$  ( $V_{DD}$  = 5 V)

<span id="page-22-2"></span>

## <span id="page-22-0"></span>**7.6 Thermal protection**

In addition to the overcurrent protection, the L6208 device integrates a thermal protection for preventing the device destruction in case of junction overtemperature. It works sensing the die temperature by means of a sensible element integrated in the die. The device switches-off when the junction temperature reaches 165 °C (typ. value) with 15 °C hysteresis (typ. value).



DocID7514 Rev 2 23/35

## <span id="page-23-0"></span>**8 Application information**

A typical bipolar stepper motor driver application using the L6208 device is shown in *[Figure 25](#page-24-1)*. Typical component values for the application are shown in *[Table 7](#page-23-1)*. A high quality ceramic capacitor in the range of 100 to 200 nF should be placed between the power pins ( $VS<sub>A</sub>$  and  $VS<sub>B</sub>$ ) and ground near the L6208 to improve the high frequency filtering on the power supply and reduce high frequency transients generated by the switching. The capacitor connected from the EN input to ground sets the shutdown time when an overcurrent is detected (see *[Section 7.5: Non-dissipative overcurrent protection](#page-20-0)*. The two current sensing inputs ( $SENSE<sub>A</sub>$  and  $SENSE<sub>B</sub>$ ) should be connected to the sensing resistors with a trace length as short as possible in the layout. The sense resistors should be non-inductive resistors to minimize the di/dt transients across the resistor. To increase noise immunity, unused logic pins (except EN) are best connected to 5 V (high logic level) or GND (low logic level) (see *[Table 4: Pin description on page 6](#page-5-1)*). It is recommended to keep power ground and signal ground separated on the PCB.

<span id="page-23-1"></span>

| <b>Component</b>     | Value       | Component                                      | Value          |  |
|----------------------|-------------|------------------------------------------------|----------------|--|
| $C_1$                | $100 \mu F$ | $D_1$                                          | 1N4148         |  |
| C <sub>2</sub>       | 100 nF      | $D_2$                                          | 1N4148         |  |
| $C_A$                | 1nF         | $R_{A}$                                        | 39 $K\Omega$   |  |
| $C_B$                | 1nF         | $R_{\rm B}$                                    | 39 $K\Omega$   |  |
| $C_{\text{BOOT}}$    | 220 nF      | $R_{EN}$                                       | 100 K $\Omega$ |  |
| $C_{\mathsf{P}}$     | $100$ nF    | $R_{\rm P}$                                    | 100 $\Omega$   |  |
| $5.6$ nF<br>$C_{EN}$ |             | $0.3 \Omega$<br>$\mathsf{R}_{\mathsf{SENSEA}}$ |                |  |
| $C_{REF}$            | 68 nF       | $R_{\sf SENSEB}$                               | $0.3 \Omega$   |  |

**Table 7. Component values for typical application**



<span id="page-24-1"></span>

## <span id="page-24-0"></span>**8.1 Output current capability and IC power dissipation**

In *[Figure 26](#page-25-0)*, *[27](#page-25-1)*, *[28](#page-25-2)* and *[29](#page-26-1)* are shown the approximate relation between the output current and the IC power dissipation using PWM current control driving a two phase stepper motor, for different driving sequences:

- HALF STEP mode (*[Figure 26](#page-25-0)*) in which alternately one phase / two phases are energized.
- NORMAL DRIVE (FULL STEP TWO PHASE ON) mode (*[Figure 27](#page-25-1)*) in which two phases are energized during each step.
- WAVE DRIVE (FULL STEP ONE PHASE ON) mode (*[Figure 28](#page-25-2)*) in which only one phase is energized at each step.
- MICROSTEPPING mode (*[Figure 29](#page-26-1)*), in which the current follows a sine wave profile, provided through the  $V_{ref}$  pins.

For a given output current and driving sequence the power dissipated by the IC can be easily evaluated, in order to establish which package should be used and how large must be the on-board copper dissipating area to guarantee a safe operating junction temperature (125 °C maximum).



<span id="page-25-0"></span>





<span id="page-25-1"></span>

**Figure 28. IC power dissipation versus output current in WAVE mode (full step one phase on)**

<span id="page-25-2"></span>

26/35 DocID7514 Rev 2





<span id="page-26-1"></span>**Figure 29. IC power dissipation versus output current in MICROSTEPPING mode**

## <span id="page-26-0"></span>**8.2 Thermal management**

In most applications the power dissipation in the IC is the main factor that sets the maximum current that can be delivered by the device in a safe operating condition. Therefore, it has to be taken into account very carefully. Besides the available space on the PCB, the right package should be chosen considering the power dissipation. Heat sinking can be achieved using copper on the PCB with proper area and thickness. *[Figure 30](#page-26-2)*, *[31](#page-27-0)* and *[32](#page-27-1)* show the junction to ambient thermal resistance values for the PowerSO36, PowerDIP24 and SO24 packages.

For instance, using a PowerSO package with a copper slug soldered on a 1.5 mm copper thickness FR4 board with a 6 cm<sup>2</sup> dissipating footprint (copper thickness of 35 µm), the R<sub>th(j-amb)</sub> is about 35 °C/W. *[Figure 33](#page-27-2)* shows mounting methods for this package. Using a multilayer board with vias to a ground plane, thermal impedance can be reduced down to 15 °C/W.



<span id="page-26-2"></span>**Figure 30. PowerSO36 junction ambient thermal resistance versus on-board copper** 





<span id="page-27-0"></span>**Figure 31. PowerDIP24 junction ambient thermal resistance versus on-board copper area**

<span id="page-27-1"></span>



#### **Figure 33. Mounting the PowerSO package**

<span id="page-27-2"></span>



 $0.336 + 0.336$ 0.340 0.344 0.348 0.352 0.356 0.360 0.364 0.368 0.372 0.376 0.380

<span id="page-28-1"></span> $\mathsf{R}_{\mathsf{DS}(\mathsf{ON})}\mathsf{[\Omega]}$ 



 **Figure 36. Normalized typical quiescent current vs. switching frequency**



<span id="page-28-0"></span> **Figure 38. Typical low-side RDS(ON) vs. supply voltage**



0 5 10 15 20 25 30

T<sub>j</sub> = 25 °C

 $V_S$  [V]



<span id="page-28-2"></span>**Figure 39. Typical drain-source diode forward ON characteristic**



ST

DocID7514 Rev 2 29/35

## <span id="page-29-0"></span>**9 Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: *[www.st.com](http://www.st.com)*. ECOPACK is an ST trademark.

<span id="page-29-1"></span>

**Figure 40. PowerSO36 package outline**



<span id="page-30-0"></span>

**Table 8. PowerSO36 package mechanical data**

1. "D" and "E1" do not include mold flash or protrusions.

- Mold flash or protrusions shall not exceed 0.15 mm (0.006 inch).

- Critical dimensions are "a3", "E" and "G".





#### **Figure 41. PowerDIP24 package outline**

#### **Table 9. PowerDIP24 package mechanical data**





<span id="page-32-1"></span>

#### **Table 10. SO24 package mechanical data**

<span id="page-32-0"></span>

1. ìDî dimension does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side.



# <span id="page-33-0"></span>**10 Revision history**

<span id="page-33-1"></span>



34/35 DocID7514 Rev 2



#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED **WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.**

**ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASERíS SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.**

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

**www.st.com**



DocID7514 Rev 2 35/35