



[Sample &](http://www.ti.com/product/TPS53317?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Buy







**[TPS53317](http://www.ti.com/product/tps53317?qgpn=tps53317)**

#### SLUSAK4D –JUNE 2011–REVISED JULY 2015

# **TPS53317 6-A Output, D-CAP+ Mode, Synchronous Step-Down, Integrated-FET Converter for DDR Memory Termination**

- <span id="page-0-5"></span>
- Continuous Output Source or Sink Current
- 
- 
- 
- 
- 
- <span id="page-0-6"></span>
- 
- <span id="page-0-7"></span>
- 
- Overvoltage, Over-Temperature and Hiccup
- 
- 

## <span id="page-0-3"></span><span id="page-0-2"></span>–40°C to 85°C. **2 Applications**

- <span id="page-0-4"></span>**Device Information[\(1\)](#page-0-0)** • Memory Termination Regulator for DDR, DDR2, DDR3, DDR3L, and DDR4
- **VTT Termination**
- <span id="page-0-8"></span><span id="page-0-0"></span>Rails **Rails** the end of the data sheet.

## <span id="page-0-1"></span>**1 Features 3 Description**

TI proprietary Integrated MOSFET and Packaging The TPS53317 device is a FET-integrated<br>Technology synchronous buck regulator designed mainly for DDR Technology synchronous buck regulator designed mainly for DDR<br>Supports DDR Memory Termination with up to 6-A  $V_{DDQ}$  with both sink and source capability. The<br>Continuous Output Source or Sink Current TPS53317 device emplo External Tracking<br>
• Operation that provides ease of use, low external<br>
Component count and fast transient response. The Minimum External Components Count component count and fast transient response. The device can also be used for other point-of-load (POL) • 1-V to 6-V Conversion Voltage regulation applications requiring up to 6 A. In D-CA addition, the device supports full,  $6-A$ , output sinking Supports All MLCC Output Capacitors and **Example 20 current capability with tight voltage regulation.** 

SP/POSCAP The device features two switching frequency settings Selectable SKIP Mode or Forced CCM (600 kHz and 1 MHz), integrated droop support,<br>Optimized Efficiency at Light and Heavy Loads external tracking capability, pre-bias startup, output Optimized Efficiency at Light and Heavy Loads<br>Selectable 600-kHz or 1-MHz Switching<br>Frequency soft discharge, integrated bootstrap switch, power<br>Frequency supports both ceramic and SP/POSCAP capacitors. It Frequency<br>Selectable Overcurrent Limit (OCL) example in the supports both ceramic and SP/POSCAP capacitors. It<br>Selectable Overcurrent Limit (OCL) example in the supports input voltages up to 6.0 V, and output supports input voltages up to 6.0 V, and output voltages adjustable from  $0.6$  V to 2.0 V.

Undervoltage Protection  $\blacksquare$  The TPS53317 device is available in the 3.5 mm  $\times$  4 • Adjustable Output Voltage from 0.6 V to 2 V mm, 20-pin, VQFN package (Green RoHs compliant and Pb free) with TI proprietary integrated MOSFET<br>and packaging technology and is specified from<br>40°C to 85°C.

| <b>PART NUMBER</b> | <b>PACKAGE</b>   | <b>BODY SIZE (NOM)</b>      |
|--------------------|------------------|-----------------------------|
| TPS53317           | <b>VQFN (20)</b> | $13.50$ mm $\times$ 4.00 mm |

<sup>•</sup> Low-Voltage Applications for 1-V to 6-V Input (1) For all available packages, see the orderable addendum at



**Simplified Application**

## **Table of Contents**





## <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision C (November 2013) to Revision D **Page**



#### Changes from Revision B (MAY 2012) to Revision C **Page** Page



#### Changes from Revision A (JULY 2011) to Revision B **Page**



Product Folder Links: *[TPS53317](http://www.ti.com/product/tps53317?qgpn=tps53317)*

## **EXAS ISTRUMENTS**





**EXAS** NSTRUMENTS

## <span id="page-3-0"></span>**5 Pin Configuration and Functions**



#### **Pin Functions**



(1)  $I = Input, O = Output, G = Ground$ 



## <span id="page-4-0"></span>**6 Specifications**

## <span id="page-4-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

<span id="page-4-4"></span>

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## <span id="page-4-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±500 V may actually have higher performance.

## <span id="page-4-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



## <span id="page-5-0"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)

## <span id="page-5-1"></span>**6.5 Electrical Characteristics**

over recommended free-air temperature range,  $V_{V5IN} = 5.0 V$ , PGND = GND (unless otherwise noted)



(1) Ensured by design, not production tested.



### **Electrical Characteristics (continued)**

over recommended free-air temperature range,  $V_{V5IN} = 5.0 V$ , PGND = GND (unless otherwise noted)

<span id="page-6-1"></span>

<span id="page-6-0"></span>(2) If V5IN is higher than 1.5 V, PGOOD is valid regardless of the voltage applied at VIN. This is based on bench testing.

## **Electrical Characteristics (continued)**

over recommended free-air temperature range,  $V_{V5IN} = 5.0 V$ , PGND = GND (unless otherwise noted)



(3) See [Table 1](#page-18-0) for descriptions of MODE parameters.

### <span id="page-7-0"></span>**6.6 Typical Characteristics**

Characterization data tested using the TPS53317EVM-750 where the external tracking input sets the output voltage and operates in non-droop mode. See [SLUU642](http://www.ti.com/lit/pdf/sluu642) for detailed configuration.





### **Typical Characteristics (continued)**

Characterization data tested using the TPS53317EVM-750 where the external tracking input sets the output voltage and operates in non-droop mode. See [SLUU642](http://www.ti.com/lit/pdf/sluu642) for detailed configuration.



## **Typical Characteristics (continued)**

Characterization data tested using the TPS53317EVM-750 where the external tracking input sets the output voltage and operates in non-droop mode. See [SLUU642](http://www.ti.com/lit/pdf/sluu642) for detailed configuration.





## <span id="page-10-0"></span>**7 Detailed Description**

## <span id="page-10-1"></span>**7.1 Overview**

The TPS53317 device is a D-CAP+™ mode adaptive on-time converter. Integrated high-side and low-side FETs support a maximum of 6-A DC output current. The converter automatically operates in discontinuous conduction mode (DCM) to optimize light-load efficiency. Multiple switching frequencies are provided to enable optimization of the power train for the cost, size and efficiency requirements of the design (see [Table 1\)](#page-18-0).

In adaptive on-time converters, the controller varies the on-time as a function of input and output voltage to maintain a nearly constant frequency during steady-state conditions. In conventional constant on-time converters, each cycle begins when the output voltage crosses to a fixed reference level. However, in the TPS53317 device, the cycle begins when the current feedback reaches an error voltage level which is the amplified difference between the reference voltage and the feedback voltage.

## <span id="page-10-2"></span>**7.2 Functional Block Diagram**



UDG-11106



#### <span id="page-11-0"></span>**7.3 Feature Description**

#### **7.3.1 PWM Operation**

Referring to [Figure 16,](#page-11-1) in steady state, continuous conduction mode, the converter operates in the following way.

Starting with the condition that the top FET is off and the bottom FET is on, the current feedback ( $V_{CS}$ ) is higher than the error amplifier output (V<sub>COMP</sub>). V<sub>CS</sub> falls until it hits V<sub>COMP</sub>, which contains a component of the output ripple voltage.  $V_{CS}$  is not directly accessible by measuring signals on pins of TPS53317 device. The PWM comparator senses where the two waveforms cross and triggers the on-time generator.



UDG-10187

**Figure 16. D-CAP+™ Mode Basic Waveforms**

<span id="page-11-1"></span>The current feedback is an amplified and filtered version of the voltage between PGND and SW during low-side FET on-time. The device also provides a single-ended differential voltage  $(V_{\text{OUT}})$  feedback to increase the system accuracy and reduce the dependence of circuit performance on layout.

#### **7.3.2 PWM Frequency and Adaptive On-Time Control**

<span id="page-11-2"></span>In general, the on-time (at the SW node) can be estimated by [Equation 1](#page-11-2).

$$
t_{ON} = \frac{V_{OUT}}{V_{IN}} \times \frac{1}{f_{SW}}
$$

where

 $f<sub>SW</sub>$  is the frequency selected by the connection of the MODE pin  $(1)$ 

The on-time pulse is sent to the top FET. The inductor current and the current feedback rises to peak value. Each ON pulse is latched to prevent double pulsing. Switching frequency settings are shown in [Table 1](#page-18-0).

#### **7.3.3 Light-Load Power Saving Features**

The TPS53317 device has an automatic pulse-skipping mode to provide excellent efficiency over a wide load range. The converter senses inductor current and prevents negative flow by shutting off the low-side gate driver. This saves power by eliminating re-circulation of the inductor current. Further, when the bottom FET shuts off, the converter enters discontinuous mode, and the switching frequency decreases, thus reducing switching losses as well.

The device also provides a special light-load power saving feature, called ripple reduction. Essentially, it reduces the on-time in SKIP mode to effectively reduce the output voltage ripple associated with using an all MLCC capacitor output power stage design.



#### <span id="page-12-1"></span>**7.3.4 Power Sequences**

#### <span id="page-12-2"></span>*7.3.4.1 Non-Tracking Startup*

The TPS53317 device can be configured for non-tracking application. When non-tracking is configured, output voltage is regulated to the REFIN voltage which taps off the voltage dividers from the 2-V reference voltage. Either the EN pin or the V5IN pin can be used to start up the device. The device uses internal voltage servo DAC to provide a 1.6-ms soft-start time during soft-start initialization. (See [Figure 18.](#page-12-3))

In a non-tracking application, the output voltage is determined by the resistive divider between the VREF pin and the REFIN pin.

$$
V_{OUT} = V_{REF} \times \frac{R2}{R1 + R2}
$$

(2)



**Figure 17. Non-Tracking Configuration**

<span id="page-12-0"></span>

<span id="page-12-3"></span>

## *7.3.4.2 Tracking Startup*

The TPS53317 device can also be configured for tracking application. When tracking configuration is desired, output voltage is also regulated to the REFIN voltage which comes from an external power source. In order for the device to differentiate between a non-tracking configuration or a tracking configuration, there is a minimum delay time of 260 µs required between the time when VREF reaches 2 V to the time when the REFIN pin voltage can be applied, in order for the device to track properly (see [Figure 21](#page-13-1)). The valid REFIN voltage range is between 0.6 V and 2 V.

<span id="page-13-0"></span>In a tracking application, the output voltage should be one half of the VDDQ voltage. VDDQ can be VIN or it can be an additional voltage rail. Thus, R1= R2 both in [Figure 19](#page-13-0) and [Figure 20.](#page-13-0)









**Figure 21. Tracking Startup Timing**

<span id="page-13-1"></span>Select PWM mode for an application that requires external tracking, because the output voltage can not be decreased during a no-load condition when the device operates in SKIP mode.



#### **7.3.5 Protection Features**

The TPS53317 device offers many features to protect the converter power train as well as the system electronics.

#### *7.3.5.1 5-V Undervoltage Protection (UVLO)*

The TPS53317 device continuously monitors the voltage on the V5IN pin to ensure that the voltage level is high enough to bias the device properly and to provide sufficient gate drive potential to maintain high efficiency. The converter starts with approximately 4.3 V and has a nominal 440 mV of hysteresis. If the 5-V UVLO limit is reached, the converter transitions the phase node into an off function, and the converter remains in the off state until the device is reset by cycling the 5-V supply until the 5-V POR is reached (2.3-V nominal). The power input does not have a UVLO function.

#### *7.3.5.2 Power Good Signals*

The TPS53317 device has one open-drain *power good* (PGOOD) pin. During startup, there is a 1-ms power good high propagation delay. The PGOOD pin de-asserts as soon as the EN pin is pulled low or an undervoltage condition on V5IN or any other fault is detected.

#### <span id="page-14-0"></span>*7.3.5.3 Output Overvoltage Protection (OVP)*

<span id="page-14-1"></span>In addition to the power good function described above, the TPS53317 device has additional OVP and UVP thresholds and protection circuits.

An OVP condition is detected when the output voltage is approximately 120%  $\times$  V<sub>REFIN</sub>. In this case, the converter de-asserts the PGOOD signals and performs the overvoltage protection function. During OVP, the lowside FET is always on before triggering a negative overcurrent. When a negative OC is also tripped, the low-side FET is no longer continuously on, and pulsed signals are generated to limit the negative inductor current. When the VOUT pin voltage drops below 400 mV, the low-side FET turns off and the converter latches off. The converter remains in the off state until the device is reset by cycling the 5-V supply until the 5-V POR is reached (2.3-V nominal) or when the EN pin is toggled off and on.

#### *7.3.5.4 Output Undervoltage Protection (UVP)*

Output undervoltage protection works in conjunction with the current protection described in the *[Overcurrent](#page-14-3) [Protection](#page-14-3)* and *[Overcurrent Limit](#page-14-2)* sections. If the output voltage drops below 68% of V<sub>REFIN</sub>, after approximately a 250-µs delay, the device stops switching and enters hiccup mode. After a hiccup waiting time, a restart is attempted. If the fault condition is not cleared, hiccup mode operation may continue indefinitely.

#### <span id="page-14-3"></span>*7.3.5.5 Overcurrent Protection*

Both positive and negative overcurrent protection are provided in the TPS53317 device.

- Overcurrent Limit (OCL)
- **Negative OCL**

#### <span id="page-14-2"></span>**7.3.5.5.1 Overcurrent Limit**

If the sensed current value is above the OCL setting, the converter delays the next ON pulse until the current drops below the OCL limit. Current limiting occurs on a pulse-by-pulse basis. The device uses a valley current limiting scheme where the DC OCL trip point is the OCL limit plus half of the inductor ripple current. The typical valley OCL threshold is 7.6 A or 5.4 A (depending on mode selection). The average output current limit calculation is shown in [Equation 4](#page-14-4).

<span id="page-14-4"></span>During the overcurrent protection event, the output voltage droops if the duty cycle cannot satisfy output voltage requirements and continues to droop until the UVP limit is reached. Then, the converter de-asserts the PGOOD pin, and then enters hiccup mode after a 250-µs delay. The converter remains in hiccup mode until the fault is cleared.

$$
I_{\text{OCL}(dc)} = I_{\text{OCL}(valley)} + \frac{1}{2} \times I_{\text{P-P}}
$$

(4)



#### <span id="page-15-1"></span>**7.3.5.5.2 Negative OCL**

<span id="page-15-2"></span>The negative OCL circuit acts when the converter is sinking current from the output capacitor(s). The converter continues to act in a *valley* mode, the typical value of the negative OCL set point is –9.3 A or –6.5 A (depending on mode selection).

#### **7.3.6 Thermal Protection**

The TPS53317 device has an internal temperature sensor. When the temperature reaches a nominal 145°C, the device shuts down until the temperature decreases by approximately 10°C, when the converter restarts.

### <span id="page-15-0"></span>**7.4 Device Functional Modes**

#### **7.4.1 Non-Droop Configuration**

The TPS53317 device can be configured as a non-droop solution. The benefit of a non-droop approach is that load regulation is flat, therefore, in a system where tight DC tolerance is desired, the non-droop approach is recommended. For the Intel system agent application, non-droop is recommended as the standard configuration.

The non-droop approach can be implemented by connecting a resistor and a capacitor between the COMP and the VREF pins. The purpose of the type II compensation is to obtain high DC feedback gain while minimizing the phase delay at unity gain cross over frequency of the converter.

The value of the resistor  $(R<sub>C</sub>)$  can be calculated using the desired unity gain bandwidth of the converter, and the value of the capacitor ( $C_C$ ) can be calculated by knowing where the zero location is desired. The capacitor  $C_P$  is optional, but recommended. Its appropriate capacitance value can be calculated using the desired pole location.

[Figure 22](#page-15-3) shows the basic implementation of the non-droop mode using the device



<span id="page-15-3"></span>**Figure 22. Non-Droop Mode Basic Implementation**



#### **Device Functional Modes (continued)**

[Figure 23](#page-16-0) shows shows the load regulation using non-droop configuration.

[Figure 24](#page-16-0) shows the transient response of the device using non-droop configuration, where  $C_{\text{OUT}} = 3 \times 47 \mu F$ . The applied step load is from 0 A to 2 A.

<span id="page-16-0"></span>

#### **7.4.2 Droop Configuration**

The terminology for droop is the same as *load line* or *voltage positioning* as defined in the Intel CPU V<sub>CORE</sub> specification. Based on the actual tolerance requirement of the application, load-line set points can be defined to maximize either cost savings (by reducing output capacitors) or power reduction benefits.

<span id="page-16-1"></span>Accurate droop voltage response is provided by the finite gain of the droop amplifier. The equation for droop voltage is shown in [Equation 5](#page-16-1).

$$
V_{DROOP} = \frac{A_{CSINT} \times I_{OUT}}{R_{DROOP} \times g_M}
$$

where

- low-side on-resistance is used as the current sensing element
- $A_{CSINT}$  is a constant, which nominally is 53 mV/A.
- $I<sub>OUT</sub>$  is the DC current of the inductor, or the load current
- $R_{\text{DROOP}}$  is the value of resistor from the COMP pin to the VREF pin
- $g_M$  is the transconductance of the droop amplifier with nominal value of 1 mS (5)

<span id="page-16-2"></span>[Equation 6](#page-16-2) can be used to easily derive  $R_{DROOP}$  for any load line slope/droop design target.

$$
R_{LOAD\_LINE} = \frac{V_{DROOP}}{I_{OUT}} = \frac{A_{CSINT}}{R_{DROOP} \times g_M} \therefore R_{DROOP} = \frac{A_{CSINT}}{R_{LOAD\_LINE} \times g_M}
$$
(6)

## **Device Functional Modes (continued)**

[Figure 25](#page-17-0) shows the basic implementation of the droop mode using the TPS53317 device.



**Figure 25. DROOP Mode Basic Implementation**

<span id="page-17-0"></span>The droop (voltage positioning) method was originally recommended to reduce the number of external output capacitors required. The effective transient voltage range is increased because of the active voltage positioning (see [Figure 26\)](#page-17-1).



<span id="page-17-1"></span>



#### **Device Functional Modes (continued)**

<span id="page-18-1"></span><span id="page-18-0"></span>In applications where the DC and the AC tolerances are not separated, (meaning that there is no strict DC tolerance requirement) the droop method can be used.



#### **Table 1. Mode Definitions**

[Figure 27](#page-18-2) shows the load regulation of the 1.5-V rail using an  $R_{DROOP}$  value of 6.8 kΩ.

[Figure 28](#page-18-2) shows the transient response of the TPS53317 device using droop configuration and C<sub>OUT</sub> = 3  $\times$  47 µF. The applied step load is from 0 A to 2 A.

<span id="page-18-2"></span>

**INSTRUMENTS** 

Texas

## <span id="page-19-0"></span>**8 Application and Implementation**

## **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## <span id="page-19-1"></span>**8.1 Application Information**

The TPS53317 device is a FET-integrated synchronous buck regulator designed mainly for DDR termination. It can provide a regulated output at  $\frac{1}{2}$  VDDQ with both sink and source capability. The device employs D-CAP+ mode operation that provides ease-of-use, low external component count and fast transient response.

## <span id="page-19-2"></span>**8.2 Typical Applications**

## **8.2.1 DDR4 SDRAM Application**

This DDR4 application requires a tight load tolerance, fast transient response, and sinking current capability, the design uses a non-droop PWM configuration.



**Figure 29. DDR4 SDRAM Application**

## *8.2.1.1 Design Requirements*

- Input voltage :  $V_{IN} = 1.2 V$
- Output voltage:  $V_{OUT} = 0.6 V$
- Maximum load step size of 3 A  $\omega$  slew rate 7 A/ $\mu$ s (-1.5 A to 1.5 A)
- DC +AC + Ripple voltage regulation limit at sense point: ±42 mV (0.642 V overshoot, 0.558 V undershoot)
- Maximum load:  $I_{MAX} = 2.5$  A



#### **[www.ti.com](http://www.ti.com)** SLUSAK4D –JUNE 2011–REVISED JULY 2015

### **Typical Applications (continued)**

#### *8.2.1.2 Detailed Design Procedure*

#### **8.2.1.2.1 Step 1. Determine Configuration**

Because this DDR4 application requires a tight load tolerance, fast transient response, and sinking current capability, the design uses a non-droop PWM configuration. Choose 600-kHz switching frequency due to the duty cycle and minimim off-time of the device, and set an overcurrent (OC) valley limit of 5.4 A due to the maximum load requirement of 2.5 A. Referring to [Table 1](#page-18-0) select an  $R_{MODE}$  value of 68 kΩ.

#### **8.2.1.2.2 Step 2. Select Inductor**

Smaller inductor values have better transient performance but higher ripple and lower efficiency. High values have the opposite characteristics. It is common practice to limit the ripple current to 30% to 50% of the maximum current. Choose 50% to allow use of a smaller inductor for faster transient performance.

$$
\Delta I_{P-P} = 2.5 A \times 0.5 = 1.25 A
$$
  
\n
$$
L = \frac{1}{f_{SW} \times \Delta I_{P-P}} \times V_{OUT} \times (1 - D)
$$
 (7)

where

•  $D =$  duty cycle  $(8)$ 

**[TPS53317](http://www.ti.com/product/tps53317?qgpn=tps53317)**

Because this device operates in DCAP+ mode, the frequency and duty cycle vary based on the input voltage, the output voltage and load. With a 2.5-A load, a 1.2-V input voltage and 0.60 V output voltage,  $f_{SW}$  is experimentally measured at approximately 800 kHz and duty cycle of 0.55. Therefore L is calculated as shown in [Equation 10.](#page-20-0)

$$
L = \frac{1}{(800 \, kHz \times 1.25 \, A)} \times 0.6V \times 0.45 = 0.270 \, \mu H \tag{9}
$$

Choose the closest standard value, 0.25 µH.

#### **8.2.1.2.3 Step 3. Determine Output Capacitance**

<span id="page-20-0"></span>Use [Equation 10](#page-20-0) to calculate the output capacitance for a desired maximum overshoot.

$$
C_{OUT(min),OS} = \frac{\Delta I_{OUT}^2 \times L}{2 \times V_{OUT} \times V_{OS}}
$$

where

- $C_{\text{OUT}(min),OS}$  is the minimum output capacitance for a desired overshoot
- $\Delta I_{\text{OUT}}$  is the maximum output current change in the application
- $V_{\text{OUT}}$  = desired output voltage
- $V_{OS}$  is the desired output voltage change due to overshoot  $(10)$

Choose a value of 30 mV to account for normal output voltage ripple.

$$
C_{OUT(min),OS} = \frac{(3 \text{ A})^2 \times 0.25 \text{ }\mu\text{H}}{2 \times 0.6 \text{ } V \times 0.03 \text{ } V} = 62.5 \text{ }\mu\text{F}
$$
\n(11)

<span id="page-20-1"></span>Use [Equation 12](#page-20-1) to calculate the necessary output capacitance for a desired maximum undershoot.

$$
C_{OUT (min),US} = \frac{\Delta I_{OUT}^2 \times L \times (\frac{V_{OUT}}{V_{IN}} \times t_{SW} + t_{MIN(off)})}{2 \times V_{OUT} \times V_{US} \times (\frac{V_{IN} - V_{OUT}}{V_{IN}} \times t_{SW} - t_{MIN(off)})}
$$

where

- $C_{\text{OUT}(min),US}$  is the minimum output capacitance for a desired undershoot
- $V_{US}$  is the desired output voltage change due to overshoot
- $t<sub>SW</sub>$  is the period of switch node
- $t_{\text{MIN}(off)}$  is the minimum off-time (270 ns) (12)



Again, choose 30 mV to account for normal output voltage ripple.

$$
C_{OUT (min), US} = \frac{(3 \text{ A})^2 \times 0.25 \text{ }\mu\text{H} \times \left(\frac{0.6 \text{ }V}{1.2 \text{ }V} \times \frac{1}{800 \text{ }kHz} + 270 \text{ ns}\right)}{2 \times 0.6 \text{ }V \times 0.03 \text{ }V \times \left(\frac{1.2 \text{ }V - 0.6 \text{ }V}{1.2 \text{ }V} \times \frac{1}{800 \text{ }kHz} - 270 \text{ ns}\right)} = 157.6 \text{ }\mu\text{F}
$$
\n(13)

The undershoot requirements determine, so there must be a minimum of 157.6  $\mu$ F. Because this is a DDR application where size is also a consideration, this design uses only ceramic capacitors. To account for voltage de-rating of capacitors and provide additional margin, this design includes eleven 22-µF output capacitors.

#### **8.2.1.2.4 Step 4. Input Capacitance**

<span id="page-21-0"></span>This design requires sufficient input capacitance to filter the input current from the host source. Use [Equation 14](#page-21-0) to calculate the necessary input capacitance.

$$
C_{IN(min)} = I_{out} \times \frac{D \times (1 - D)}{\Delta V_{IN(P - P)} \times f_{SW}}
$$

where

 $\Delta V_{IN(P-P)}$  is the desired input voltage ripple (typically 1% of the input voltage) (14)

$$
C_{IN(min)} = 2.5 A \times \frac{0.55 \times (1 - 0.55)}{12 \text{ mV} \times 800 \text{ kHz}} = 64.45 \mu F
$$
\n(15)

As with the output capacitance selection, this design accounts for voltage de-rating of capacitors and provides additional margin, using four 22-µF input capacitors.

#### **8.2.1.2.5 Step 5. Compensation Network**

In order to achieve stable operation, the crossover frequency should be less than 1/5 of the switching frequency.

$$
f_{CO} = \frac{1}{2\pi} \times \frac{g_M}{C_{OUT}} \times \frac{R_C}{R_S} = 80 \text{ kHz}
$$
  
where  

$$
\frac{1}{2} \times \frac{g_M}{C_{OUT}} \times \frac{R_C}{R_S} = 80 \text{ kHz}
$$
 (16)

<span id="page-21-1"></span>Account for capacitor de-rating here and set the value of  $C_{OUT}$  to 160  $\mu$ F, so that [Equation 17](#page-21-1) is true.

$$
R_C = \frac{f_{CO} \times R_S \times 2\pi \times C_{OUT}}{g_M} = \frac{80 \, kHz \times 53 \, m\Omega \times 2\pi \times 160 \, \mu F}{1 \, mS} = 4.26 \, k\Omega \tag{17}
$$

<span id="page-21-2"></span>Choose an R<sub>C</sub> value of 3.9 kΩ. Determine C<sub>C</sub> by choosing the value of the zero created by R<sub>C</sub> and C<sub>C</sub>. Using the relationship described in [Equation 18.](#page-21-2)

$$
f_z = \frac{f_{CO}}{5} = \frac{1}{2\pi \times R_C \times C_C}
$$
\n<sup>(18)</sup>

<span id="page-21-3"></span>[Equation 18](#page-21-2) yields a  $C_c$  value of 2.55 nF. Choose the closest common capacitor value of 2.2 nF. To determine a value for  $C_P$ , first consider the relationship described in [Equation 19.](#page-21-3)

$$
f_p = \frac{1}{2\pi \times R_C \times \frac{C_C \times C_P}{C_C + C_P}} \approx \frac{1}{2\pi \times R_C \times C_P}
$$
  
• C<sub>C</sub> >> C<sub>P</sub> (19)

<span id="page-21-4"></span>Because  $C_C >> C_P$  , set the pole to be two times the switching frequency as described in [Equation 20.](#page-21-4)

$$
C_P \approx \frac{1}{2\pi \times R_C \times 2f_{SW}} = \frac{1}{2\pi \times 3.9 \, k\Omega \times 2 \times 800 \, kHz} = 25.5 \, pF
$$
\n(20)

To boost the gain margin, set  $C_P$  to 33 pF.





**Figure 30. Compensation Network Circuit**

#### **8.2.1.2.6 Peripheral Component Selection**

As described in [Table 1,](#page-18-0) connect a 0.22-µF capacitor from the VREF pin to GND and connect a 0.1-µF bootstrap capacitor from the SW pin to the BST pin. Because the PGOOD pin is open drain, connect a pullup resistor between it and the 5-V rail.

#### *8.2.1.3 Application Curves*





## **8.2.2 DDR3 SDRAM Application**



**Figure 37. Typical Application Schematic, DDR3**

## *8.2.2.1 Design Requirements*

- $V_{IN}$  = 1.5 V
- $V_{\text{OUT}} = 0.75$  V



#### **8.2.3 Non-Tracking Point-of-Load (POL) Application**



**Figure 38. Typical Application Schematic, Non-Tracking Point-of-Load (POL)**

#### *8.2.3.1 Design Requirements*

- $V_{IN} = 3.3 V$
- $V_{OUT} = 1.2 V$

*8.2.3.2 Application Curves*





## <span id="page-25-0"></span>**9 Power Supply Recommendations**

This device operates from an input voltage supply between 1 V and 6 V. This device requires a separate 5-V power supply for analog circuits and gate drive. Use the proper bypass capacitors for both the input supply and the 5-V supply in order to filter noise and to ensure proper device operation.

## <span id="page-25-1"></span>**10 Layout**

### <span id="page-25-2"></span>**10.1 Layout Guidelines**

<span id="page-25-6"></span>Stable power supply operation depends on proper layout. Follow these guidelines for an optimized PCB layout.

- Connect PGND pins to the thermal pad underneath the device. Use four vias to connect the thermal pad to internal ground planes.
- Place VIN, V5IN and VREF decoupling capacitors as close to the device as possible.
- Use wide traces for the VIN, PGND and SW pins. These nodes carry high current and also serve as heat sinks.
- Place feedback and compensation components as close to the device as possible.
- Place COMP and VOUT analog signal traces away from noisy signals (SW, BST).
- <span id="page-25-5"></span>• The GND pin should connect to the PGND in only one place, through a via or a  $0-\Omega$  resistor.

### <span id="page-25-3"></span>**10.2 Layout Example**



<span id="page-25-4"></span>**Figure 41. TPS53317 Board Layout**



## <span id="page-26-0"></span>**11 Device and Documentation Support**

## <span id="page-26-1"></span>**11.1 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## <span id="page-26-2"></span>**11.2 Trademarks**

D-CAP+, D-CAP+, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-26-3"></span>**11.3 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### <span id="page-26-4"></span>**11.4 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

## <span id="page-26-5"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com www.ti.com 9-Aug-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



## **TEXAS INSTRUMENTS**

www.ti.com

www.ti.com 9-Aug-2022

## **TUBE**



## **B - Alignment groove width**

\*All dimensions are nominal



# **MECHANICAL DATA**



- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- $\overbrace{f}$  Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.
	- The Pin 1 identifiers are either a molded, marked, or metal feature.



## RGB (R-PVQFN-N20)

## PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- В. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.

- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- $F_{\star}$ Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated