## Complementary Bias Resistor Transistors R1 = 4.7 k $\Omega$ , R2 = 10 k $\Omega$ R1 = 47 k $\Omega$ , R2 = 47 $\Omega$

NPN and PNP Transistors with Monolithic Bias Resistor Network

## **MUN5338DW1**

This series of digital transistors is designed to replace a single device and its external resistor bias network. The Bias Resistor Transistor (BRT) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base-emitter resistor. The BRT eliminates these individual components by integrating them into a single device. The use of a BRT can reduce both system cost and board space.

#### **Features**

- Simplifies Circuit Design
- Reduces Board Space
- Reduces Component Count
- NSV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable\*
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

### **MAXIMUM RATINGS**

(T<sub>A</sub> = 25°C both polarities Q<sub>1</sub> (PNP) & Q<sub>2</sub> (NPN), unless otherwise noted)

| , , , , , , , , , , , , , , , , , , , , | - ' '                |     | ,    |
|-----------------------------------------|----------------------|-----|------|
| Rating                                  | Symbol               | Max | Unit |
| Collector-Base Voltage                  | V <sub>CBO</sub>     | 50  | Vdc  |
| Collector-Emitter Voltage               | V <sub>CEO</sub>     | 50  | Vdc  |
| Collector Current - Continuous          | Ic                   | 100 | mAdc |
| Input Forward Voltage                   | V <sub>IN(fwd)</sub> | 20  | Vdc  |
| Input Reverse Voltage                   | V <sub>IN(rev)</sub> | 7   | Vdc  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### **ORDERING INFORMATION**

| Device                              | Package | Shipping <sup>†</sup> |
|-------------------------------------|---------|-----------------------|
| MUN5338DW1T3G,<br>NSVMUN5338DW1T3G* | SOT-363 | 10,000/Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



## ON Semiconductor®

www.onsemi.com

#### **PIN CONNECTIONS**



#### **MARKING DIAGRAM**



SOT-363 CASE 419B



RM = Specific Device Code

M = Date Code\*

= Pb-Free Package

(Note: Microdot may be in either location)

\*Date Code orientation may vary depending upon manufacturing location.

## THERMAL CHARACTERISTICS

| Characteristic                                                                                                                                            | Symbol                            | Max                      | Unit        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------|-------------|
| (SOT-363) ONE JUNCTION HEATED                                                                                                                             | <u>.</u>                          |                          |             |
| Total Device Dissipation  T <sub>A</sub> = 25°C (Note 1) (Note 2)  Derate above 25°C (Note 1) (Note 2)                                                    | P <sub>D</sub>                    | 187<br>256<br>1.5<br>2.0 | mW<br>mW/°C |
| Thermal Resistance, (Note 1) Junction to Ambient (Note 2)                                                                                                 | $R_{	hetaJA}$                     | 670<br>490               | °C/W        |
| (SOT-363) BOTH JUNCTION HEATED (Note 3)                                                                                                                   |                                   |                          |             |
| Total Device Dissipation $T_A = 25^{\circ}C \qquad \text{(Note 1)}$ $\text{(Note 2)}$ Derate above $25^{\circ}C \qquad \text{(Note 1)}$ $\text{(Note 2)}$ | P <sub>D</sub>                    | 250<br>385<br>2.0<br>3.0 | mW<br>mW/°C |
| Thermal Resistance, Junction to Ambient (Note 1) (Note 2)                                                                                                 | $R_{	hetaJA}$                     | 493<br>325               | °C/W        |
| Thermal Resistance, Junction to Lead (Note 1) (Note 2)                                                                                                    | $R_{	hetaJL}$                     | 188<br>208               | °C/W        |
| Junction and Storage Temperature Range                                                                                                                    | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150              | °C          |

FR-4 @ Minimum Pad.
 FR-4 @ 1.0 × 1.0 Inch Pad.
 Both junction heated values assume total power is sum of two equally powered channels.

 $\textbf{ELECTRICAL CHARACTERISTICS} \ (T_A = 25^{\circ}C \ both \ polarities \ Q_1 \ (PNP) \ \& \ Q_2 \ (NPN), \ unless \ otherwise \ noted)$ 

| Characteristic                                                                                                                          | Symbol                         | Min         | Тур         | Max         | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------|-------------|-------------|------|
| OFF CHARACTERISTICS                                                                                                                     | <u>.</u>                       |             |             |             |      |
| Collector-Base Cutoff Current (V <sub>CB</sub> = 50 V, I <sub>E</sub> = 0)                                                              | I <sub>CBO</sub>               | -           | _           | 100         | nAdc |
| Collector-Emitter Cutoff Current $(V_{CE} = 50 \text{ V, } I_{B} = 0)$                                                                  | I <sub>CEO</sub>               | -           | -           | 500         | nAdc |
| Emitter-Base Cutoff Current Q1 ( $V_{EB} = 6.0 \text{ V}$ , $I_{C} = 0$ ) Q2 ( $V_{EB} = 6.0 \text{ V}$ , $I_{C} = 0$ )                 | I <sub>EBO</sub>               | 1 -         | -<br>-      | 0.6<br>0.1  | mAdc |
| Collector-Base Breakdown Voltage ( $I_C = 10 \mu A, I_E = 0$ )                                                                          | V <sub>(BR)CBO</sub>           | 50          | -           | -           | Vdc  |
| Collector-Emitter Breakdown Voltage (Note 4) (I <sub>C</sub> = 2.0 mA, I <sub>B</sub> = 0)                                              | V <sub>(BR)CEO</sub>           | 50          | -           | -           | Vdc  |
| ON CHARACTERISTICS                                                                                                                      |                                |             |             |             |      |
| DC Current Gain (Note 4)<br>(I <sub>C</sub> = 5.0 mA, V <sub>CE</sub> = 10 V)                                                           | h <sub>FE</sub>                | 20          |             | -           |      |
| Collector-Emitter Saturation Voltage (Note 4) $(I_C = 10 \text{ mA}, I_B = 0.3 \text{ mA})$                                             | V <sub>CE(sat)</sub>           | -           | -           | 0.25        | V    |
| Input Voltage (Off) $(V_{CE} = 5.0 \text{ V}, I_{C} = 100 \mu\text{A})$                                                                 | V <sub>i(off)</sub>            | -           | 0.6         | -           | Vdc  |
| Input Voltage (On) Q1 ( $V_{CE} = 0.3 \text{ V}, I_{C} = 5 \text{ mA}$ ) Q2 ( $V_{CE} = 0.2 \text{ V}, I_{C} = 3 \text{ mA}$ )          | V <sub>i(on)</sub>             | -           | 2.6<br>1.9  | -           | Vdc  |
| Output Voltage (On) Q1 ( $V_{CC}$ = 5.0 V, $V_{B}$ = 2.5 V, $R_{L}$ = 1.0 kΩ) Q2 ( $V_{CC}$ = 5.0 V, $V_{B}$ = 3.5 V, $R_{L}$ = 1.0 kΩ) | V <sub>OL</sub>                | -           | -           | 0.2         | Vdc  |
| Output Voltage (Off) $(V_{CC} = 5.0 \text{ V}, V_B = 0.5 \text{ V}, R_L = 1.0 \text{ k}\Omega)$                                         | V <sub>OH</sub>                | 4.9         | _           | -           | Vdc  |
| Input Resistor (Q1 PNP)<br>Input Resistor (Q2 NPN)                                                                                      | R1                             | 3.3<br>33   | 4.7<br>47   | 6.1<br>61   | kΩ   |
| Resistor Ratio (Q1 PNP)<br>Resistor Ratio (Q2 NPN)                                                                                      | R <sub>1</sub> /R <sub>2</sub> | 0.38<br>0.8 | 0.47<br>1.0 | 0.56<br>1.2 |      |

<sup>4.</sup> Pulsed Condition: Pulse Width = 300 ms, Duty Cycle  $\leq$  2%.



Figure 1. Derating Curve

# TYPICAL CHARACTERISTICS - NPN TRANSISTOR NSVMUN5338DW1



Figure 2.  $V_{\text{CE(sat)}}$  versus  $I_{\text{C}}$ 



Figure 3. DC Current Gain



Figure 4. Output Capacitance



Figure 5. Output Current versus Input Voltage



Figure 6. Input Voltage versus Output Current

# TYPICAL CHARACTERISTICS - PNP TRANSISTOR NSVMUN5338DW1



Figure 7.  $V_{CE(sat)}$  versus  $I_C$ 



Figure 8. DC Current Gain



Figure 9. Output Capacitance



Figure 10. Output Current versus Input Voltage





**DATE 11 DEC 2012** 





#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M. 1994.
- CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH,
- PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRU-SIONS, OR GATE BURRS SHALL NOT EXCEED 0.20 PER END.

- SIONS, OH GAILE BURHS SHALL NOT EXCEED 0.20 PEH END.
  DIMENSIONS D AND E1 AT THE OUTERMOST EXTREMES OF
  THE PLASTIC BODY AND DATUM H.
  DATUMS A AND B ARE DETERMINED AT DATUM H.
  DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE
  LEAD BETWEEN 0.08 AND 0.15 FROM THE TIP.
- DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF DIMENSION 6 AT MAXIMUM MATERIAL CONDITION. THE DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT.

|     | MILLIMETERS |      |           |          | INCHES | ;     |
|-----|-------------|------|-----------|----------|--------|-------|
| DIM | MIN         | NOM  | MAX       | MIN      | NOM    | MAX   |
| Α   |             |      | 1.10      |          |        | 0.043 |
| A1  | 0.00        |      | 0.10      | 0.000    |        | 0.004 |
| A2  | 0.70        | 0.90 | 1.00      | 0.027    | 0.035  | 0.039 |
| b   | 0.15        | 0.20 | 0.25      | 0.006    | 0.008  | 0.010 |
| С   | 0.08        | 0.15 | 0.22      | 0.003    | 0.006  | 0.009 |
| D   | 1.80        | 2.00 | 2.20      | 0.070    | 0.078  | 0.086 |
| E   | 2.00        | 2.10 | 2.20      | 0.078    | 0.082  | 0.086 |
| E1  | 1.15        | 1.25 | 1.35      | 0.045    | 0.049  | 0.053 |
| е   | 0.65 BSC    |      | 0.026 BSC |          | С      |       |
| L   | 0.26        | 0.36 | 0.46      | 0.010    | 0.014  | 0.018 |
| L2  | 0.15 BSC    |      | -         | 0.006 BS | SC     |       |
| aaa | 0.15        |      |           |          | 0.006  |       |
| bbb | 0.30        |      |           |          | 0.012  |       |
| ccc | 0.10        |      |           | 0.004    |        |       |
| ddd |             | 0.10 |           |          | 0.004  |       |

### **GENERIC MARKING DIAGRAM\***



XXX = Specific Device Code

= Date Code\*

= Pb-Free Package

(Note: Microdot may be in either location)

- \*Date Code orientation and/or position may vary depending upon manufacturing location.
- \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking.

#### **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42985B          | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SC-88/SC70-6/SOT-363 |                                                                                                                                                                               | PAGE 1 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### SC-88/SC70-6/SOT-363 CASE 419B-02 ISSUE Y

**DATE 11 DEC 2012** 

| STYLE 1: PIN 1. EMITTER 2 2. BASE 2 3. COLLECTOR 1 4. EMITTER 1 5. BASE 1 6. COLLECTOR 2 | STYLE 2:<br>CANCELLED                                                                             | STYLE 3:<br>CANCELLED                                                                     | STYLE 4: PIN 1. CATHODE 2. CATHODE 3. COLLECTOR 4. EMITTER 5. BASE 6. ANODE                       | STYLE 5:<br>PIN 1. ANODE<br>2. ANODE<br>3. COLLECTOR<br>4. EMITTER<br>5. BASE<br>6. CATHODE               | STYLE 6: PIN 1. ANODE 2 2. N/C 3. CATHODE 1 4. ANODE 1 5. N/C 6. CATHODE 2                            |
|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| STYLE 7: PIN 1. SOURCE 2 2. DRAIN 2 3. GATE 1 4. SOURCE 1 5. DRAIN 1 6. GATE 2           | STYLE 8:<br>CANCELLED                                                                             | STYLE 9: PIN 1. EMITTER 2 2. EMITTER 1 3. COLLECTOR 1 4. BASE 1 5. BASE 2 6. COLLECTOR 2  | STYLE 10:<br>PIN 1. SOURCE 2<br>2. SOURCE 1<br>3. GATE 1<br>4. DRAIN 1<br>5. DRAIN 2<br>6. GATE 2 | STYLE 11:<br>PIN 1. CATHODE 2<br>2. CATHODE 2<br>3. ANODE 1<br>4. CATHODE 1<br>5. CATHODE 1<br>6. ANODE 2 | STYLE 12:<br>PIN 1. ANODE 2<br>2. ANODE 2<br>3. CATHODE 1<br>4. ANODE 1<br>5. ANODE 1<br>6. CATHODE 2 |
| STYLE 13: PIN 1. ANODE 2. N/C 3. COLLECTOR 4. EMITTER 5. BASE 6. CATHODE                 | STYLE 14:<br>PIN 1. VREF<br>2. GND<br>3. GND<br>4. IOUT<br>5. VEN<br>6. VCC                       | STYLE 15: PIN 1. ANODE 1 2. ANODE 2 3. ANODE 3 4. CATHODE 3 5. CATHODE 2 6. CATHODE 1     | STYLE 16: PIN 1. BASE 1 2. EMITTER 2 3. COLLECTOR 2 4. BASE 2 5. EMITTER 1 6. COLLECTOR 1         | STYLE 17: PIN 1. BASE 1 2. EMITTER 1 3. COLLECTOR 2 4. BASE 2 5. EMITTER 2 6. COLLECTOR 1                 | STYLE 18:<br>PIN 1. VIN1<br>2. VCC<br>3. VOUT2<br>4. VIN2<br>5. GND<br>6. VOUT1                       |
| STYLE 19:<br>PIN 1. I OUT<br>2. GND<br>3. GND<br>4. V CC<br>5. V EN<br>6. V REF          | STYLE 20: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR              | STYLE 21: PIN 1. ANODE 1 2. N/C 3. ANODE 2 4. CATHODE 2 5. N/C 6. CATHODE 1               | STYLE 22:<br>PIN 1. D1 (i)<br>2. GND<br>3. D2 (i)<br>4. D2 (c)<br>5. VBUS<br>6. D1 (c)            | STYLE 23:<br>PIN 1. Vn<br>2. CH1<br>3. Vp<br>4. N/C<br>5. CH2<br>6. N/C                                   | STYLE 24: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE                         |
| STYLE 25: PIN 1. BASE 1 2. CATHODE 3. COLLECTOR 2 4. BASE 2 5. EMITTER 6. COLLECTOR 1    | STYLE 26:<br>PIN 1. SOURCE 1<br>2. GATE 1<br>3. DRAIN 2<br>4. SOURCE 2<br>5. GATE 2<br>6. DRAIN 1 | STYLE 27: PIN 1. BASE 2 2. BASE 1 3. COLLECTOR 1 4. EMITTER 1 5. EMITTER 2 6. COLLECTOR 2 | STYLE 28:<br>PIN 1. DRAIN<br>2. DRAIN<br>3. GATE<br>4. SOURCE<br>5. DRAIN<br>6. DRAIN             | STYLE 29: PIN 1. ANODE 2. ANODE 3. COLLECTOR 4. EMITTER 5. BASE/ANODE 6. CATHODE                          | STYLE 30:<br>PIN 1. SOURCE 1<br>2. DRAIN 2<br>3. DRAIN 2<br>4. SOURCE 2<br>5. GATE 1<br>6. DRAIN 1    |

Note: Please refer to datasheet for style callout. If style type is not called out in the datasheet refer to the device datasheet pinout or pin assignment.

| DOCUMENT NUMBER: | 98ASB42985B          | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SC-88/SC70-6/SOT-363 |                                                                                                                                                                                 | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales