

[Order](http://www.ti.com/product/TPS2660?dcmp=dsproject&hqs=sandbuy&#samplebuy) Now



**[TPS2660](http://www.ti.com/product/tps2660?qgpn=tps2660)** SLVSDG2G –JULY 2016–REVISED DECEMBER 2019

# **TPS2660x 60-V, 2-A Industrial eFuse With Integrated Reverse Input Polarity Protection**

**Technical [Documents](http://www.ti.com/product/TPS2660?dcmp=dsproject&hqs=td&#doctype2)** 

#### <span id="page-0-1"></span>**1 Features**

- <span id="page-0-4"></span><sup>1</sup>• 4.2-V to 60-V Operating voltage, 62-V absolute maximum
- Integrated reverse input polarity protection down to –60 V
	- Zero additional components required
- Integrated back to back MOSFETs with 150-m $\Omega$ total RON
- 0.1-A to 2.23-A Adjustable current limit (±5% accuracy at 1 A)
- <span id="page-0-3"></span>• [Functional safety capable](http://www.ti.com/technologies/functional-safety/overview.html)
	- Documentation available to aid functional safety system design
- Load protection during Surge (IEC 61000-4-5) with minimum external components
- IMON current indicator output  $(\pm 8.5\%$  accuracy)
- Low quiescent current, 300-µA in operating, 20-µA in shutdown
- Adjustable UVLO, OVP cut off, output slew rate control
- Reverse current blocking
- Fixed 38-V overvoltage clamp (TPS26602 only)
- Available in easy-to-use 16-Pin HTSSOP and 24- Pin VQFN packages
- <span id="page-0-5"></span>Selectable current-limiting fault response options (Auto-Retry, Latch Off, Circuit Breaker Modes)
- <span id="page-0-6"></span>UL 2367 Recognized
	- File No. 169910
	- R<sub>ILIM</sub> ≥ 5.36 kΩ (2.35-A maximum)
- UL60950 Safe during single point failure test
	- Open/Short ILIM detection

### <span id="page-0-7"></span><span id="page-0-2"></span><span id="page-0-0"></span>**2 Applications**

- Programmable logic controller
- Distributed Control System (DCS)
- Control and automation
- Redundant supply ORing
- Industrial surge protection

#### **Simplified Schematic**



### **3 Description**

Tools & **[Software](http://www.ti.com/product/TPS2660?dcmp=dsproject&hqs=sw&#desKit)** 

The TPS2660x devices are compact, feature rich high voltage eFuses with a full suite of protection features. The wide supply input range of 4.2 to 60 V allows control of many popular DC bus voltages. The device can withstand and protect the loads from positive and negative supply voltages up to ±60 V. Integrated back to back FETs provide reverse current blocking feature making the device suitable for systems with output voltage holdup requirements during power fail and brownout conditions. Load, source and device protection are provided with many adjustable features including overcurrent, output slew rate and overvoltage, undervoltage thresholds. The internal robust protection control blocks along with the high voltage rating of the TPS2660x helps to simplify the system designs for Surge protection.

Support & **[Community](http://www.ti.com/product/TPS2660?dcmp=dsproject&hqs=support&#community)** 

 $22$ 

A shutdown pin provides external control for enabling and disabling the internal FETs as well as placing the device in a low current shutdown mode. For system status monitoring and downstream load control, the device provides fault and precise current monitor output. The MODE pin allows flexibility to configure the device between the three current-limiting fault responses (circuit breaker, latch off, and Auto-retry modes).

The devices are available in a 5-mm  $\times$  4.4-mm 16-pin HTSSOP as well as 5-mm x 4-mm 24-pin VQFN package and are specified over a –40°C to +125°C temperature range.



**Device Information[\(1\)](#page-0-0)**

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Reverse Input Polarity Protection at –60-V Supply**





An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

# **Table of Contents**





### <span id="page-1-0"></span>**4 Revision History**

2



#### Changes from Revision E (November 2017) to Revision F **Page** Page



#### Changes from Revision D (April 2017) to Revision E **Page** Page **Page**



### Changes from Revision C (March 2017) to Revision D **Page**



**NSTRUMENTS** 

#### Changes from Revision A (Aug 2016) to Revision B **Page** Page **Page**



#### Changes from Original (July 2016) to Revision A **Page** 2016 **Page**



#### Copyright © 2016–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.ti.com/feedbackform/techdocfeedback?litnum=SLVSDG2G&partnum=TPS2660)*

# <span id="page-3-0"></span>**5 Device Comparison Table**



## **6 Pin Configuration and Functions**

<span id="page-3-1"></span>



**RHF Package 24-Pin VQFN**

**Pin Functions**

<span id="page-3-2"></span>



#### **Pin Functions (continued)**



**EXAS STRUMENTS** 

### <span id="page-5-0"></span>**7 Specifications**

#### <span id="page-5-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (all voltages referred to GND (unless otherwise noted))<sup>(1)</sup>

<span id="page-5-5"></span>

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### <span id="page-5-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### <span id="page-5-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (all voltages referred to GND (unless otherwise noted))

<span id="page-5-6"></span>

#### <span id="page-5-4"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/pdf/spra953)* application report.



### <span id="page-6-0"></span>**7.5 Electrical Characteristics**

 $-$ 40°C ≤ T<sub>A</sub> = Tյ ≤ +125°C, V<sub>(IN)</sub> = 24 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 120 kΩ, IMON = FLT = OPEN, C<sub>(OUT)</sub> = 1 μF, C<sub>(dVdT)</sub> = OPEN. (All voltages referenced to GND, (unless otherwise noted))

<span id="page-6-4"></span><span id="page-6-3"></span><span id="page-6-1"></span>

<span id="page-6-6"></span><span id="page-6-5"></span><span id="page-6-2"></span>Copyright © 2016–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.ti.com/feedbackform/techdocfeedback?litnum=SLVSDG2G&partnum=TPS2660)*



#### **Electrical Characteristics (continued)**

 $-$ 40°C ≤ T<sub>A</sub> = Tյ ≤ +125°C, V<sub>(IN)</sub> = 24 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 120 kΩ, IMON = FLT = OPEN, C<sub>(OUT)</sub> = 1 μF, C<sub>(dVdT)</sub> = OPEN. (All voltages referenced to GND, (unless otherwise noted))

<span id="page-7-1"></span><span id="page-7-0"></span>



#### <span id="page-8-0"></span>**7.6 Timing Requirements**

 $-$ 40°C ≤ T<sub>A</sub> = Tյ ≤ +125°C, V<sub>(IN)</sub> = 24 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 120 kΩ, IMON = FLT = OPEN, C<sub>(OUT)</sub> = 1 μF, C<sub>(dVdT)</sub> = OPEN. (All voltages referenced to GND, (unless otherwise noted))



**[TPS2660](http://www.ti.com/product/tps2660?qgpn=tps2660)** SLVSDG2G –JULY 2016–REVISED DECEMBER 2019 **[www.ti.com](http://www.ti.com)**



### <span id="page-9-0"></span>**7.7 Typical Characteristics**

 $-40^{\circ}$ C ≤ T<sub>A</sub> = T<sub>J</sub> ≤ +125°C, V<sub>(IN)</sub> = 24 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 120 kΩ, IMON = FLT = OPEN, C<sub>(OUT)</sub> = 1 μF, C<sub>(dVdT)</sub> = OPEN. (Unless stated otherwise)





 $-40^{\circ}$ C ≤ T<sub>A</sub> = T<sub>J</sub> ≤ +125°C, V<sub>(IN)</sub> = 24 V, V<sub>(SHDN)</sub> = 2 V, R<sub>(ILIM)</sub> = 120 kΩ, IMON = FLT = OPEN, C<sub>(OUT)</sub> = 1 μF, C<sub>(dVdT)</sub> = OPEN. (Unless stated otherwise)





 $-40^{\circ}\text{C} \leq T_A = T_J \leq +125^{\circ}\text{C}, V_{(IN)} = 24 \text{ V}, V_{(SHDN)} = 2 \text{ V}, R_{(ILIM)} = 120 \text{ k}\Omega$ , IMON = FLT = OPEN, C<sub>(OUT)</sub> = 1 µF, C<sub>(dVdT)</sub> = OPEN. (Unless stated otherwise)





 $-40^{\circ}\text{C} \leq T_A = T_J \leq +125^{\circ}\text{C}, V_{(IN)} = 24 \text{ V}, V_{(SHDN)} = 2 \text{ V}, R_{(ILIM)} = 120 \text{ k}\Omega$ , IMON = FLT = OPEN, C<sub>(OUT)</sub> = 1 µF, C<sub>(dVdT)</sub> = OPEN. (Unless stated otherwise)



**EXAS STRUMENTS** 

### **Typical Characteristics (continued)**

 $-40^{\circ}\text{C} \leq T_A = T_J \leq +125^{\circ}\text{C}, V_{(IN)} = 24 \text{ V}, V_{(SHDN)} = 2 \text{ V}, R_{(ILIM)} = 120 \text{ k}\Omega$ , IMON = FLT = OPEN, C<sub>(OUT)</sub> = 1 µF, C<sub>(dVdT)</sub> = OPEN. (Unless stated otherwise)

<span id="page-13-0"></span>



 $-40^{\circ}\text{C} \leq T_A = T_J \leq +125^{\circ}\text{C}, V_{(IN)} = 24 \text{ V}, V_{(SHDN)} = 2 \text{ V}, R_{(ILIM)} = 120 \text{ k}\Omega$ , IMON = FLT = OPEN,  $C_{(OUT)} = 1 \text{ }\mu\text{F}, C_{(dVdT)} = \text{OPEN}.$ (Unless stated otherwise)



÷.

# <span id="page-15-0"></span>**8 Parameter Measurement Information**







 $V_{(\text{UVLOF})}$ -0.1 V

 $t_{FWD(dly)}$   $\leftarrow$  time

VUVLO

0







### <span id="page-16-0"></span>**9 Detailed Description**

### <span id="page-16-1"></span>**9.1 Overview**

<span id="page-16-2"></span>The TPS2660x is a family of high voltage industrial eFuses with integrated back-to-back MOSFETs and enhanced built-in protection circuitry. It provides robust protection for all systems and applications powered from 4.2 V to 60 V. The device can withstand  $\pm 60$  V positive and negative supply voltages without damage. For hotpluggable boards, the device provides hot-swap power management with in-rush current control and programmable output voltage slew rate features. Load, source and device protections are provided with many programmable features including overcurrent, overvoltage, undervoltage. The precision overcurrent limit (±5% at 1 A) helps to minimize over design of the input power supply, while the fast response short circuit protection 250 ns (typical) immediately isolates the faulty load from the input supply when a short circuit is detected.

The internal robust protection control blocks of the TPS2660x along with its ±60 V rating helps to simplify the system designs for the surge compliance ensuring complete protection of the load and the device.

The device provides precise monitoring of voltage bus for brown-out and overvoltage conditions and asserts fault signal for the downstream system. The TPS2660x monitor functions threshold accuracy of  $\pm 3\%$  ensures tight supervision of the supply bus, eliminating the need for a separate supply voltage supervisor chip.

The device monitors  $V_{(IN)}$  and  $V_{(OUT)}$  to provide true reverse current blocking when a reverse condition or input power failure condition is detected. The TPS2660x is also designed to control redundant power supply systems. A pair of TPS2660x devices can be configured for Active ORing between the main power supply and the auxiliary power supply, (see the *[System Examples](#page-33-0)* section).

Additional features of the TPS2660x include:

- Current monitor output for health monitoring of the system
- Electronic circuit breaker operation with overload timeout using MODE pin
- A choice of latch off or automatic restart mode response during current limit fault using MODE pin
- Over temperature protection to safely shutdown in the event of an overcurrent event
- De-glitched fault reporting for brown-out and overvoltage faults
- Look ahead overload current fault indication (see the *[Look Ahead Overload Current Fault Indicator](#page-24-0)* section)

### <span id="page-17-0"></span>**9.2 Functional Block Diagram**



### <span id="page-17-1"></span>**9.3 Feature Description**

#### **9.3.1 Undervoltage Lockout (UVLO)**

Undervoltage comparator input. When the voltage at UVLO pin falls below V<sub>(UVLOF)</sub> during input power fail or input undervoltage fault, the internal FET quickly turns off and FLT is asserted. The UVLO comparator has a hysteresis of 90 mV. To set the input UVLO threshold, connect a resistor divider network from IN supply to UVLO terminal to RTN as shown in [Figure 34](#page-18-0).



#### **Feature Description (continued)**



**Figure 34. UVLO and OVP Thresholds Set by R<sup>1</sup> , R<sup>2</sup> and R<sup>3</sup>**

<span id="page-18-0"></span>The TPS2660x also features a factory set 15-V input supply undervoltage lockout V<sub>(IN UVLO)</sub> threshold with 1 V hysteresis. This feature can be enabled by connecting the UVLO terminal directly to the RTN terminal. If the Under-Voltage Lock-Out function is not needed, the UVLO terminal must be connected to the IN terminal. UVLO terminal must not be left floating.

The device also implements an internal power ON reset (POR) function on the IN terminal. The device disables the internal circuitry when the IN terminal voltage falls below internal POR threshold  $V_{(PORF)}$ . The internal POR threshold has a hysteresis of 275 mV.

#### **9.3.2 Overvoltage Protection (OVP)**

The TPS2660x incorporate circuitry to protect the system during overvoltage conditions. The TPS26600 and TPS26601 feature overvoltage cut off functionality. A voltage more than  $V_{(OVPR)}$  on OVP pin turns off the internal FET and protects the downstream load. To program the OVP threshold externally, connect a resistor divider from IN supply to OVP terminal to RTN as shown in [Figure 34.](#page-18-0) The TPS26600 and TPS26601 also feature a factory set 33-V Input overvoltage cut off V<sub>(IN\_OVP)</sub> threshold with a 2-V hysteresis. This feature can be enabled by connecting the OVP terminal directly to the RTN terminal. Figure  $27$  illustrates the overvoltage cut-off functionality.

The TPS26602 features an internally fixed 38 V overvoltage clamp ( $V_{\text{OVC}}$ ) functionality. The OVP terminal of the TPS26602 must be connected to the RTN terminal directly. The TPS26602 clamps the output voltage to  $V_{\text{OVC}}$ , when the input voltage exceeds 38 V. During the output voltage clamp operation, the power dissipation in the internal MOSFET is  $P_D = (V_{IN} - V_{OVC}) \times I_{OUT}$ . Excess power dissipation for prolonged period can make the device to enter into thermal shutdown. [Figure 28](#page-13-0) illustrates the overvoltage clamp functionality.

#### **9.3.3 Reverse Input Supply Protection**

To protect the electronic systems from reverse input supply due to miswiring, often a power component like a schottky diode is added in series with the supply line as shown in [Figure 35.](#page-19-1) These additional discretes result in a lossy and bulky protection solution. The TPS2660x devices feature fully integrated reverse input supply protection and does not need an additional diode. These devices can withstand –60 V reverse voltage without damage. [Figure 36](#page-19-2) illustrates the reverse input polarity protection functionality.

### **Feature Description (continued)**



Copyright © 2016, Texas Instruments Incorporated

<span id="page-19-1"></span>



**Figure 36. Reverse Input Supply Protection at –60 V**

#### <span id="page-19-2"></span><span id="page-19-0"></span>**9.3.4 Hot Plug-In and In-Rush Current Control**

The devices are designed to control the in-rush current upon insertion of a card into a live backplane or other "hot" power source. This limits the voltage sag on the backplane's supply voltage and prevents unintended resets of the system power. The controlled start-up also helps to eliminate conductive and radiative interferences. An external capacitor connected from the dVdT pin to RTN defines the slew rate of the output voltage at power-on as shown in [Figure 37](#page-19-3) and [Figure 38.](#page-20-1)



<span id="page-19-3"></span>Figure 37. Output Ramp Up Time t<sub>dVdT</sub> is Set by C<sub>(dVdT)</sub>



#### **Feature Description (continued)**

The dVdT pin can be left floating to obtain a predetermined slew rate  $(t_{dVdT})$  on the output. When the terminal is left floating, the devices set an internal output voltage ramp rate of 23.9 V/1.6 ms. A capacitor can be connected from dVdT pin to RTN to program the output voltage slew rate slower than 23.9 V/1.6 ms. Use [Equation 1](#page-20-2) and [Equation 2](#page-20-3) to calculate the external  $C_{(dVdT)}$  capacitance.

<span id="page-20-2"></span>[Equation 1](#page-20-2) governs slew rate at start-up.

$$
I_{(dVdT)} = \left(\frac{C_{(dVdT)}}{Gain_{(dVdT)}}\right) \times \left(\frac{dV_{(OUT)}}{dt}\right)
$$

where

 $I_{\text{(dVdT)}} = 4.7 \mu A$  (typical)

 $dV$  (OUT)

$$
\cdot \quad \overline{\phantom{0}}^{\text{dt}}
$$

 $Gain_{(dVdT)} = dVdT$  to  $V_{OUT}$  gain = 24.6 (1)

<span id="page-20-3"></span>The total ramp time ( $t_{dVdT}$ ) of  $V_{(OUT)}$  for 0 to  $V_{(IN)}$  can be calculated using [Equation 2](#page-20-3).

 $t_{dVdT} = 8 \times 10^3 \times V_{(IN)} \times C_{(dVdT)}$  (2)



 $C_{\text{dVdT}} = 22 \text{ nF}$   $C_{\text{OUT}} = 47 \text{ }\mu\text{F}$   $R_{\text{lLM}} = 5.36 \text{ k}\Omega$ 



#### <span id="page-20-1"></span><span id="page-20-0"></span>**9.3.5 Overload and Short Circuit Protection**

The device monitors the load current by sensing the voltage across the internal sense resistor. The FET current is monitored during start-up and normal operation.

#### *9.3.5.1 Overload Protection*

The device offers following choices for the overload protection fault response:

- Active current limiting (Auto-retry/Latch-off modes)
- Electronic Circuit Breaker with overload timeout (Auto-retry/Latch-off modes)

See the configurations in [Table 1](#page-20-4) to select a specific overload fault response.



<span id="page-20-4"></span>

**ISTRUMENTS** 

EXAS

#### **Feature Description (continued)**



#### **Table 1. Overload Fault Response Configuration Table (continued)**

#### **9.3.5.1.1 Active Current Limiting**

<span id="page-21-0"></span>When the active current limiting mode is selected, during overload events, the device continuously regulates the load current to the overcurrent limit  $I_{(OL)}$  programmed by the  $R_{(IL)M}$  resistor as shown in [Equation 3.](#page-21-0)

$$
I_{OL} = \frac{12}{R_{(ILIM)}}
$$

where

- $I_{(OL)}$  is the overload current limit in Ampere
	- $R_{(ILM)}$  is the current limit resistor in kΩ (3)

During an overload condition, the internal current-limit amplifier regulates the output current to  $I_{(LIM)}$ . The FLT signal assert after a delay of 875 µs.The output voltage droops during the current regulation, resulting in increased power dissipation in the device. If the device junction temperature reaches the thermal shutdown threshold  $(T_{(TSD)})$ , the internal FET is turn off. The device configured in latch-off mode stays latched off until it is reset by either of the following conditions:

- Cycling  $V_{(IN)}$  below  $V_{(PORF)}$
- Toggling SHDN

Whereas the device configured in auto-retry mode, commences an auto-retry cycle 512 ms after  $T_J < [T_{(TSD)} -$ 10°C]. The FLT signal remains asserted until the fault condition is removed and the device resumes normal operation. [Figure 39](#page-21-1) and [Figure 40](#page-21-1) illustrates behavior of the system during current limiting with auto-retry functionality.

<span id="page-21-1"></span>

#### **9.3.5.1.2 Electronic Circuit Breaker with Overload Timeout, MODE = OPEN**

In this mode, during overload events, the device allows the overload current to flow through the device until  $I_{(LOAD)}$  <  $I_{(FASTRIP)}$ . The circuit breaker threshold  $I_{(CB)}$  can be programmed using the  $R_{(ILIM)}$  resistor as shown in [Equation 4](#page-22-0).



<span id="page-22-0"></span>

**[TPS2660](http://www.ti.com/product/tps2660?qgpn=tps2660) [www.ti.com](http://www.ti.com)** SLVSDG2G –JULY 2016–REVISED DECEMBER 2019

$$
I_{(CB)} = \frac{12}{R_{(ILIM)}} + 0.03A
$$

where

- $I_{(CB)}$  is circuit breaker current threshold in Ampere
- $R_{(I\sqcup M)}$  is the current limit resistor in kΩ (4) (4)

An internal timer starts when  $I_{(CB)}$  <  $I_{LOAD}$  <  $I_{FASTRIP}$ , and when the timer exceeds  $t_{CB(dly)}$ , the device turns OFF the internal FET and FLT is asserted. Once the internal FET is turned off, the device configured in latch-off mode stays latched off, until it is reset by either of the following conditions:

- Cycling  $V_{(IN)}$  falling below  $V_{(PORF)}$
- Toggling SHDN

whereas the device configured in auto-retry mode, commences an auto-retry cycle after 540 ms. The FLT signal remains asserted until the fault condition is removed and the device resumes normal operation. [Figure 41](#page-22-1) and [Figure 42](#page-22-1) illustrate behavior of the system during electronic circuit breaker with auto-retry functionality.

<span id="page-22-1"></span>

### *9.3.5.2 Short Circuit Protection*

During a transient output short circuit event, the current through the device increases very rapidly. As the currentlimit amplifier cannot respond quickly to this event due to its limited bandwidth, the device incorporates a fast-trip comparator, with a threshold  $I_{(FASTRIP)}$ . The fast-trip comparator turns off the internal FET within 250 ns (typical), when the current through the FET exceeds  $I_{(FASTRIP)}$  ( $I_{(OUT)} > I_{(FASTRIP)})$ , and terminates the rapid short-circuit peak current. The fast-trip threshold is internally set to 87% higher than the programmed overload current limit  $(I_{(FASTRIP)} = 1.87 \times I_{(OL)} + 0.015)$ . The fast-trip circuit holds the internal FET off for only a few microseconds, after which the device turns back on slowly, allowing the current-limit loop to regulate the output current to  $I_{(OL)}$ . Then, device behaves similar to overload condition. [Figure 43](#page-23-0) and [Figure 44](#page-23-0) illustrate the behavior of the system when the current exceeds the fast-trip threshold.



**[TPS2660](http://www.ti.com/product/tps2660?qgpn=tps2660)**

SLVSDG2G –JULY 2016–REVISED DECEMBER 2019 **[www.ti.com](http://www.ti.com)**

<span id="page-23-0"></span>

#### **9.3.5.2.1 Start-Up With Short-Circuit On Output**

<span id="page-23-1"></span>When the device is started with short-circuit on the output, it limits the load current to the current limit  $I_{(OL)}$  and behaves similar to the overload condition. [Figure 45](#page-23-1) illustrates the behavior of the device in this condition. This feature helps in quick isolation of the fault and hence ensures stability of the DC bus.



### MODE pin connected to RTN VIN = 24 V R<sub>IIM</sub> = 5.36 kΩ **Figure 45. Start-Up With Short on Output**

#### *9.3.5.3 FAULT Response*

The FLT open-drain output asserts (active low) under following conditions:

- Fault events such as undervoltage, overvoltage, over load, reverse current and thermal shutdown conditions
- When the device enters low current shutdown mode when  $\overline{\text{SHDN}}$  is pulled low
- During start-up when the internal FET GATE is not fully enhanced

The device is designed to eliminate false reporting by using an internal "de-glitch" circuit for fault conditions without the need for an external circuitry.

The FLT signal can also be used as Power Good indicator to the downstream loads like DC-DC converters. An internal Power Good (PGOOD) signal is OR'd with the fault logic. During start-up, when the device is operating in dVdT mode, PGOOD and FLT remains low and is de-asserted after the dVdT mode is completed and the internal FET is fully enhanced. The PGOOD signal has deglitch time incorporated to ensure that internal FET is fully enhanced before heavy load is applied by the downstream converters. Rising deglitch delay is determined by t<sub>PGOOD(degl)</sub> = Maximum {(875 + 20 × C<sub>(dVdT)</sub>), t<sub>PGOODR</sub>}, where C<sub>(dVdT)</sub> is in nF and t<sub>PGOOD(degl)</sub> is in µs. FLT can be left open or connected to RTN when not used.  $V_{(IN)}$  falling below  $V_{(PORF)} = 3.72$  V resets FLT.



In case of reverse input polarity fault, care should be taken while interfacing  $\overline{FLT}$  pin to the downstream I/O. Refer to the application report, *[Fault Handling Using TPS2660 eFuse](http://www.ti.com/lit/pdf/SLVA934)* for further information.

#### <span id="page-24-0"></span>**9.3.5.3.1** *Look Ahead* **Overload Current Fault Indicator**

With the device configured in current limit operation and when the overload condition exists for more than  $t_{PGOODE}$ , 875 us (typical), the FLT asserts to warn of impending turnoff of the internal FETs due to the subsequent thermal shutdown event. [Figure 46](#page-24-1) and [Figure 47](#page-24-1) depict this behavior. The FLT signal remains asserted until the fault condition is removed and the device resumes normal operation.

<span id="page-24-1"></span>

#### *9.3.5.4 Current Monitoring*

The current source at IMON terminal is internally configured to be proportional to the current flowing from IN to OUT. This current can be converted into a voltage using a resistor  $R_{(IMON)}$  from IMON terminal to RTN terminal. The IMON voltage can be used as a means of monitoring current flow through the system. The maximum voltage range (V<sub>(IMONmax</sub>)) for monitoring the current is limited to minimum of ([V<sub>(IN)</sub> – 1.5 V, 4 V]) to ensure linear output. This puts a limitation on maximum value of  $R_{(IMON)}$  resistor and is determined by [Equation 5.](#page-24-2)

<span id="page-24-2"></span>
$$
R(\text{IMONmax}) = \frac{\text{Min} [(V(\text{IN}) - 1.5), 4 V]}{1.8 \times I(\text{LIM}) \times \text{GAIN}(\text{IMON})}
$$

The output voltage at IMON terminal is calculated using [Equation 6](#page-24-3) and [Equation 7](#page-24-4).

<span id="page-24-3"></span>For  $I_{\text{OUT}} > 50$  mA,

 $V(\text{IMON}) = [I(\text{OUT}) \times \text{GAIN}(\text{IMON})] \times R(\text{IMON})$ 

Where

- GAIN<sub>(IMON)</sub> is the gain factor  $I_{(IMON)}:I_{(OUT)} = 78.4 \mu A/A$  (Typical)
- $I_{\text{(OUT)}}$  is the load current
- $I_{(MONOS)} = 2 \mu A$  (Typical) (6)

<span id="page-24-4"></span>For  $I_{\text{OUT}}$  < 50 mA (typical), use [Equation 7](#page-24-4).

 $V$ (IMON) = ( $I$ (IMON \_ OS))  $\times$  R(IMON)

This pin must not have a bypass capacitor to avoid delay in the current monitoring information.

(7)

(5)



In case of reverse input polarity fault, an external 100-kΩ resistor is recommended between IMON pin and ADC input to limit the current through the ESD protection structures of the ADC.

#### *9.3.5.5 IN, OUT, RTN, and GND Pins*

<span id="page-25-0"></span>The device has two pins for input (IN) and output (OUT). All IN pins must be connected together and to the power source. A ceramic bypass capacitor close to the device from IN to GND is recommended to alleviate bus transients. The recommended input operating voltage range is 4.2 to 60 V. Similarly all OUT pins must be connected together and to the load.  $V_{\text{OUT}}$ , in the ON condition, is calculated using [Equation 8.](#page-25-0)

 $V(OUT) = V(IN) - (RON \times I(OUT))$ 

Where,

• RON is the total ON resistance of the internal FETs. (8)

GND pin must be connected to the system ground. RTN is the device ground reference for all the internal control blocks. Connect the TPS2660x support components:  $R_{(ILM)}$ ,  $C_{(dVdT)}$ ,  $R_{(MODE)}$ ,  $R_{(MODE)}$  and resistors for UVLO and OVP with respect to the RTN pin. Internally, the device has reverse input polarity protection block between RTN and the GND terminal. Connecting RTN pin to GND pin disables the reverse input polarity protection feature and the TPS2660x gets permanently damaged when operated under this fault event.

#### *9.3.5.6 Thermal Shutdown*

The device has a built-in overtemperature shutdown circuitry designed to protect the internal FETs, if the junction temperature exceeds  $T_{(TSD)}$ . After the thermal shutdown event, depending upon the mode of fault response, the device either latches off or commences an auto-retry cycle 512 ms after  $T_J < [T_{(TSD)} - 10^{\circ}$ C]. During the thermal shutdown, the fault pin FLT pulls low to indicate a fault condition.

#### *9.3.5.7 Low Current Shutdown Control (SHDN)*

<span id="page-25-1"></span>The internal FETs and hence the load current can be switched off by pulling the SHDN pin below 0.76 V threshold with a micro-controller GPIO pin or can be controlled remotely with an opto-isolator device as shown in [Figure 48](#page-25-1) and [Figure 49.](#page-26-1) The device quiescent current reduces to 20 μA (typical) in shutdown state. To assert SHDN low, the pull down must sink at least 10 µA at 400 mV. To enable the device, SHDN must be pulled up to atleast 1 V. Once the device is enabled, the internal FETs turnon with dVdT mode.



**Figure 48. Shutdown Control**





**Figure 49. Opto-Isolator Shutdown Control**

### <span id="page-26-1"></span><span id="page-26-0"></span>**9.4 Device Functional Modes**

The TPS26600, TPS26601 and TPS26602 respond differently to overload and short circuit conditions. The operational differences are explained in [Table 2.](#page-26-2)

<span id="page-26-2"></span>



Texas **INSTRUMENTS** 

### <span id="page-27-0"></span>**10 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-27-1"></span>**10.1 Application Information**

The TPS2660x is an industrial eFuse, typically used for Hot-Swap and Power rail protection applications. It operates from 4.2 V to 60 V with programmable current limit, overvoltage, undervoltage and reverse polarity protections. The device aids in controlling in-rush current and provides robust protection against reverse current and filed miss-wiring conditions for systems such as PLCs, Industrial PCs, Control and Automation and Sensors. The device also provides robust protection for multiple faults on the system rail.

The *[Detailed Design Procedure](#page-28-0)* section can be used to select component values for the device.

Alternatively, the [WEBENCH®](http://www.ti.com/product/TPS2660/description) software may be used to generate a complete design. The WEBENCH® software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. Additionally, a spreadsheet design tool [TPS2660x Design Calculator](http://www.ti.com/product/TPS2660/toolssoftware) is available in the web product folder.

#### <span id="page-27-2"></span>**10.2 Typical Application**



#### **Figure 50. 24-V, 1-A eFuse Input Protection Circuit for Industrial PLC CPU**

#### **10.2.1 Design Requirements**

[Table 3](#page-27-3) shows the Design Requirements for TPS2660x.



<span id="page-27-3"></span>



#### **[www.ti.com](http://www.ti.com)** SLVSDG2G –JULY 2016–REVISED DECEMBER 2019

#### <span id="page-28-0"></span>**10.2.2 Detailed Design Procedure**

#### *10.2.2.1 Step by Step Design Procedure*

To begin the design process, the designer needs to know the following parameters:

- Input operating voltage range
- Maximum output capacitance
- Maximum current limit
- Load during start-up
- Maximum ambient temperature

This design procedure below seeks to control junction temperature of the device in both steady state and start-up conditions by proper selection of the output ramp-up time and associated support components. The designer can adjust this procedure to fit the application and design criteria.

#### *10.2.2.2 Programming the Current-Limit Threshold—R(ILIM) Selection*

<span id="page-28-1"></span>The  $R_{(I\sqcup M)}$  resistor at the ILIM pin sets the over load current limit, this can be set using [Equation 9.](#page-28-1)

$$
R(ILIM) = \frac{12}{ILIM} = 12k\Omega
$$

where

$$
\bullet \quad I_{LM} = 1A \tag{9}
$$

Choose the closest standard 1% resistor value :  $R_{(ILIM)} = 11.8 \text{ k}\Omega$ 

#### *10.2.2.3 Undervoltage Lockout and Overvoltage Set Point*

<span id="page-28-2"></span>The undervoltage lockout (UVLO) and overvoltage trip point are adjusted using an external voltage divider network of  $R_1$ ,  $R_2$  and  $R_3$  connected between IN, UVLO, OVP and RTN pins of the device. The values required for setting the undervoltage and overvoltage are calculated by solving [Equation 10](#page-28-2) and [Equation 11](#page-28-3).

$$
V(\text{OVPR}) = \frac{R3}{R1 + R2 + R3} \times V(\text{OV})
$$
\n
$$
V(\text{UVLOR}) = \frac{R2 + R3}{R1 + R2 + R3} \times V(\text{UV})
$$
\n(11)

<span id="page-28-3"></span>For minimizing the input current drawn from the power supply  $\{I_{(R123)} = V_{(IN)}/(R_1+R_2+R_3)\}$ , it is recommended to use higher value resistance for  $\mathsf{R}_{1},\,\mathsf{R}_{2}$  and  $\mathsf{R}_{3}.$ 

However, the leakage current due to external active components connected at resistor string can add error to these calculations. So, the resistor string current,  $I(R_{123})$  must be chosen to be 20x greater than the leakage current of UVLO and OVP pins.

From the device electrical specifications,  $V_{\text{(OVPR)}} = 1.19$  V and  $V_{\text{(UVLOR)}} = 1.19$  V. From the design requirements,  $V_{(OV)}$  is 30 V and  $V_{(UV)}$  is 18 V. To solve the equation, first choose the value of R<sub>3</sub> = 30.1 kΩ and use [Equation 10](#page-28-2) to solve for  $(R_1 + R_2)$  = 728.7 kΩ. Use [Equation 11](#page-28-3) and value of  $(R_1 + R_2)$  to solve for  $R_2$  = 20.05 kΩ and finally  $R_1$ = 708.6 kΩ.

Choose the closest standard 1% resistor values:  $R_1 = 715 \text{ k}\Omega$ ,  $R_2 = 20 \text{ k}\Omega$ , and  $R_3 = 30.1 \text{ k}\Omega$ .

The UVLO and the OVP pins can also be connected to the RTN pin to enable the internal default  $V_{(OV)} = 33$  V and  $V_{(UV)} = 15 V$ .

<span id="page-28-4"></span>The power failure is detected on falling edge of the supply. This threshold voltage is 7.5% lower than the rising threshold, V(UV). The voltage at which the device detects power fail can be calculated using [Equation 12.](#page-28-4)

 $V(PFAIL) = 0.925 \times V(UV)$ 

(12)

**[TPS2660](http://www.ti.com/product/tps2660?qgpn=tps2660)**

#### **10.2.2.4 Programming Current Monitoring Resistor—R**<sub>MON</sub>

<span id="page-29-0"></span>The voltage at IMON pin  $V_{(IMON)}$  represents the voltage proportional to the load current. This can be connected to an ADC of the downstream system for health monitoring of the system. The  $R_{(IMON)}$  must be configured based on the maximum input voltage range of the ADC used.  $R_{(IMON)}$  is set using [Equation 13.](#page-29-0)

$$
R(\text{IMON}) = \frac{V(\text{IMON max})}{I(\text{LIM}) \times 75 \times 10^{-6}}
$$
\n(13)

<span id="page-29-1"></span>For  $I_{(LIM)} = 1$  A, and considering the operating voltage range of ADC from 0 V to 2.5 V, V<sub>(IMONmax)</sub> is 2.5 V and  $R_{(IMON)}$  is determined by [Equation 14](#page-29-1).

$$
R(\text{IMON}) = \frac{2.5}{1 \times 75 \times 10^{-6}} = 33.3 \text{k}\Omega
$$
\n(14)

Selecting the  $R_{(IMON)}$  value less than determined ensures that ADC limits are not exceeded for maximum value of the load current. Choose the closest standard 1% resistor value :  $R_{(IMON)} = 33.2$  kΩ.

If current monitoring up to  $I_{(FASTRIP)}$  is desired,  $R_{(IMON)}$  can be reduced by a factor of 1.8 as shown [Equation 5.](#page-24-2)

#### *10.2.2.5 Setting Output Voltage Ramp Time—(tdVdT)*

For a successful design, the junction temperature of the device must be kept below the absolute-maximum rating during dynamic (start-up) and steady state conditions. The dynamic power dissipation is often an order magnitude greater than the steady state power dissipation. It is important to determine the right start-up time and the in-rush current limit for the system to avoid thermal shutdown during start-up with and without load.

The ramp-up capacitor  $C_{(dVdT)}$  is calculated considering the two possible cases:

#### **10.2.2.5.1 Case 1: Start-Up Without Load—Only Output Capacitance C(OUT) Draws Current During Start-Up**

During start-up, as the output capacitor charges, the voltage difference across the internal FET decreases, and the power dissipation decreases. Typical ramp-up of the output voltage, inrush current and instantaneous power dissipated in the device during start-up are shown in [Figure 51.](#page-29-2) The average power dissipated in the device during start-up is equal to the area of triangular plot (red curve in [Figure 52](#page-29-2)) averaged over  $t_{\text{dVdT}}$ .

<span id="page-29-2"></span>

<span id="page-29-3"></span>The inrush current is determined as shown in [Equation 15.](#page-29-3)

$$
I=C\times\frac{dV}{dT}\geq I(\text{INRUSH})=C(\text{OUT})\times\frac{V(\text{IN})}{t\text{dVdT}}
$$

Average power dissipated during start-up is given by [Equation 16](#page-30-0).

(15)



#### $P_D$ (INRUSH) =  $0.5 \times V$ (IN)  $\times$  (INRUSH)

(16)

(18)

<span id="page-30-0"></span>[Equation 16](#page-30-0) assumes that the load does not draw any current until the output voltage reaches its final value.

#### **10.2.2.5.2 Case 2: Start-Up With Load—Output Capacitance C(OUT) and Load Draws Current During Start-Up**

When the load draws current during the turnon sequence, additional power is dissipated in the device. Considering a resistive load  $R_{L(SU)}$  during start-up, typical ramp-up of output voltage, load current and the instantaneous power dissipation in the device are shown in [Figure 53](#page-30-1). Instantaneous power dissipation with respect to time is plotted in [Figure 54](#page-30-1). The additional power dissipation during start-up is calculated using [Equation 17.](#page-30-2)

<span id="page-30-1"></span>

$$
P_D(LOAD) = \frac{1}{6} \times \frac{V(\text{IN})^2}{R L(SU)}
$$
\n(17)

<span id="page-30-3"></span><span id="page-30-2"></span>Total power dissipated in the device during start-up is given by [Equation 18.](#page-30-3)

 $P$  D(STARTUP) =  $P$  D(INRUSH) +  $P$  D(LOAD)

<span id="page-30-4"></span>Total current during start-up is given by [Equation 19](#page-30-4).

$$
I(\text{STARTUP}) = I(\text{INRUSH}) + I_{\text{L}(t)}\tag{19}
$$

For the design example under discussion,

<span id="page-30-5"></span>Select the inrush current  $I_{(INRUSH)} = 0.1$  A and calculate  $t_{\text{dVdT}}$  using [Equation 20.](#page-30-5)

$$
t(dVdT) = 2.2m \times \frac{24}{0.1} = 0.528s
$$
 (20)

<span id="page-30-6"></span>For a given start-up time,  $C_{\text{dVdT}}$  capacitance value is calculated using [Equation 21.](#page-30-6)

$$
C(\text{d}V\text{d}T)=\frac{t(\text{d}V\text{d}T)}{8\times 10^3\times V(\text{IN})}=2.7\mu F
$$

where

• 
$$
t_{(dVdT)} = 0.528 \text{ s}
$$
  
•  $V_{(IN)} = 24 \text{ V}$  (21)

Choose the closest standard value: 2.2-µF/16-V capacitor.

The inrush power dissipation is calculated, using [Equation 22](#page-31-0).

<span id="page-31-0"></span> $P_D$ (INRUSH) =  $0.5 \times V$ (IN)  $\times$  (INRUSH) = 1.2W

where

 $V_{(IN)} = 24$  V •  $I_{(INRUSH)} = 0.1 \text{ A}$  (22)

<span id="page-31-1"></span>Considering the start-up with 48-Ω load, the additional power dissipation, is calculated using [Equation 23](#page-31-1).

$$
P_{D(LOAD)} = (\frac{1}{6}) \times \frac{V(nn)^{2}}{R_{L(SU)}} = 2 W
$$

where

$$
\bullet \qquad V_{(IN)} = 24 \text{ V}
$$

•  $R_{\text{LSID}} = 48 \Omega$  (23)

<span id="page-31-2"></span>The total device power dissipation during start-up is given by [Equation 24](#page-31-2).

 $P$  D(STARTUP) =  $P$  D(INRUSH) +  $P$  D(LOAD) = 3.2W

where

- $P_{D(INRUSH)} = 1.2 W$
- $P_{D(LOAD)} = 2 W$  (24)

The power dissipation with or without load, for a selected start-up time must not exceed the thermal shutdown limits as shown in [Figure 55](#page-31-3).

From the thermal shutdown limit graph, at  $T_A = 85^{\circ}$ C, thermal shutdown time for 3.2 W is close to 28000 ms. It is safe to have a minimum 30% margin to allow for variation of the system parameters such as load, component tolerance, input voltage and layout. Selected 2.2- $\mu$ F C<sub>dVdT</sub> capacitor and 528-ms start-up time (t<sub>dVdT</sub>) are within limit for successful start-up with 48-Ω load.

Higher value  $C_{(dVdT)}$  capacitor can be selected to further reduce the power dissipation during start-up.



**Figure 55. Thermal Shutdown Time vs Power Dissipation**

#### <span id="page-31-3"></span>**10.2.2.5.3 Support Component Selections—RFLTb and C(IN)**

The  $R_{FLTb}$  serves as pull-up for the open-drain fault output. The current sink by this pin must not exceed 10 mA (see the *[Absolute Maximum Ratings](#page-5-1)* table). Typical resistance value in the range of 10 kΩ to 100 kΩ is recommended for  $R_{FLTb}$ . The C<sub>IN</sub> is a local bypass capacitor to suppress noise at the input. Typical capacitance value in the range of 0.1  $\mu$ F to 1  $\mu$ F is recommended for C<sub>(IN)</sub>.



#### **10.2.3 Application Curves**





#### **[TPS2660](http://www.ti.com/product/tps2660?qgpn=tps2660)**

SLVSDG2G –JULY 2016–REVISED DECEMBER 2019 **[www.ti.com](http://www.ti.com)**



#### <span id="page-33-0"></span>**10.3 System Examples**

#### **10.3.1 Acive ORing Operation**



**Figure 64. Active ORing Application Schematic**

<span id="page-33-1"></span>[Figure 64](#page-33-1) shows a typical redundant power supply configuration of the system. Schottky ORing diodes have been popular for connecting parallel power supplies, such as parallel operation of wall adapter with a battery or a hold-up storage capacitor. The disadvantage of using ORing diodes is high voltage drop and associated power loss. The TPS2660x with integrated, N-channel back to back FETs provide a simple and efficient solution.

A fast reverse comparator controls the internal FET and it is turned ON or OFF with hysteresis as shown in [Figure 65.](#page-34-0) The internal FET is turned off within 1.5 μs (typical) as soon as V<sub>(IN)</sub> – V<sub>(OUT)</sub> falls below –110 mV. It turns on within 40 µs (typical) once the differential forward voltage V<sub>(IN)</sub> – V<sub>(OUT)</sub> exceeds 100 mV. [Figure 66](#page-34-1) and [Figure 67](#page-34-1) show typical switch-over waveforms of Active ORing implementation using the TPS26600.



#### **System Examples (continued)**





<span id="page-34-1"></span><span id="page-34-0"></span>

#### **NOTE**

All control pins of the un-powered TPS2660x device in the Active ORing configuration will measure approximately 0.7 V drop with respect to GND. The system micro-controller should ignore IMON and FLT pin voltage measurements of this device when these signals are being monitored.

Texas **NSTRUMENTS** 

### **System Examples (continued)**

#### **10.3.2 Field Supply Protection in PLC, DCS I/O Modules**



**Figure 68. Power Delivery Circuit Block Diagram in I/O Modules**

The PLC or Distributed Control System (DCS) I/O modules are often connected to an external field power supply to support higher power requirements of the field loads like sensors and actuators. Power-supply faults or miswiring can damage the loads or cause the loads not to operate correctly. The TPS2660x can be used as a front end protection circuit to protect and provide stable supply to the field loads. Under voltage, Over voltage and reverse polarity protection features of the TPS2660x prevent the loads to experience voltages outside the operating range, which can permanently damage the loads.

Field power supply is often connected to multiple I/O modules and is capable of delivering more current than a single I/O module can handle. Overcurrent protection scheme of the TPS2660x limits the current from the power supply to the module so that the maximum current does not rise above what the board is designed for. Fast short circuit protection scheme isolates the faulty load from the field supply quickly and prevents the field supply to dip and cause interrupts in the other I/O modules connected to the same field supply. High accurate (±5% at 1 A) current limit facilitates more I/O modules to be connected to field supply. Load current monitor (IMON) and fault indication (FLT) features facilitate continuous load monitoring.

The TPS2660x also acts as a smart diode with protection against reverse current during output side miswiring. Reverse current can potentially damage the field power supply and cause the I/O modules to run hot or may cause permanent damage.

If the field power supply is connected in reverse polarity (which is not unlikely as field power supplies are usually connected with screw terminals), field loads can permanently get damaged due to the reverse voltage. The reverse polarity protection feature of the TPS2660x prevents the reverse voltage to appear at the load side.



#### **System Examples (continued)**

#### **10.3.3 Simple 24-V Power Supply Path Protection**

With the TPS2660x, a simple 24-V power supply path protection can be realized using a minimum of three external components as shown in the schematic diagram in [Figure 69.](#page-36-1) The external components required are: a  $R_{(ILIM)}$  resistor to program the current limit,  $C_{(IN)}$  and  $C_{(OUT)}$  capacitors.



#### **Figure 69. TPS26600 Configured for a Simple 24-V Supply Path Protection**

<span id="page-36-1"></span>Protection features with this configuration include:

- Load and device protection from reverse input polarity fault down to -60V
- 15 V (typical) rising under voltage lock-out threshold
- 33 V (typical) rising overvoltage cut-off threshold
- Protection from 60 V from the external SELV supply
- Inrush current control with 24V/1.6 ms output voltage slew rate
- Reverse Current Blocking
- Accurate current limiting with Auto-Retry

#### <span id="page-36-0"></span>**10.4 Do's and Don'ts**

- Do not connect RTN to GND. Connecting RTN to GND disables the Reverse Polarity protection feature
- Do connect the TPS2660x support components  $R_{(ILM)}$ ,  $C_{(dVdT)}$ ,  $R_{(MODE)}$ ,  $R_{(MODE)}$  and UVLO, OVP resistors with respect to RTN pin
- Do connect device PowerPAD to the RTN plane for an enhanced thermal performance



#### <span id="page-37-0"></span>**11 Power Supply Recommendations**

The TPS2660x eFuse is designed for the supply voltage range of 4.2 V  $\leq$  V<sub>IN</sub>  $\leq$  60 V. If the input supply is located more than a few inches from the device, an input ceramic bypass capacitor higher than 0.1  $\mu$ F is recommended. Power supply must be rated higher than the current limit set to avoid voltage droops during overcurrent and short circuit conditions.

#### <span id="page-37-1"></span>**11.1 Transient Protection**

In case of short circuit and over load current limit, when the device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on value of inductance in series to the input or output of the device. Such transients can exceed the *[Absolute Maximum Ratings](#page-5-1)* of the device if steps are not taken to address the issue.

Typical methods for addressing transients include

- Minimizing lead length and inductance into and out of the device
- Using large PCB GND plane
- Schottky diode across the output to absorb negative spikes
- A low value ceramic capacitor ( $C_{(IN)}$  to approximately 0.1  $\mu$ F) to absorb the energy and dampen the transients.

<span id="page-37-2"></span>The approximate value of input capacitance can be estimated with [Equation 25](#page-37-2).

$$
V_{spike(Absolute)} = V_{(IN)} + I_{(Load)} \times \sqrt{\frac{L_{(IN)}}{C_{(IN)}}}
$$

where

- $V_{(IN)}$  is the nominal supply voltage
- $I_{(LOAD)}$  is the load current
- $L_{(IN)}$  equals the effective inductance seen looking into the source
- $C_{(IN)}$  is the capacitance present at the input

(25)

Some applications may require additional Transient Voltage Suppressor (TVS) to prevent transients from exceeding the *[Absolute Maximum Ratings](#page-5-1)* of the device. These transients can occur during positive and negative surge tests on the supply lines. In such applications it is recommended to place atleast 1  $\mu$ F of input capacitor to limit the falling slew rate of the input voltage within a maximum of 20  $V/\mu s$ .

The circuit implementation with optional protection components (a ceramic capacitor, TVS and schottky diode) is shown in [Figure 70](#page-37-3).



<span id="page-37-3"></span>\* Optional components needed for suppression of transients

#### **Figure 70. Circuit Implementation With Optional Protection Components**



# <span id="page-38-0"></span>**12 Layout**

#### <span id="page-38-1"></span>**12.1 Layout Guidelines**

- For all the applications, a 0.1  $\mu$ F or higher value ceramic decoupling capacitor is recommended between IN terminal and GND.
- The optimum placement of decoupling capacitor is closest to the IN and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the GND terminal of the IC. See [Figure 71](#page-39-1) and [Figure 72](#page-40-0) for PCB layout examples with HTSSOP and VQFN packages respectively.
- High current carrying power path connections must be as short as possible and must be sized to carry atleast twice the full-load current.
- RTN, which is the reference ground for the device must be a copper plane or island.
- Locate all the TPS2660x support components  $R_{(II,IM)}$ ,  $C_{(dVdT)}$ ,  $R_{(IMON)}$ , and MODE, UVLO, OVP resistors close to their connection pin. Connect the other end of the component to the RTN with shortest trace length.
- The trace routing for the  $R_{ILIM}$  and  $R_{(IMON)}$  components to the device must be as short as possible to reduce parasitic effects on the current limit and current monitoring accuracy. These traces must not have any coupling to switching signals on the board.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect, and routed with short traces to reduce inductance. For example, a protection Schottky diode is recommended to address negative transients due to switching of inductive loads, and it must be physically close to the OUT and GND pins.
- Thermal Considerations: When properly mounted, the PowerPAD package provides significantly greater cooling ability. To operate at rated power, the PowerPAD must be soldered directly to the board RTN plane directly under the device. Other planes, such as the bottom side of the circuit board can be used to increase heat sinking in higher current applications. Designs that do not need reverse input polarity protection can have RTN, GND and PowerPAD connected together. PowerPAD in these designs can be connected to the PCB ground plane.

Texas **NSTRUMENTS** 



SLVSDG2G –JULY 2016–REVISED DECEMBER 2019 **[www.ti.com](http://www.ti.com)**

<span id="page-39-0"></span>

<span id="page-39-1"></span>**Figure 71. Typical PCB Layout Example With HTSSOP Package With a 2 Layer PCB**





<span id="page-40-0"></span>**Figure 72. Typical PCB Layout Example With VQFN Package With a 2 Layer PCB**



### <span id="page-41-0"></span>**13 Device and Documentation Support**

#### <span id="page-41-1"></span>**13.1 Device Support**

For TPS26600 PSpice Transient Mode, see [SLVMBR3B.](http://www.ti.com/lit/zip/SLVMBR3B) For TPS26602 PSpice Transient Mode, see [SLVMBR4C](http://www.ti.com/lit/zip/SLVMBR4C).

#### <span id="page-41-2"></span>**13.2 Documentation Support**

#### **13.2.1 Related Documentation**

For related documentation see the following:

- *[TPS26600-02EVM: Evaluation Module for TPS2660x User's Guide](http://www.ti.com/lit/pdf/SLVUAV3)*
- *[Power Multiplexing Using Load Switches and eFuses](http://www.ti.com/lit/pdf/SLVA811)*
- *[The TPS2660 Simplifies Surge and Power-Fail Protection Circuits in PLC System](http://www.ti.com/lit/pdf/SLVA833)*

#### <span id="page-41-3"></span>**13.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://www.ti.com/). In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### <span id="page-41-4"></span>**13.4 Community Resources**

[TI E2E™ support forums](http://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](http://www.ti.com/corp/docs/legal/termsofuse.shtml).

#### <span id="page-41-5"></span>**13.5 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-41-6"></span>**13.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### <span id="page-41-7"></span>**13.7 Glossary**

#### [SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

### <span id="page-41-8"></span>**14 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



www.ti.com 10-Dec-2020

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com www.ti.com 3-Jun-2022

**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com www.ti.com 3-Jun-2022

# **PACKAGE MATERIALS INFORMATION**





# **GENERIC PACKAGE VIEW**

# **PWP 16**

# **PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height**<br>PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **PACKAGE OUTLINE**

# **PWP0016H PowerPAD TSSOP - 1.2 mm max height** TM

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



PowerPAD is a trademark of Texas Instruments.

# **EXAMPLE BOARD LAYOUT**

# **PWP0016H PowerPAD TSSOP - 1.2 mm max height** TM

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **PWP0016H PowerPAD TSSOP - 1.2 mm max height** TM

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.





# **PACKAGE OUTLINE**

# **RHF0024A VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **RHF0024A VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **RHF0024A VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated