

# Isolated, Precision Half-Bridge Driver, 0.1 A Output

Data Sheet ADuM1234

#### **FEATURES**

Isolated high-side and low-side outputs
High side or low side relative to input: ±700 V peak
High-side/low-side differential: 700 V peak

0.1 A peak output current CMOS input threshold levels

High frequency operation: 5 MHz maximum

High common-mode transient immunity: >75 kV/ $\mu s$ 

High temperature operation: 105°C Wide body, RoHS-compliant, 16-lead SOIC

Safety and regulatory approvals

UL recognition 2500 V rms for 1 minute per UL 1577 VDE certificate of conformity DIN V VDE V 0884-10 (VDE V 0884-10):2006-12

V<sub>IORM</sub> = 560 V peak

#### **APPLICATIONS**

Isolated IGBT/MOSFET gate drives Plasma displays Industrial inverters Switching power supplies

#### **GENERAL DESCRIPTION**

The ADuM1234¹ is an isolated, half-bridge gate driver that uses the Analog Devices, Inc., *i*Coupler\* technology to provide independent and isolated high-side and low-side outputs. Combining high speed CMOS and monolithic transformer technology, this isolation component provides outstanding performance characteristics superior to optocoupler-based solutions.

By avoiding the use of LEDs and photodiodes, this *i*Coupler gate drive device is able to provide precision timing characteristics not possible with optocouplers. Furthermore, the reliability and performance stability problems associated with optocoupler LEDs are avoided.

In comparison to gate drivers that use high voltage level translation methodologies, the ADuM1234 offers the benefit of true galvanic isolation between the input and each output. Each output can be operated up to  $\pm700~\rm V$  peak relative to the input, thereby supporting low-side switching to negative voltages. The differential voltage between the high side and low side can be as high as 700 V peak.

As a result, the ADuM1234 provides reliable control over the switching characteristics of IGBT/MOSFET configurations over a wide range of positive or negative switching voltages.

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

Trademarks and registered trademarks are the property of their respective owners.

<sup>&</sup>lt;sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; and 7,075,329.

# **TABLE OF CONTENTS**

| i catures                                    | 1 |
|----------------------------------------------|---|
| Applications                                 | 1 |
| General Description                          | 1 |
| Functional Block Diagram                     | 1 |
| Revision History                             | 2 |
| Specifications                               | 3 |
| Electrical Characteristics                   | 3 |
| Package Characteristics                      | 4 |
| Regulatory Information                       | 4 |
| Insulation and Safety-Related Specifications | 4 |
| DIN V VDE V 0884-10 (VDE V 0884-10):2006-12  |   |
| Insulation Characteristics                   | 5 |
|                                              |   |

| Recommended Operating Conditions            | 5  |
|---------------------------------------------|----|
| Absolute Maximum Ratings                    | 6  |
| ESD Caution                                 | 6  |
| Pin Configuration and Function Descriptions | 7  |
| Typical Perfomance Characteristics          | 8  |
| Applications Information                    | 9  |
| Common-Mode Transient Immunity              | 9  |
| Insulation Lifetime                         | 10 |
| Outline Dimensions                          | 11 |
| Ordering Guide                              | 11 |

#### **REVISION HISTORY**

| 4/13—Rev. 0 to Rev. A                                 |   |
|-------------------------------------------------------|---|
| Changes to Features Section                           | 1 |
| Created Hyperlink for Safety and Regulatory Approvals |   |
| Entry in Features Section                             | 1 |
| Changed IC Junction-to-Ambient Thermal Resistance     |   |
| Parameter in Table 2                                  | 4 |
| Changes to Table 3 and Table 4                        | 4 |
| Added DIN V VDE V 0884-10 (VDE V 0884-10):2006-12     |   |
| Insulation Characteristics Section                    | 5 |
| Added Table 5 and Figure 2; Renumbered Sequentially   | 5 |
| Change to Table 8                                     | 6 |
| Updated Outline Dimensions                            |   |

7/07—Revision 0: Initial Version

#### **SPECIFICATIONS**

#### **ELECTRICAL CHARACTERISTICS**

 $4.5 \text{ V} \le V_{DD1} \le 5.5 \text{ V}$ ,  $12 \text{ V} \le V_{DDA} \le 18 \text{ V}$ ,  $12 \text{ V} \le V_{DDB} \le 18 \text{ V}$ . All minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at  $T_A = 25^{\circ}\text{C}$ ,  $V_{DD1} = 5 \text{ V}$ ,  $V_{DDA} = 15 \text{ V}$ . All voltages are relative to their respective grounds.

Table 1.

| Parameter                                                             | Symbol                                                   | Min                           | Тур                              | Max                  | Unit  | Test Conditions/Comments                                                                |
|-----------------------------------------------------------------------|----------------------------------------------------------|-------------------------------|----------------------------------|----------------------|-------|-----------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                                                     |                                                          |                               | ·                                |                      |       |                                                                                         |
| Input Supply Current, Quiescent                                       | I <sub>DDI(Q)</sub>                                      |                               | 3.0                              | 4.2                  | mA    |                                                                                         |
| Output Supply Current A or Output Supply<br>Current B, Quiescent      | I <sub>DDA(Q)</sub> ,<br>I <sub>DDB(Q)</sub>             |                               | 0.3                              | 1.2                  | mA    |                                                                                         |
| Input Supply Current, 10 Mbps                                         | I <sub>DDI(10)</sub>                                     |                               | 6.0                              | 9.0                  | mA    |                                                                                         |
| Output Supply Current A or Output Supply<br>Current B, 10 Mbps        | I <sub>DDA(10)</sub> ,<br>I <sub>DDB(10)</sub>           |                               | 16                               | 22                   | mA    | C <sub>L</sub> = 200 pF                                                                 |
| Input Currents                                                        | I <sub>IA</sub> , I <sub>IB</sub> , I <sub>DISABLE</sub> | -10                           | +0.01                            | +10                  | μΑ    | $0 \text{ V} \leq V_{\text{IA}}, V_{\text{IB}}, V_{\text{DISABLE}} \leq V_{\text{DD1}}$ |
| Logic High Input Threshold                                            | V <sub>IH</sub>                                          | $0.7 \times V_{DD1}$          |                                  |                      | V     |                                                                                         |
| Logic Low Input Threshold                                             | V <sub>IL</sub>                                          |                               |                                  | $0.3 \times V_{DD1}$ | V     |                                                                                         |
| Logic High Output Voltages                                            | V <sub>OAH</sub> , V <sub>OBH</sub>                      | $V_{DDA}-0.1, \\ V_{DDB}-0.1$ | $V_{\text{DDA}}, V_{\text{DDB}}$ |                      | V     | $I_{OA}$ , $I_{OB} = -1$ mA                                                             |
| Logic Low Output Voltages                                             | V <sub>OAL</sub> , V <sub>OBL</sub>                      |                               |                                  | 0.1                  | V     | $I_{OA}$ , $I_{OB} = +1 \text{ mA}$                                                     |
| Output Short-Circuit Pulsed Current <sup>1</sup>                      | I <sub>OA(SC)</sub> , I <sub>OB(SC)</sub>                | 100                           |                                  |                      | mA    |                                                                                         |
| SWITCHING SPECIFICATIONS                                              |                                                          |                               |                                  |                      |       | $C_L = 200 \text{ pF}$                                                                  |
| Minimum Pulse Width <sup>2</sup>                                      | PW                                                       |                               |                                  | 100                  | ns    |                                                                                         |
| Maximum Switching Frequency <sup>3</sup>                              |                                                          | 10                            |                                  |                      | Mbps  |                                                                                         |
| Propagation Delay⁴                                                    | t <sub>PHL</sub> , t <sub>PLH</sub>                      | 97                            | 124                              | 160                  | ns    |                                                                                         |
| Change vs. Temperature                                                |                                                          |                               | 100                              |                      | ps/°C |                                                                                         |
| Pulse Width Distortion,  tplh - tphl                                  | PWD                                                      |                               |                                  | 8                    | ns    |                                                                                         |
| Channel-to-Channel Matching,<br>Rising or Falling Edges <sup>5</sup>  |                                                          |                               |                                  | 5                    | ns    |                                                                                         |
| Channel-to-Channel Matching,<br>Rising vs. Falling Edges <sup>6</sup> |                                                          |                               |                                  | 13                   | ns    |                                                                                         |
| Part-to-Part Matching, Rising<br>or Falling Edges <sup>7</sup>        |                                                          |                               |                                  | 55                   | ns    | Input t <sub>R</sub> = 3 ns                                                             |
| Part-to-Part Matching, Rising vs. Falling Edges <sup>8</sup>          |                                                          |                               |                                  | 63                   | ns    | Input t <sub>R</sub> = 3 ns                                                             |
| Output Rise/Fall Time (10% to 90%)                                    | t <sub>R</sub> /t <sub>F</sub>                           |                               |                                  | 25                   | ns    |                                                                                         |

<sup>&</sup>lt;sup>1</sup> Short-circuit duration less than 1 sec.

<sup>&</sup>lt;sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified timing parameters are guaranteed.

<sup>&</sup>lt;sup>3</sup> The maximum switching frequency is the maximum signal frequency at which the specified timing parameters are guaranteed.

<sup>&</sup>lt;sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>Ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>Ix</sub> signal to the 50% level of the V<sub>Ox</sub> signal.

<sup>&</sup>lt;sup>5</sup> Channel-to-channel matching, rising or falling edges, is the magnitude of the propagation delay difference between two channels of the same part when the inputs are either both rising or falling edges. The supply voltages and the loads on each channel are equal.

<sup>&</sup>lt;sup>6</sup> Channel-to-channel matching, rising vs. falling edges, is the magnitude of the propagation delay difference between two channels of the same part when one input is a rising edge and the other input is a falling edge. The supply voltages and loads on each channel are equal.

<sup>&</sup>lt;sup>7</sup> Part-to-part matching, rising or falling edges, is the magnitude of the propagation delay difference between the same channels of two different parts when the inputs are either both rising or falling edges. The supply voltages, temperatures, and loads of each part are equal.

<sup>8</sup> Part-to-part matching, rising vs. falling edges, is the magnitude of the propagation delay difference between the same channels of two different parts when one input is a rising edge and the other input is a falling edge. The supply voltages, temperatures, and loads of each part are equal.

#### **PACKAGE CHARACTERISTICS**

#### Table 2.

| Parameter                                  | Symbol           | Min Typ          | Max | Unit | Test Conditions/Comments |
|--------------------------------------------|------------------|------------------|-----|------|--------------------------|
| Resistance (Input-to-Output) <sup>1</sup>  | R <sub>I-O</sub> | 10 <sup>12</sup> |     | Ω    |                          |
| Capacitance (Input-to-Output) <sup>1</sup> | C <sub>I-O</sub> | 2.0              |     | рF   | f = 1 MHz                |
| Input Capacitance                          | Cı               | 4.0              |     | рF   |                          |
| IC Junction-to-Ambient Thermal Resistance  | $\theta_{JA}$    | 45               |     | °C/W |                          |

<sup>&</sup>lt;sup>1</sup> The device is considered a 2-terminal device: Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together.

#### **REGULATORY INFORMATION**

The ADuM1234 is approved by the organizations listed in Table 3. Refer to Table 8 and the Insulation Lifetime section for more information about the recommended maximum working voltages for specific cross-isolation waveforms and insulation levels.

Table 3.

| UL                                                                  | VDE                                                                             |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------|
| Recognized under UL 1577 component recognition program <sup>1</sup> | Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 <sup>2</sup> |
| Single/basic 2500 V rms isolation voltage                           | Reinforced insulation, 560 V peak                                               |
| File E214100                                                        | File 2471900-4880-0001                                                          |

#### **INSULATION AND SAFETY-RELATED SPECIFICATIONS**

Table 4.

| Parameter                                        | Symbol | Value     | Unit  | Test Conditions/Comments                                                             |
|--------------------------------------------------|--------|-----------|-------|--------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage              |        | 2500      | V rms | 1 minute duration                                                                    |
| Minimum External Air Gap (Clearance)             | L(I01) | 3.5 min   | mm    | Measured from input terminals to output terminals, shortest distance through air     |
| Minimum External Tracking (Creepage)             | L(I02) | 3.5 min   | mm    | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Internal Gap (Internal Clearance)        |        | 0.017 min | mm    | Insulation distance through insulation                                               |
| Tracking Resistance (Comparative Tracking Index) | CTI    | >175      | V     | DIN IEC 112/VDE 0303, Part 1                                                         |
| Isolation Group                                  |        | Illa      |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                         |

 $<sup>^{1}</sup>$  In accordance with UL 1577, each ADuM1234 is proof tested by applying an insulation test voltage ≥ 3000 V rms for 1 sec (current leakage detection limit = 5  $\mu$ A).  $^{2}$  In accordance with DIN V VDE V 0884-10 (VDE V 0884-10):2006-12, each ADuM1234 is proof tested by applying an insulation test voltage ≥ 1050 V peak for 1 sec (partial discharge detection limit = 5 pC). The asterisk (\*) marking branded on the component designates DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 approval.

#### DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 INSULATION CHARACTERISTICS

This isolator is suitable for reinforced isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits. The asterisk (\*) marking branded on the component designates DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 approval for a 560 V peak working voltage.

Table 5.

| Description                                               | Test Conditions/Comments                                                                                         | Symbol            | Characteristic | Unit   |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------|----------------|--------|
| Installation Classification per DIN VDE 0110              |                                                                                                                  | -                 |                |        |
| For Rated Mains Voltage ≤ 150 V rms                       |                                                                                                                  |                   | I to IV        |        |
| For Rated Mains Voltage ≤ 300 V rms                       |                                                                                                                  |                   | I to III       |        |
| For Rated Mains Voltage ≤ 400 V rms                       |                                                                                                                  |                   | l to II        |        |
| Climatic Classification                                   |                                                                                                                  |                   | 40/105/21      |        |
| Pollution Degree per DIN VDE 0110, Table 1                |                                                                                                                  |                   | 2              |        |
| Maximum Working Insulation Voltage                        |                                                                                                                  | V <sub>IORM</sub> | 560            | V peak |
| Input-to-Output Test Voltage, Method B1                   | $V_{IORM} \times 1.875 = V_{pd(m)}$ , 100% production test,<br>$t_{ini} = t_m = 1$ sec, partial discharge < 5 pC | $V_{pd(m)}$       | 1050           | V peak |
| Input-to-Output Test Voltage, Method A                    |                                                                                                                  |                   |                |        |
| After Environmental Tests Subgroup 1                      | $V_{IORM} \times 1.5 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge $< 5$ pC               | $V_{pd(m)}$       | 896            | V peak |
| After Input and/or Safety Tests Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge $< 5$ pC               | $V_{pd(m)}$       | 672            | V peak |
| Highest Allowable Overvoltage                             |                                                                                                                  | $V_{IOTM}$        | 4000           | V peak |
| Surge Isolation Voltage                                   | V peak = 10 kV, 1.2 μs rise time, 50 μs, 50% fall time                                                           | V <sub>IOSM</sub> | 4000           | V peak |
| Safety-Limiting Values                                    | Maximum value allowed in the event of a failure (see Figure 2)                                                   |                   |                |        |
| Case Temperature                                          |                                                                                                                  | Ts                | 150            | °C     |
| Safety Total Dissipated Power                             |                                                                                                                  | Ps                | 1              | W      |
| Insulation Resistance at Ts                               | $V_{10} = 500 \text{ V}$                                                                                         | Rs                | >109           | Ω      |



Figure 2. Thermal Derating Curve, Dependence of Safety-Limiting Values on Case Temperature, per DIN V VDE V 0884-10

#### **RECOMMENDED OPERATING CONDITIONS**

Table 6.

| Parameter                                           | Symbol                                 | Min | Max  | Unit  |
|-----------------------------------------------------|----------------------------------------|-----|------|-------|
| Operating Temperature                               | T <sub>A</sub>                         | -40 | +105 | °C    |
| Input Supply Voltage <sup>1</sup>                   | $V_{DD1}$                              | 4.5 | 5.5  | V     |
| Output Supply Voltages <sup>1</sup>                 | V <sub>DDA</sub> ,<br>V <sub>DDB</sub> | 12  | 18   | V     |
| Input Signal Rise and Fall Times                    |                                        |     | 100  | ns    |
| Common-Mode Transient<br>Immunity                   |                                        |     |      |       |
| Input-to-Output <sup>2</sup>                        |                                        | -75 | +75  | kV/μs |
| Between Outputs <sup>2</sup>                        |                                        | -75 | +75  | kV/μs |
| Transient Immunity, Supply<br>Voltages <sup>2</sup> |                                        | -75 | +75  | kV/μs |

 $<sup>^{\</sup>mbox{\tiny 1}}$  All voltages are relative to their respective grounds.

<sup>&</sup>lt;sup>2</sup> See the Common-Mode Transient Immunity section for more information.

#### **ABSOLUTE MAXIMUM RATINGS**

Ambient temperature = 25°C, unless otherwise noted.

Table 7.

| Parameter                                                                 | Rating                                                       |
|---------------------------------------------------------------------------|--------------------------------------------------------------|
| Storage Temperature (T <sub>ST</sub> )                                    | −55°C to +150°C                                              |
| Ambient Operating Temperature (T <sub>A</sub> )                           | -40°C to +105°C                                              |
| Input Supply Voltage <sup>1</sup> (V <sub>DD1</sub> )                     | −0.5 V to +7.0 V                                             |
| Output Supply Voltage <sup>1</sup> (V <sub>DDA</sub> , V <sub>DDB</sub> ) | −0.5 V to +27 V                                              |
| Input Voltage <sup>1</sup> (V <sub>IA</sub> , V <sub>IB</sub> )           | $-0.5  \text{V}$ to $V_{\text{DD1}} + 0.5  \text{V}$         |
| Output Voltage <sup>1</sup>                                               |                                                              |
| Voa                                                                       | $-0.5  \text{V}$ to $ \text{V}_{\text{DDA}} + 0.5  \text{V}$ |
| $V_{OB}$                                                                  | $-0.5  \text{V} \text{ to V}_{\text{DDB}} + 0.5  \text{V}$   |
| Input-to-Output Voltage <sup>2</sup>                                      | -700 V peak to +700 V peak                                   |
| Output Differential Voltage <sup>3</sup>                                  | 700 V peak                                                   |
| Output DC Current (IOA, IOB)                                              | −20 mA to +20 mA                                             |
| Common-Mode Transients⁴                                                   | –100 kV/μs to +100 kV/μs                                     |

device reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress

rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect

Table 8. Maximum Continuous Working Voltage<sup>1</sup>

| Parameter                     | Max | Unit   | Constraint                                         |
|-------------------------------|-----|--------|----------------------------------------------------|
| AC Voltage, Bipolar Waveform  | 560 | V peak | 50-year minimum lifetime                           |
| AC Voltage, Unipolar Waveform |     |        |                                                    |
| Basic Insulation              | 700 | V peak | Analog Devices recommended maximum working voltage |
| DC Voltage                    |     |        |                                                    |
| Basic Insulation              | 700 | V peak | Analog Devices recommended maximum working voltage |

<sup>&</sup>lt;sup>1</sup> Refers to continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more information.

<sup>&</sup>lt;sup>1</sup> All voltages are relative to their respective grounds.

<sup>&</sup>lt;sup>2</sup> Input-to-output voltage is defined as GND<sub>A</sub> – GND<sub>1</sub> or GND<sub>B</sub> – GND<sub>1</sub>.

<sup>&</sup>lt;sup>3</sup> Output differential voltage is defined as GND<sub>A</sub> - GND<sub>B</sub>.

<sup>&</sup>lt;sup>4</sup> Refers to common-mode transients across any insulation barrier. Common-mode transients exceeding the absolute maximum ratings may cause latch-up or permanent damage.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration

**Table 9. Pin Function Descriptions** 

| Pin No.      | Mnemonic         | Description                                                                                                                       |
|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 1            | V <sub>IA</sub>  | Logic Input A.                                                                                                                    |
| 2            | V <sub>IB</sub>  | Logic Input B.                                                                                                                    |
| 3, 8         | V <sub>DD1</sub> | Input Supply Voltage, 4.5 V to 5.5 V. Pin 3 and Pin 8 are internally connected. Connecting both pins to $V_{DD1}$ is recommended. |
| 4            | GND₁             | Ground Reference for Input Logic Signals.                                                                                         |
| 5            | DISABLE          | Input Disable. Disables the isolator inputs and refresh circuits. Outputs take on default low state.                              |
| 6, 7, 12, 13 | NC               | No Connect. Pin 12 and Pin 13 are floating and should be left unconnected.                                                        |
| 9            | $GND_B$          | Ground Reference for Output B.                                                                                                    |
| 10           | V <sub>OB</sub>  | Output B.                                                                                                                         |
| 11           | $V_{DDB}$        | Output B Supply Voltage, 12 V to 18 V.                                                                                            |
| 14           | GND <sub>A</sub> | Ground Reference for Output A.                                                                                                    |
| 15           | V <sub>OA</sub>  | Output A.                                                                                                                         |
| 16           | $V_{DDA}$        | Output A Supply Voltage, 12 V to 18 V.                                                                                            |

**Table 10. Truth Table (Positive Logic)** 

| VIA/VIB Input  | V <sub>DD1</sub> State | DISABLE        | Voa/VoB Output | Notes                                                                          |
|----------------|------------------------|----------------|----------------|--------------------------------------------------------------------------------|
| High           | Powered                | Low            | High           |                                                                                |
| Low            | Powered                | Low            | Low            |                                                                                |
| $X^1$          | Unpowered              | X <sup>1</sup> | Low            | Output returns to input state within 1 $\mu$ s of $V_{DD1}$ power restoration. |
| X <sup>1</sup> | Powered                | High           | Low            |                                                                                |

<sup>&</sup>lt;sup>1</sup> X is don't care.

### TYPICAL PERFOMANCE CHARACTERISTICS



Figure 4. Typical Input Supply Current Variation with Data Rate



Figure 5. Typical Output Supply Current Variation with Data Rate



Figure 6. Typical Propagation Delay Variation with Temperature



Figure 7. Typical Propagation Delay Variation with Output Supply Voltage (Input Supply Voltage = 5.0 V)



Figure 8. Typical Propagation Delay Variation with Input Supply Voltage (Output Supply Voltage = 15.0 V)

# APPLICATIONS INFORMATION COMMON-MODE TRANSIENT IMMUNITY

In general, common-mode transients consist of linear and sinusoidal components. The linear component of a commonmode transient is given by

$$V_{CM, linear} = (\Delta V / \Delta t)t$$

where  $\Delta V/\Delta t$  is the slope of the transient shown in Figure 12 and Figure 13.

The transient of the linear component is given by

$$dV_{CM}/dt = \Delta V/\Delta t$$

Figure 9 characterizes the ability of the ADuM1234 to operate correctly in the presence of linear transients. The data is based on design simulation and is the maximum linear transient magnitude that the ADuM1234 can tolerate without an operational error. This data shows a higher level of robustness than the values listed in Table 6 because the transient immunity values obtained in Table 6 use measured data and apply allowances for measurement error and margin.



Figure 9. Transient Immunity (Linear Transients) vs. Temperature

The sinusoidal component (at a given frequency) is given by

$$V_{CM, sinusoidal} = V_0 \sin(2\pi ft)$$

where:

 $V_0$  is the magnitude of the sinusoidal.

*f* is the frequency of the sinusoidal.

The transient magnitude of the sinusoidal component is given by

$$dV_{CM}/dt = 2\pi f V_0$$

Figure 10 and Figure 11 characterize the ability of the ADuM1234 to operate correctly in the presence of sinusoidal transients. The data is based on design simulation and is the maximum sinusoidal transient magnitude ( $2\pi f\ V_0$ ) that the ADuM1234 can tolerate without an operational error. Values for immunity against sinusoidal transients are not included in Table 6 because measurements to obtain such values have not been possible.



Figure 10. Transient Immunity (Sinusoidal Transients), 27°C Ambient Temperature



Figure 11. Transient Immunity (Sinusoidal Transients), 100°C Ambient Temperature



Figure 12. Common-Mode Transient Immunity Waveforms, Input to Output



Figure 13. Common-Mode Transient Immunity Waveforms, Between Outputs



Figure 14. Transient Immunity Waveforms, Output Supplies

#### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation depends on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices conducts an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM1234.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage.

Table 8 lists the peak voltages for 50 years of service life for a bipolar ac operating condition and the maximum working voltages recommended by Analog Devices. In many cases, the approved working voltage is higher than the 50-year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases.

The insulation lifetime of the ADuM1234 depends on the voltage waveform type imposed across the isolation barrier. The *i*Coupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 15, Figure 16, and Figure 17 illustrate these different isolation voltage waveforms.

Bipolar ac voltage is the most stringent environment. The goal of a 50-year operating lifetime under the bipolar ac condition determines the maximum working voltage recommended by Analog Devices.

In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower. This allows operation at higher working voltages while still achieving a 50-year service life. The working voltages listed in Table 8 can be applied while maintaining the 50-year minimum lifetime, provided that the voltage conforms to either the unipolar ac or dc voltage cases.

Any cross-insulation voltage waveform that does not conform to Figure 16 or Figure 17 should be treated as a bipolar ac waveform and its peak voltage should be limited to the 50-year lifetime voltage value listed in Table 8.

Note that the voltage presented in Figure 16 is shown as sinusoidal for illustration purposes only. It is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V.



## **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MS-013-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 18. 16-Lead Standard Small Outline Package [SOIC\_W]
Wide Body
(RW-16)
Dimensions shown in millimeters and (inches)

#### **ORDERING GUIDE**

| Model <sup>1</sup> | No. of<br>Channels | Output Peak<br>Current (A) | Output<br>Voltage (V) | Temperature Range | Package Description                                        | Package<br>Option |
|--------------------|--------------------|----------------------------|-----------------------|-------------------|------------------------------------------------------------|-------------------|
| ADuM1234BRWZ       | 2                  | 0.1                        | 15                    | −40°C to +105°C   | 16-Lead SOIC_W                                             | RW-16             |
| ADuM1234BRWZ-RL    | 2                  | 0.1                        | 15                    | -40°C to +105°C   | 16-Lead SOIC_W, 13-Inch Tape and Reel Option (1,000 Units) | RW-16             |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

**NOTES**