

### General Description

The DS1862A is a closed-loop laser-driver control IC with built-in digital diagnostics designed for XFP MSA. The laser control function incorporates automatic power control (APC) and allows extinction ratio control though a temperature-indexed lookup table (LUT). The DS1862A monitors up to seven analog inputs, including temperature and monitor diode (MD) current, which are used to regulate the laser bias current and extinction ratio. Warning and alarm thresholds can be programmed to generate an interrupt if monitored signals exceed tolerance. Calibration is also provided internally using independent gain and offset scaling registers for each of the monitored analog signals. Settings such as programmed calibration data are stored in passwordprotected EEPROM memory. Programming is accomplished through an I2C-compatible interface, which can also be used to access diagnostic functionality.

### Applications

Laser Control and Monitoring 10Gbps Optical Transceiver Modules (XFP)

Laser Control and Monitoring

Digital Diagnostics in Optical Transmission



## Pin Configuration

### Features

- ♦ **Implements XFP MSA Requirements for Digital Diagnostics, Serial ID, and User Memory**
- ♦ **I 2C-Compatible Serial Interface**
- ♦ **Automatic Power Control (APC)**
- ♦ **Extinction Ratio Control with Lookup Table**
- ♦ **Seven Monitored Channels for Digital Diagnostics (Five Basic Plus Two Auxiliary)**
- ♦ **Internal Calibration of Monitored Channels (Temp, VCC2/3, Bias Current, Transmitted, and Received Power)**
- ♦ **Programmable Quick-Trip Logic for Turning Off Laser for Eye Safety**
- ♦ **Access to Monitoring and ID Information**
- ♦ **Programmable Alarm and Warning Thresholds**
- ♦ **Operates from 3.3V or 5V Supply**
- ♦ **25-Ball CSBGA, 5mm x 5mm Package**
- ♦ **Internal or External Temperature Sensor**
- ♦ **-40°C to +100°C Operating Temperature Range**
- ♦ **One 8-Bit Buffered DAC**

### Ordering Information



+Denotes a lead-free/RoHS-compliant package. T&R = Tape and reel.

**Typical Operating Circuit appears at end of data sheet.**

**MAXM** 

**\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_ Maxim Integrated Products 1**

**For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.**

### **ABSOLUTE MAXIMUM RATINGS**

Voltage Range on Any Open-Drain Pin

Relative to Ground.............................................-0.5V to +6.0V Voltage Range on MOD-DESEL, SDA, SCL, FETG, THRSET, TX-D, AUX1MON, AUX2MON, IBIASMON, RSSI, BIASSET, MODSET, EN1, EN2............................................-0.5V to (VCC3 + 0.5V)\*



\*Not to exceed +6.0V.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **RECOMMENDED OPERATING CONDITIONS**

( $V_{CC3}$  = +2.9V to +5.5V,  $T_A$  = -40°C to +100°C, unless otherwise noted.)



## **DC ELECTRICAL CHARACTERISTICS**

 $(V_{CC3} = +2.9V$  to  $+5.5V$ ,  $V_{CC2} = +1.6V$  to  $+3.6V$ ,  $T_A = -40^{\circ}C$  to  $+100^{\circ}C$ , unless otherwise noted.)



## **DC ELECTRICAL CHARACTERISTICS—INTERFACE SIGNALS TO SIGNAL CONDITIONERS**

 $(V_{CC2} = +1.6V$  to  $+3.6V$ ,  $V_{CC3} = +2.9V$  to  $+5.5V$ ,  $T_A = -40^{\circ}C$  to  $+100^{\circ}C$ , unless otherwise noted.)



## **I2C AC ELECTRICAL CHARACTERISTICS**

( $V_{CC3}$  = +2.9V to +5.5V, T<sub>A</sub> = -40°C to +100°C, unless otherwise noted.)



## **ANALOG OUTPUT CHARACTERISTICS**

 $(V_{CC3} = +2.9V$  to  $+5.5V$ ,  $V_{CC2} = +1.6V$  to  $+3.6V$ ,  $T_A = -40^{\circ}C$  to  $+100^{\circ}C$ , unless otherwise noted.)



**MAXIM** 

## **ANALOG OUTPUT CHARACTERISTICS (continued)**

 $(V_{CC3} = +2.9V$  to  $+5.5V$ ,  $V_{CC2} = +1.6V$  to  $+3.6V$ ,  $T_A = -40^{\circ}C$  to  $+100^{\circ}C$ , unless otherwise noted.)



### **AC ELECTRICAL CHARACTERISTICS—XFP CONTROLLER**

 $(V_{CC3} = +2.9V \text{ to } +5.5V, V_{CC2} = +1.6V \text{ to } +3.6V, T_A = -40^{\circ}C \text{ to } +100^{\circ}C, \text{ unless otherwise noted.})$ 



## **AC ELECTRICAL CHARACTERISTICS—SOFT\* CONTROL AND STATUS**

 $(V_{CC3} = +2.9V$  to  $+5.5V$ ,  $V_{CC2} = +1.6V$  to  $+3.6V$ ,  $T_A = -40^{\circ}C$  to  $+100^{\circ}C$ , unless otherwise noted.)



\*All SOFT timing specifications are measured from the falling edge of STOP signal during I <sup>2</sup>C communication.

## **ANALOG INPUT CHARACTERISTICS**

( $V_{CC3}$  = +2.9V to +5.5V,  $T_A$  = -40°C to +100°C, unless otherwise noted.)



## **A/D INPUT VOLTAGE MONITORING (IBIASMON, AUX2MON, AUX1MON, RSSI, BMD)**

( $V_{CC3}$  = +2.9V to +5.5V,  $T_A$  = -40°C to +100°C, unless otherwise noted.)





## **FAST ALARMS AND V<sub>CC</sub> FAULT CHARACTERISTICS**

 $(V_{CC3} = +2.9V$  to  $+5.5V$ ,  $V_{CC2} = +1.6V$  to  $+3.6V$ ,  $T_A = -40^{\circ}C$  to  $+100^{\circ}C$ , unless otherwise noted.)



## **NONVOLATILE MEMORY CHARACTERISTICS**

 $(VCC3 = +2.9V$  to  $+5.5V$ , unless otherwise noted.)



**Note 1:** All voltages are referenced to ground. Current into the IC is positive, and current out of the IC is negative.

**Note 2:** Secondary power supply is used to support optional variable power-supply feature of the XFP module. If V<sub>CC2</sub> is not used (i.e., signal conditioners using 3.3V supply), V<sub>CC2</sub> should be connected to the V<sub>CC3</sub>.

**Note 3:** Input signals (i.e., TX-D, MOD-DESEL, and P-DOWN/RST) have internal pullup resistors.

**Note 4:** Guaranteed by design. Simulated over process and 50µA < IBMD < 1500µA.

**Note 5:** C<sub>B</sub>—total capacitance of one bus line in picofarads.

**Note 6:** EEPROM write begins after a STOP condition occurs.

**Note 7:** This is the maximum and minimum voltage on the MODSET and BIASSET pins required to meet accuracy and drift specifications.

**Note 8:** For VTHRSET, offset may be as much as 10mV.

**Note 9:** This is the uncalibrated offset provided by the factory; offset adjustment is available on this channel.

**Note 10:** %FS refers to calibrated FS in case of internal calibration, and uncalibrated FS in the case of external calibration. Uncalibrated FS is set in the factory and specified in this data sheet as FS (factory). Calibrated FS is set by the user, allowing a change in any monitored channel scale.

**Note 11:** See the *Monitor Channels* section for more detail or V<sub>CC2</sub> and V<sub>CC3</sub> selection.

## **MAXIM**

DS1862A **S1862A** 



Figure 1. Power-On Initialization with P-DOWN/RST Asserted and TX-D/SOFT TX-D Not Asserted



Figure 2. Power-On Initialization with P-DOWN/RST Not Asserted and TX-D/SOFT TX-D Not Asserted (Normal Operation)





**Timing Diagrams (continued)** 

Figure 3. TX-D Timing During Normal Operation



Figure 4. Detection of Safety Fault Condition

**MAXIM** 

DS1862A

**DS1862A** 



Figure 5. Successful Recovery from Transient Safety Fault Condition Using P-DOWN/RST



Figure 6. Unsuccessful Recovery from Transient Safety Fault Condition

**MAXIM** 

DS1862A

## Timing Diagrams (continued)



Figure 7. Monitor Channel Fault Timing

 $(T_A = +25^{\circ}C,$  unless otherwise noted.)

DS1862A

Typical Operating Characteristics



Pin Description



DS1862A



Block Diagram

**MAXIM** 

## Detailed Description

The DS1862A's block diagram is described in detail within the following sections and memory map/memory description.

### Automatic Power Control (APC)

The DS1862A's APC is accomplished by closed-loop adjustment of the bias current (BIASSET) until the feedback current (BMD) from a photodiode matches the value determined by the APC registers. The relationship between the APC register and IBMD is given by:

> $I_{BMD} = 5.859 \mu A \times APCC < 7:0 > +$  $(1.464\mu A \times APC_F<1:0>)$

where  $APC<sub>C</sub>< 7:0>$  is the 8-bit value in Table 04h, Byte 84h that controls the coarse BMD current, and APCF<1:0> is the 2-bit value that controls the fine BMD current.

The BMD pin appears as a voltage source in series with two resistors. The overall equivalent resistance of the BMD input pin can be closely approximated by the plot in Figure 8. The voltage that appears on the BMD pin, assuming no external current load, is 1.2V if BMD is in sink-current mode (SRC\_SINK\_B = 0) or 2.0V if BMD is set to source current (SRC\_SINK\_B = 1). This allows the photodiode to be referenced to either V<sub>CC3</sub> or GND. When the control loop is at steady state, the BMD current setting matches the current that is measured by the IBMD voltage across the internal resistance. During a transient period, the DS1862A adjusts the current drive on the BIASSET pin to bring the loop

into steady state. The DS1862A is designed to support loop gains of 1/20 to 10.

On power-up, the BMD current ramps up to the previously saved current setting in EEPROM APC registers. While operating, the DS1862A monitors the BMD current. If it begins to deviate from the desired (set) IBMD value, the current on the BIASSET pin is again adjusted to compensate.

#### Extinction Ratio Control Lookup Table (LUT)

The DS1862A uses a temperature indexed lookup table (LUT) to control the extinction ratio. The MODSET pin is capable of sinking current based on the 8-bit binary value that is controlling it. The DS1862A also features a userconfigurable current range to increase extinction ratio resolution. Five current ranges, as described in Table 1, are available to control the current entering MODSET.

### **Table 1. Selectable Current Ranges for MODSET**





Figure 8. Approximate Model of the BMD Input

If the largest current range is selected, the maximum value of FFh (from LUT) corresponds to a 1200µA sink current. Regardless of the current range, the MODSET value always consists of 256 steps, including zero.

IMODSET can be controlled automatically with the temperature-based lookup table, or by three other manual methods.

Automatic temperature addressed lookup is accomplished by an internal or external temperature sensor controlling an address pointer. This pointer indexes through 127 previously loaded 8-bit current values stored in the LUT. Each one of the 127 temperature slot locations corresponds to a 2°C increment over the -40°C to +102°C temperature range. Any temperature above or below these points causes the code in the first or last temperature slot to be indexed. Both the internal temperature sensor and an external sensor connected to AUX2MON are capable of providing a signal to control the extinction ratio automatically with an indexed LUT. Table 2 illustrates the relationship between the temperature and the memory locations in the LUT.

### **Table 2. Temperature Lookup Table**



Automatic and manual control of MODSET is controlled by two bits, TEN and AEN, that reside in Table 04h, Byte B2h. By default (from factory) TEN and AEN are both set, causing complete automatic temperaturebased lookup. If TEN and/or AEN are altered, the DS1862A is set to one of the manual modes. Table 3 describes manual mode functionality.

### **Table 3. Truth Table for TEN and AEN Bits**



*IVI AXI IVI* 

#### Monitor Channels

The DS1862A has seven monitored voltage signals that are polled in a round-robin multiplexed sequence and are updated with the frame rate, tFRAME. All channels are read as 16-bit values, but have 13-bit resolution, and with the exception of temperature measurements, all channels are stored as unsigned values. The resulting 16-bit value for all monitored channels, except internal temperature, is calculated by internally averaging the analog-to-digital result eight times. The resulting internal temperature monitor channel is averaged 16 times. See the Internal Calibration section for a complete description of each channel's method(s) of internal calibration.

The AUX1MON, AUX2MON, and V<sub>CC2/3</sub> monitor channels are optional and can be disabled. This feature allows for shorter frame rate for the essential monitor channels. Channels that cannot be disabled are internal temperature, BMD, RSSI, and IBIASMON. A table of full-scale (FS) signal values (using factory internal calibration without right shifting) and the resulting FS code values for all seven channels is provided in Table 4.

#### **Measuring Temperature—Internal or External**

The DS1862A is capable of measuring temperature on three different monitor channels: internal temperature sensor, AUX1MON, and AUX2MON. Only the internal temperature and AUX2MON channels are capable of indexing the LUT to control the extinction ratio. To use an external temperature sensor on AUX2MON, the TEMP\_INT/EXT bit in Table 04h, Byte 8Bh, must be set. While AUX2MON controls the extinction ratio, the internal temperature sensor does not stop running; despite extinction ratio control by AUX2MON, it is this internal temperature signal that continues to control the status of temperature flags. Also, when TEMP\_INT/EXT = 1, the internal temperature clamps at -40°C and  $+103.9375$ °C, and when TEMP\_INT/EXT = 0 it clamps at -120°C and +127.984°C. AUX2MON, however, does have its own flag to indicate an out-of-tolerance condition and assert the INTERRUPT pin.

Both AUX1MON and AUX2MON can be used to measure temperature as a function of voltage on their respective pins. They can be enabled by selecting either 0h or 4h from Table 5. Internal (or external) calibration may be required to transmute the input voltage to the desired two's-complement digital code, readable from the result registers in lower memory, Bytes 6Ah, 6Bh, 6Ch, 6Dh.

#### **Measuring V<sub>CC2</sub>/3**

The DS1862A has the flexibility to internally measure either V<sub>CC2</sub> or V<sub>CC3</sub> to monitor supply voltage. V<sub>CC2</sub> or V<sub>CC3</sub> is user selectable by the V<sub>CC2/3</sub>\_SEL bit in Table 01h, Byte DCh. To remove V<sub>CC2/3</sub> from the round-robin monitor update scheme, despite having V<sub>CC2</sub> or V<sub>CC3</sub> selected to be monitored, the Reserve\_EN bit in Table 04h, Byte 8Bh can be programmed to a 0. The analog power-on-reset flag, POA, indicates the status of V<sub>CC3</sub> power supply. Even though POA seems to behave similarly to V<sub>CC2/3</sub> monitor channel, it is completely separate and has no connection.



#### **Measuring APC and Laser Parameters—BMD, IBIASMON, RSSI**

BMD and BIASSET are used to control and monitor the laser functionality. Regardless of the set BMD current in the APC register, the DS1862A measures BMD pin current and uses this value not only to adjust the current on the BIASSET pin, but also to monitor TX-P as well. The IBIASMON pin is used to input a voltage signal to the DS1862A that can be used to monitor the bias current through the laser. This monitor channel does not drive the HIGH BIAS quick-trip (QT) alarms for safety



### **Table 4. Monitor Channel FS and LSB Detail**

/VI /I X I /VI

DS1862A

**DS1862A** 

fault functionality, current on the BIASSET pin is monitored by the DS1862A to control the HIGH BIAS quicktrip alarm. Similar to TX-P, the RSSI pin is used to measure the received power, RX-P.

#### **Measuring Voltage Quantities using AUX1MON and AUX2MON**

AUX1MON and AUX2MON are auxiliary monitor inputs that may be used to measure additional parameters. AUX1/2MON feature a user-selectable register that determines the measured value's units (i.e., voltage, current, or temperature). In addition to indicating units, some of the 4-bit op codes, in Table 5, also place the part in special modes used for alarms and faults internally. Whichever units' scale is selected, the DS1862A is only capable of measuring a positive voltage quanti-

### **Table 5. AUX1/2MON Functionality Selection (Unit Selection)**



ty, therefore internal or external calibration may be required to get the binary value to match the measured quantity. A table of acceptable units and/or their corresponding user-programmable 4-bit op code is provided below.

#### **Alarms and Warning Flags Based on Monitor Channels**

All of the monitor channels feature alarm and warning flags that are asserted automatically as user-programmed thresholds are internally compared with monitor channel results. Flags may be set, which, if not masked, will generate an interrupt on the INTERRUPT pin or generate a safety fault. Whenever V<sub>CC2/3</sub>, AUX2MON, AUX1MON, RSSI, and internal temperature go beyond their threshold trip points and the corresponding mask bit is 0, an interrupt is generated on the INTERRUPT pin and a corresponding warning or alarm flag is set. Similarly, a safety fault occurs whenever BMD or BIASSET go beyond threshold trip points. When this happens, the FETG pin immediately asserts and BIASSET and MODSET currents are shut down.

### Monitor Channel Conversion Example

Table 6 provides an example of how a 16-bit ADC code corresponds to a real life measured voltage using the factory-set calibration on either RSSI or IBIASMON. By factory default, the LSB is set to 38.147µV.

### **Table 6. A/D Conversion Example**



To calculate V<sub>CC2</sub>, V<sub>CC3</sub>, AUX1MON, or AUX2MON, convert the unsigned 16-bit value to decimal and multiply by 100µV.

To calculate the temperature (internal), treat the two'scomplement value binary number as an unsigned binary number, then convert it to decimal and divide by 256. If the result is grater than or equal to 128, subtract 256 from the result.

Temperature: high byte =  $-128^{\circ}$ C to  $+127^{\circ}$ C signed; low byte =  $1/256^{\circ}$ C.

### **Table 7. Temperature Bit Weights**





## **Table 8. Temperature Conversion Examples**



#### Internal Calibration

The DS1862A has two means for scaling an analog input to a digital result. The two devices alter the gain and offset of the signal to be calibrated. All of the inputs except internal temperature have unique registers for both the gain and the offset that can be found in Table 04h. See the table below for a complete description of internal calibration capabilities including rightshifting for all monitor channels.

**Table 9. Internal Calibration Capabilities**

| <b>SIGNAL</b>   | <b>INTERNAL</b><br><b>SCALING</b> | <b>INTERNAL</b><br><b>OFFSET</b> | <b>RIGHT-</b><br><b>SHIFTING</b> |
|-----------------|-----------------------------------|----------------------------------|----------------------------------|
| Temperature     |                                   | X                                |                                  |
| VCC2/3          | X                                 | X                                |                                  |
| <b>IBIASMON</b> | X                                 | X                                | X                                |
| RSSI (RX-P)     | X                                 | X                                | X                                |
| <b>AUX1MON</b>  | X                                 | X                                | X                                |
| <b>AUX2MON</b>  | X                                 | X                                | X                                |
| BMD (TX-P)      | X                                 | X                                | X                                |

To scale a specific input's gain and offset, the relationship between the analog input and the expected digital result must be known. The input that would produce a corresponding digital result of all zeroes is the null value (normally this input is GND). The input that would produce a corresponding digital result of all ones is the full-scale (FS) value minus one LSB. The FS value is also found by multiplying an all ones digital value by the weighted LSB. For example, a digital reading is 16 bits long, assume that the LSB is known to be 50µV, then the FS value would be  $2^{16} \times 50 \mu V = 3.2768V$ .

A binary search can be used to find the appropriate gain value to achieve the desired FS of the converter. Once the gain value is determined, then it can be

loaded into the appropriate channels' Gain register. This requires forcing two known voltages on to the monitor input pin. For best results, one of the forced voltages should be the NULL input and the other should be 90% of FS. Since the LSB of the least significant byte in the digital reading register is known, the expected digital results are also known for both the null and FS value inputs. Figure 9 describes the hysteresis built into the DS1862A's LUT functionality.



Figure 9. Lookup Table Hysteresis

With the exception of BMD, which can source or sink current, all monitored channels are high impedance and are only capable of directly measuring a voltage. If other measured quantities are desired, such as light, frequency, power, current, etc., they must be converted to a voltage. In this situation the user is not interested in voltage measurement on the monitored channel, but the measurement of the desired parameter. Only the relationship between the indirect measured quantity (light, frequency, power, current, etc.) to the expected digital result must be known.

An example of gain scaling using the recommended binary search procedure is provided with the following pseudo code.

To help will the computation, two integers need to be defined: count 1 and count 2. CNT1 = NULL / LSB and CNT2 = 90%FS / LSB. CLAMP is the largest result that can be accommodated.

```
DS1862A
```
/\* Assume that the Null input is 0.5V. \*/

/\* In addition, the requirement for LSB is 50µV. \*/

 $FS = 65536 * 50e-6;$   $\frac{\pi}{3.2768}$  \*/  $CNT1 = 0.5 / 50e-6$ ; /\* 10000 \*/

CNT2 = 0.90\*FS / 50e-6; /\* 58982 \*/

/\* Thus the NULL input of 0.5V and the 90% of FS input is 2.94912V. \*/

set the trim-offset-register to zero;

set Right-Shift register to zero (Typically zero. See the Right-Shifting section);

 $gain\_result = 0h;$ 

CLAMP = FFF8h/2^(Right\_Shift\_Register);

For  $n = 15$  down to 0

begin

gain\_result = gain\_result +  $2^n$ n;

Force the 90% FS input (2.94912V);

Meas2 = read the digital result from the part;

If Meas2 >= CLAMP then

 $gain\_result = gain\_result - 2^n$ ;

Else

```
Force the NULL input (0.5V);
```
 $Meas1 = read the digital result from the part;$ 

if (Meas $2$  - Meas $1$ )  $>$  (CNT $2$  - CNT $1$ ) then

```
gain\_result = gain\_result - 2^n;
```
end;

Set the gain register to gain\_result;

The gain register is now set and the resolution of the conversion will best match the expected LSB. The next step is to calibrate the offset of the DS1862A. With the correct gain value written to the gain register, again force the NULL input to the monitor pin. Read the digital result from the part (Meas1). The offset value is equal to negative value of Meas1.

$$
\mathsf{OFFSET\_REGISTER} = \left[\frac{(-1) \mathsf{Meas1}}{4}\right]
$$

The calculated offset is now written to the DS1862A and the gain and offset-scaling procedure is complete.

### Right-Shifting A/D Conversion Result (Scalable Dynamic Ranging)

Right-shifting is a digital method used to regain some of the lost ADC range of a calibrated system. If rightshifting is enabled, by simply loading a non-zero value into the appropriate Right-Shifting Register, then the DS1862A shifts the calibrated result just before it is stored into the monitor channels' register. If a system is calibrated so the maximum expected input results in a digital output value of less than 7FFFh (50% of FS), then it is a candidate for using the right-shifting method.

If the maximum desired digital output is less than 7FFFh, then the calibrated system is using less than 1/2 the ADC's range. Similarly, if the maximum desired digital output is less than 1FFFh, then the calibrated system is only using 1/8th the ADC's range. For example, if an applied maximum analog signal yields a maximum digital output less than 1FFCh, then only 1/8th of the ADC's range is used. Right-shifting improves the resolution of the measured signal as part of internal calibration. Without right-shifting, the 3 MS bits of the ADC will never be used. In this example, a value of 3 for the right-shifting maximizes the ADC range and a larger gain setting must be loaded to achieve optimal conversion. No resolution is lost since this is a 13-bit converter that is left justified. The value can be right-shifted 3 times without losing any resolution. The following table describes when the right-shifting method can be effectively used.

### **Table 10. Right-Shifting Selection**



#### Warning and Alarm Logic Based on AUX1/2MON, VCC2/3, Temp, RX-P, and IBIASMON

The DS1862A is capable of generating an alarm and/or warning whenever an analog monitored channel goes out of a user-defined tolerance. Temperature, bias current (based on IBIASMON), receive power (based on RSSI), AUX1MON, AUX2MON, and V<sub>CC2/3</sub>, are monitored channels that generate latched flags. See the figure below for more detail pertaining to AUX1MON and AUX2MON. Flags are latched into a high state the first time a monitored channel goes out of the defined operating window and for each monitored signal there is a Mask bit that can be set to prevent the corresponding alarm or warning flag from being set. Once a flag is set, it is cleared by simply reading its memory location.



Figure 10. AUX1/2MON Monitor Logic

#### Warning and Alarm Logic Based on Signal Conditioners

The DS1862A also has flags that are set by certain logical conditions on signal conditioner (SC) pins: SC-RX-LOL, SC-RX-LOS, SC-TX-LOS. Similarly, for each latched signal conditioner flag there are also mask bits that are capable of preventing the alarm or warning flag from causing an INTERRUPT pin to assert. Again, flags are cleared automatically whenever their memory address is read. See Figure 11 for more detail.

#### Quick-Trip Logic and FETG Shutdown Functionality

In addition to alarms and warnings, the DS1862A also has quick-trip (QT) functionality (sometimes referred to

as fast alarms) that is capable of shutting down the LASER with the FETG pin in conjunction with shutting down IMODSET and IBIASSET. IBMD and IBIASSET currents are measured and are compared with userdefined trip points to set the quick-trip flags: QT LOW TX-P, QT HIGH TX-P, and QT HIGH BIAS. These flags are also capable of being masked to prevent FETG from being asserted when an out-of-tolerance condition is detected. FETG is not asserted by setting the TX-D pin, SOFT TX-D, or P-DOWN/RST pin to a high state, however, IMODSET, and IBIASSET will shut down. See Figure 12 for more detail.

The polarity of the FETG pin can also be reversed by setting the FETG\_POL bit. Once a safety fault has occurred, the FETG pin and all of the attendant flags



Figure 11. Signal Conditioner and Other Logic



Figure 12. Safety Fault and Shutdown Logic

can only be reset by pulsing the P-DOWN/RST pin high for the reset time, tRESET, or by toggling the SOFT P-DOWN/RST bit in Byte 6Eh, bit 3. See the Power-Down/Reset Pin section for more details.

#### Power-Down/Reset Pin

The P-DOWN/RST pin is a multifunction input pin that resets and/or powers down the DS1862A. Since the pin is internally pulled up, its normal state is released, which corresponds to power-down mode. If the P-DOWN/RST pin is released, or driven high, the DS1862A responds by shutting down the MODSET and BIASSET currents. Once the pin is pulled low, operation continues (if not inhibited by a safety fault). Besides powering down the DS1862A, a high-going pulse with minimum reset time, tRESET, can be applied to the P-DOWN/RST pin. This is necessary to restart the DS1862A, especially if it is in a safety shutdown condition and needs to be restarted after the safety condition has been rectified. See the timing diagrams for proper pin timing.

#### **Power-Down Functionality**

During power-down mode IBIASSET and IMODSET drop below 10µA, effectively shutting down the laser. FETG is not asserted and safety faults do not occur during this period. During power-down, I2C communication is still active, but the signal conditioner pins EN1 and EN2 are noncontrollable and automatically change to the states:  $EN1 = 1$  and  $EN2 = 0$ . Other internal flags/signals that are based on the signal conditioner inputs still reflect the status on the signal conditioner pins during power-down. For example, RX-LOS still reflects the status of SC-RX-LOS, and MOD-NR still reflects the logical states for the signal conditioner pins. Similarly, it is possible for FETG to be asserted, even though the BIAS-SET and MODSET currents are shut down. However, during power-down and a short period, tppp-OFF, during power-up, TX-P Low flag is ignored (internally automatically masked out) and does not contribute to FETG's logic.



DS1862A

**DS1862A** 

During an asserted period of P-DOWN/RST (DS1862A in power-down), and V<sub>CC3</sub> is cycled, the DS1862A remains in power-down mode upon power-up. While in power-down mode the INTERRUPT pin does not assert. Once V<sub>CC3</sub> has returned, the reset done flag asserts after the interrupt assert delay, tinit on.

#### **Reset Functionality**

Besides powering down the DS1862A, the P-DOWN/RST pin also functions to reset the DS1862A. After a high-going pulse of time tRESET, several events occur within the DS1862A. First, MODSET and BIASSET currents shut down and are then reinstated. Second, between the rising edge of the reset pulse and the assertion of the reset-done flag (t<sub>INIT</sub>), the low TX-P flag is ignored and does not cause FETG to trip. After time tinit, the low TX-P flag becomes functional. Also, at this time, the reset-done flag is asserted, causing an interrupt to be generated. If there are no faults before  $t_{\text{INIT}}$ , then no interrupts are asserted on the INTERRUPT pin.

If  $V_{CC3}$  is powered up while P-DOWN/RST is high, then the reset-done flag must be cleared twice. The first time the reset-done flag is generated by V<sub>CC3</sub> powering up, the second time reset-done is generated by a falling edge on P-DOWN/RST. If V<sub>CC3</sub> is continuously powered while P-DOWN/RST is low then only one resetdone flag needs to be cleared. See the timing diagrams for graphical detail.

### Memory Map

#### Memory Organization

The DS1862A features six separate memory tables that are internally organized into 4-word rows. The Lower Memory is addressed from 00h to 7Fh and contains alarm and warning thresholds, flags, masks, several control registers, password entry area (PE), and the table select byte. Table 01h primarily contains user EEPROM as well as several control bytes for various functions. Table 02h is strictly user EEPROM that is protected by a host password. Table 03h is strictly used for controlling the extinction ratio with an LUT. Table 04h is a multifunction space that contains internal calibration values for monitored channels, LUT index pointers, and miscellaneous control bytes. Table 05h is factory programmed and stores SCALE values for use with suggested external temperature sensors. Also, one byte in Table 05h controls the THRSET voltage source and is completely accessible without any password protection. See the Detailed Register Description section for a more complete detail of each byte's function, as well as Table 11 for read/write permissions for each byte. Many nonvolatile memory locations are actually SRAM-shadowed EEPROM, which are controlled by the SEEB bit in Table 04h, Byte B2h.

The DS1862A incorporates SRAM-shadowed EEP-ROM memory locations for key memory addresses that may be rewritten many times. By default the shadowed-EEPROM bit, SEEB, is not set and these locations act as ordinary EEPROM. By setting SEEB, these locations begin to function like SRAM cells, which allow an infinite number of write cycles without concern of wearing out the EEPROM. This also eliminates the requirement for the EEPROM write time, tWR. Because changes made with SEEB enabled do not affect the EEPROM, these changes are not retained through power cycles. The power-up value is the last value written with SEEB disabled. This function can be used to limit the number of EEPROM writes during calibration or to change the monitor thresholds periodically during normal operation helping to reduce the number of times EEPROM is written. The following information describes which locations are shadowed-EEPROM.





### Register Map

DS1862A

**DS1862A** 

### **Table 11. Permission Table**





\*Bit 0 of Address 01h can be written only if bit 0 of Byte DDh in Table 01h is set.

\*\* V<sub>CC2/3</sub> are in reserved locations.

DS1862A

**MAXIM** 



†Bit 6 and Bit 3 of Byte 6Eh are masked by Bit 6 and Bit 5 of Byte DDh in Table 01h, respectively.



**Note:** Byte DDh<6:5> of Table 01h enables bit 6 and bit 3 of Byte 6Eh in the lower memory.







DS1862A





### Detailed Register Description

#### **Conventions**

Name of Row

- Name of Byte ...................<Read/Write><Volatile><Power-On Value>
- Name of Byte ..................<Read/Write><Nonvolatile><Factory-Default Setting>
- Name of Byte .....................<Read/Write><Shadowed Nonvolatile><Factory-Default Setting>
- Name of Byte ..................<Read/Write><Status><Power-On Value>

#### Lower Memory

 $00h$ 

DS1862A

• USER EE ..........................<R-all/W-all><Shadowed Nonvolatile><00>

#### 01h

• Signal Condition...............<R-all/W-all><Volatile><00> Bit 0 can only be written if Table 01h, Byte DDh, bit <0> is high. Bits <2:1> control EN2 and EN1, respectively.

#### $02h \rightarrow 39h$

• Alarms and Warnings ......<R-all/W-Module><Shadowed Nonvolatile><Note\*> These registers set the 16-bit threshold level for corresponding monitor channels. \*Note: High alarm and warnings factory default to FFFFh, and low alarm shut warnings default to 0000h.

#### 3Ah, 3Bh

• USER EE ............................<R-all/W-all><Shadowed Nonvolatile><00>

 $46h \rightarrow 4Fh$ 

• USER SRAM.....................<R-all/W-all><Volatile><00>

 $50h \rightarrow 57h$ 

• Latched Flags .........................<R-all/clear-all><Volatile><00> These are latched flags for corresponding signals. Any flag is cleared by simply reading it.

 $58h \rightarrow 5Fh$ 

• Masks...............................<R-all/W-all><Volatile><00> These mask bits internally block the signals that drive the INTERRUPT pin. A low setting causes the corresponding monitor channel to drive the INTERRUPT pin.

 $60h \rightarrow 6Dh$ 

• Monitor Values ...................<R-all/W-all><Volatile><xxxx> These registers are internally updated with the monitor channel's digital result. They can be read as left-justified 16-bit values.

6Eh

• GCS1 ...............................<R-all/W-all><Volatile><xx> These are nonlatched flags, indicating the real-time digital state of a corresponding signal as well as control bits for particular functions.

/VI/IXI/VI



### DDh

• LO MEM 6Eh EN................< R-all/W-Module><Shadowed Nonvolatile><00> If bit 5 is high, then bit 3 of 6Eh is not masked. If bit 6 is high, then bit 6 of 6Eh is not masked. Bit 0 is the Lock\_Bit. If set, Lower Memory address 01h, bit 0 is writable.

### DEh

DS1862A

• AUX1/2 UNIT SEL ............< R-all/W-Module><Shadowed Nonvolatile><00> These two 4-bit values define what is being measured on AUX1MON and AUX2MON. MSB is AUX1MON unit select and LSB is AUX2MON unit select. See Table 5 for more details.

#### DFh

• USER EE ...........................<R-all/W-Module><Shadowed Nonvolatile><00>

 $FOh \rightarrow FFh$ 

• USER EE ..........................<R-all/W-Module><Nonvolatile><00>

### Table 02h

 $80h \rightarrow FFh$ 

• USER EE ..........................<R-all/W-Host><Nonvolatile><00>

### Table 03h

- $80h \rightarrow C.7h$ 
	- LUT ..................................<R-Module/W-Module><Nonvolatile><00> These registers control the output current on MODSET as a function of temperature.

### Table 04h

 $80h \rightarrow B8h$ 

81h



• TX-P SHIFT.......................<R-Module/W-Module><Shadowed Nonvolatile><0> This 4-bit value in <3:0> defines how many right-shifts TX-P (BMD) monitor channel receives. The MSB is bit 3.

82h



• AUX1 SHIFT .....................<R-Module/W-Module><Shadowed Nonvolatile><0> This 4-bit value in <3:0> defines how many right-shifts AUX1MON monitor channel receives. The MSB is bit 3.

83h

• AUX2 SHIFT .....................<R-Module/W-Module><Shadowed Nonvolatile><0> This 4-bit value in <7:4> defines how many right-shifts AUX2MON monitor channel receives. The MSB is bit 7.

84h

• APC REF COARSE............<R-Module/W-Module><Shadowed Nonvolatile><00> This 8-bit value sets the coarse APC current on BMD.

- 85h
	- APC REF FINE ...................< R-Module/W-Module><Shadowed Nonvolatile><00> This 2-bit value in <1:0> sets the fine APC current on BMD. The MSB is bit 1.

#### 86h

• LUT RANGE.....................<R-Module/W-Module><Shadowed Nonvolatile><00> This 3-bit register in <2:0> sets the current range on MODSET. The MSB is bit 2.

#### 87h

• Control Register 1 ............<R-Module/W-Module><Shadowed Nonvolatile><00>

Bit 0: Reserved.

Bit 1: SRC\_SINK\_B. If set, then BMD sources current; otherwise, BMD sinks current.

Bit 2: Reserved.

Bit 3: Reserved.

Bit 4: QT TX-P LO Mask. If set, then TX-P low does not have the ability to cause a safety fault.

Bit 5: QT HIGH BIAS Mask. If set, then HIGH BIAS does not have the ability to cause a safety fault.

Bit 6: QT TX-P HI Mask. If set, then TX-P high does not have the ability to cause a safety fault.

Bit 7: FETG\_POL. If set, then FETG asserts with a high logic level; otherwise, it asserts with a low logic level. 88h

• QT TX-P HI.............................<R-Module/W-Module><Shadowed Nonvolatile><FF> This is the TX-P quick-trip threshold setting that is used as a comparison to generate a TX-P high safety fault.

89h

• QT TX-P LO......................<R-Module/W-Module><Shadowed Nonvolatile><00> This is the TX-P quick-trip threshold setting that is used as a comparison to generate a TX-P low safety fault.

8Ah

• QT HIGH BIAS .................<R-Module/W-Module><Shadowed Nonvolatile><FF> This is the TX-P quick-trip threshold setting that is used as a comparison to generate a HIGH BIAS safety fault.

8Bh

• Control Register 2 ............ < R-Module/W-Module><Shadowed Nonvolatile><00>

Bit 0: Reserved.

- Bit 1: Reserved.
- Bit 2: Reserved.
- Bit 3: Reserved.
- Bit 4: TEMP\_INT/EXT. If set, then the LUT INDEX POINTER register is controlled by AUX2MON. Otherwise, the internal temperature sensor controls the LUT.
- Bit 5: Reserve\_EN. If set, then V<sub>CC2/3</sub> is actively updated in the monitor loop.

Bit 6: Reserved.

Bit 7: Reserved.

• VCC2/3 SCALE .................< R-Module/W-Module><Shadowed Nonvolatile><Factory Trimmed> This 16-bit register controls the scale value for the V<sub>CC2/3</sub> monitor channel.

DS1862A

92h



B0h

• LUT INDEX POINTER.......< R-Module/W-Module><Volatile><xx> This register controls the index pointer value for the LUT. It is automatically updated (in normal operating mode) and can be read or overwritten using the TEN and AEN bits.

**MAXIM** 

B1h

• LUT VALUE......................<R-Module/W-Module><Shadowed Nonvolatile><00> This register contains the fetched LUT value that drives the MODSET current. It can be read or overwritten to directly control the MODSET current (manual mode).

B2h

- LUT\_CONF.......................<R-Module/W-Module><Shadowed Nonvolatile><03>
- Bit 0: AEN. A high on AEN enables data placed in the LUT VALUE register to drive MODSET.
- Bit 1: TEN. A high on TEN enables the LUT INDEX POINTER to fetch data from the LUT.

Bit 2: SEEB. A high on SEEB disables EEPROM writes of Shadowed EEPROM locations.

- Bit 3: Reserved.
- Bit 4: Reserved.
- Bit 5: Reserved.
- Bit 6: Reserved.
- Bit 7: Reserved.

B4h

- DAC STATUS...................<R-Module/W-Module><Status><xx0xxx00b>
- Bit 0: Reserved.
- Bit 1: Reserved.
- Bit 2: QT HIGH BIAS Flag. This flag indicates that the current entering BIASSET is above the threshold.
- Bit 3: QT HIGH TX-P Flag. This flag indicates that TX-P is above the threshold.
- Bit 4: QT LOW TX-P Flag. This flag indicates that TX-P is below the threshold.
- Bit 5: Reserved.
- Bit 6: SHUTDOWN Flag. A high indicates that the DS1862A is in shutdown mode and that FETG is asserted.
- Bit 7: SAFETY Flag. A high indicates that a safety fault (quick trip) has occurred.

B8h

• MOD\_PW\_CHNG..............<R-never/W-Module><Shadowed Nonvolatile><00h> This is the 32-bit location that the DS1862A uses to compare with the PWE to grant module password access. A Read result is always <FFh>.

### Table 05h

80h

• DS60 SCALE........................< R-all/W-Factory><Nonvolatile><Factory Trimmed> This unique 16-bit value sets the SCALE register for use with a DS60 temperature sensor on AUX2MON.

82h

• LM50 SCALE.......................<R-all/W-Factory><Nonvolatile><Factory Trimmed> This unique 16-bit value sets the SCALE register for use with a LM50 temperature sensor on AUX2MON.

87h

• VTHRSET\_VALUE.................< R-all/W-all><Shadowed Nonvolatile><80> This 8-bit value sets the voltage on the signal conditioner voltage source, THRSET.

#### Security/Password Protection

The DS1862A features two separate and independent 32-bit passwords for important memory locations. The host password and the module password allow their own allocated memory locations to be locked to prevent write and/or read access. To enhance the security of the DS1862A, the password entry and setting bytes can never be read.

To gain access to host-protected or module-protected memory locations, the correct 32-bit value must be entered into the password entry bytes (PWE) in either a single 4-byte write, or 4 single-byte writes. To reprogram either password, simply enter the appropriate current password to gain memory access, write the new Host or module PW with one 4-byte write, and finally re-enter the new password into the PWE to regain memory access.

#### Power-Up Sequence

The DS1862A does require a particular power-up sequence to ensure proper functionality. V<sub>CC3</sub> should always be applied first or at the same time as V<sub>CC2</sub>. If this power-up sequence is not followed, then current can be sourced out of V<sub>CC2</sub> as if it was connected to V<sub>CC3</sub> with a resistor internal to the DS1862A. If V<sub>CC2</sub> is not used then it should be externally connected to V<sub>CC3</sub>.

#### Signal Conditioners— EN1 and EN2 and THRSET

#### **Signal Conditioners—EN1 and EN2**

The EN1 and EN2 output pins are controlled by the bits at address 01h, bits 2 and 1. The logic state of the pins is directly analogous to the logical state of the register. EN1 and EN2 automatically change to a high and low state, respectively, during power-down mode as described in the Power-Down Functionality section.

#### **Signal Conditioners—THRSET**

A programmable voltage source, THRSET, is also provided for use with signal conditioners. This source is programmable from 0 to 1V in 256 increments.

### I2C and Packet Error Checking (PEC) Information

The DS1862A supports  ${}^{12}$ C data transfers as well as data transfers with PEC. The slave address is unalterable and is set to A0h. The DS1862A, however, does have an additional dedicated pin, MOD-DESEL, which acts as an active-low chip select to enable communication. See the  $12C$  Serial Interface and the  $12C$  Operation Using Packet Error Checking sections for details.

#### Precision SCALE Register Settings for AUX2MON

The DS1862A features a factory-trimmed SCALE value for use with DS60 or LM50 temperature sensors. If external temperature measurement on AUX2MON is used with one of these two sensors, the 16-bit SCALE value can be read from Table 05h and written into the SCALE register in Table 04h, Byte 9Ch and 9Dh. This option allows for the most precise setting for SCALE without requiring additional trimming. Since the SCALE register value is precisely trimmed at the factory, the OFFSET register will always be a nonunique value and can simply be written into the OFFSET register. For the DS60, the value of EF0Ah in OFFSET completes the internal calibration. For the LM50, the value of F380h in OFFSET completes the internal calibration.

### I2C Serial Interface

#### I2C Definitions

The following terminology is commonly used to describe I 2C data transfers.

**Master device:** The master device controls the slave devices on the bus. The master device generates SCL clock pulses and START and STOP conditions.

**Slave devices:** Slave devices send and receive data at the master's request.

**Bus idle or not busy:** Time between STOP and START conditions when both SDA and SCL are inactive and in their logic-high states.

**START condition:** A START condition is generated by the master to initiate a new data transfer with a slave. Transitioning SDA from high to low while SCL remains high generates a START condition. See Figure 14 for applicable timing.

**STOP condition:** A STOP condition is generated by the master to end a data transfer with a slave. Transitioning SDA from low to high while SCL remains high generates a STOP condition. See Figure 14 for applicable timing.

**REPEATED START condition:** The master can use a REPEATED START condition at the end of one data transfer to indicate that it will immediately initiate a new data transfer following the current one. REPEATED STARTs are commonly used during read operations to identify a specific memory address to begin a data transfer. A REPEATED START condition is issued identically to a normal START condition. See Figure 14 for applicable timing.



**Bit write:** Transitions of SDA must occur during the low state of SCL. The data on SDA must remain valid and unchanged during the entire high pulse of SCL plus the setup and hold time requirements (Figure 14). Data is shifted into the device during the rising edge of the SCL.

**Bit read:** At the end of a write operation, the master must release the SDA bus line for the proper amount of setup time (Figure 14) before the next rising edge of SCL during a bit read. The device shifts out each bit of data on SDA at the falling edge of the previous SCL pulse and the data bit is valid at the rising edge of the current SCL pulse. Remember that the master generates all SCL clock pulses including when it is reading bits from the slave.

**Acknowledgement (ACK and NACK):** An Acknowledgement (ACK) or Not Acknowledge (NACK) is always the 9th bit transmitted during a byte transfer. The device receiving data (the master during a read or the slave during a write operation) performs an ACK by transmitting a zero during the 9th bit. A device performs a NACK by transmitting a one during the 9th bit. Timing (Figure 14) for the ACK and NACK is identical to all other bit writes. An ACK is the acknowledgment that the device is properly receiving data. A NACK is used to terminate a read sequence or as an indication that the device is not receiving data.

**Byte write:** A byte write consists of 8 bits of information transferred from the master to the slave (most significant bit first) plus a 1-bit acknowledgement from the slave to the master. The 8 bits transmitted by the master are done according to the bit write definition and the acknowledgement is read using the bit read definition.

**Byte read:** A byte read is an 8-bit information transfer from the slave to the master plus a 1-bit ACK or NACK from the master to the slave. The 8 bits of information that are transferred (most significant bit first) from the slave to the master are read by the master using the bit read definition, and the master transmits an ACK using the bit write definition to receive additional data bytes. The master must NACK the last byte read to terminate communication so the slave returns control of SDA to the master.

**Slave address byte:** Each slave on the I<sup>2</sup>C bus responds to a slave addressing byte sent immediately following a START condition. The slave address byte contains the slave address in the most significant 7 bits and the R $\overline{W}$  bit in the least significant bit.

The DS1862A's slave address is 1010000Xb. The MOD-DESEL pin is used as a chip select, and allows the device to respond or ignore I2C communication that has A0h as the device address. By writing the correct slave address with  $R/\sqrt{W} = 0$ , the master indicates it will write data to the slave. If  $R/\overline{W}$  = 1, the master will read data from the slave. If an incorrect slave address is written, the DS1862A assumes the master is communicating with another I2C device and ignores the communications until the next START condition is sent.

**Memory address:** During an I<sup>2</sup>C write operation, the master must transmit a memory address to identify the memory location where the slave is to store the data.



Figure 14. I <sup>2</sup>C Timing Diagram

The memory address is always the second byte transmitted during a write operation following the slave address byte.

#### I2C Communication

**Writing a single byte to a slave:** The master must generate a START condition, write the slave address byte ( $\overline{R/W}$  = 0), write the memory address, write the byte of data, and generate a STOP condition. Remember the master must read the slave's acknowledgement during all byte write operations.

**Writing multiple bytes to a slave:** To write multiple bytes to a slave, the master generates a START condition, writes the slave address byte  $(R/\overline{W} = 0)$ , writes the memory address, writes up to 4 data bytes, and generates a STOP condition.

The DS1862A is capable of writing 1 to 4 bytes (referred to as one row or page) with a single write transaction. This is internally controlled by an address counter that allows data to be written to consecutive addresses without transmitting a memory address before each data byte is sent. The address counter limits the write to one row of the memory map. Attempts to write to additional memory rows without sending a STOP condition between rows results in the address counter wrapping around to the beginning address of the present row.

To prevent address wrapping from occurring, the master must send a STOP condition at the end of the row, and then wait for the bus free or EEPROM write time to elapse. Then the master can generate a new START condition, and write the slave address byte ( $\overline{R/W} = 0$ ) and the first memory address of the next memory row before continuing to write data.

**Acknowledge polling:** Any time EEPROM is written, the DS1862A requires the EEPROM write time  $(t_W)$  after the STOP condition to write the contents of the row to EEPROM. During the EEPROM write time, the DS1862A does not acknowledge its slave address because it is busy. It is possible to take advantage of this phenomenon by repeatedly addressing the DS1862A, which allows the next row to be written as soon as the DS1862A is ready to receive the data. The alternative to acknowledge polling is to wait for the maximum period of tW to elapse before attempting to write again to the DS1862A.

**EEPROM write cycles:** When EEPROM writes occur, the DS1862A writes the whole EEPROM memory 4-byte row even if only a single byte on the row was modified. Writes that do not modify all 4 bytes on the row are allowed and do not corrupt the remaining bytes of memory on the same row. Because the whole row is written, bytes on the row that were not modified during the transaction are still subject to a write cycle. This can result in a whole row being worn out over time by writing a single byte repeatedly. Writing a row one byte at a time wears out the EEPROM four times faster than writing the entire row at once. The DS1862A's EEPROM write cycles are specified in the Nonvolatile Memory Characteristics table.

**Reading a single byte from a slave:** Unlike the write operation that uses the memory address byte to define where the data is to be written, the read operation occurs at the present value of the memory address counter. To read a single byte from the slave at the location currently in the address counter, the master generates a START condition, writes the slave address byte with  $R/W = 1$ , reads the data byte with a NACK to indicate the end of the transfer, and generates a STOP condition.

**Manipulating the address counter for reads:** A dummy write cycle can be used to force the address counter to a particular value. To do this the master generates a START condition, writes the slave address byte ( $\overline{R/W}$  = 0), writes the memory address where it desires to read, generates a REPEATED START condition, writes the slave address byte  $(R/\overline{W} = 1)$ , reads data with ACK or NACK as applicable, and generates a STOP condition.

See Figure 15 for a read example using the REPEATED START condition to specify the starting memory location.

**Reading multiple bytes from a slave:** The read operation can be used to read multiple bytes with a single transfer. When reading bytes from the slave, the master simply ACKs the data byte if it desires to read another byte before terminating the transaction. After the master reads the last byte it NACKs to indicate the end of the transfer and generates a STOP condition. This can be done with or without modifying the address counter's location before the read cycle. If the address counter reaches the last physical address, the internal index pointer loops back to the first memory location in a given memory table. For example, if address FFh in Table 02h is read, the next byte of data to be returned to the master is address 80h in Table 02h, not 00h in lower memory.



Figure 15. I <sup>2</sup>C Communications Examples

### <sup>I</sup>2C Operation Using Packet Error Checking

### Read Operation with Packet Error Checking

Packet error checking during reads is supported by the DS1862A. Information is transferred form the DS1862A in much the same way as conventional I2C protocol, however, an extra CRC field is added and checked. The master still begins by sending the device address (A0h for DS1862A), then the index pointer to the memory address of interest. The next byte transferred, however, is the value of the intended number of bytes to be read. The calculation of the CRC-8 includes and requires the explicit starting memory address to be included as the second transferred byte (dummy write byte). Next, the slave transfers the data back as the master acknowledges. Only 1 to 128 bytes can be sequentially read during one transmission while using PEC. After the master reads the intended number of bytes, the CRC-8 value is transmitted by the DS1862A.

The master ends the communication with a NACK and a STOP. See Figure 16 for a graphical representation. The CRC-8 is calculated starting with the MSB of the memory address pointer, number of bytes to read, and the read data. The master can then verify the CRC-8 value and reject the read data if the CRC-8 value does not correspond to the received CRC value. The CRC-8 must be calculated by using the following polynomial for both reads and writes:

$$
C(x) = X^8 + X^2 + X + 1
$$

#### Write Operation with Packet Error Checking

Packet error checking during writes is also supported by the DS1862A. Information is written to the DS1862A in much the same way as conventional  ${}^{12}C$  protocol, however, an extra CRC field is added and checked. The master still begins by sending the device address, then the index pointer to the memory address of interest. The next byte, however, is the value of the intended number of bytes to be written. The calculation of the



DS1862A

**DS1862A** 

CRC-8 includes and requires the explicit starting memory address to be included as the second transferred byte. Next, the master transfers the data as the DS1862A acknowledges. Only 4 bytes can be sequentially written during one transmission while using PEC. After the master writes the intended number of bytes, the CRC-8 value should be transmitted. Following the CRC-8 byte, the master should transmit the CAB byte (CRC Add-on Byte). At this point, the DS1862A sends an ACK if the CRC-8 matches its internal calculated value or a NACK if not. Finally, the master should end the communication and send a STOP. See Figure 16 for a graphical representation. The CRC-8 is calculated starting with the MSB of the memory address pointer, number of bytes to be written, and the written data. The master can then poll the last ACK or NACK for successful transfer of written data.

For more information on I2C PEC communications, refer to the XFP and/or SMBus 2.0 standard.

### Applications Information

#### Calibrating APC and Extinction Ratio

Before calibrating, the APC register should be set to a low value to ensure the laser's maximum power level is not exceeded before the power level is calibrated. Additionally, the ER should be set to a minimum value to ensure that a data test pattern does not cause the laser to shut off. Once the APC and ER registers are at minimal values, enable a data pattern and calibrate the average power level.

#### **Calibrating the Average Power Level**

While sending data through the laser diode, increase the value in the APC register until the light output matches the desired average power level. The average power level is the arithmetic average of the '1' and '0' power levels.



Figure 16. I <sup>2</sup>C PEC Communications Examples

#### Power-Supply Decoupling

To achieve best results, it is recommended that the power supply is decoupled with a 0.01µF or a 0.1µF capacitor. Use high-quality, ceramic, surface-mount capacitors, and mount the capacitors as close as possible to the  $V_{CC2}/V_{CC3}$  and GND pins to minimize lead inductance.

### SDA and SCL Pullup Resistors

SDA is an open-collector bidirectional data pin on the DS1862A that requires a pullup resistor to realize high logic levels. Either an open-collector output with a pullup resistor or a push-pull output driver can be utilized for the SCL input. Pullup resistor values should be chosen to ensure that the rise and fall times listed in the  $I^2C$  AC Electrical Characteristics are within specification.



**MAXIM** 

## Chip Information

Package Information

For the latest package outline information and land patterns, go to **www.maxim-ic.com/packages**.



TRANSISTOR COUNT: 75,457

SUBSTRATE CONNECTED TO GROUND

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

**42** \_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 2008 Maxim Integrated Products Maxim is a registered trademark of Maxim Integrated Products, Inc.