

# 5 V CATV Line Driver Fine Step Output Power Control

# AD8325

#### FEATURES

Supports DOCSIS Standard for Reverse Path Transmission Gain Programmable in 0.75 dB Steps Over a 59.45 dB Range

Low Distortion at 61 dBmV Output -57 dBc SFDR at 21 MHz -55 dBc SFDR at 42 MHz Output Noise Level -48 dBmV in 160 kHz Maintains 75 Ω Output Impedance Transmit Enable and Transmit Disable Modes Upper Bandwidth: 100 MHz (Full Gain Range) 5 V Supply Operation Supports SPI Interfaces

#### **APPLICATIONS**

Gain-Programmable Line Driver DOCSIS High-Speed Data Modems Interactive Cable Set-Top Boxes PC Plug-in Cable Modems General-Purpose Digitally Controlled Variable Gain Block

#### **GENERAL DESCRIPTION**

The AD8325 is a low-cost, digitally controlled, variable gain amplifier optimized for coaxial line driving applications such as cable modems that are designed to the MCNS-DOCSIS upstream standard. An 8-bit serial word determines the desired output gain over a 59.45 dB range resulting in gain changes of 0.7526 dB/LSB.

The AD8325 comprises a digitally controlled variable attenuator of 0 dB to -59.45 dB, which is preceded by a low noise, fixed gain buffer and is followed by a low distortion high power amplifier. The AD8325 accepts a differential or single-ended input signal. The output is specified for driving a 75  $\Omega$  load, such as coaxial cable.

Distortion performance of -57 dBc is achieved with an output level up to 61 dBmV at 21 MHz bandwidth. A key performance and cost advantage of the AD8325 results from the ability to maintain a constant 75  $\Omega$  output impedance during Transmit Enable and Transmit Disable conditions. In addition, this device has a sleep mode function that reduces the quiescent current to 4 mA.

The AD8325 is packaged in a low-cost 28-lead TSSOP, operates from a single 5 V supply, and has an operational temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C.

#### FUNCTIONAL BLOCK DIAGRAM





Figure 1. Worst Harmonic Distortion vs. Gain Control

#### REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/461-3113 © 2005 Analog Devices, Inc. All rights reserved.

Parameter

Conditions

**AD8325—SPECIFICATIONS** ( $T_A = 25^{\circ}C$ ,  $V_S = 5 V$ ,  $R_L = 75 \Omega$ ,  $V_{IN}$  (differential) = 31 dBmV,  $V_{OUT}$  measured through a 1:1 transformer<sup>1</sup> with an insertion loss of 0.5 dB @ 10 MHz unless otherwise noted.)

Min

Typ

INPUT CHARACTERISTICS Output = 61 dBmV, Max Gain dBmV Specified AC Voltage 31 Noise Figure Max Gain, f = 10 MHz13.8 dB Single-Ended Input 800 Input Resistance Ω Ω **Differential Input** 1600 pF Input Capacitance 2 GAIN CONTROL INTERFACE 60.45 Gain Range 58.45 59.45 dB Gain Code = 79 Dec Maximum Gain 29.2 30.0 30.8 dB Gain Code = 0 Dec -30.25 -29.45 Minimum Gain -28.65dB dB/LSB Gain Scaling Factor 0.7526 OUTPUT CHARACTERISTICS Bandwidth (-3 dB) All Gain Codes 100 MHz Bandwidth Roll-Off f = 65 MHz1.6 dB Bandwidth Peaking f = 65 MHz0 dB dBmV in Output Noise Spectral Density Max Gain, f = 10 MHz -33 160 kHz Min Gain, f = 10 MHz-48dBmV in 160 kHz Transmit Disable Mode, f = 10 MHz -68 dBmV in 160 kHz 1 dB Compression Point Max Gain, f = 10 MHz 18.5 dBm Differential Output Impedance Transmit Enable and Transmit Disable Modes  $75 \pm 20\%$ Ω **OVERALL PERFORMANCE** Second Order Harmonic Distortion f = 21 MHz, V<sub>OUT</sub> = 61 dBmV @ Max Gain -70dBc f = 42 MHz, V<sub>OUT</sub> = 61 dBmV @ Max Gain -67 dBc f = 65 MHz,  $V_{OUT}$  = 61 dBmV  $\hat{a}$  Max Gain -60dBc Third Order Harmonic Distortion f = 21 MHz,  $V_{OUT}$  = 61 dBmV @ Max Gain -57 dBc f = 42 MHz, V<sub>OUT</sub> = 61 dBmV @ Max Gain -55 dBc f = 65 MHz,  $V_{OUT}$  = 61 dBmV @ Max Gain -54 dBc Adjacent Channel Width = Transmit Channel Adjacent Channel Power -53.8 dBc Width = 160  $K_{SYM/SEC}$ Gain Linearity Error f = 10 MHz, Code to Code  $\pm 0.3$ dB Output Settling Due to Gain Change  $(T_{GS})$ Min to Max Gain 60 ns Due to Input Change Max Gain,  $V_{IN} = 31 \text{ dBmV}$ 30 ns Isolation in Transmit Disable Mode Max Gain, TXEN = 0 V, f = 42 MHz, -33 dBc  $V_{IN} = 31 \text{ dBmV}$ POWER CONTROL Transmit Enable Settling Time  $(T_{ON})$ Max Gain,  $V_{IN} = 0 V$ 300 ns Transmit Disable Settling Time (T<sub>OFF</sub>) Max Gain,  $V_{IN} = 0 V$ 40 ns Between Burst Transients<sup>2</sup> Equivalent Output = 31 dBmV 3 mV p-p Equivalent Output = 61 dBmV 50 mV p-p POWER SUPPLY **Operating Range** 4.75 5 5.25 V Quiescent Current Transmit Enable Mode (TXEN = 1) 123 133 140 mA Transmit Disable Mode (TXEN = 0) 30 35 10 mA Sleep Mode 2 4 7 mА **OPERATING TEMPERATURE** -40°C +85RANGE

#### NOTES

<sup>1</sup>TOKO 617DB-A0070 used for above specifications. MACOM ETC-1-IT-15 can be substituted.

<sup>2</sup>Between Burst Transients measured at the output of a 42 MHz diplexer.

Specifications subject to change without notice.

Unit

Max

## LOGIC INPUTS (TTL/CMOS-Compatible Logic) (DATEN, CLK, SDATA, TXEN, SLEEP, V<sub>CC</sub> = 5 V: Full Temperature Range)

| Parameter                                              | Min  | Тур | Max  | Unit |
|--------------------------------------------------------|------|-----|------|------|
| Logic "1" Voltage                                      | 2.1  |     | 5.0  | V    |
| Logic "0" Voltage                                      | 0    |     | 0.8  | V    |
| Logic "1" Current ( $V_{INH}$ = 5 V) CLK, SDATA, DATEN | 0    |     | 20   | nA   |
| Logic "0" Current ( $V_{INL} = 0$ V) CLK, SDATA, DATEN | -600 |     | -100 | nA   |
| Logic "1" Current ( $V_{INH} = 5 V$ ) TXEN             | 50   |     | 190  | μA   |
| Logic "0" Current ( $V_{INL} = 0$ V) TXEN              | -250 |     | -30  | μA   |
| Logic "1" Current ( $V_{INH} = 5 \text{ V}$ ) SLEEP    | 50   |     | 190  | μA   |
| Logic "0" Current ( $V_{INL} = 0 V$ ) SLEEP            | -250 |     | -30  | μA   |

### **TIMING REQUIREMENTS** (Full Temperature Range, $V_{CC} = 5 V$ , $T_R = T_F = 4 \text{ ns}$ , $f_{CLK} = 8 \text{ MHz}$ unless otherwise noted.)

| Parameter                                                                                              | Min  | Тур | Max | Unit |
|--------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| Clock Pulsewidth (T <sub>WH</sub> )                                                                    | 16.0 |     |     | ns   |
| Clock Period (T <sub>C</sub> )                                                                         | 32.0 |     |     | ns   |
| Setup Time SDATA vs. Clock (T <sub>DS</sub> )                                                          | 5.0  |     |     | ns   |
| Setup Time $\overline{\text{DATEN}}$ vs. Clock (T <sub>ES</sub> )                                      | 15.0 |     |     | ns   |
| Hold Time SDATA vs. Clock (T <sub>DH</sub> )                                                           | 5.0  |     |     | ns   |
| Hold Time $\overline{\text{DATEN}}$ vs. Clock (T <sub>EH</sub> )                                       | 3.0  |     |     | ns   |
| Input Rise and Fall Times, SDATA, $\overline{\text{DATEN}}$ , Clock (T <sub>R</sub> , T <sub>F</sub> ) |      |     | 10  | ns   |



Figure 2. Serial Interface Timing



Figure 3. SDATA Timing

#### **ABSOLUTE MAXIMUM RATINGS\***

| Supply Voltage +V <sub>s</sub>               |
|----------------------------------------------|
| Pins 5, 9, 10, 19, 20, 23, 27 6 V            |
| Input Voltages                               |
| Pins 25, 26 $\pm 0.5 V$                      |
| Pins 1, 2, 3, 6, 70.8 V to +5.5 V            |
| Internal Power Dissipation                   |
| TSSOP 0.9 W                                  |
| Operating Temperature Range40°C to +85°C     |
| Storage Temperature Range                    |
| Lead Temperature, Soldering 60 seconds 300°C |

\*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### PIN CONFIGURATION

| DATEN 1 ● 28 GND   SDATA 2 27 V <sub>CC</sub> CLK 3 28 V <sub>IN</sub> -   GND 4 25 V <sub>IN</sub> -   GND 4 28 GND   V <sub>CC</sub> 5 24 GND   SLEEP 7 70P VIEW 22 GND   GND 8 (Not to Scale) 21 BYP   V <sub>CC</sub> 9 20 V <sub>CC</sub> 19 V <sub>CC</sub> GND 11 18 GND 17 GND   GND 11 16 GND 10 10 0.07 |                                                                                                 |                          |          |                                                                |                                                                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------|----------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| 001-14 15 001+                                                                                                                                                                                                                                                                                                    | SDATA<br>CLK<br>GND<br>V <sub>CC</sub><br>TXEN<br>SLEEP<br>GND<br>V <sub>CC</sub><br>QND<br>GND | 2 3 4 5 6 7 8 9 10 11 12 | TOP VIEW | 27<br>26<br>25<br>24<br>23<br>22<br>21<br>20<br>19<br>18<br>17 | V <sub>CC</sub><br>V <sub>IN-</sub><br>GND<br>V <sub>CC</sub><br>GND<br>BYP<br>V <sub>CC</sub><br>GND<br>GND |

#### **ORDERING GUIDE**

| Model                                                                                                 | Temperature Range                                                    | Package Description                                                                  | $\theta_{JA}$                                                                                    | Package Option                   |
|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------|
| AD8325ARU<br>AD8325ARU-REEL<br>AD8325ARUZ <sup>2</sup><br>AD8325ARUZ-REEL <sup>2</sup><br>AD8325-EVAL | -40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C | 28-Lead TSSOP<br>28-Lead TSSOP<br>28-Lead TSSOP<br>28-Lead TSSOP<br>Evaluation Board | 67.7°C/W <sup>1</sup><br>67.7°C/W <sup>1</sup><br>67.7°C/W <sup>1</sup><br>67.7°C/W <sup>1</sup> | RU-28<br>RU-28<br>RU-28<br>RU-28 |

<sup>1</sup>Thermal Resistance measured on SEMI standard 4-layer board.

 $^{2}Z = Pb$ -free part.

#### CAUTION \_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8325 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



#### PIN FUNCTION DESCRIPTIONS

| Pin No.                                        | Mnemonic   | Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                              | DATEN      | Data Enable Low Input. This port controls the 8-bit parallel data latch and shift register. A Logic 0-to-1 transition transfers the latched data to the attenuator core (updates the gain) and simulta-<br>neously inhibits serial data transfer into the register. A 1-to-0 transition inhibits the data latch (holds the previous gain state) and simultaneously enables the register for serial data load. |
| 2                                              | SDATA      | Serial Data Input. This digital input allows for an 8-bit serial (gain) word to be loaded into the internal register with the MSB (Most Significant Bit) first.                                                                                                                                                                                                                                               |
| 3                                              | CLK        | Clock Input. The clock port controls the serial attenuator data transfer rate to the 8-bit master-<br>slave register. A Logic 0-to-1 transition latches the data bit and a 1-to-0 transfers the data bit to<br>the slave. This requires the input serial data word to be valid at or before this clock transition.                                                                                            |
| 4, 8, 11, 12,<br>13, 16, 17, 18,<br>22, 24, 28 | GND        | Common External Ground Reference.                                                                                                                                                                                                                                                                                                                                                                             |
| 5, 9, 10, 19,<br>20, 23, 27                    | $V_{CC}$   | Common Positive External Supply Voltage. A 0.1 µF capacitor must decouple each pin.                                                                                                                                                                                                                                                                                                                           |
| 6                                              | TXEN       | Logic "0" disables transmission. Logic "1" enables transmission.                                                                                                                                                                                                                                                                                                                                              |
| 7                                              | SLEEP      | Low Power Sleep Mode. Logic 0 enables Sleep mode, where $Z_{OUT}$ goes to 400 $\Omega$ and supply current is reduced to 4 mA. Logic 1 enables normal operation.                                                                                                                                                                                                                                               |
| 14                                             | OUT-       | Negative Output Signal.                                                                                                                                                                                                                                                                                                                                                                                       |
| 15                                             | OUT+       | Positive Output Signal.                                                                                                                                                                                                                                                                                                                                                                                       |
| 21                                             | BYP        | Internal Bypass. This pin must be externally ac-coupled (0.1 µF cap).                                                                                                                                                                                                                                                                                                                                         |
| 25                                             | $V_{IN^+}$ | Noninverting Input. DC-biased to approximately $V_{CC}/2$ . Should be ac-coupled with a 0.1 $\mu$ F capacitor.                                                                                                                                                                                                                                                                                                |
| 26                                             | $V_{IN-}$  | Inverting Input. DC-biased to approximately $V_{CC}/2$ . Should be ac-coupled with a 0.1 $\mu$ F capacitor.                                                                                                                                                                                                                                                                                                   |

### **Typical Performance Characteristics-AD8325**



TPC 1. Basic Test Circuit



TPC 2. Gain Error vs. Gain Control



TPC 3. AC Response



TPC 4. AC Response for Various Cap Loads



TPC 5. Output Referred Noise vs. Gain Control



TPC 6. Isolation in Transmit Disable Mode vs. Frequency



TPC 7. Second Order Harmonic Distortion vs. Frequency for Various Output Levels



*TPC 8. Third Order Harmonic Distortion vs. Frequency for Various Output Levels* 



TPC 9. Harmonic Distortion vs. Gain Control



TPC 10. Input Impedance vs. Frequency



TPC 11. Output Impedance vs. Frequency



TPC 12. Adjacent Channel Power

#### APPLICATIONS

#### **General Application**

The AD8325 is primarily intended for use as the upstream power amplifier (PA) in DOCSIS (Data Over Cable Service Interface Specifications) certified cable modems and CATV set-top boxes. Upstream data is modulated in QPSK or QAM format, and done with DSP or a dedicated QPSK/QAM modulator. The amplifier receives its input signal from the OPSK/OAM modulator or from a DAC. In either case the signal must be low-pass filtered before being applied to the amplifier. Because the distance from the cable modem to the central office will vary with each subscriber, the AD8325 must be capable of varying its output power by applying gain or attenuation to ensure that all signals arriving at the central office are of the same amplitude. The upstream signal path contains components such as a transformer and diplexer that will result in some amount of power loss. Therefore, the amplifier must be capable of providing enough power into a 75  $\Omega$  load to overcome these losses without sacrificing the integrity of the output signal.

#### **Operational Description**

The AD8325 is composed of four analog functions in the powerup or forward mode. The input amplifier (preamp) can be used single-endedly or differentially. If the input is used in the differential configuration, it is imperative that the input signals are 180 degrees out of phase and of equal amplitudes. This will ensure proper gain accuracy and harmonic performance. The preamp stage drives a vernier stage that provides the fine tune gain adjustment. The 0.7526 dB step resolution is implemented in the vernier stage and provides a total of approximately 5.25 dB of attenuation. After the vernier stage, a DAC provides the bulk of the AD8325's attenuation (9 bits or 54 dB). The signals in the preamp and vernier gain blocks are differential to improve the PSRR and linearity. A differential current is fed from the DAC into the output stage, which amplifies these currents to the appropriate levels necessary to drive a 75  $\Omega$  load. The output stage utilizes negative feedback to implement a differential 75  $\Omega$  output impedance. This eliminates the need for external matching resistors needed in typical video (or video filter) termination requirements.

#### SPI Programming and Gain Adjustment

Gain programming of the AD8325 is accomplished using a serial peripheral interface (SPI) and three digital control lines, DATEN, SDATA, and CLK. To change the gain, eight bits of data are streamed into the serial shift register through the SDATA port. The SDATA load sequence begins with a falling edge on the DATEN pin, thus activating the CLK line. With the CLK line activated, data on the SDATA line is clocked into the serial shift register Most Significant Bit (MSB) first, on the rising edge of each CLK pulse. Because only a 7-bit shift register is used, the MSB of the 8-bit word is a "don't care" bit and is shifted out of the register on the eighth clock pulse. A rising edge on the  $\overline{\text{DATEN}}$  line latches the contents of the shift register into the attenuator core resulting in a well controlled change in the output signal level. The serial interface timing for the AD8325 is shown in Figures 2 and 3. The programmable gain range of the AD8325 is -29.45 dB to +30 dB and scales 0.7526 dB per least significant bit (LSB). Because the AD8325 was characterized

with a transformer, the stated gain values already take into account the losses associated with the transformer.

The gain transfer function is as follows:

 $A_V = 30.0 \ dB - (0.7526 \ dB \times (79 - CODE)) \text{ for } 0 \le CODE \le 79$ 

where  $A_V$  is the gain in dB and CODE is the decimal equivalent of the 8-bit word.

Valid gain codes are from 0 to 79. Figure 4 shows the gain characteristics of the AD8325 for all possible values in an 8-bit word. Note that maximum gain is achieved at Code 79. From Code 80 through 127, the 5.25 dB of attenuation from the vernier stage is being applied over every eight codes, resulting in the sawtooth characteristic at the top of the gain range. Because the eighth bit is a "don't care" bit, the characteristic for codes 0 through 127 repeats from Codes 128 through 255.



Figure 4. Gain vs. Gain Code



The V<sub>IN+</sub> and V<sub>IN-</sub> inputs have a dc bias level of approximately V<sub>CC</sub>/2, therefore the input signal should be ac-coupled. The differential input impedance is approximately 1600  $\Omega$  while the single-ended input impedance is 800  $\Omega$ . If the AD8325 is being operated in a single-ended input configuration with a desired input impedance of 75  $\Omega$ , the V<sub>IN+</sub> and V<sub>IN-</sub> inputs should be terminated as shown in Figure 5. If an input impedance other than 75  $\Omega$  is desired, the values of R1 and R2 in Figure 5 can be calculated using the following equations:

$$Z_{IN} = R1 \|800$$
$$R2 = Z_{IN} \|R1$$



Figure 5. Single-Ended Input Termination

#### Output Bias, Impedance, and Termination

The differential output pins  $V_{OUT+}$  and  $V_{OUT-}$  are also biased to a dc level of approximately  $V_{CC}/2$ . Therefore, the outputs should be ac-coupled before being applied to the load. This is accomplished with a 1:1 transformer as seen in the typical applications circuit of Figure 6. The transformer also converts the output signal from differential to single-ended, while maintaining a proper impedance match to the line. The differential output impedance of the AD8325 is internally maintained at 75  $\Omega$ , regardless of whether the amplifier is in transmit enable mode (TXEN = 1) or transmit disable mode (TXEN = 0). If the output signal is being evaluated on standard 50  $\Omega$  test equipment, a 75  $\Omega$  to 50  $\Omega$  pad must be used to provide the test circuit with the correct impedance match.

### Power Supply Decoupling, Grounding, and Layout Considerations

Careful attention to printed circuit board layout details will prevent problems due to associated board parasitics. Proper RF design techniques are mandatory. The 5 V supply power should be delivered to each of the V<sub>CC</sub> pins via a low impedance power bus to ensure that each pin is at the same potential. The power bus should be decoupled to ground with a 10 µF tantalum capacitor located in close proximity to the AD8325. In addition to the 10  $\mu F$  capacitor, each  $V_{CC}$  pin should be individually decoupled to ground with a 0.1 µF ceramic chip capacitor located as close to the pin as possible. The pin labeled BYP (Pin 21) should also be decoupled with a 0.1 µF capacitor. The PCB should have a lowimpedance ground plane covering all unused portions of the component side of the board, except in the area of the input and output traces (see Figure 10). It is important that all of the AD8325's ground pins are connected to the ground plane to ensure proper grounding of all internal nodes. The differential

input and output traces should be kept as short and symmetrical as possible. In addition, the input and output traces should be kept far apart in order to minimize coupling (crosstalk) through the board. Following these guidelines will improve the overall performance of the AD8325 in all applications.

#### Initial Power-Up

When the 5 V supply is first applied to the  $V_{CC}$  pins of the AD8325, the gain setting of the amplifier is indeterminate. Therefore, as power is first applied to the amplifier, the TXEN pin should be held low (Logic 0) thus preventing forward signal transmission. After power has been applied to the amplifier, the gain can be set to the desired level by following the procedure in the SPI Programming and Gain Adjustment section. The TXEN pin can then be brought from Logic 0 to 1, enabling forward signal transmission at the desired gain level.

#### **Between Burst Operation**

The asynchronous TXEN pin is used to place the AD8325 into "Between Burst" mode while maintaining a differential output impedance of 75  $\Omega$ . Applying a Logic 0 to the TXEN pin activates the on-chip reverse amplifier, providing a 74% reduction in consumed power. The supply current is reduced from approximately 133 mA to approximately 35 mA. In this mode of operation, between burst noise is minimized and the amplifier can no longer transmit in the upstream direction. In addition to the TXEN pin, the AD8325 also incorporates an asynchronous SLEEP pin, which may be used to place the amplifier in a high output impedance state and further reduce the supply current to approximately 4 mA. Applying a Logic 0 to the SLEEP pin places the amplifier into SLEEP mode. Transitioning into or out of SLEEP mode will result in a transient voltage at the output of the amplifier. Therefore, use only the TXEN pin for DOCSIS compliant "Between Burst" operation.



Figure 6. Typical Applications Circuit

#### Distortion, Adjacent Channel Power, and DOCSIS

In order to deliver 58 dBmV of high fidelity output power required by DOCSIS, the PA should be able to deliver about 61 dBmV in order to make up for losses associated with the transformer and diplexer. TPC 7 and TPC 8 show the AD8325 second and third harmonic distortion performance versus fundamental frequency for various output power levels. These figures are useful for determining the inband harmonic levels from 5 MHz to 65 MHz. Harmonics higher in frequency will be sharply attenuated by the low-pass filter function of the diplexer. Another measure of signal integrity is adjacent channel power or ACP. DOCSIS section 4.2.9.1.1 states, "Spurious emissions from a transmitted carrier may occur in an adjacent channel that could be occupied by a carrier of the same or different symbol rates." TPC 12 shows the measured ACP for a 16 QAM, 61 dBmV signal, taken at the output of the AD8325 evaluation board (see Figure 12 for evaluation board schematic). The transmit channel width and adjacent channel width in TPC 12 correspond to symbol rates of 160  $K_{SYM/SEC}$ . Table I shows the ACP results for the AD8325 for all conditions in DOCSIS Table 4-7 "Adjacent Channel Spurious Emissions."

#### **Evaluation Board Features and Operation**

The AD8325 evaluation board (Part # AD8325-EVAL) and control software can be used to control the AD8325 upstream cable driver via the parallel port of a PC. A standard printer cable connected between the parallel port and the evaluation board is used to feed all the necessary data to the AD8325 by means of the Windows-based, Microsoft Visual Basic control software. This package provides a means of evaluating the amplifier by providing a convenient way to program the gain/ attenuation as well as offering easy control of the amplifiers' asynchronous TXEN and SLEEP pins. With this evaluation kit the AD8325 can be evaluated with either a single-ended or differential input configuration. The amplifier can also be evaluated with or without the PULSE diplexer in the output signal path. To remove the diplexer from the signal path, leave R6 and R8 open and install a 0  $\Omega$  chip resistor at R7. A schematic of the evaluation board is provided in Figure 12.

| Table I. ACP Performance for All DOCSIS Condition | ns (All Values in dBc) |
|---------------------------------------------------|------------------------|
|---------------------------------------------------|------------------------|

| TRANSMIT                  | ADJACENT CHANNEL SYMBOL RATE |                          |                          |                           |                           |  |
|---------------------------|------------------------------|--------------------------|--------------------------|---------------------------|---------------------------|--|
| SYMBOL<br>RATE            | 160 K <sub>SYM/SEC</sub>     | 320 K <sub>SYM/SEC</sub> | 640 K <sub>SYM/SEC</sub> | 1280 K <sub>SYM/SEC</sub> | 2560 K <sub>SYM/SEC</sub> |  |
| 160 K <sub>SYM/SEC</sub>  | -53.8                        | -55.6                    | -61.1                    | -67.0                     | -66.7                     |  |
| 320 K <sub>SYM/SEC</sub>  | -53.1                        | -53.8                    | -56.0                    | -61.5                     | -67.6                     |  |
| 640 K <sub>SYM/SEC</sub>  | -54.3                        | -53.2                    | -54.0                    | -56.3                     | -62.0                     |  |
| 1280 K <sub>SYM/SEC</sub> | -56.3                        | -54.3                    | -53.4                    | -54.1                     | -56.3                     |  |
| 2560 K <sub>SYM/SEC</sub> | -58.5                        | -56.2                    | -54.4                    | -53.5                     | -54.1                     |  |

#### Noise and DOCSIS

At minimum gain, the AD8325's output noise spectral density is 10 nV/ $\sqrt{\text{Hz}}$  measured at 10 MHz. DOCSIS Table 4-8, "Spurious Emissions in 5 MHz to 42 MHz," specifies the output noise for various symbol rates. The calculated noise power in dBmV for 160 K<sub>SYM/SECOND</sub> is:

$$\left(20\log\left(\sqrt{\left(\frac{10 \ nV}{\sqrt{Hz}}\right)^2 \times 160 \ kHz}\right)\right) + 60 = -48 \ dBmV$$

Comparing the computed noise power of -48 dBmV to the 8 dBmV signal yields -56 dBc, which meets the required level of -53 dBc set forth in DOCSIS Table 4-8. As the AD8325's gain is increased from this minimum value, the output signal increases at a faster rate than the noise, resulting in a signal to noise ratio that improves with gain. In transmit disable mode, the output noise spectral density computed over 160 K<sub>SYM/SECOND</sub> is 1.0 nV/ $\sqrt{\text{Hz}}$  or -68 dBmV.

#### **Overshoot on PC Printer Ports**

The data lines on some PC parallel printer ports have excessive overshoot that may cause communications problems when presented to the CLK pin of the AD8325 (TP6 on the evaluation board). The evaluation board was designed to accommodate a series resistor and shunt capacitor (R2 and C5) to filter the CLK signal if required.

#### **Transformer and Diplexer**

A 1:1 transformer is needed to couple the differential outputs of the AD8325 to the cable while maintaining a proper impedance match. The specified transformer is available from TOKO (Part # 617DB-A0070); however, MA/COM part # ETC-1-1T-15 can also be used. The evaluation board is equipped with the TOKO transformer, but is also designed to accept the MA/COM transformer. The PULSE diplexer included on the evaluation board provides a high-order low-pass filter function, typically used in the upstream path. The ability of the PULSE diplexer to achieve DOCSIS compliance is neither expressed nor implied by Analog Devices Inc. Data on the diplexer can be obtained from PULSE.

#### **Differential Inputs**

The AD8325-EVAL evaluation board may be driven with a differential signal in one of two ways. A transformer may be used to convert a single-ended signal to differential, or a differential signal source may be used. Figure 7 and the following paragraphs describe each of these methods.

#### Single-Ended-to-Differential Input (Figure 7, Option 1)

A TOKO 617DB-A0070 1:1 transformer is preinstalled in the T3 location of the evaluation board. Install 0  $\Omega$  chip resistors at R14, R15, and R20, and leave R16 through R19 open. For 50  $\Omega$  differential input impedance, install a 51.1  $\Omega$  resistor at R13. For 75  $\Omega$  differential input impedance, use a 78.7  $\Omega$  resistor. In this configuration, the input signal must be applied to the V<sub>IN+</sub> port of the evaluation board. For r13 can be calculated using the following equation.

Desired Input Impedance = (R13||1600)

#### **Differential Input (Figure 7, Option 2)**

If a differential signal source is available, it may be applied directly to both the  $V_{IN+}$  and  $V_{IN-}$  input ports of the evaluation board. In this case, 0  $\Omega$  chip resistors should be installed at locations R16 through R19, and R14, R15, and R20 should be left open. The equation at the end of the preceding paragraph can be used to compute the correct value for R13 for any desired differential input impedance. For differential input impedances of 75  $\Omega$  or 150  $\Omega$ , the value of R13 will be 78.7  $\Omega$  or 165  $\Omega$  respectively.



**DIFFERENTIAL INPUT, OPTION 1** 



**DIFFERENTIAL INPUT, OPTION 2** 

Figure 7. Differential Input Termination Options

#### Installing the Visual Basic Control Software

To install the "CABDRIVE\_25" evaluation board control software, close all Windows applications and then run "SETUP.EXE" located on Disk 1 of the AD8325 Evaluation Software. Follow the on-screen instructions and insert Disk 2 when prompted to do so. Enter the path of the directory into which the software will be installed and select the button in the upper left corner to complete the installation.

#### **Running the Software**

To invoke the control software, go to START -> PROGRAMS -> CABDRIVE\_25, or select the AD8325.EXE icon from the directory containing the software.

#### Controlling the Gain/Attenuation of the AD8325

The slide bar controls the AD8325's gain/attenuation, which is displayed in dB and in V/V. The gain scales at 0.7526 dB per LSB with the valid codes being from decimal 0 to 79. The gain code (i.e., position of the slide bar) is displayed in decimal, binary, and hexadecimal (see Figure 8).

#### Transmit Enable, Transmit Disable, and Sleep

The "Transmit Enable" and "Transmit Disable" buttons select the mode of operation of the AD8325 by controlling the logic level on the asynchronous TXEN pin. The "Transmit Enable" button applies a Logic 1 to the TXEN pin putting the AD8325 in forward transmit mode. The "Transmit Disable" button applies a Logic 0 to the TXEN pin selecting reverse mode, where the forward signal transmission is disabled while a back termination of 75  $\Omega$  is maintained. On early revisions of the software, the "Transmit Enable" and "Transmit Disable" buttons may be called "Power-Up" and "Power-Down" respectively. Checking the "Enable SLEEP Mode" box applies a Logic 0 to the asynchronous <u>SLEEP</u> pin, putting the AD8325 into SLEEP mode.

#### **Memory Section**

The "MEMORY" section of the software provides a convenient way to alternate between two gain settings. The "X->M1" button stores the current value of the gain slide bar into memory while the "RM1" button recalls the stored value, returning the gain slide bar to that level. The "X->M2" and "RM2" buttons work in the same manner.

### EVALUATION BOARD FEATURES AND OPERATION



Figure 8. Screen Display of Windows-Based Control Software



Figure 9. Evaluation Board—Assembly (Component Side)



Figure 10. Evaluation Board Layout (Component Side)





Figure 12. Evaluation Board Schematic

#### **EVALUATION BOARD BILL OF MATERIALS**

AD8325 Evaluation Board Rev. B, Single-Ended-to-Differential Input - Revised - February 21, 2001

| Qty. | Description                                              | Vendor         | Ref Desc.                        |
|------|----------------------------------------------------------|----------------|----------------------------------|
| 1    | 10 µF 25 V. 'D' size tantalum chip capacitor             | ADS # 4-7-2    | C12                              |
| 1    | 1,000 pF 50 V. 1206 ceramic chip capacitor               | ADS # 4-5-20   | C5                               |
| 2    | 0.1 μF 50 V. 1206 size ceramic chip capacitor            | ADS # 4-5-18   | C15, C16                         |
| 8    | 0.1 µF 25 V. 0603 size ceramic chip capacitor            | ADS # 4-12-8   | C1–C3, C7–C11                    |
| 11   | $0 \Omega 5\% 1/8$ W. 1206 size chip resistor            | ADS # 3-18-88  | R1–R3, R6, R8, R9, R14, R15, R20 |
| 1    | 51.1 Ω 1% 1/8 W. 1206 size chip resistor                 | ADS # 3-18-99  | R13                              |
| 2    | Yellow Test Point                                        | ADS# 12-18-32  | TP23, TP24                       |
| 8    | White Test Point                                         | ADS# 12-18-42  | TP1–TP8                          |
| 1    | Red Test Point                                           | ADS# 12-18-43  | TP9                              |
| 3    | Black Test Point                                         | ADS# 12-18-44  | TP10–TP12 (GND)                  |
| 1    | Centronics-type 36-pin Right-Angle Connector             | ADS# 12-3-50   | P1                               |
| 1    | Terminal Block 2-Pos Green ED1973-ND                     | ADS# 12-19-13  | TB1                              |
| 3    | SMA End launch Jack (E F JOHNSON # 142-0701-801)         | ADS# 12-1-31   | $V_{IN}$ , $V_{IN}$ +, CABLE_0   |
| 2    | 1:1 Transformer TOKO # 617DB – A0070                     | ТОКО           | T1–T3                            |
| 1    | PULSE Diplexer*                                          | PULSE          | Z2                               |
| 1    | AD8325 (TSSOP) UPSTREAM Cable Driver                     | ADI# AD8325XRU | Z1                               |
| 1    | AD8325 REV. B Evaluation PC board                        | NC             | Evaluation PC board              |
| 4    | #4–40 $\times$ 1/4 inch STAINLESS panhead machine screw  | ADS# 30-1-1    |                                  |
| 4    | $#4-40 \times 3/4$ inch long aluminum round stand-off    | ADS# 30-16-3   |                                  |
| 2    | # $2-56 \times 3/8$ inch STAINLESS panhead machine screw | ADS# 30-1-17   | (P1 hardware)                    |
| 2    | # 2 steel flat washer                                    | ADS# 30-6-6    | (P1 hardware)                    |
| 2    | # 2 steel internal tooth lockwasher                      | ADS# 30-5-2    | (P1 hardware)                    |
| 2    | # 2 STAINLESS STEEL hex. machine nut                     | ADS# 30-7-6    | (P1 hardware)                    |

NOTES

\*PULSE Diplexer part numbers B5008 (42 MHz), CX6002 (42 MHz), B5009 (65 MHz). DO NOT INSTALL C4, C6, R4, R5, R7, R10–R12, R16–R19, R21, R22, T2, T4, TP13–TP22. SMA's TXEN, CLK, SLEEP, DATEN, SDATA, HPF\_0

#### **OUTLINE DIMENSIONS**

#### 28-Lead Thin Shrink Small Outline Package [TSSOP]

(RU-28)

Dimensions shown in millimeters.



COMPLIANT TO JEDEC STANDARDS MO-153-AE

### **Revision History**

#### Location

| 6/05—Data Sheet Changed from REV. 0 to REV. A. |
|------------------------------------------------|
| Changes to ORDERING GUIDE                      |

Page