



# 74LVT573, 74LVTH573 Low Voltage Octal Transparent Latch with 3-STATE Outputs

# Features

- Input and output interface capability to systems at 5V V<sub>CC</sub>
- Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs (74LVTH573), also available without bushold feature (74LVT573)
- Live insertion/extraction permitted
- Power Up/Down high impedance provides glitch-free bus loading
- Outputs source/sink –32mA/+64mA
- Functionally compatible with the 74 series 573
- Latch-up performance exceeds 500mA
- ESD performance:
  - Human-body model > 2000V
  - Machine model > 200V
  - Charged-device model > 1000V

# **General Description**

The LVT573 and LVTH573 consist of eight latches with 3-STATE outputs for bus organized system applications. The latches appear transparent to the data when Latch Enable (LE) is HIGH. When LE is low, the data satisfying the input timing requirements is latched. Data appears on the bus when the Output Enable ( $\overline{OE}$ ) is LOW. When  $\overline{OE}$  is HIGH, the bus output is in the high impedance state.

The LVTH573 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs.

These octal latches are designed for low-voltage (3.3V)  $V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVT573 and LVTH573 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation.

# **Ordering Information**

| Order Number | Package<br>Number | Package Description                                                         |  |  |  |  |  |
|--------------|-------------------|-----------------------------------------------------------------------------|--|--|--|--|--|
| 74LVT573WM   | M20B              | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |  |  |  |  |  |
| 74LVT573SJ   | M20D              | 0-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |  |  |  |  |  |
| 74LVT573MSA  | MSA20             | 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide       |  |  |  |  |  |
| 74LVT573MTC  | MTC20             | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |  |  |  |  |  |
| 74LVTH573WM  | M20B              | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |  |  |  |  |  |
| 74LVTH573SJ  | M20D              | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |  |  |  |  |  |
| 74LVTH573MSA | MSA20             | 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide       |  |  |  |  |  |
| 74LVTH573MTC | MTC20             | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |  |  |  |  |  |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number.

All packages are lead free per JEDEC: J-STD-020B standard.

# **Connection Diagram**



# **Pin Description**

| Pin Names                                            | Description         |  |  |
|------------------------------------------------------|---------------------|--|--|
| D <sub>0</sub> –D <sub>7</sub> Data Inputs           |                     |  |  |
| LE                                                   | Latch Enable Input  |  |  |
| ŌĒ                                                   | Output Enable Input |  |  |
| O <sub>0</sub> –O <sub>7</sub> 3-STATE Latch Outputs |                     |  |  |

# **Functional Description**

The LVT573 and LVTH573 contain eight D-type latches with 3-STATE standard outputs. When the Latch Enable (LE) input is HIGH, data on the D<sub>n</sub> inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D-type input changes. When LE is LOW, the latches store the information that was present on the D-type inputs a setup time preceding the HIGH-to-LOW transition of LE. The 3-STATE standard outputs are controlled by the Output Enable ( $\overline{OE}$ ) input. When  $\overline{OE}$  is LOW, the standard outputs are in the 2-state mode. When  $\overline{OE}$  is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches.

### Logic Symbols Do D, $D_{2}$ D-Dr $D_6$ $D_{7}$ LE 0E 0 **IEEE/IEC** <u>n</u>F ΕN LE C 1 00 Dn 1D ⊳ $\nabla$ 01 $D_1$ $0_2$ $D_2$ D3 03 0, D, 05 $D_5$ 06 $D_6$ D7 07

# Truth Table

|    | Inputs            | Outputs |                |
|----|-------------------|---------|----------------|
| LE | OE D <sub>n</sub> |         | O <sub>n</sub> |
| Х  | Н                 | Х       | Z              |
| Н  | L                 | L       | L              |
| Н  | L                 | Н       | Н              |
| L  | L                 | Х       | O <sub>0</sub> |

H = HIGH Voltage Level

L = LOW Voltage Level

Z = High Impedance X = Immaterial

 $O_0 = Previous O_0$  before HIGH to LOW transition of Latch Enable



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                                           | Rating          |
|------------------|-----------------------------------------------------|-----------------|
| V <sub>CC</sub>  | Supply Voltage                                      | -0.5V to +4.6V  |
| VI               | DC Input Voltage                                    | -0.5V to +7.0V  |
| Vo               | DC Output Voltage                                   |                 |
|                  | Output in 3-STATE                                   | -0.5V to +7.0V  |
|                  | Output in HIGH or LOW State <sup>(1)</sup>          | -0.5V to +7.0V  |
| I <sub>IK</sub>  | DC Input Diode Current, V <sub>I</sub> < GND        | –50mA           |
| Ι <sub>ΟΚ</sub>  | DC Output Diode Current, V <sub>O</sub> < GND       | –50mA           |
| Ι <sub>Ο</sub>   | DC Output Current, V <sub>O</sub> > V <sub>CC</sub> |                 |
|                  | Output at HIGH State                                | 64mA            |
|                  | Output at LOW State                                 | 128mA           |
| Icc              | DC Supply Current per Supply Pin                    | ±64mA           |
| I <sub>GND</sub> | DC Ground Current per Ground Pin                    | ±128mA          |
| T <sub>STG</sub> | Storage Temperature                                 | –65°C to +150°C |

Note:

1. I<sub>O</sub> Absolute Maximum Rating must be observed.

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol                | Parameter                                                 | Min | Max | Units |
|-----------------------|-----------------------------------------------------------|-----|-----|-------|
| V <sub>CC</sub>       | Supply Voltage                                            | 2.7 | 3.6 | V     |
| VI                    | Input Voltage                                             | 0   | 5.5 | V     |
| I <sub>OH</sub>       | HIGH-Level Output Current                                 |     | -32 | mA    |
| I <sub>OL</sub>       | LOW-Level Output Current                                  |     | 64  | mA    |
| T <sub>A</sub>        | Free-Air Operating Temperature                            | -40 | 85  | °C    |
| $\Delta t / \Delta V$ | Input Edge Rate, $V_{IN} = 0.8V - 2.0V$ , $V_{CC} = 3.0V$ | 0   | 10  | ns/V  |

|                                     | Parameter                                 |                         |                     |                                                                      | $T_A = -4$           | 40°C to +           | 85°C | Units |
|-------------------------------------|-------------------------------------------|-------------------------|---------------------|----------------------------------------------------------------------|----------------------|---------------------|------|-------|
| Symbol                              |                                           |                         | V <sub>CC</sub> (V) | Conditions                                                           | Min.                 | Typ. <sup>(2)</sup> | Max. |       |
| V <sub>IK</sub>                     | Input Clamp Di                            | iode Voltage            | 2.7                 | I <sub>I</sub> = -18mA                                               |                      |                     | -1.2 | V     |
| V <sub>IH</sub>                     | Input HIGH Vol                            | Itage                   | 2.7–3.6             | $V_{O} \le 0.1V$ or                                                  | 2.0                  |                     |      | V     |
| V <sub>IL</sub>                     | Input LOW Volt                            | tage                    | 2.7–3.6             | $V_{O} \ge V_{CC} - 0.1V$                                            |                      |                     | 0.8  | V     |
| V <sub>OH</sub>                     | Output HIGH V                             | /oltage                 | 2.7–3.6             | I <sub>OH</sub> = -100μA                                             | V <sub>CC</sub> -0.2 |                     |      | V     |
|                                     |                                           |                         | 2.7                 | I <sub>OH</sub> = -8mA                                               | 2.4                  |                     |      | 1     |
|                                     |                                           |                         | 3.0                 | $I_{OH} = -32mA$                                                     | 2.0                  |                     |      | 1     |
| V <sub>OL</sub>                     | Output LOW Ve                             | oltage                  | 2.7                 | $I_{OL} = 100 \mu A$                                                 |                      |                     | 0.2  | V     |
|                                     |                                           |                         |                     | $I_{OL} = 24 \text{mA}$                                              |                      |                     | 0.5  | 1     |
|                                     |                                           |                         | 3.0                 | $I_{OL} = 16 \text{mA}$                                              |                      |                     | 0.4  | 1     |
|                                     |                                           |                         |                     | $I_{OL} = 32mA$                                                      |                      |                     | 0.5  | -     |
|                                     |                                           |                         |                     | $I_{OL} = 64 \text{mA}$                                              |                      |                     | 0.55 |       |
| I <sub>I(HOLD)</sub> <sup>(3)</sup> | Bushold Input                             | Minimum                 | 3.0                 | $V_{I} = 0.8V$                                                       | 75                   |                     |      | μA    |
| Drive                               |                                           |                         | $V_{I} = 2.0V$      | -75                                                                  |                      |                     | 1    |       |
| I <sub>I(OD)</sub> <sup>(3)</sup>   | II(OD) <sup>(3)</sup> Bushold Input (     |                         | 3.0                 | (4)                                                                  | 500                  |                     |      | μA    |
| Curren                              | Current to Cha                            | Current to Change State |                     | (5)                                                                  | -500                 |                     |      | 1     |
| I <sub>I</sub>                      | Input Current                             |                         | 3.6                 | $V_{I} = 5.5V$                                                       |                      |                     | 10   | μΑ    |
|                                     |                                           | Control Pins            | 3.6                 | $V_I = 0V \text{ or } V_{CC}$                                        |                      |                     | ±1   |       |
|                                     |                                           | Data Pins               | 3.6                 | $V_{I} = 0V$                                                         |                      |                     | -5   |       |
|                                     |                                           |                         |                     | $V_I = V_{CC}$                                                       |                      |                     | 1    |       |
| I <sub>OFF</sub>                    | Power Off Leal                            | kage Current            | 0                   | $0V \le V_{I} \text{ or } V_{O} \le 5.5V$                            |                      |                     | ±100 | μA    |
| I <sub>PU/PD</sub>                  | Power up/dowr<br>Output Current           |                         | 0–1.5               | $V_0 = 0.5V$ to 3.0V,<br>$V_1 = GND$ or $V_{CC}$                     |                      |                     | ±100 | μA    |
| I <sub>OZL</sub>                    | 3-STATE Outpu<br>Current                  | ut Leakage              | 3.6                 | $V_{O} = 0.5V$                                                       |                      |                     | -5   | μA    |
| I <sub>OZH</sub>                    | 3-STATE Outpu<br>Current                  | ut Leakage              | 3.6                 | V <sub>O</sub> = 3.0V                                                |                      |                     | 5    | μΑ    |
| I <sub>OZH</sub> +                  | 3-STATE Outpu<br>Current                  | ut Leakage              | 3.6                 | $V_{CC} < V_O \le 5.5V$                                              |                      |                     | 10   | μA    |
| I <sub>CCH</sub>                    | Power Supply                              | Current                 | 3.6                 | Outputs HIGH                                                         |                      |                     | 0.19 | mA    |
| I <sub>CCL</sub>                    | Power Supply Current                      |                         | 3.6                 | Outputs LOW                                                          |                      |                     | 5    | mA    |
| I <sub>CCZ</sub>                    | Power Supply Current                      |                         | 3.6                 | Outputs Disabled                                                     |                      |                     | 0.19 | mA    |
| I <sub>CCZ</sub> +                  | Power Supply                              | Current                 | 3.6                 | $V_{CC} \le V_O \le 5.5V$ ,<br>Outputs Disabled                      |                      |                     | 0.19 | mA    |
| $\Delta I_{CC}$                     | Increase in Pov<br>Current <sup>(6)</sup> | wer Supply              | 3.6                 | One Input at $V_{CC} - 0.6V$ ,<br>Other Inputs at $V_{CC}$ or<br>GND |                      |                     | 0.2  | mA    |

# 74LVT573, 74LVTH573 — Low Voltage Octal Transparent Latch with 3-STATE Outputs

# Notes:

2. All typical values are at V\_{CC} = 3.3V, T\_A = 25 ^{\circ}C.

**DC Electrical Characteristics** 

3. Applies to bushold versions only (74LVTH573).

4. An external driver must source at least the specified current to switch from LOW-to-HIGH.

5. An external driver must sink at least the specified current to switch from HIGH-to-LOW.

6. This is the increase in supply current for each input that is at the specified voltage level rather than  $V_{CC}$  or GND.

# Dynamic Switching Characteristics<sup>(7)</sup>

|                  |                                                 |                     | Conditions                                                                                  | 1    | A = 25° | C    |       |
|------------------|-------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------|------|---------|------|-------|
| Symbol           | Parameter                                       | V <sub>CC</sub> (V) | $\textbf{C}_{\textbf{L}}=\textbf{50}\textbf{pF},\textbf{R}_{\textbf{L}}=\textbf{500}\Omega$ | Min. | Тур.    | Max. | Units |
| V <sub>OLP</sub> | Quiet Output Maximum<br>Dynamic V <sub>OL</sub> | 3.3                 | (8)                                                                                         |      | 0.8     |      | V     |
| V <sub>OLV</sub> | Quiet Output Minimum<br>Dynamic V <sub>OL</sub> | 3.3                 | (8)                                                                                         |      | -0.8    |      | V     |

Notes:

7. Characterized in SOIC package. Guaranteed parameter, but not tested.

8. Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW.

# **AC Electrical Characteristics**

|                                       |                                                     | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$ $C_{L} = 50\text{ pF}, R_{L} = 500\Omega$ |                         |      |                   |               |       |
|---------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------|------|-------------------|---------------|-------|
|                                       |                                                     | V <sub>CC</sub>                                                                           | <sub>c</sub> = 3.3V ± ( | 0.3V | V <sub>CC</sub> = | = <b>2.7V</b> | 1     |
| Symbol                                | Parameter                                           | Min.                                                                                      | Typ. <sup>(9)</sup>     | Max. | Min.              | Max.          | Units |
| t <sub>PHL</sub>                      | Propagation Delay, D <sub>n</sub> to O <sub>n</sub> | 1.5                                                                                       |                         | 4.4  | 1.5               | 4.9           | ns    |
| t <sub>PLH</sub>                      |                                                     | 1.5                                                                                       |                         | 4.1  | 1.5               | 4.7           | 1     |
| t <sub>PHL</sub>                      | Propagation Delay, LE to O <sub>n</sub>             | 1.9                                                                                       |                         | 4.4  | 1.9               | 4.9           | ns    |
| t <sub>PLH</sub>                      |                                                     | 1.9                                                                                       |                         | 4.4  | 1.9               | 5.0           | 1     |
| t <sub>PZL</sub>                      | Output Enable Time                                  | 1.5                                                                                       |                         | 5.1  | 1.5               | 6.6           | ns    |
| t <sub>PZH</sub>                      |                                                     | 1.5                                                                                       |                         | 5.1  | 1.5               | 5.9           | 1     |
| t <sub>PLZ</sub>                      | Output Disable Time                                 | 2.0                                                                                       |                         | 4.6  | 2.0               | 4.9           | ns    |
| t <sub>PHZ</sub>                      |                                                     | 2.0                                                                                       |                         | 4.9  | 2.0               | 5.5           | 1     |
| t <sub>S</sub>                        | Setup Time, D <sub>n</sub> to LE                    | 0.7                                                                                       |                         |      | 0.6               |               | ns    |
| t <sub>H</sub>                        | Hold Time, D <sub>n</sub> to LE                     | 1.5                                                                                       |                         |      | 1.7               |               | ns    |
| t <sub>W</sub>                        | LE Pulse Width                                      | 3.0                                                                                       |                         |      | 3.0               |               | ns    |
| t <sub>OSHL</sub> , t <sub>OSLH</sub> | Output to Output Skew <sup>(10)</sup>               |                                                                                           |                         | 1.0  |                   | 1.0           | ns    |

### Notes:

9. All typical values are at  $V_{CC} = 3.3V$ ,  $T_A = 25^{\circ}C$ .

 Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>).

# Capacitance<sup>(11)</sup>

| Symbol           | Parameter          | Conditions                                   | Typical | Units |
|------------------|--------------------|----------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{CC} = Open, V_I = 0V \text{ or } V_{CC}$ | 4       | pF    |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.0$ V, $V_{O} = 0$ V or $V_{CC}$  | 6       | pF    |

### Note:

11. Capacitance is measured at frequency f = 1MHz, per MIL-STD-883, Method 3012.



## Figure 1. 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:

http://www.fairchildsemi.com/packaging/



Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:

http://www.fairchildsemi.com/packaging/

74LVT573, 74LVTH573 — Low Voltage Octal Transparent Latch with 3-STATE Outputs



Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:

http://www.fairchildsemi.com/packaging/

74LVT573, 74LVTH573 — Low Voltage Octal Transparent Latch with 3-STATE Outputs

Physical Dimensions (Continued)

Figure 4. 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:

http://www.fairchildsemi.com/packaging/



SEMICONDUCTOR



### ACEx®

Build it Now™ CorePLUS™ *CROSSVOLT*™ CTL™ Current Transfer Logic™ EcoSPARK<sup>®</sup> EZSWITCH™ \*



Fairchild<sup>®</sup> Fairchild Semiconductor<sup>®</sup> FACT Quiet Series™ FACT<sup>®</sup> FAST<sup>®</sup> FastvCore™ FlashWriter®\* FPS™ FRFET® Global Power Resource<sup>SM</sup> Green FPS™ Green FPS™e-Series™ GTO™ i-Lo™ IntelliMAX™ **ISOPLANAR™** MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ Motion-SPM™ **OPTOLOGIC<sup>®</sup>** OPTOPLANAR®

PDP-SPM™ Power220<sup>®</sup> POWEREDGE<sup>®</sup> Power-SPM™ PowerTrench<sup>®</sup> Programmable Active Droop™ **OFFT**<sup>®</sup> QS™ QT Optoelectronics<sup>™</sup> Quiet Series™ RapidConfigure™ SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™3 SuperSOT™6 SuperSOT™-8

SupreMOS™ SyncFET™ The Power Franchise<sup>®</sup> franchise TinyBoost™ TinyBuck™ TinyLogic® TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ SerDes™ UHC® Ultra FRFET™ UniFET™ VCX™

\* EZSWITCH<sup>™</sup> and FlashWriter<sup>®</sup> are trademarks of System General Corporation, used under license by Fairchild Semiconductor.

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

# PRODUCT STATUS DEFINITIONS

| Definition of Terms      |                        |                                                                                                                                                                                                               |
|--------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                    |
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                            |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be<br>published at a later date. Fairchild Semiconductor reserves the right to<br>make changes at any time without notice to improve design |