

- Multi-Rate up to 3.2Gbps operation
- Wide gain-bandwidth product
- 38dB differential gain
- 2.2GHz 3dB bandwidth
- **Low noise 50** $\Omega$  CML data outputs
  - 800mV<sub>pp</sub> output swing
  - 60ps edge rates
  - 5ps<sub>rms</sub> typ. random jitter
  - 15ps<sub>pp</sub> typ. deterministic jitter
- Chatter-free Signal Detect (SD) output
  - 4.6dB electrical hysteresis
  - OC-TTL output with internal 5k $\Omega$  pull-up resistor
- Programmable SD sensitivity using single external resistor
- Internal 50Ω data input termination
- TTL EN input allows feedback from SD
- Wide operating range
  - Single 3.3V  $\pm 10\%$  or 5V  $\pm 10\%$  power supply
  - –40°C to +85°C industrial temperature range
- Available in tiny 10-pin MSOP (3mm) and 16-pin MLF<sup>™</sup> (3mm × 3mm) packages
- NOT RECOMMENDED for New Designs!

#### **APPLICATIONS**

- 1.25Gbps and 2.5Gbps Gigabit Ethernet
- 1.062Gbps and 2.125Gbps Fibre Channel
- 155Mbps, 622Mbps, 1.25Gbps and 2.5Gbps SONET/SDH
- Gigabit interface converter (GBIC)
- Small form factor (SFF) and small form factor pluggable (SFP) transceivers
- Parallel 10G Ethernet
- High-gain line driver and line receiver

## TYPICAL PERFORMANCE



TIME (100ps/div.)

MLF and *Micro*LeadFrame are trademarks of Amkor Technology, Inc.

### DESCRIPTION

The SY88983V low-power limiting post amplifier is designed for use in fiber optic receivers. The device connects to typical transimpedance amplifiers (TIAs). The linear signal output from TIAs can contain significant amounts of noise and may vary in amplitude over time. The SY88983V quantizes these signals and outputs typically  $800 \text{mV}_{pp}$  voltage-limited waveforms.

The SY88983V operates from a single +3.3V  $\pm$ 10% or +5V  $\pm$ 10% power supply, over the industrial temperature of -40°C to +85°C. With its wide bandwidth and high gain, signals with data rates up to 3.2Gbps and as small as 10mV<sub>pp</sub> can be amplified to drive devices with CML inputs or AC-coupled PECL inputs.

The SY88983V generates a signal detect (SD) opencollector TTL output with internal  $5k\Omega$  pull-up resistor. A programmable signal detect level set pin (SD<sub>LVL</sub>) sets the sensitivity of the input amplitude detection. SD asserts high if the input amplitude rises above the threshold set by SD<sub>LVL</sub> and de-asserts low otherwise. SD can be fed back to the enable (EN) input to maintain output stability under a lossof-signal condition. EN de-asserts the true output signal without removing the input signal. Typically, 4.6dB SD hysteresis is provided to prevent chattering.

All support documentation can be found on Micrel's web site at www.micrel.com.

#### FUNCTIONAL BLOCK DIAGRAM



## **PACKAGE/ORDERING INFORMATION**



16-Pin MLF™ (MLF-16)

# **Ordering Information**

| Part Number                 | Package<br>Type | Operating<br>Range | Package<br>Marking |
|-----------------------------|-----------------|--------------------|--------------------|
| SY88983VKI                  | K10-1           | Industrial         | 983V               |
| SY88983VKITR <sup>(1)</sup> | K10-1           | Industrial         | 983V               |
| SY88983VMI                  | MLF-16          | Industrial         | 983V               |
| SY88983VMITR <sup>(1)</sup> | MLF-16          | Industrial         | 983V               |

Note:

1. Tape and Reel.



10-Pin MSOP (K10-1)

## **PIN DESCRIPTION**

| Pin Number<br>(MSOP) | Pin Number<br>(MLF™)         | Pin Name    | Туре                                                                    | Pin Function                                                                                                                                                   |
|----------------------|------------------------------|-------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                    | 15                           | EN          | TTL Input:<br>Default is high.                                          | Enable: De-asserts true data output when low.                                                                                                                  |
| 2, 3                 | 1, 4                         | DIN, /DIN   | Differential Data Input                                                 | Differential data input. Each pin internally terminates to $V_{REF}$ through 50 $\Omega$ .                                                                     |
| 4                    | 6                            | VREF        |                                                                         | Reference Voltage: Bypass with 0.01 $\mu$ F low ESR capacitor from V <sub>REF</sub> to V <sub>CC</sub> to stabilize SD <sub>LVL</sub> and V <sub>REF</sub> .   |
| 5                    | 14                           | SDLVL       | Input:<br>Default is<br>maximum sensitivity.                            | Signal Detect Level Set: A resistor from this pin to $V_{CC}$ sets the threshold for the data input amplitude at which the SD output will be asserted.         |
| 6                    | 2, 3, 10, 11,<br>Exposed Pad | GND         | Ground                                                                  | Device ground. Exposed pad must be connected to same potential as ground pins for MLF-16.                                                                      |
| 7                    | 7                            | SD          | Open-Collector:<br>TTL Output with<br>internal 5kΩ pull-up<br>resistor. | Signal Detect: Asserts high when the data input amplitude rises above the threshold set by SD <sub>LVL</sub> .                                                 |
| 8, 9                 | 9, 12                        | DOUT, /DOUT | Differential CML Output                                                 | Differential data output.                                                                                                                                      |
| 10                   | 5, 8, 13, 16                 | VCC         | Power Supply                                                            | Positive power supply. Bypass with $0.1\mu$ F $  0.01\mu$ F low ESR capacitors. $0.01\mu$ F capacitors should be as close to V <sub>CC</sub> pins as possible. |

## Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>CC</sub> )            | 0V to +7.0V          |
|----------------------------------------------|----------------------|
| EN, SD <sub>LVL</sub> Voltage                | 0 to V <sub>CC</sub> |
| D <sub>IN</sub> , /D <sub>IN</sub> Current   |                      |
| D <sub>OUT</sub> , /D <sub>OUT</sub> Current |                      |
| SD Current                                   | ±5mA                 |
| V <sub>REF</sub> Current                     | ±1mA                 |
| Storage Temperature (T <sub>S</sub> )        | –65°C to +150°C      |
| Lead Temperature (soldering, 10 sec.).       | 220°C                |
|                                              |                      |

## Operating Ratings<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )                                               |                |
|---------------------------------------------------------------------------------|----------------|
| Ambient Temperature (T <sub>A</sub> )<br>Junction Temperature (T <sub>J</sub> ) | –40°C to +85°C |
| Package Thermal Resistance <sup>(3)</sup><br>MI F™                              |                |
| (θ <sub>JA</sub> ) Still-Air                                                    | 61°C/W         |
| (ψ <sub>JB</sub> )                                                              |                |
| MSOP<br>(θ <sub>JA</sub> ) Still-Air                                            |                |
| (Ψ <sub>JB</sub> )                                                              | 74°C/W         |

## DC ELECTRICAL CHARACTERISTICS

| $V_{CC} = 3.0V$ to | 3.6V or 4.5V to 5.5V; ${\rm R}_{\rm LOAD}$ = 50 $\Omega$ to | $V_{CC}$ ; $T_A = -40^{\circ}C$ to +85°C; typical value | ues at V <sub>CC</sub> = | 3.3V, T <sub>A</sub> = 2 | 5°C. |
|--------------------|-------------------------------------------------------------|---------------------------------------------------------|--------------------------|--------------------------|------|
|                    |                                                             |                                                         |                          |                          |      |

| Symbol              | Parameter                           | Condition  | Min                    | Тур                    | Max                    | Units    |
|---------------------|-------------------------------------|------------|------------------------|------------------------|------------------------|----------|
| I <sub>CC</sub>     | Power Supply Current <sup>(4)</sup> | 3.3V<br>5V |                        | 19<br>21               | 28<br>31               | mA<br>mA |
| I <sub>CC</sub>     | Power Supply Current <sup>(5)</sup> | 3.3V<br>5V |                        | 32<br>38               | 53<br>58               | mA<br>mA |
| V <sub>REF</sub>    | V <sub>REF</sub> Voltage            |            |                        | V <sub>CC</sub> -1.3   |                        | V        |
| SD <sub>LVL</sub>   | SD <sub>LVL</sub> Level             |            | V <sub>REF</sub>       |                        | V <sub>CC</sub>        | V        |
| V <sub>OH</sub>     | Output HIGH Voltage                 | Note 6     | V <sub>CC</sub> -0.020 | V <sub>CC</sub> -0.005 | V <sub>CC</sub>        | V        |
| V <sub>OL</sub>     | Output LOW Voltage                  | Note 6     |                        | V <sub>CC</sub> -0.400 | V <sub>CC</sub> -0.275 | V        |
| V <sub>OFFSET</sub> | Differential Output Offset          |            |                        |                        | ±80                    | mV       |
| Z <sub>O</sub>      | Single-Ended Output Impedance       |            | 40                     | 50                     | 60                     | Ω        |
| Z <sub>I</sub>      | Single-Ended Input Impedance        |            | 40                     | 50                     | 60                     | Ω        |

## **TTL DC ELECTRICAL CHARACTERISTICS**

 $V_{CC} = 3.0V$  to 3.6V or 4.5V to 5.5V;  $R_{LOAD} = 50\Omega$  to  $V_{CC}$ ;  $T_A = -40^{\circ}C$  to +85°C; typical values at  $V_{CC} = 3.3V$ ,  $T_A = 25^{\circ}C$ .

| Symbol          | Parameter             | Condition                            | Min  | Тур | Max             | Units    |
|-----------------|-----------------------|--------------------------------------|------|-----|-----------------|----------|
| V <sub>OH</sub> | SD Output HIGH Level  | Sourcing 100µA                       | 2.4  |     | V <sub>CC</sub> | V        |
| V <sub>OL</sub> | SD Output LOW Level   | Sinking 2mA                          |      |     | 0.5             | V        |
| V <sub>IH</sub> | EN Input HIGH Voltage |                                      | 2.0  |     |                 | V        |
| V <sub>IL</sub> | EN Input LOW Voltage  |                                      |      |     | 0.8             | V        |
| I <sub>IH</sub> | EN Input HIGH Current | $V_{IN} = 2.7V$<br>$V_{IN} = V_{CC}$ |      |     | 20<br>100       | μΑ<br>μΑ |
| IIL             | EN Input LOW Current  | V <sub>IN</sub> = 0.5V               | -0.3 |     |                 | mA       |

#### Notes:

1. Permanent device damage may occur if "Absolute Maximum Ratings" are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to "Absolute Maximum Ratings" conditions for extended periods may affect device reliability.

2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

3. Thermal performance assumes use of 4-layer PCB. If applicable, exposed pad must be soldered (or equivalent) to the device's most negative potential on the PCB.

4. Excludes current of CML output stage. See "Detailed Description."

5. Total device current with no output load.

6. Output levels are based on a  $50\Omega$  to V<sub>CC</sub> load impedance. If the load impedance is different, the output level will be changed.

## **AC ELECTRICAL CHARACTERISTICS**

|                                                                 | E00 / V/ T /000 /                         |                                                                            |
|-----------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------|
| $V_{} = 311710367074571055778$                                  |                                           | ho +85°C; typical values at V <sub>CC</sub> = 3.3V, T <sub>A</sub> = 25°C. |
| $V_{CC} = 0.00$ 10 0.00 01 $\pm 0.00$ 10 0.00, 10 0.00, 10 0.00 | D = 0032 00 0000 000000000000000000000000 | -200                                                                       |
|                                                                 |                                           |                                                                            |

| Symbol                          | Parameter                                       | Condition | Min | Тур     | Max  | Units                                  |
|---------------------------------|-------------------------------------------------|-----------|-----|---------|------|----------------------------------------|
| HYS                             | SD Hysteresis                                   | Note 7    | 2   | 4.6     | 8    | dB                                     |
| PSRR                            | Power Supply Rejection Ratio                    |           |     | 35      |      | dB                                     |
| t <sub>OFF</sub>                | SD Release Time                                 |           |     | 0.1     | 0.5  | μs                                     |
| t <sub>ON</sub>                 | SD Assert Time                                  |           |     | 0.2     | 0.5  | μs                                     |
| t <sub>r</sub> , t <sub>f</sub> | Differential Output Rise/Fall Time (20% to 80%) | Note 8    |     | 60      | 120  | ps                                     |
| t <sub>JITTER</sub>             | Deterministic<br>Random                         | Note 9    |     | 15<br>5 |      | ps <sub>p-p</sub><br>ps <sub>rms</sub> |
| V <sub>ID</sub>                 | Differential Input Voltage Swing                |           | 10  |         | 1800 | mV <sub>p-p</sub>                      |
| V <sub>OD</sub>                 | Differential Output Voltage Swing               | Note 10   | 550 | 800     |      | mV <sub>p-p</sub>                      |
| V <sub>SR</sub>                 | SD Sensitivity Range                            | Note 11   | 10  |         | 50   | mV <sub>p-p</sub>                      |
| A <sub>V(Diff)</sub>            | Differential Voltage Gain                       |           | 32  | 38      |      | dB                                     |
| B_3dB                           | 3dB Bandwidth                                   |           |     | 2.2     |      | GHz                                    |
| S <sub>21</sub>                 | Single-Ended Small Signal-Gain                  |           | 26  | 32      |      | dB                                     |

Notes:

7. Electrical signal.

8. With input signal V\_{ID} > 50mV\_{p-p} and 50 $\Omega$  load.

9. Deterministic jitter measured using K28.5 pattern at 2.488Gbps,  $V_{ID} = 10mV_{p-p}$ . Random jitter measured using K28.7 pattern at 2.488Gbps,  $V_{ID} = 10mV_{p-p}$ .

10. Input is a 200MHz square wave,  $t_{r}$  < 300ps, 50 $\Omega$  load.  $V_{ID} \geq$  14mV\_{p-p}.

11. This is the detectable range of input amplitudes that can de-assert SD. The input amplitude to assert SD is 2–8dB higher than the de-assert amplitude. See "Typical Operating Characteristics" for a graph showing how to choose a particular R<sub>SDLVL</sub> for a particular SD de-assert, and its associated assert, amplitude.

## **TYPICAL OPERATING CHARACTERISTICS**

 $V_{CC}$  = 3.3V, GND = 0V,  $T_A$  = 25°C  $\,$  unless otherwise stated.



#### DETAILED DESCRIPTION

The SY88983V low power limiting post amplifier operates from a single +3.3V or +5V power supply, over temperatures from -40°C to +85°C. Signals with data rates up to 3.2Gbps and as small as  $10mV_{p-p}$  can be amplified. Figure 1 shows the allowed input voltage swing. The SY88983V generates an SD output, allowing feedback to EN for output stability.  $SD_{I,VI}$  sets the sensitivity of the input amplitude detection.

#### Input Amplifier/Buffer

The SY88983V's inputs are internally terminated with  $50\Omega$  to V<sub>REF</sub>. Unless they are not affected by this internal termination scheme, upstream devices need to be AC-coupled to the SY88983V's inputs. Figure 2 shows a simplified schematic of the input stage.

The high sensitivity of the input amplifier allows signals as small as  $10mV_{p-p}$  to be detected and amplified. The input amplifier allows input signals as large as  $1800mV_{p-p}$ . Input signals are linearly amplified with a typically 38dB differential voltage gain. Since it is a limiting amplifier, the SY88983V outputs typically  $800mV_{p-p}$  voltage-limited waveforms for input signals that are greater than  $10mV_{p-p}$ . Applications requiring the SY88983V to operate with high-gain should have the upstream TIA placed as close as possible to the SY88983V's input pins to ensure the best performance of the device.

#### **Output Buffer**

The SY88983V's CML output buffer is designed to drive 50 $\Omega$  lines. The output buffer requires appropriate termination for proper operation. An external 50 $\Omega$  resistor to V<sub>CC</sub> or equivalent for each output pin provides this. Figure 3 shows a simplified schematic of the output stage and includes an appropriate termination method. Of course, driving a downstream device with a CML input that is internally terminated with 50 $\Omega$  to V<sub>CC</sub> eliminates the need for external termination. As noted in the previous section, the amplifier outputs typically 800mV<sub>p-p</sub> waveforms across 25 $\Omega$  total loads. The output buffer, thus, switches typically 16mA tail-current. Figure 4 shows the power supply current measurement, which excludes the 16mA tail-current.

#### **Signal Detect**

The SY88983V generates a chatter-free signal detect (SD) open-collector TTL output with internal  $5k\Omega$  pull-up resistor as shown in Figure 5. SD is used to determine that the input amplitude is large enough to be considered a valid input. SD asserts high if the input amplitude rises above the threshold set by SD<sub>LVL</sub> and de-asserts low otherwise. SD can be fed back to the enable (EN) input to maintain output stability under a loss-of-signal condition. EN de-asserts low the true output signal without removing the input signals. Typically, 4.6dB SD hysteresis is provided to prevent chattering.

#### Signal Detect-Level Set

A programmable signal detect-level set pin (SD<sub>LVL</sub>) sets the threshold of the input amplitude detection. Connecting an external resistor between V<sub>CC</sub> and SD<sub>LVL</sub> sets the voltage at SD<sub>LVL</sub>. This voltage ranges from V<sub>CC</sub> to V<sub>REF</sub>. The external resistor creates a voltage divider between V<sub>CC</sub> and V<sub>REF</sub> as shown in Figure 6. If desired, an appropriate external voltage may be applied rather than using a resistor. The smaller the external resistor, implying a smaller voltage difference from SD<sub>LVL</sub> to V<sub>CC</sub>, lowers the SD sensitivity. Hence, larger input amplitude is required to assert SD. *"Typical Operating Characteristics"* shows the relationship between the input amplitude detection sensitivity and the SD<sub>LVL</sub> setting resistor.

#### Hysteresis

The SY88983V provides typically 4.6dB SD electrical hysteresis. By definition, a power ratio measured in dB is 10log(power ratio). Power is calculated as  $V_{IN}^2$ /R for an electrical signal. Hence, the same ratio can be stated as 20log(voltage ratio). While in linear mode, the electrical voltage input changes linearly with the optical power and hence, the ratios also change linearly. Therefore, the optical hysteresis in dB is half the electrical hysteresis in dB given in the data sheet. The SY88983V provides typically 2.3dB SD optical hysteresis. As the SY88983V is an electrical device, this data sheet refers to hysteresis in electrical terms. With 4.6dB SD hysteresis, a voltage factor of 1.7 is required to assert SD from its de-assert value.







Figure 2. Input Structure



Figure 4. Power Supply Current Measurement



Figure 3. Output Structure



Figure 5. SD Output Structure



Figure 6. SD<sub>LVL</sub> Setting Circuit

## **TYPICAL APPLICATIONS CIRCUIT**



## 10 LEAD MSOP (K10-1)



February 2005

4X P

4X P

#### .EAD *Micro*LeadFrame™ (MLF-16



е

BOTTOM VIEW

-PIN1 ID 0.20 R.

2

3 F2



| A  | -    | 0.85      | 1.00 |
|----|------|-----------|------|
| A1 | 0.00 | 0.01      | 0.05 |
| A2 | -    | 0.65      | 0.80 |
| Α3 |      | 0.20 REF. |      |
| D  |      | 3.00 BSC  |      |
| D1 |      | 2.75 BSC  |      |
| D2 | 1.35 | 1.50      | 1.65 |
| E  |      | 3.00 BSC  |      |
| E1 |      | 2.75 BSC  |      |
| E2 | 1.35 | 1.50      | 1.65 |
| Φ  |      |           | 12*  |
| Р  | 0.24 | 0.42      | 0.60 |
| e  |      | 0.50 BSC  |      |
| Ν  |      | 16        |      |
| Г  | 0.30 | 0.40      | 0.50 |
| σ  | 0.18 | 0.23      | 0.30 |
|    |      |           |      |

DIMENSION (mm)

NOM

MAX

NDTE

MIN

- 1. 2.
- ALL DIMENSIONS ARE IN MILLIMETERS. ALL DIMENSIONS ARE IN MILLIMETERS. N IS THE NUMBER OF TERMINALS. THE NUMBER OF TERMINALS PER SIDE IS N/4. THE PINHI IDENTIFIER MUST BE EXISTED ON THE TOP SURFACE OF PACKAGE BY USING IDENTIFICATION MARK OR OTHER FEATURE OF PACKAGE BIDLY. PACKAGE WARPAGE MAX 0.05mm. З.
- 4. A APPLIED FOR EXPOSED PAD AND TERMINALS.

Rev.03



TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.

9