

# **USB3280**

## **Hi-Speed USB Device PHY with UTMI Interface**

#### **Highlights**

- Available in a 36-pin RoHS compliant (6  $\times$  6  $\times$ 0.90mm) QFN package
- Interface compliant with the UTMI specification (60MHz, 8-bit bidirectional interface)
- Only one required power supply (+3.3V)
- USB-IF "Hi-Speed" certified to USB 2.0 electrical specification
- Supports 480Mbps Hi-Speed (HS) and 12Mbps Full Speed (FS) serial data transmission rates
- Integrated 45 $\Omega$  and 1.5k $\Omega$  termination resistors reduce external component count
- Internal short circuit protection of DP and DM lines
- On-chip oscillator operates with low cost 24MHz crystal
- Latch-up performance exceeds 150mA per EIA/ JESD 78, Class II
- ESD protection levels of 5kV HBM without external protection devices
- SYNC and EOP generation on transmit packets and detection on receive packets
- NRZI encoding and decoding
- Bit stuffing and unstuffing with error detection
- Supports the USB suspend state, HS detection, HS Chirp, Reset and Resume
- Support for all test modes defined in the USB 2.0 specification
- 55mA Unconfigured Current (typical) ideal for bus powered applications.
- 83uA suspend current (typical) ideal for battery powered applications.
- Industrial Operating Temperature -40 $\mathrm{^0C}$  to +85 $\mathrm{^0C}$

#### **Applications**

The USB3280 is the ideal companion to any ASIC, SoC or FPGA solution designed with a UTMI Hi-Speed USB device (peripheral) core.

The USB3280 is well suited for:

- Cell Phones
- MP3 Players
- Scanners
- External Hard Drives
- Digital Still and Video Cameras
- Portable Media Players
- Entertainment Devices
- Printers

#### **TO OUR VALUED CUSTOMERS**

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **[docerrors@microchip.com](mailto:docerrors@microchip.com)**. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### **http://www.microchip.com**

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### **Errata**

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

• Microchip's Worldwide Web site; http://www.microchip.com

• Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

#### **Customer Notification System**

Register on our web site at **[www.microchip.com](http://www.microchip.com)** to receive the most current information on all of our products.

#### **Table of Contents**



#### <span id="page-3-0"></span>**1.0 INTRODUCTION**

The USB3280 provides the Physical Layer (PHY) interface to a USB 2.0 Device Controller. The IC is available in a 36 pin RoHS compliant QFN package.

#### **1.1 Product Description**

The USB3280 is an industrial temperature USB 2.0 physical layer transceiver (PHY) integrated circuit. Microchipís proprietary technology results in low power dissipation, which is ideal for building a bus powered USB 2.0 peripheral. The PHY uses an 8-bit bidirectional parallel interface, which complies with the USB Transceiver Macrocell Interface (UTMI) specification. It supports 480Mbps transfer rate, while remaining backward compatible with USB 1.1 legacy protocol at 12Mbps.

All required termination and 5.25V short circuit protection of the DP/DM lines are internal to the chip. The USB3280 also has an integrated 1.8V regulator so that only a 3.3V supply is required.

While transmitting data, the PHY serializes data and generates SYNC and EOP fields. It also performs needed bit stuffing and NRZI encoding. Likewise, while receiving data, the PHY de-serializes incoming data, stripping SYNC and EOP fields and performs bit un-stuffing and NRZI decoding.

#### <span id="page-4-0"></span>**2.0 FUNCTIONAL BLOCK DIAGRAM**



<span id="page-4-1"></span>

## **USB3280**

#### <span id="page-5-0"></span>**3.0 PIN LAYOUT**





#### **FIGURE 3-2: USB3280 PIN LAYOUT - BOTTOM VIEW**



The flag of the QFN package must be connected to ground.

#### <span id="page-6-0"></span>**4.0 INTERFACE SIGNAL DEFINITION**

#### **TABLE 4-1: SYSTEM INTERFACE SIGNALS**





#### **TABLE 4-2: DATA INTERFACE SIGNALS**

#### **TABLE 4-3: USB I/O SIGNALS**



#### **TABLE 4-4: BIASING AND CLOCK OSCILLATOR SIGNALS**



| <b>Name</b>                 | <b>Direction</b> | <b>Active</b><br>Level | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|-----------------------------|------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VDD3.3<br>(V33)             | N/A              | N/A                    | 3.3V Supply. Provides power for USB 2.0 Transceiver, UTMI+<br>Digital, Digital I/O, and Regulators.                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| REG EN<br>(REN)             | Input            | High                   | <b>On-Chip 1.8V regulator enable.</b> Connect to ground to disable<br>both of the on chip (VDDA1.8 and VDD1.8) regulators. When<br>regulators are disabled:<br>• External 1.8V must be supplied to VDDA1.8 and VDD1.8 pins.<br>When the regulators are disabled, VDDA1.8 may be con-<br>nected to VDD1.8 and a bypass capacitor (0.1µF recom-<br>mended) should be connected to each pin.<br>• The voltage at VDD3.3 must be at least 2.64V (0.8 $*$ 3.3V)<br>before voltage is applied to VDDA1.8 and VDD1.8. |  |
| VDD <sub>1.8</sub><br>(V18) | N/A              | N/A                    | 1.8V Digital Supply. Supplied by On-Chip Regulator when REG_EN is active. Low ESR 4.7uF minimum capacitor<br>requirement when using internal regulators. Do not connect<br>VDD1.8 to VDDA1.8 when using internal regulators. When the<br>regulators are disabled, VDD1.8 may be connected to VDD1.8A.                                                                                                                                                                                                          |  |
| VSS<br>(GND)                | N/A              | N/A                    | <b>Common Ground.</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| VDDA1.8<br>(V18A)           | N/A              | N/A                    | 1.8V Analog Supply. Supplied by On-Chip Regulator when<br>REG EN is active. Low ESR 4.7uF minimum capacitor<br>requirement when using internal regulators. Do not connect<br>VDD1.8A to VDD1.8 when using internal regulators. When the<br>regulators are disabled, VDD1.8A may be connected to VDD1.8.                                                                                                                                                                                                        |  |

**TABLE 4-5: POWER AND GROUND SIGNALS**

#### <span id="page-9-0"></span>**5.0 LIMITING VALUES**

#### **TABLE 5-1: ABSOLUTE MAXIMUM RATINGS**



**Note: In accordance with the Absolute Maximum Rating system (IEC 60134).**

#### **TABLE 5-2: RECOMMENDED OPERATING CONDITIONS**



#### **TABLE 5-3: RECOMMENDED EXTERNAL CLOCK CONDITIONS**



#### <span id="page-10-0"></span>**6.0 ELECTRICAL CHARACTERISTICS**

#### **TABLE 6-1: ELECTRICAL CHARACTERISTICS: SUPPLY PINS (**[Note 6-1](#page-10-1)**)**



<span id="page-10-1"></span>**Note 6-1**  $V_{DD3.3} = 3.0$  to 3.6V;  $V_{SS} = 0V$ ;  $T_A = -40^{\circ}\text{C}$  to 85<sup>o</sup>C; unless otherwise specified.

#### **TABLE 6-2: DC ELECTRICAL CHARACTERISTICS: LOGIC PINS (**[Note 6-2](#page-10-2)**)**



<span id="page-10-2"></span>**Note 6-2**  $V_{DD3.3} = 3.0$  to 3.6V;  $V_{SS} = 0V$ ;  $T_A = -40^{\circ}\text{C}$  to 85<sup>o</sup>C; unless otherwise specified.

#### **TABLE 6-3: DC ELECTRICAL CHARACTERISTICS: ANALOG I/O PINS (DP/DM) (**[Note 6-3](#page-11-0)**)**



2004 - 2015 Microchip Technology Inc. DS00001898A-page 11



#### **TABLE 6-3: DC ELECTRICAL CHARACTERISTICS: ANALOG I/O PINS (DP/DM) (**Note 6-3**)**

<span id="page-11-0"></span>**Note 6-3** V<sub>DD3.3</sub> = 3.0 to 3.6V; V<sub>SS</sub> = 0V; T<sub>A</sub> = -40<sup>o</sup>C to 85<sup>o</sup>C; unless otherwise specified.

#### **TABLE 6-4: DYNAMIC CHARACTERISTICS: ANALOG I/O PINS (DP/DM) (**[Note 6-4](#page-12-0)**)**



#### **TABLE 6-4: DYNAMIC CHARACTERISTICS: ANALOG I/O PINS (DP/DM) (CONTINUED)(**Note 6-4**)**



<span id="page-12-0"></span>**Note 6-4**  $V_{DD3.3} = 3.0$  to 3.6V;  $V_{SS} = 0V$ ;  $T_A = -40^{\circ}\text{C}$  to 85<sup>o</sup>C; unless otherwise specified.

#### **TABLE 6-5: DYNAMIC CHARACTERISTICS: DIGITAL UTMI PINS (**[Note 6-5](#page-12-1)**)**



<span id="page-12-1"></span>**Note 6-5** V<sub>DD3.3</sub> = 3.0 to 3.6V; V<sub>SS</sub> = 0V; T<sub>A</sub> = -40<sup>o</sup>C to 85<sup>o</sup>C; unless otherwise specified.

#### **6.1 Driver Characteristics of Full-Speed Drivers in High-Speed Capable Transceivers**

The USB3280 uses a differential output driver to drive the USB data signal onto the USB cable. [FIGURE 6-1: Full-Speed](#page-13-0) [Driver VOH/IOH Characteristics for High-speed Capable Transceiver on page 14](#page-13-0) shows the V/I characteristics for a fullspeed driver which is part of a high-speed capable transceiver. The normalized V/I curve for the driver must fall entirely inside the shaded region. The V/I region is bounded by the minimum driver impedance above (40.5 Ohm) and the maximum driver impedance below (49.5 Ohm). The output voltage must be within 10mV of ground when no current is flowing in or out of the pin.

#### <span id="page-13-0"></span>**FIGURE 6-1: FULL-SPEED DRIVER VOH/IOH CHARACTERISTICS FOR HIGH-SPEED CAPABLE TRANSCEIVER**



#### <span id="page-13-1"></span>**FIGURE 6-2: FULL-SPEED DRIVER VOL/IOL CHARACTERISTICS FOR HIGH-SPEED CAPABLE TRANSCEIVER**



#### **6.2 High-speed Signaling Eye Patterns**

High-speed USB signals are characterized using eye patterns. For measuring the eye patterns 4 points have been defined (see [Figure 6-3](#page-14-0)). The Universal Serial Bus Specification Rev.2.0 defines the eye patterns in several 'templates'. The two templates that are relevant to the PHY are shown below.

<span id="page-14-0"></span>



The eye pattern in [Figure 6-4](#page-14-1) defines the transmit waveform requirements for a hub (measured at TP2 of [Figure 6-3\)](#page-14-0) or a device without a captive cable (measured at TP3 of [Figure 6-3\)](#page-14-0). The corresponding signal levels and timings are given in table below. Time is specified as a percentage of the unit interval (UI), which represents the nominal bit duration for a 480 Mbit/s transmission rate.

#### <span id="page-14-1"></span>**FIGURE 6-4: EYE PATTERN FOR TRANSMIT WAVEFORM AND EYE PATTERN DEFINITION**





The eye pattern in [Figure 6-5](#page-15-0) defines the receiver sensitivity requirements for a hub (signal applied at test point TP2 of [Figure 6-3\)](#page-14-0) or a device without a captive cable (signal applied at test point TP3 of [Figure 6-3](#page-14-0)). The corresponding signal levels and timings are given in the table below. Timings are given as a percentage of the unit interval (UI), which represents the nominal bit duration for a 480 Mbit/s transmission rate.

#### <span id="page-15-0"></span>**FIGURE 6-5: EYE PATTERN FOR RECEIVE WAVEFORM AND EYE PATTERN DEFINITION**





#### <span id="page-16-0"></span>**7.0 FUNCTIONAL OVERVIEW**

[FIGURE 2-1: on page 5](#page-4-1) shows the functional block diagram of the USB3280. Each of the functions is described in detail below.

#### **7.1 Modes of Operation**

The USB3280 supports an 8-bit bi-directional parallel interface.

- CLKOUT runs at 60MHz
- The 8-bit data bus (DATA[7:0]) is used for transmit when TXVALID = 1
- $\cdot$  The 8-bit data bus (DATA[7:0]) is used for receive when TXVALID = 0

#### **7.2 System Clocking**

This block connects to either an external 24MHz crystal or an external clock source and generates a 480MHz multiphase clock. The clock is used in the CRC block to over-sample the incoming received data, resynchronize the transmit data, and is divided down to 60MHz (CLKOUT) which acts as the system byte clock. The PLL block also outputs a clock valid signal to the other parts of the transceiver when the clock signal is stable. All UTMI signals are synchronized to the CLKOUT output. The behavior of the CLKOUT is as follows:

- Produce the first CLKOUT transition no later than 5.6ms after negation of SUSPENDN. The CLKOUT signal frequency error is less than 10% at this time.
- The CLKOUT signal will fully meet the required accuracy of ±500ppm no later than 1.4ms after the first transition of CLKOUT.

In HS mode there is one CLKOUT cycle per byte time. The frequency of CLKOUT does not change when the PHY is switched between HS to FS modes. In FS mode there are 5 CLKOUT cycles per FS bit time, typically 40 CLKOUT cycles per FS byte time. If a received byte contains a stuffed bit then the byte boundary can be stretched to 45 CLKOUT cycles, and two stuffed bits would result in a 50 CLKOUT cycles.

[Figure 7-1](#page-16-1) shows the relationship between CLKOUT and the transmit data transfer signals in FS mode. TXREADY is only asserted for one CLKOUT per byte time to signal the SIE that the data on the DATA lines has been read by the PHY. The SIE may hold the data on the DATA lines for the duration of the byte time. Transitions of TXVALID must meet the defined setup and hold times relative to CLKOUT.

#### <span id="page-16-1"></span>**FIGURE 7-1: FS CLK RELATIONSHIP TO TRANSMIT DATA AND CONTROL SIGNALS**



[Figure 7-2](#page-17-0) shows the relationship between CLKOUT and the receive data control signals in FS mode. RXACTIVE "frames" a packet, transitioning only at the beginning and end of a packet. However transitions of RXVALID may take place any time 8 bits of data are available. [Figure 7-1](#page-16-1) also shows how RXVALID is only asserted for one CLKOUT cycle per byte time even though the data may be presented for the full byte time. The XCVRSELECT signal determines whether the HS or FS timing relationship is applied to the data and control signals.



#### <span id="page-17-0"></span>**FIGURE 7-2: FS CLK RELATIONSHIP TO RECEIVE DATA AND CONTROL SIGNALS**

#### **7.3 Clock and Data Recovery Circuit**

This block consists of the Clock and Data Recovery Circuit and the Elasticity Buffer. The Elasticity Buffer is used to compensate for differences between the transmitting and receiving clock domains. The USB 2.0 specification defines a maximum clock error of ±1000ppm of drift.

#### **7.4 TX Logic**

This block receives parallel data bytes placed on the DATA bus and performs the necessary transmit operations. These operations include parallel to serial conversion, bit stuffing and NRZI encoding. Upon valid assertion of the proper TX control lines by the SIE and TX State Machine, the TX LOGIC block will synchronously shift, at either the FS or HS rate, the data to the FS/HS TX block to be transmitted on the USB cable. Data transmit timing is shown in [Figure 7-3.](#page-17-1)



<span id="page-17-1"></span>**FIGURE 7-3: TRANSMIT TIMING FOR A DATA PACKET**

The behavior of the Transmit State Machine is described below.

- Asserting a RESET forces the transmit state machine into the Reset state which negates TXREADY. When RESET is negated the transmit state machine will enter a wait state.
- The SIE asserts TXVALID to begin a transmission.
- After the SIE asserts TXVALID it can assume that the transmission has started when it detects TXREADY has been asserted.
- The SIE must assume that the USB3280 has consumed a data byte if TXREADY and TXVALID are asserted on the rising edge of CLKOUT.
- The SIE must have valid packet information (PID) asserted on the DATA bus coincident with the assertion of TXVALID.
- TXREADY is sampled by the SIE on the rising edge of CLKOUT.
- The SIE negates TXVALID to complete a packet. Once negated, the transmit logic will never reassert TXREADY until after the EOP has been generated. (TXREADY will not re-assert until TXVALD asserts again.
- The USB3280 is ready to transmit another packet immediately, however the SIE must conform to the minimum inter-packet delays identified in the USB 2.0 specification.

#### **7.5 RX Logic**

This block receives serial data from the CRC block and processes it to be transferred to the SIE on the DATA bus. The processing involved includes NRZI decoding, bit unstuffing, and serial to parallel conversion. Upon valid assertion of the proper RX control lines by the RX State Machine, the RX Logic block will provide bytes to the DATA bus as shown in the figures below. The behavior of the Receive State Machine is described below.

CLKOUT **RXACTIVE** Invalid Data **DATA DATA** DATA **DATA** Data CRC RXDATA[7:0] Invalid CRC DATA **RXVALID** 

#### **FIGURE 7-4: RECEIVE TIMING FOR DATA WITH UNSTUFFED BITS**

The assertion of RESET will force the Receive State Machine into the *Reset* state. The *Reset* state deasserts RXAC-TIVE and RXVALID. When the RESET signal is deasserted the Receive State Machine enters the *RX Wait* state and starts looking for a SYNC pattern on the USB. When a SYNC pattern is detected the state machine will enter the *Strip SYNC* state and assert RXACTIVE. The length of the received Hi-Speed SYNC pattern varies and can be up to 32 bits long or as short as 12 bits long when at the end of five hubs. As a result, the state machine may remain in the *Strip SYNC* state for several byte times before capturing the first byte of data and entering the *RX Data* state.

After valid serial data is received, the state machine enters the *RX Data* state, where the data is loaded into the RX Holding Register on the rising edge of CLKOUT and RXVALID is asserted. The SIE must clock the data off the DATA bus on the next rising edge of CLKOUT. If OPMODE = Normal, then stuffed bits are stripped from the data stream. Each time 8 stuffed bits are accumulated the state machine will enter the *RX Data Wait* state, negating RXVALID thus skipping a byte time.

When the EOP is detected the state machine will enter the *Strip EOP* state and negate RXACTIVE and RXVALID. After the EOP has been stripped the Receive State Machine will reenter the *RX Wait* state and begin looking for the next packet.

The behavior of the Receive State Machine is described below:

- RXACTIVE and RXREADY are sampled on the rising edge of CLKOUT.
- In the RX Wait state the receiver is always looking for SYNC.
- The USB3280 asserts RXACTIVE when SYNC is detected (Strip SYNC state).
- The USB3280 negates RXACTIVE when an EOP is detected and the elasticity buffer is empty (Strip EOP state).
- When RXACTIVE is asserted, RXVALID will be asserted if the RX Holding Register is full.
- RXVALID will be negated if the RX Holding Register was not loaded during the previous byte time. This will occur if 8 stuffed bits have been accumulated.
- The SIE must be ready to consume a data byte if RXACTIVE and RXVALID are asserted (RX Data state).
- [Figure 7-5](#page-19-0) shows the timing relationship between the received data (DP/DM), RXVALID, RXACTIVE, RXERROR and DATA signals.

**Note 1:** The USB 2.0 Transceiver does NOT decode Packet ID's (PIDs). They are passed to the SIE for decoding.

- **2:** [Figure 7-5,](#page-19-0) [Figure 7-6](#page-19-1) and [Figure 7-7](#page-20-0) are timing examples of a HS/FS PHY when it is in HS mode. When a HS/FS PHY is in FS Mode there are approximately 40 CLKOUT cycles every byte time. The Receive State Machine assumes that the SIE captures the data on the DATA bus if RXACTIVE and RXVALID are asserted. In FS mode, RXVALID will only be asserted for one CLKOUT per byte time.
- **3:** In [Figure 7-5](#page-19-0), [Figure 7-6](#page-19-1) and [Figure 7-7](#page-20-0) the SYNC pattern on DP/DM is shown as one byte long. The SYNC pattern received by a device can vary in length. These figures assume that all but the last 12 bits have been consumed by the hubs between the device and the host controller.



<span id="page-19-0"></span>**FIGURE 7-5: RECEIVE TIMING FOR A HANDSHAKE PACKET (NO CRC)**

<span id="page-19-1"></span>





<span id="page-20-0"></span>**FIGURE 7-7: RECEIVE TIMING FOR DATA PACKET (WITH CRC-16)**

The receivers connect directly to the USB cable. The block contains a separate differential receiver for HS and FS mode. Depending on the mode, the selected receiver provides the serial data stream through the mulitplexer to the RX Logic block. The FS mode section of the FS/HS RX block also consists of a single-ended receiver on each of the data lines to determine the correct FS LINESTATE. For HS mode support, the FS/HS RX block contains a squelch circuit to insure that noise is never interpreted as data.

#### **7.6 USB 2.0 Transceiver**

The Microchip Hi-Speed USB 2.0 Transceiver consists of the High Speed and Full Speed Transceivers, and the Termination resistors.

#### 7.6.1 HIGH SPEED AND FULL SPEED TRANSCEIVERS

The USB3280 transceiver meets all requirements in the USB 2.0 specification.

The receivers connect directly to the USB cable. This block contains a separate differential receiver for HS and FS mode. Depending on the mode, the selected receiver provides the serial data stream through the multiplexer to the RX Logic block. The FS mode section of the FS/HS RX block also consists of a single-ended receiver on each of the data lines to determine the correct FS linestate. For HS mode support, the FS/HS RX block contains a squelch circuit to insure that noise is never interpreted as data.

The transmitters connect directly to the USB cable. The block contains a separate differential FS and HS transmitter which receive encoded, bit stuffed, serialized data from the TX Logic block and transmit it on the USB cable.

#### 7.6.2 TERMINATION RESISTORS

The USB3280 transceiver fully integrates all of the USB termination resistors. The USB3280 includes the 1.5kΩ pull-up resistor on DP. In addition the 45Ω high speed termination resistors are also integrated. These integrated resistors require no tuning or trimming. The state of the resistors is determined by the operating mode of the PHY. The possible valid resistor combinations are shown in [Table 7-1.](#page-21-0)

- RPU\_DP\_EN activates the 1.5kΩ DP pull-up resistor
- HSTERM EN activates the 45 $\Omega$  DP and DM high speed termination resistors

<span id="page-21-0"></span>



#### 7.6.3 BIAS GENERATOR

This block consists of an internal bandgap reference circuit used for generating the high speed driver currents and the biasing of the analog circuits. This block requires an external 12kΩ, 1% tolerance, external reference resistor connected from RBIAS to ground.

#### **7.7 Crystal Oscillator and PLL**

The USB3280 uses an internal crystal driver and PLL sub-system to provide a clean 480MHz reference clock that is used by the PHY during both transmit and receive. The USB3280 requires a clean 24MHz crystal or clock as a frequency reference. If the 24MHz reference is noisy or off frequency the PHY may not operate correctly.

The USB3280 can use either a crystal or an external clock oscillator for the 24MHz reference. The crystal is connected to the XI and XO pins as shown in the application diagram, [Figure 8-9](#page-35-0). If a clock oscillator is used the clock should be connected to the XI input and the XO pin left floating. When a external clock is used the XI pin is designed to be driven with a 0 to 3.3 volt signal. When using an external clock the user needs to take care to ensure the external clock source is clean enough to not degrade the high speed eye performance.

Once, the 480MHz PLL has locked to the correct frequency it will drive the CLKOUT pin with a 60MHz clock.

#### **7.8 Internal Regulators and POR**

The USB3280 includes an integrated set of built in power management functions. These power management features include a POR generation and allow the USB3280 to be powered from a single 3.3 volt power supply. This reduces the bill of materials and simplifies product design.

#### 7.8.1 INTERNAL REGULATORS

The USB3280 has two integrated 3.3 volt to 1.8 volt regulators. These regulators require an external 4.7uF +/-20% low ESR bypass capacitor to ensure stability. X5R or X7R ceramic capacitors are recommended since they exhibit an ESR lower than 0.1 ohm at frequencies greater than 10kHz.

The two regulator outputs, which require bypass capacitors, are the pins labeled VDDA1.8 and VDD1.8. Each pin requires a 4.7uF bypass capacitor placed as close to the pin as possible.

**Note:** The USB3280 regulators are designed to generate a 1.8 volt supply for the USB3280 only. Using the regulators to provide current for other circuits is not recommended and Microchip does not guarantee USB performance or regulator stability.

#### 7.8.2 POWER ON RESET (POR)

The USB3280 provides an internal POR circuit that generates a reset pulse once the PHY supplies are stable.

#### <span id="page-22-0"></span>7.8.3 RESET PIN

The UTMI+ Digital can be reset at any time with the RESET pin. The RESET pin of the USB3280 may be asynchronously asserted and de-asserted so long as it is held in the asserted state continuously for a duration greater than one CLKOUT cycle. The RESET input may be asserted when the USB3280 CLKOUT signal is not active (i.e. in the suspend state caused by asserting the SUSPENDN input) but reset must only be de-asserted when the USB3280 CLKOUT signal is active and the RESET has been held asserted for a duration greater than one CKOUT clock cycle. No other PHY digital input signals may change state for two CLKOUT clock cycles after the de-assertion of the reset signal.

#### <span id="page-23-0"></span>**8.0 APPLICATION NOTES**

The following sections consist of select functional explanations to aid in implementing the USB3280 into a system. For complete description and specifications consult the *USB 2.0 Transceiver Macrocell Interface Specification* and *Universal Serial Bus Specification Revision 2.0.*

#### **8.1 Linestate**

The voltage thresholds that the LINESTATE[1:0] signals use to reflect the state of DP and DM depend on the state of XCVRSELECT. LINESTATE[1:0] uses HS thresholds when the HS transceiver is enabled (XCVRSELECT = 0) and FS thresholds when the FS transceiver is enabled (XCVRSELECT = 1). There is not a concept of variable single-ended thresholds in the USB 2.0 specification for HS mode.

The HS receiver is used to detect Chirp J or K, where the output of the HS receiver is always qualified with the Squelch signal. If squelched, the output of the HS receiver is ignored. In the USB3280, as an alternative to using variable thresholds for the single-ended receivers, the following approach is used.



#### **TABLE 8-1: LINESTATE STATES**

In HS mode, 3ms of no USB activity (IDLE state) signals a reset. The SIE monitors LINESTATE[1:0] for the IDLE state. To minimize transitions on LINESTATE[1:0] while in HS mode, the presence of !Squelch is used to force LINES-TATE[1:0] to a J state.

#### **8.2 OPMODES**

The OPMODE[1:0] pins allow control of the operating modes.

| Model1:01 | State#        | <b>State Name</b>                         | <b>Description</b>                                                                                                                                                                                                                                            |  |
|-----------|---------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 00        | 0             | Normal Operation                          | Transceiver operates with normal USB data encoding and<br>decoding                                                                                                                                                                                            |  |
| 01        |               | Non-Driving                               | Allows the transceiver logic to support a soft disconnect feature<br>which tri-states both the HS and FS transmitters, and removes<br>any termination from the USB making it appear to an upstream<br>port that the device has been disconnected from the bus |  |
| 10        | $\mathcal{P}$ | Disable Bit Stuffing<br>and NRZI encoding | Disables bitstuffing and NRZI encoding logic so that 1's loaded<br>from the DATA bus become 'J's on the DP/DM and 0's become<br>'K's                                                                                                                          |  |
| 11        | 3             | Reserved                                  | N/A                                                                                                                                                                                                                                                           |  |

**TABLE 8-2: OPERATIONAL MODES**

The OPMODE[1:0] signals are normally changed only when the transmitter and the receiver are quiescent, i.e. when entering a test mode or for a device initiated resume.

When using OPMODE[1:0] = 10 (state 2), OPMODES are set, and then 5 60MHz clocks later, TXVALID is asserted. In this case, the SYNC and EOP patterns are not transmitted.

The only exception to this is when OPMODE[1:0] is set to state 2 while TXVALID has been asserted (the transceiver is transmitting a packet), in order to flag a transmission error. In this case, the USB3280 has already transmitted the SYNC pattern so upon negation of TXVALID the EOP must also be transmitted to properly terminate the packet. Changing the OPMODE[1:0] signals under all other conditions, while the transceiver is transmitting or receiving data will generate undefined results.

Under no circumstances should the device controller change OPMODE while the DP/DM lines are still transmitting or unpredictable changes on DP/DM are likely to occur. The same applies for TERMSELECT and XCVRSELECT.

#### **8.3 Test Mode Support**

#### **TABLE 8-3: USB 2.0 TEST MODES**



#### **8.4 SE0 Handling**

For FS operation, IDLE is a J state on the bus. SE0 is used as part of the EOP or to indicate reset. When asserted in an EOP, SE0 is never asserted for more than 2 bit times. The assertion of SE0 for more than 2.5us is interpreted as a reset by the device operating in FS mode.

For HS operation, IDLE is a SE0 state on the bus. SE0 is also used to reset a HS device. A HS device cannot use the 2.5us assertion of SE0 (as defined for FS operation) to indicate reset since the bus is often in this state between packets. If no bus activity (IDLE) is detected for more than 3ms, a HS device must determine whether the downstream facing port is signaling a suspend or a reset. The following section details how this determination is made. If a reset is signaled, the HS device will then initiate the HS Detection Handshake protocol.

#### **8.5 Reset Detection**

If a device in HS mode detects bus inactivity for more than 3ms (T1), it reverts to FS mode. This enables the FS pull-up on the DP line in an attempt to assert a continuous FS J state on the bus. The SIE must then check LINESTATE for the SE0 condition. If SE0 is asserted at time T2, then the upstream port is forcing the reset state to the device (i.e., a Driven SE0). The device will then initiate the HS detection handshake protocol.



#### **FIGURE 8-1: RESET TIMING BEHAVIOR (HS MODE)**

#### **TABLE 8-4: RESET TIMING VALUES (HS MODE)**



#### **8.6 Suspend Detection**

If a HS device detects SE0 asserted on the bus for more than 3ms (T1), it reverts to FS mode. This enables the FS pullup on the DP line in an attempt to assert a continuous FS J state on the bus. The SIE must then check LINESTATE for the J condition. If J is asserted at time T2, then the upstream port is asserting a soft SE0 and the USB is in a J state indicating a suspend condition. By time T4 the device must be fully suspended.



#### **FIGURE 8-2: SUSPEND TIMING BEHAVIOR (HS MODE)**





#### **8.7 HS Detection Handshake**

The High Speed Detection Handshake process is entered from one of three states: suspend, active FS or active HS. The downstream facing port asserting an SE0 state on the bus initiates the HS Detection Handshake. Depending on the initial state, an SE0 condition can be asserted from 0 to 4 ms before initiating the HS Detection Handshake. These states are described in the USB 2.0 specification.

There are three ways in which a device may enter the HS Handshake Detection process:

- 1. If the device is suspended and it detects an SE0 state on the bus it may immediately enter the HS handshake detection process.
- 2. If the device is in FS mode and an SE0 state is detected for more than 2.5µs. it may enter the HS handshake detection process.
- 3. If the device is in HS mode and an SE0 state is detected for more than 3.0ms. it may enter the HS handshake detection process. In HS mode, a device must first determine whether the SE0 state is signaling a suspend or a reset condition. To do this the device reverts to FS mode by placing XCVRSELECT and TERMSELECT into FS mode. The device must not wait more than 3.125ms before the reversion to FS mode. After reverting to FS mode, no less than 100µs and no more than 875µs later the SIE must check the LINESTATE signals. If a J state is detected the device will enter a suspend state. If an SE0 state is detected, then the device will enter the HS Handshake detection process.

In each case, the assertion of the SE0 state on the bus initiates the reset. The minimum reset interval is 10ms. Depending on the previous mode that the bus was in, the delay between the initial assertion of the SE0 state and entering the HS Handshake detection can be from 0 to 4ms.

This transceiver design pushes as much of the responsibility for timing events on to the SIE as possible, and the SIE requires a stable CLKOUT signal to perform accurate timing. In case 2 and 3 above, CLKOUT has been running and is stable, however in case 1 the USB3280 is reset from a suspend state, and the internal oscillator and clocks of the transceiver are assumed to be powered down. A device has up to 6ms after the release of SUSPENDN to assert a minimum of a 1ms Chirp K.

#### **8.8 HS Detection Handshake – FS Downstream Facing Port**

Upon entering the HS Detection process (T0) XCVRSELECT and TERMSELECT are in FS mode. The DP pull-up is asserted and the HS terminations are disabled. The SIE then sets OPMODE to *Disable Bit Stuffing and NRZI encoding*, XCVRSELECT to HS mode, and begins the transmission of all 0's data, which asserts a HS K (chirp) on the bus (T1). The device chirp must last at least 1.0ms, and must end no later than 7.0ms after HS Reset T0. At time T1 the device begins listening for a chirp sequence from the host port.

If the downstream facing port is not HS capable, then the HS K asserted by the device is ignored and the alternating sequence of HS Chirp K's and J's is not generated. If no chirps are detected (T4) by the device, it will enter FS mode by returning XCVRSELECT to FS mode.



#### **FIGURE 8-3: HS DETECTION HANDSHAKE TIMING BEHAVIOR (FS MODE)**

#### **TABLE 8-6: HS DETECTION HANDSHAKE TIMING VALUES (FS MODE)**



**Note 1:** T0 may occur to 4ms after HS Reset T0.

**2:** The SIE must assert the Chirp K for 66000 CLKOUT cycles to ensure a 1ms minimum duration.

#### <span id="page-29-1"></span>**8.9 HS Detection Handshake – HS Downstream Facing Port**

Upon entering the HS Detection process (T0) XCVRSELECT and TERMSELECT are in FS mode. The DP pull-up is asserted and the HS terminations are disabled. The SIE then sets OPMODE to *Disable Bit Stuffing and NRZI encoding*, XCVRSELECT to HS mode, and begins the transmission of all 0's data, which asserts a HS K (chirp) on the bus (T1). The device chirp must last at least 1.0ms, and must end no later than 7.0ms after HS Reset T0. At time T1 the device begins listening for a chirp sequence from the downstream facing port. If the downstream facing port is HS capable then it will begin generating an alternating sequence of Chirp Kís and Chirp Jís (T3) after the termination of the chirp from the device (T2). After the device sees the valid chirp sequence Chirp K-J-K-J-K-J (T6), it will enter HS mode by setting TERMSELECT to HS mode (T7).

[Figure 8-4](#page-29-0) provides a state diagram for Chirp K-J-K-J-K-J validation. Prior to the end of reset (T9) the device port must terminate the sequence of Chirp K's and Chirp J's (T8) and assert SE0 (T8-T9). Note that the sequence of Chirp K's and Chirp J's constitutes bus activity.



<span id="page-29-0"></span>

The Chirp K-J-K-J-K-J sequence occurs too slow to propagate through the serial data path, therefore LINESTATE signal transitions must be used by the SIE to step through the Chirp K-J-K-J-K-J state diagram, where "K State" is equivalent to LINESTATE = K State and "J State" is equivalent to LINESTATE = J State. The SIE must employ a counter (Chirp Count) to count the number of Chirp K and Chirp J states. Note that LINESTATE does not filter the bus signals so the requirement that a bus state must be "continuously asserted for 2.5µs" must be verified by the SIE sampling the LIN-ESTATE signals.



#### **FIGURE 8-5: HS DETECTION HANDSHAKE TIMING BEHAVIOR (HS MODE)**

#### **TABLE 8-7: RESET TIMING VALUES**



**Note 1:** T0 may be up to 4ms after HS Reset T0.

- **2:** The SIE must use LINESTATE to detect the downstream port chirp sequence.
- **3:** Due to the assertion of the HS termination on the host port and FS termination on the device port, between T1 and T7 the signaling levels on the bus are higher than HS signaling levels and are less than FS signaling levels.

#### **8.10 HS Detection Handshake – Suspend Timing**

If reset is entered from a suspended state, the internal oscillator and clocks of the transceiver are assumed to be powered down. [Figure 8-6](#page-31-0) shows how CLKOUT is used to control the duration of the chirp generated by the device.

When reset is entered from a suspended state (J to SE0 transition reported by LINESTATE), SUSPENDN is combinatorially negated at time T0 by the SIE. It takes approximately 5 milliseconds for the transceiver's oscillator to stabilize. The device does not generate any transitions of the CLKOUT signal until it is "usable" (where "usable" is defined as stable to within ±10% of the nominal frequency and the duty cycle accuracy 50±5%).

The first transition of CLKOUT occurs at T1. The SIE then sets OPMODE to *Disable Bit Stuffing and NRZI encoding*, XCVRSELECT to HS mode, and must assert a Chirp K for 66000 CLKOUT cycles to ensure a 1ms minimum duration. If CLKOUT is 10% fast (66MHz) then Chirp K will be 1.0ms. If CLKOUT is 10% slow (54 MHz) then Chirp K will be 1.2ms. The 5.6ms requirement for the first CLKOUT transition after SUSPENDN, ensures enough time to assert a 1ms Chirp K and still complete before T3. Once the Chirp K is completed (T3) the SIE can begin looking for host chirps and use CLKOUT to time the process. At this time, the device follows the same protocol as in [Section 8.9, "HS Detection Hand](#page-29-1)shake – HS Downstream Facing Port" for completion of the High Speed Handshake.



#### <span id="page-31-0"></span>**FIGURE 8-6: HS DETECTION HANDSHAKE TIMING BEHAVIOR FROM SUSPEND**

To detect the assertion of the downstream Chirp K's and Chirp J's for 2.5us  $\{T_{F|L|}\}$ , the SIE must see the appropriate LINESTATE signals asserted continuously for 165 CLKOUT cycles.

| <b>Timing Parameter</b> | <b>Description</b>                                                                                                                               | Value                                 |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| T0                      | While in suspend state an SEO is detected on the USB. HS<br>Handshake begins. D+ pull-up enabled, HS terminations<br>disabled, SUSPENDN negated. | 0 (HS Reset T0)                       |
| Τ1                      | First transition of CLKOUT. CLKOUT "Usable" (frequency<br>accurate to $\pm 10\%$ , duty cycle accurate to 50 $\pm 5$ ).                          | $TO < T1 < TO + 5.6$ ms               |
| T <sub>2</sub>          | Device asserts Chirp K on the bus.                                                                                                               | $T1 < T2 < T0 + 5.8$ ms               |
| T3                      | Device removes Chirp K from the bus. (1 ms minimum width)  <br>and begins looking for host chirps.                                               | $T2 + 1.0$ ms < T3 <<br>$T0 + 7.0$ ms |
| T4                      | CLK "Nominal" (CLKOUT is frequency accurate to ±500 ppm,  T1 < T3 < T0 + 20.0ms<br>duty cycle accurate to $50±5$ ).                              |                                       |

**TABLE 8-8: HS DETECTION HANDSHAKE TIMING VALUES FROM SUSPEND**

#### **8.11 Assertion of Resume**

In this case, an event internal to the device initiates the resume process. A device with remote wake-up capability must wait for at least 5ms after the bus is in the idle state before sending the remote wake-up resume signaling. This allows the hubs to get into their suspend state and prepare for propagating resume signaling.

The device has 10ms where it can draw a non-suspend current before it must drive resume signaling. At the beginning of this period the SIE may negate SUSPENDN, allowing the transceiver (and its oscillator) to power up and stabilize.

[Figure 8-7](#page-32-0) illustrates the behavior of a device returning to HS mode after being suspended. At T4, a device that was previously in FS mode would maintain TERMSELECT and XCVRSELECT high.

To generate resume signaling (FS 'K') the device is placed in the "Disable Bit Stuffing and NRZI encoding" Operational Mode (OPMODE [1:0] = 10), TERMSELECT and XCVRSELECT must be in FS mode, TXVALID asserted, and all 0's data is presented on the DATA bus for at least 1ms (T1 - T2).

<span id="page-32-0"></span>





#### **TABLE 8-9: RESUME TIMING VALUES (HS MODE)**

#### **8.12 Detection of Resume**

Resume signaling always takes place in FS mode (TERMSELECT and XCVRSELECT = FS enabled), so the behavior for a HS device is identical to that of a FS device. The SIE uses the LINESTATE signals to determine when the USB transitions from the 'J' to the 'K' state and finally to the terminating FS EOP (SE0 for 1.25us-1.5µs.).

The resume signaling (FS 'K') will be asserted for at least 20ms. At the beginning of this period the SIE may negate SUSPENDN, allowing the transceiver (and its oscillator) to power up and stabilize.

The FS EOP condition is relatively short. SIEs that simply look for an SE0 condition to exit suspend mode do not necessarily give the transceiverís clock generator enough time to stabilize. It is recommended that all SIE implementations key off the 'J' to 'K' transition for exiting suspend mode (SUSPENDN = 1). And within 1.25µs after the transition to the SE0 state (low-speed EOP) the SIE must enable normal operation, i.e. enter HS or FS mode depending on the mode the device was in when it was suspended.

If the device was in FS mode: then the SIE leaves the FS terminations enabled. After the SE0 expires, the downstream port will assert a J state for one low-speed bit time, and the bus will enter a FS Idle state (maintained by the FS terminations).

If the device was in HS mode: then the SIE must switch to the FS terminations before the SE0 expires (< 1.25µs). After the SE0 expires, the bus will then enter a HS IDLE state (maintained by the HS terminations).

#### **8.13 HS Device Attach**

[Figure 8-8](#page-34-0) demonstrates the timing of the USB3280 control signals during a device attach event. When a HS device is attached to an upstream port, power is asserted to the device and the device sets XCVRSELECT and TERMSELECT to FS mode (time T1).

 $V_{BUS}$  is the +5V power available on the USB cable. Device Reset in [Figure 8-8](#page-34-0) indicates that  $V_{BUS}$  is within normal operational range as defined in the USB 2.0 specification. The assertion of Device Reset (T0) by the upstream port will initialize the device. By monitoring LINESTATE, the SIE state machine knows to set the XCVRSELECT and TERMSELECT signals to FS mode (T1).

The standard FS technique of using a pull-up resistor on DP to signal the attach of a FS device is employed. The SIE must then check the LINESTATE signals for SE0. If LINESTATE = SE0 is asserted at time T2 then the upstream port is forcing the reset state to the device (i.e. Driven SE0). The device will then reset itself before initiating the HS Detection Handshake protocol.

<span id="page-34-0"></span>







#### <span id="page-35-0"></span>**8.14 Application Diagram**





#### <span id="page-36-0"></span>**9.0 PACKAGE OUTLINE**



**FIGURE 9-1: USB3280-AEZG 36-PIN QFN PACKAGE OUTLINE AND PARAMETERS, 6 X 6 X 0.90 MM BODY (ROHS COMPLIANT)**



**FIGURE 9-2: QFN, 6X6 TAPE & REEL**





**Note:** Standard reel size is 3000 pieces per reel.

#### <span id="page-39-0"></span>**APPENDIX A: DATA SHEET REVISION HISTORY**

#### **TABLE A-1: REVISION HISTORY**



#### <span id="page-40-0"></span>**THE MICROCHIP WEB SITE**

[Microchip provides online support via our WWW site at w](http://www.microchip.com)ww.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- **General Technical Support** Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- **· Business of Microchip** Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

#### <span id="page-40-1"></span>**CUSTOMER CHANGE NOTIFICATION SERVICE**

Microchipís customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

[To register, access the Microchip web site at](http://www.microchip.com) www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

#### <span id="page-40-2"></span>**CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

**[Technical support is available through the web site at: h](http://www.microchip.com)ttp://www.microchip.com/support**

#### <span id="page-41-0"></span>**PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



#### **Note the following details of the code protection feature on Microchip devices:**

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchipís Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchipís code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE**.** Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2004 - 2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 9781632771032

## **QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV**   $=$  **ISO/TS 16949**  $=$

*Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.*



### **Worldwide Sales and Service**

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: [http://www.microchip.com/](http://support.microchip.com) support

Web Address: www.microchip.com

**Atlanta** Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

**Houston, TX**  Tel: 281-894-5983

**Indianapolis** Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

**Los Angeles** Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

**New York, NY**  Tel: 631-435-6000

**San Jose, CA**  Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### **ASIA/PACIFIC**

**Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 **ASIA/PACIFIC**

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

**India - Bangalore** Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

**India - Pune** Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

**Philippines - Manila** Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

**France - Paris** Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Dusseldorf** Tel: 49-2129-3766400

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Pforzheim** Tel: 49-7231-424750

**Italy - Milan**  Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Venice** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

**Poland - Warsaw** Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820