









# **[BQ25910](http://www.ti.com/product/bq25910?qgpn=bq25910)**

SLVSDU0B –SEPTEMBER 2017–REVISED SEPTEMBER 2019

# **BQ25910 I<sup>2</sup>C Controlled 6-A Three-Level Switch Mode, Single-Cell Parallel Battery Charger for Fast Charging**

# <span id="page-0-1"></span>**1 Features**

- Parallel charger operation provides fast charging in dual charger configuration
- <span id="page-0-3"></span><span id="page-0-2"></span>• High efficiency 750-kHz switch mode three-level buck parallel charger
	- Reduced ripple to support low profile inductor
	- 95.4% Charge efficiency at 1.5 A from 5-V input
	- 93.3% Charge efficiency at 3 A from 9-V input
	- Superior efficiency compared to traditional buck converter in compact form factor
- Single Input to support USB input and adjustable high voltage adapters
	- Support 3.9-V to 14-V input voltage range with 20-V absolute maximum input voltage rating
	- Input current limit (500 mA to 3.6 A with 100 mA resolution) to support USB2.0 and USB 3.0 standard and high voltage adaptors
	- Maximum power tracking by input voltage limit (VINDPM) up to 14 V
- Flexible  $I<sup>2</sup>C$  mode for optimal system performance
- <span id="page-0-0"></span>• High integration includes all MOSFETs, current sensing and loop compensation
	- Lossless charge current sensing without sense resistor
- < 10-µA Low battery leakage current during standby mode
- High accuracy
	- $\pm$ 0.4% Charge voltage regulation
	- ±10% Charge current regulation
	- $±7.5%$  Input current regulation
	- Remote differential battery sensing
- **Safety** 
	- Thermal regulation and thermal shutdown
	- Input UVLO and overvoltage protection
	- Battery OVP
	- Input dynamic power management (DPM)
	- Charging safety timer
	- Flying capacitor short circuit protection
	- Output voltage short circuit protection
- Available in 36-ball WCSP package

# **2 Applications**

- Smart phone
- **Tablet**
- Wireless charging
- Portable electronics
- Electronic point of sales (ePOS)

# **3 Description**

The BQ25910 is an integrated three-level switchmode parallel battery charge management device for single cell Li-ion and Li-polymer batteries. Utilization of the three-level converter maintains highest switchmode operation efficiency while reducing solution footprint and increasing power density. The device supports fast charging with high input voltage for a wide range of portable devices. The solution integrates reverse-blocking FET  $(Q_{BLK})$ , and four switching FETs ( $Q_{HSA}$ ,  $Q_{HSB}$ ,  $Q_{LSB}$ ,  $Q_{LSA}$ ). The I<sup>2</sup>C serial interface with charging and system settings makes the device a truly flexible solution.

### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Simplified Schematic**





# **Table of Contents**



# <span id="page-1-0"></span>**4 Revision History**



• Changed from Advance Information to Production Data ....................................................................................................... [1](#page-0-3)

### **EXAS STRUMENTS**

7.5 Programming .......................................................... [24](#page-23-0) 7.6 Register Maps......................................................... [28](#page-27-0) **8 Application and Implementation** ........................ [43](#page-42-0) 8.1 Application Information............................................ [43](#page-42-1) 8.2 Typical Application ................................................. [43](#page-42-2) **9 Power Supply Recommendations**...................... [50](#page-49-0) **10 Layout**................................................................... [51](#page-50-0) 10.1 Layout Guidelines ................................................. [51](#page-50-1) 10.2 Layout Example .................................................... [52](#page-51-0) **11 Device and Documentation Support** ................. [53](#page-52-0) 11.1 Device Support...................................................... [53](#page-52-1) 11.2 Receiving Notification of Documentation Updates [53](#page-52-2) 11.3 Community Resources.......................................... [53](#page-52-3) 11.4 Trademarks........................................................... [53](#page-52-4) 11.5 Electrostatic Discharge Caution............................ [53](#page-52-5) 11.6 Glossary................................................................ [53](#page-52-6)

**12 Mechanical, Packaging, and Orderable**

**Information** ........................................................... [53](#page-52-7)



# <span id="page-2-0"></span>**5 Pin Configuration and Functions**



(1) Top View = Xray through a soldered down part with A1 starting in upper left hand corner.

**[BQ25910](http://www.ti.com/product/bq25910?qgpn=bq25910)** SLVSDU0B –SEPTEMBER 2017–REVISED SEPTEMBER 2019 **[www.ti.com](http://www.ti.com)**

Texas<br>Instruments

### **Pin Functions**





# <span id="page-4-0"></span>**6 Specifications**

# <span id="page-4-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) This condition is contingent on the fact that  $0V < V_{\text{CFLY}} < 8V$ 

# <span id="page-4-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

SLVSDU0B –SEPTEMBER 2017–REVISED SEPTEMBER 2019 **[www.ti.com](http://www.ti.com)**

## <span id="page-5-0"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) The inherent switching noise voltage spikes should not exceed the absolute maximum rating on either CFLY+, SW, or CFLY- pins. A tight layout minimizes switching noise.

## <span id="page-5-1"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, [SPRA953.](http://www.ti.com/lit/an/spra953c/spra953c.pdf)



# <span id="page-6-0"></span>**6.5 Electrical Characteristics**

 $\rm{V_{VBUS\_UVLOS}< V_{VBUS}< V_{VBUS\_OV}}$  and  $\rm{V_{VBUS}> V_{BAT}+ V_{SLEEP}, T_J= -40^oC}$  to +125°C, and  $\rm{T_J=25^oC}$  for typical values (unless otherwise noted)





# **Electrical Characteristics (continued)**

 $\rm{V_{VBUS\_UVLOS}< V_{VBUS}< V_{VBUS\_OV}}$  and  $\rm{V_{VBUS}> V_{BAT}+ V_{SLEEP}, T_J= -40^oC}$  to +125°C, and  $\rm{T_J=25^oC}$  for typical values (unless otherwise noted)





### **Electrical Characteristics (continued)**

 $\rm{V_{VBUS\_UVLOS}< V_{VBUS}< V_{VBUS\_OV}}$  and  $\rm{V_{VBUS}> V_{BAT}+ V_{SLEEP}, T_J= -40^oC}$  to +125°C, and  $\rm{T_J=25^oC}$  for typical values (unless otherwise noted)



SLVSDU0B –SEPTEMBER 2017–REVISED SEPTEMBER 2019 **[www.ti.com](http://www.ti.com)**

### <span id="page-9-0"></span>**6.6 Timing Requirements**





# **6.7 Typical Characteristics**

<span id="page-10-0"></span>



# **Typical Characteristics (continued)**





# <span id="page-12-0"></span>**7 Detailed Description**

<span id="page-12-1"></span>The BQ25910 is an integrated three-level switch-mode parallel battery charge management device for single cell Li-ion and Li-polymer batteries. Utilization of the three-level converter maintains highest switch-mode operation efficiency while reducing solution footprint and increasing power density. The device supports fast charging with high input voltage for a wide range of portable devices. The solution integrates reverse-blocking FET ( $Q_{BLK}$ ), and four switching FETs ( $Q_{HSA}$ ,  $Q_{HSB}$ ,  $Q_{LSB}$ ,  $Q_{LSA}$ ). The  $I^2C$  serial interface with charging and system settings makes the device a truly flexible solution.

The device supports a wide range of input sources, including standard USB host port, USB charging port, and USB compliant adjustable high voltage adapter. The device is compliant with USB 2.0 and USB 3.0 power specifications with input current and voltage regulation.

After initiating a charging cycle with host control, the device completes a charging cycle without software control. It automatically detects battery voltage and charges the battery in two-phases: constant current and constant voltage. At the end of the charging cycle, the charger automatically terminates when the charge current is below a preset limit (termination current) in the constant voltage phase.

The device provides various safety features for battery charging, including charging safety timer, battery overvoltage, and over-current protections. Thermal regulation reduces charge current when the device junction temperature exceeds 120°C (programmable via  $I^2C$ ). The  $\overline{INT}$  output immediately notifies the host when the charger changes state or a fault occurs.

The BQ25910 is available in space-saving 36-bump 2.41 x 2.44 mm<sup>2</sup> WCSP.



## <span id="page-13-0"></span>**7.2 Functional Block Diagram**

The device is a highly integrated 6-A three-level switch-mode parallel battery charger for single-cell Li-ion and Lipolymer batteries. It integrates a reverse-blocking FET (QBLK), four switching FETs for three-level operation (QHSA – QLSA), and bootstrap cap control to drive HS gates.



**Figure 13. BQ25910 I<sup>2</sup>C Controlled Functional Block Diagram**

# <span id="page-13-1"></span>**7.3 Feature Description**

### **7.3.1 Device Power-On-Reset (POR)**

The internal bias circuits are powered from the higher voltage of VBUS and VBAT. When  $V_{VBUS}$  rises above  $V_{VBUS-UVLOZ}$ , or  $V_{BAT}$  rises above  $V_{BAT-UVLOZ}$ , the sleep comparator and battery depletion comparator are active. <sup>2</sup>C interface is ready for communication and all the registers are reset to default value. The host can access all the registers after POR.



### **Feature Description (continued)**

### **7.3.2 Device Power Up from Battery without Input Source**

If only battery is present, the device consumes up to  $I_{BAT}$  quiescent current. The REGN LDO stays off to minimize the current draw. I<sup>2</sup>C interface is ready for communication as long as  $V_{BAT}$  is above  $V_{BAT}$  uvloz.

### **7.3.3 Device Power Up from Input Source**

When an input source is plugged in, and the EN\_CHG bit is set to 1, the device checks the input source voltage and battery voltage to turn on REGN LDO, all the bias circuits and begin charging. The startup sequence from input source is as listed:

- 1. Power up REGN LDO
- 2. Poor source qualification
- 3.  $C_{FLY}$  and  $C_{AUX}$  pre-charging routine
- 4. Converter Power-up

### **7.3.4 Power Up REGN LDO**

The REGN LDO supplies internal bias circuits and power FET gate drivers. The pull-up rail of  $\overline{\text{INT}}$  can be connected to REGN as well. The REGN LDO is enabled when all the following conditions are met:

- 1. VBUS above  $V_{BUSU}$
- 2. VBUS above  $V_{BAT} + V_{SLEEPZ}$
- 3. VBUS below  $V_{VBUS-OV}$
- 4.  $V_{BAT}$  above  $V_{BAT}$  <sub>LOWV</sub>
- 5. EN CHG bit  $= 1$
- 6. ICHG  $\neq$  0 A

If one of the above conditions is not met, the device is in high impedance mode (HIZ) with REGN LDO off. The device draws less than  $I_{VBUS-HIZ}$  from VBUS in this state.

### **7.3.5 Poor Source Qualification**

After REGN LDO powers up, the device checks the current capability of the input source. The input source has to meet the following requirements in order to operate the buck converter:

- 1. VBUS voltage below  $V_{VBIIS, OV}$
- 2. VBUS voltage above  $V_{\text{POORSRC}}$  when pulling  $I_{\text{POORSRC}}$  (typical 20 mA)

Once the conditions are met, the status register bit PG\_STAT is set high and the  $\overline{\text{INT}}$  pin is pulsed to signal the host. If VBUS OV is detected (condition 1 above), the device automatically retries detection once the overvoltage fault goes away. If a poor source is detected (condition 2 above), the device repeats poor source qualification routine every 2 seconds. After 7 consecutive failures, the device sets POORSRC\_STAT, sends an INT pulse to notify the host, goes to HIZ mode and resets EN\_CHG bit. Adapter re-plugin and/or EN\_CHG toggle is required to restart device operation.

### **7.3.6 Converter Power-Up**

Prior to converter switching, the flying and auxiliary capacitors, CFLY, and CAUX are charged to VBUS/2. After the capacitors have been pre-charged, the converter is enabled and the switching FETs  $Q_{HSA} - Q_{LSR}$  start switching. As a battery charger, the device deploys a highly-efficient 750-kHz three-level step-down switching regulator. The fixed frequency oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery voltage, charge current and temperature, simplifying output filter design.

The charge current is soft-started into the desired value by starting from 300 mA and increasing the current up to ICHG programmed value over time. This "soft-start" also applies when increasing the ICHG register value while charging.

**FXAS NSTRUMENTS** 

### **Feature Description (continued)**

### **7.3.7 Three-Level Buck Converter Theory of Operation**

The three-level converter is a combination of a switched capacitor and a switched inductor circuit. Assuming the flying capacitor, CFLY, remains balanced at VIN/2, the VSW node can be presented with three different voltages: VIN, VIN/2, and GND. The gate driving scheme is similar to a two-phase buck converter. The outer FETs (QHSA and QLSA) are driven with a complimentary signal with duty cycle  $D = VOUT/VIN$ . The inner FETs (QHSB and QLSB) are driven with a second complimentary signal of equal duty cycle, but phase shifted by 180°. By employing this driving scheme, there is a smooth transition around 50% duty ratio, where the VSW node moves from presenting GND and VIN/2 to presenting VIN and VIN/2.

The three-level can achieve higher efficiency which cannot be easily obtained using traditional buck converter. The high efficiency is due to reduced inductor ripple (volt-seconds), reduced switching loss, and use of a compact inductor with lower DCR. The device integrates low R<sub>DSON</sub> FETs to optimize conduction loss. It also integrates control circuit to monitor CFLY stability and pre-conditioning.



**Figure 14. (a) Three-Level Buck Converter Circuit, (b) Time-Domain V<sub>SW</sub> and V<sub>O</sub> Waveforms, and (c) Inductor Current Ripple Comparison Across Duty Ratio**



**Figure 15. Three-Level Buck Converter States for Duty Ratios < 0.50**



**Figure 16. Three-Level Buck Converter States for Duty Ratios > 0.50**



### **Feature Description (continued)**

### **7.3.8 Host Mode and Default Mode**

### *7.3.8.1 Host Mode and Default Mode in BQ25910*

The BQ25910 is a host controlled charger, and will automatically shut off when the I<sup>2</sup>C watchdog timer is not reset within the timer period. In default (HIZ) mode, the device automatically disables charging until the host writes the EN\_CHG bit high again and resets the watchdog timer via the WD\_RST bit. When the charger is in default mode, WD\_STAT bit is HIGH. When the charger is in host mode, WD\_STAT bit is LOW.

After power-on-reset, the device starts in default mode with watchdog timer expired. All the registers are in the default settings. In default mode, the device remains in HIZ mode and will not charge the battery.

Writing a 1 to the WD\_RST bit forces the charger out of default mode and into host mode. All the device parameters can be programmed by the host. To keep the device in host mode, the host has to reset the watchdog timer by writing 1 to WD\_RST bit before the watchdog timer expires (WD\_STAT bit is set), or disable watchdog timer by setting WATCHDOG bits = 00.

When the watchdog timer is expired (WD\_STAT bit  $= 1$ ), the device returns to default mode and registers are reset to default values except as detailed in the  $I^2C$  register section. As long as the watchdog timer is expired (WD\_STAT bit = 1), the device remains in Default Mode without charging the battery, regardless of the EN\_CHG bit state. In order to enable charge after watchdog expired, write WD\_RST = 1, and EN\_CHG = 1.



**Figure 17. Watchdog Timer Flow Chart**

The REG RST bit can be used to reset all of the registers (except STATUS registers) to their default value at any time.

### **7.3.9 Battery Charging Management**

The device charges single-cell Li-Ion battery with up to 6-A charge current for high-capacity battery.

### *7.3.9.1 Autonomous Charging Cycle*

When battery charging is enabled (EN\_CHG bit = 1) and the battery is above  $V_{BAT\,LOW}$ , the device autonomously completes a charging cycle. The device default charging parameters are listed in [Table 1](#page-17-0). The host can always control the charging operations and optimize the charging parameters by writing to the corresponding registers through I<sup>2</sup>C.

### **Feature Description (continued)**

**Table 1. Charging Parameter Default Settings**

<span id="page-17-0"></span>

| <b>PARAMETER</b>                     | <b>VALUE</b> |  |  |  |
|--------------------------------------|--------------|--|--|--|
| VBAT to start fast charge (VBATLOWV) | 3.5V         |  |  |  |
| Charging voltage (VREG)              | 4.350 V      |  |  |  |
| Charging current (ICHG)              | 3.500 A      |  |  |  |
| Termination current (ITERM)          | 1.000 A      |  |  |  |
| Safety timer (CHG TIMER)             | 12 hours     |  |  |  |

A new charge cycle starts when the following conditions are valid:

- Converter starts
- Battery charging is enabled by EN\_CHG bit, and ICHG register is not 0 mA
- Battery voltage above  $V_{BAT\ LOWV}$
- No safety timer fault

The charger device automatically terminates the charging cycle when the charging current is below termination threshold, and device not in DPM mode or thermal regulation. Once termination is detected, an INT is asserted to the host and the EN\_CHG bit gets reset to zero. After the charge is done, EN\_CHG bit can initiate a new charging cycle.

Once a charging cycle is complete, an  $\overline{INT}$  pulse is asserted to notify the host. In addition the status register (CHRG\_STAT) indicates the different charging phases (any change in CHRG\_STAT will generate an INT to notify the host):

- 000: Charging disable
- 001: Reserved
- 010: Reserved
- 011: Fast charge (constant current mode)
- 100: Taper charge (constant voltage mode)
- 101: Reserved
- 110: Reserved
- 111: Reserved

### **7.3.10 Master Charger and Parallel Charger Interactions**

A master charger is required in the system to manage pre-charging and full termination of the battery. The BQ25910 monitors the battery voltage and compares it to  $V_{BAT\ LOWV}$  to ensure battery can safely take fastcharge current. Once the BQ25910 turns on and begins fast-charging, the host has two options: disable (HIZ) the master charger, or continue running the master charger along with the parallel charger.

For the first option, once battery voltage reaches  $V_{BAT\ LOWV}$ , the master charger maintains the BATFET on to supply system from battery (EN HIZ = 1 on master charger), and the BQ25910 provides both the charge current and system current if required. It is recommended to select  $V_{BAT\ LOWV}$  equal to minimum system voltage in order to maintain system operation during transition. The BQ25910 will then fast-charge the battery up to VREG and continue to regulate voltage while battery current tapers down. After the BQ25910 detects termination, the host can re-enable the master charger to regulate battery voltage in CV mode down to lower termination currents.

The second mode of operation requires both chargers to stay on. In order to maximize efficiency, it is recommended to run the master charger at lower charge current than the BQ25910. For example, the master charger might be set at 1 A and the BQ25910 at 3.5 A to achieve total charge current of 4.5 A. In this mode of operation, the master charger provides mostly system current, while the BQ25910 provides mostly charge current. In this mode of operation, the BQ25910 can select  $V_{BAT\, LowV}$  as low as the battery dictates for fastcharge, since the master charger can maintain system voltage regulation and ensure system continues to operate through the transition. After the BQ25910 detects termination, the master charger automatically continues to regulate battery voltage in CV mode down to lower termination current.

[Figure 18](#page-18-0) shows both options with charge current for each device as well as battery voltage.





**Figure 18. Master Charger and BQ25910 Handoff**

### <span id="page-18-0"></span>**7.3.11 Battery Charging Profile**

The device charges the battery in two phases: constant current, and constant voltage. At the beginning of a charging cycle, the device checks the battery voltage and regulates current / voltage as needed. If the battery voltage is below  $V_{BAT\ LOWV}$ , it is the master charger responsibility to increase VBAT up to  $V_{BAT\ LOWV}$  so the parallel charger can initiate fast charging. As BAT increases to  $V_{BAT\ LOWV}$ , the master charger can stay in HIZ and the BQ25910 can start fast-charging the battery with up-to 6-A ICHG. Alternatively, the master charger can remain on to maintain the system load from adapter, while the BQ25910 charges the battery. The default charging settings can be found in [Table 2](#page-18-1).

<span id="page-18-1"></span>

### **Table 2. Battery Charger Setting**

**NSTRUMENTS** 

**FXAS** 

If the charger device is in DPM regulation or thermal regulation during charging, the charging current can be less than the programmed value. In this case, termination is temporarily disabled and the charging safety timer is counted at half the clock rate.



**Figure 19. Battery Charging Profile Highlighting Parallel Charger Region of Operation**

After the device signals charge termination done (CHRG\_TERM\_FLAG = 1), the master charger may choose to continue charging in CV mode or finish the charging cycle completely. The BQ25910 will not start a re-charge cycle automatically, and a toggle on EN\_CHG bit is required to restart a charge cycle.

### *7.3.11.1 Charging Termination*

The device terminates a charge cycle when the battery voltage is at VREG, and the current is below termination current (ITERM). After the charging cycle is completed, the converter turns off and enters HIZ mode. At this point, the master charger can continue charging the battery down to a lower termination current, or just provide the system load from the adapter through its buck converter.

When termination occurs, the status register CHRG\_STAT is set to 000, the CHRG\_TERM\_FLAG is set to 1, and an  $\overline{\text{INT}}$  pulse is asserted to the host. The CHRG TERM FLAG should be used to determine if termination was detected. Termination is temporarily disabled when the charger device is in input current, input voltage or thermal regulation.

Termination can be disabled by writing 0 to EN\_TERM bit prior to charge termination. In this case, the device will continue regulating the battery voltage to VREG value until the safety timer runs out or until the EN\_CHG bit is cleared.

### *7.3.11.2 Differential Battery Voltage Remote Sensing*

For high current charging systems, resistance between the charger output and battery cell terminal such as board routing, connector, MOSFETs and sense resistor can force the charging process to move from constant current to constant voltage too early, thereby increasing charge time. To speed up the charging cycle, the device provides differential remote sensing terminals for battery positive and negative terminals, which can extend the constant current charge time to deliver maximum power to the battery.

The device regulates BATP – BATN =  $V_{BAT}$  to the programmed VREG voltage. By connecting the sense terminals as close the battery as possible, the charger can deliver maximum charging power to battery. The kelvin connections to the battery can be made via a  $100-Ω$  resistor.



### *7.3.11.3 Charging Safety Timer*

The device has built-in safety timer to prevent extended charging cycle due to abnormal battery conditions. The user can program fast charge safety timer through I<sup>2</sup>C (CHG\_TIMER bits). When safety timer expires, the TMR FLAG bit is set to 1, and an  $\overline{\text{INT}}$  pulse is asserted to the host. The safety timer feature can be disabled via I<sup>2</sup>C using EN\_TIMER bit.

During input voltage, current or thermal regulation, the safety timer counts at half clock rate as the actual charge current is likely to be below the register setting. For example, if the charger is in input current regulation (IINDPM  $STAT = 1$ ) throughout the whole charging cycle, and the safety timer is set to 5 hours, then the timer will expire in 10 hours. This half clock rate feature can be disabled by setting TMR2X  $EN = 0$ . Changing the TMR2X EN bit while the device is running has no effect on the safety timer count, other than forcing the timer to count at half the rate under the conditions dictated above.

### <span id="page-20-0"></span>**7.4 Device Functional Modes**

### **7.4.1 Lossless Current Sensing**

In high current charging systems, extra resistance between the charger output and the battery contribute to power loss and temperature rise. The BQ25910 regulates the output current without the need of a sense resistor, thereby reducing system power loss and operating temperature. Switching FET current information is used in conjunction to inductor DCR sensing to regulate output current accurately. For optimal operation, the voltage drop across the DCR should be below 180 mV. For example, to achieve 6-A charging, the DCR should be below 30 mΩ. In addition to lossless current regulation, the switching FET current is monitored on a cycle-by-cycle basis to ensure safe operation.

### **7.4.2 Dynamic Power Management**

To meet maximum current limit in USB spec and avoid over-loading the adapter, the device features Dynamic Power Management (DPM), which continuously monitors the input current and input voltage. When input source is over-loaded, either the current exceeds the input current limit (IINDPM) or the voltage falls below the input voltage limit (VINDPM). The device then reduces the charge current until the input current falls below the input current limit and the input voltage rises above the input voltage limit.

During DPM mode, the status register bits VINDPM\_STAT (VINDPM) and/or IINDPM\_STAT (IINDPM) is/are set to 1. [Figure 20](#page-21-0) shows the IINDPM response with 9-V/1.33-A (12-W) adapter, 4.0-V battery, 3.5-A charge current, and BQ25910 in CV mode.

# **Device Functional Modes (continued)**



# <span id="page-21-0"></span>**7.4.3 Interrupt to Host (INT)**

In some applications, the host does not always monitor the charger operation. The  $\overline{\text{INT}}$  pin notifies the system host on the device operation. By default, the following events will generate an active-low, 256-μs INT pulse.

1. Good input source detected (three conditions below met)

- $V_{VBUS}$  >  $V_{BAT}$  (not in sleep)
- $V_{VBUS}$  <  $V_{VBUS_OV}$
- $-$  V<sub>VBUS</sub> > V<sub>VPOORSRC</sub> (typ 3.7 V) when  $I_{POORSRC}$  (typ 20 mA) current is applied (not a poor source)
- 2. Good input source removed
- 3. POORSRC routine failed 7 consecutive times (connected adaptor was found to be a poor source)
- 4. Capacitor pre-charge routine failed (CFLY / CAUX failed to pre-charge)
- 5. Entering IINDPM regulation
- 6. Entering VINDPM regulation
- 7. Entering device Junction Temperature Regulation



### **[BQ25910](http://www.ti.com/product/bq25910?qgpn=bq25910) [www.ti.com](http://www.ti.com)** SLVSDU0B –SEPTEMBER 2017–REVISED SEPTEMBER 2019

### **Device Functional Modes (continued)**

- 8. I<sup>2</sup>C Watchdog timer expired
	- $-$  At initial power-up, this  $\overline{\text{INT}}$  gets asserted to signal  $\text{P}_\text{C}$  is ready for communication
- 9. Charger changes state (CHRG\_STAT value change)
- 10. VBUS over-voltage detected
- 11. Junction temperature shutdown (TSHUT)
- 12. Battery over-voltage detected (BATOVP)
- 13. CFLY fault detected
- 14. Charge Safety Timer Expired

Each one of these INT sources can be masked off to prevent INT pulses from being sent out when they occur. Three bits exist for each one of these events:

- The STAT bit holds the current status of each  $\overline{\text{INT}}$  source
- The FLAG bit holds information on which source produced an  $\overline{\text{INT}}$ , regardless of current status.
- The MASK bit is used to prevent the device from sending out  $\overline{\text{INT}}$  for each particular event.

When one of the above conditions occurs, the device sends out an INT pulse and keeps track of which source generated the INT via the FLAG registers. The FLAG register bits are automatically reset to zero after the host reads them, and a new edge on STAT bit is required to re-assert the FLAG.



**Figure 21. INT Generation Behavior Example**

### **7.4.4 Protections**

### *7.4.4.1 Voltage and Current Monitoring*

The device closely monitors the input and output voltage, as well as switching FET currents for safe buck mode operation.

Copyright © 2017–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDU0B&partnum=BQ25910)*



## **Device Functional Modes (continued)**

### 7.4.4.1.1 Input Over-Voltage (V<sub>VBUS OV</sub>)

The valid input voltage range for buck mode operation is  $V_{VBUS\_OP}$ . If VBUS voltage exceeds  $V_{VBUS\_OV}$ , the device stops switching immediately to protect the power FETs. During input over-voltage, an INT pulse is asserted to signal the host, and the VBUS\_OVP\_STAT and VBUS\_OVP\_FLAG fault register bits get set. The device automatically starts switching again when the over-voltage condition goes away.

### **7.4.4.1.2** Input Under-Voltage (V<sub>POORSRC</sub>)

The valid input voltage range for buck mode operation is  $V_{\rm VBUS\_OP}$ . If VBUS voltage falls below V<sub>POORSRC</sub>, the device stops switching. During input under-voltage, an INT pulse is asserted to signal the host, and the PG\_STAT bit gets cleared. The PG\_FLAG bit will get set to signal this event. The device automatically attempts to restart switching when the under-voltage condition goes away.

### 7.4.4.1.3 Flying Capacitor Over- or Under-Voltage Protection (V<sub>CFLY OVP</sub> and V<sub>CFLY UVP</sub>)

Under normal operating conditions the flying capacitor is balanced by the converter. However, during line transients or other failures, capacitor mis-balance is possible. The device constantly monitors the flying capacitor voltage. If VCFLY exceeds the protection limits, the device stops switching immediately. When this fault is detected, an  $\overline{\text{INT}}$  pulse is asserted to notify the host, and the CFLY STAT and CFLY FLAG fault register bits get set. The device automatically attempts to re-balance the cap and resumes charging if successful. If the device fails to re-balance CFLY, the CAP COND STAT and CAP COND FLAG fault register bits get set, and an EN\_CHG toggle is required to re-attempt charging.

### **7.4.4.1.4 Over Current Protection**

The device monitors the outer switching FET current on a cycle-by-cycle basis . If an over-current is detected, the device responds by forcing the switching FETs to immediately discharge the inductor current and attempt current ramp-up once again.

### *7.4.4.2 Thermal Regulation and Thermal Shutdown*

The device monitors internal junction temperature  $T_J$  to avoid overheating the chip and limits the device surface temperature in buck mode. When the internal junction temperature exceeds the preset thermal regulation limit (TREG bits), the device reduces charge current. A wide thermal regulation range from 60°C to 120°C allows the user to optimize the system thermal performance.

During thermal regulation, the actual charging current is usually below the programmed value in ICHG registers. Therefore, termination is disabled, the safety timer runs at half the clock rate, the status register TREG\_STAT bit goes high, and an INT is asserted to the host.

Additionally, the device has thermal shutdown to turn off the converter when device surface temperature exceeds T<sub>SHUT</sub>. The fault register TSHUT\_STAT is set and an INT pulse is asserted to the host. The converter turns back on when device temperature is below  $T_{SHUT,HYS}$ .

### *7.4.4.3 Battery Protection*

### **7.4.4.3.1 Battery Over-Voltage Protection (BATOVP)**

The battery over-voltage limit is clamped at 4% above the battery regulation voltage. When battery over-voltage occurs, the charger device immediately disables charge. The fault register BATOVP\_STAT bit goes high and an INT pulse is asserted to signal the host.

### <span id="page-23-0"></span>**7.5 Programming**

### **7.5.1 Serial Interface**

The device uses I<sup>2</sup>C compatible interface for flexible charging parameter programming and instantaneous device status reporting. I<sup>2</sup>C is a bi-directional 2-wire serial interface. Only two open-drain bus lines are required: a serial data line (SDA), and a serial clock line (SCL). Devices can be considered as masters or slaves when performing data transfers. A master is a device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. At that time, any device addressed is considered a slave.



### **Programming (continued)**

**[www.ti.com](http://www.ti.com)** SLVSDU0B –SEPTEMBER 2017–REVISED SEPTEMBER 2019

**[BQ25910](http://www.ti.com/product/bq25910?qgpn=bq25910)**

The device operates as a slave device with address 4BH, receiving control inputs from the master device like micro-controller or digital signal processor through REG00-REG0D. Register read beyond REG0D (0x0D) returns 0xFF. The  $I^2C$  interface supports both standard mode (up to 100 kbits/s), and fast mode (up to 400 kbits/s). When the bus is free, both lines are HIGH. The SDA and SCL pins are open drain and must be connected to the positive supply voltage via a current source or pull-up resistor.

### **7.5.2 Data Validity**

The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on SCL line is LOW. One clock pulse is generated for each data bit transferred.



**Figure 22. Bit Transfers on the I<sup>2</sup>C Bus**

### **7.5.3 START and STOP Conditions**

All transactions begin with a START (S) and are terminated with a STOP (P). A HIGH to LOW transition on the SDA line while SCL is HIGH defines a START condition. A LOW to HIGH transition on the SDA line when the SCL is HIGH defines a STOP condition. START and STOP conditions are always generated by the master. The bus is considered busy after the START condition, and free after the STOP condition.



**Figure 23. START and STOP Conditions on the I<sup>2</sup>C Bus**

### **7.5.4 Byte Format**

Every byte on the SDA line must be 8 bits long. The number of bytes to be transmitted per transfer is unrestricted. Each byte has to be followed by an ACKNOWLEDGE (ACK) bit. Data is transferred with the Most Significant Bit (MSB) first. If a slave cannot receive or transmit another complete byte of data until it has performed some other function, it can hold the SCL line low to force the master into a wait state (clock stretching). Data transfer then continues when the slave is ready for another byte of data and releases the SCL line.

Copyright © 2017–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSDU0B&partnum=BQ25910)*

# **Programming (continued)**



**Figure 24. Data Transfer on the I<sup>2</sup>C Bus**

## **7.5.5 Acknowledge (ACK) and Not Acknowledge (NACK)**

The ACK signaling takes place after byte. The ACK bit allows the receiver to signal the transmitter that the byte was successfully received and another byte may be sent. All clock pulses, including the acknowledge 9th clock pulse, are generated by the master. The transmitter releases the SDA line during the acknowledge clock pulse so the receiver can pull the SDA line LOW and it remains stable LOW during the HIGH period of this 9th clock pulse. A NACK is signaled when the SDA line remains HIGH during the 9th clock pulse. The master can then generate either a STOP to abort the transfer or a repeated START to start a new transfer.

### **7.5.6 Slave Address and Data Direction Bit**

After the START signal, a slave address is sent. This address is 7 bits long, followed by the 8 bit as a data direction bit (bit R/W). A zero indicates a transmission (WRITE) and a one indicates a request for data (READ). The device 7-bit address is defined as 1001 011' (0x4BH) by default. The address bit arrangement for 4BH is shown in [Figure 25](#page-25-0).

<span id="page-25-0"></span>

### **7.5.7 Single Read and Write**







### **Programming (continued)**

|                    |               |          | 1 1 | 8        | $\mathbf{1}$ |   |               | $\mathbf{1}$               |  |
|--------------------|---------------|----------|-----|----------|--------------|---|---------------|----------------------------|--|
| ~<br>$\mathcal{L}$ | Slave Address | $\bf{0}$ | ACK | Reg Addr | ACK          | S | Slave Address | ACK                        |  |
|                    |               |          |     |          |              |   |               |                            |  |
|                    |               |          |     |          |              |   | 8             |                            |  |
|                    |               |          |     |          |              |   | Data          | $\mathbf{P}$<br><b>NCK</b> |  |
|                    |               |          |     |          |              |   |               |                            |  |

**Figure 28. Single Read**

If the register address is not defined, the charger device sends back NACK and returns to the idle state.

### **7.5.8 Multi-Read and Multi-Write**

The charger device supports multi-read and multi-write of all registers.



### **Figure 29. Multi-Write**



**Figure 30. Multi-Read**



### <span id="page-27-0"></span>**7.6 Register Maps**

### **7.6.1 I<sup>2</sup>C Registers**

[Table 3](#page-27-1) lists the memory-mapped registers for the I<sup>2</sup>C. All register offset addresses not listed in Table 3 should be considered as reserved locations and the register contents should not be modified.

<span id="page-27-1"></span>

## **Table 3. I<sup>2</sup>C Register Summary Table**

<span id="page-27-2"></span>Complex bit access types are encoded to fit into small table cells. [Table 4](#page-27-2) shows the codes that are used for access types in this section.



### **Table 4. I<sup>2</sup>C Access Type Codes**



# <span id="page-28-0"></span>*7.6.1.1 Battery Voltage Regulation Limit Register (Address = 0h) [reset = AAh]*

REG00 is shown in [Figure 31](#page-28-1) and described in [Table 5](#page-28-2).

<span id="page-28-1"></span>Return to [Summary Table](#page-27-1).

### **Figure 31. REG00 Register**



<span id="page-28-2"></span>

### **Table 5. REG00 Register Field Descriptions**

SLVSDU0B –SEPTEMBER 2017–REVISED SEPTEMBER 2019 **[www.ti.com](http://www.ti.com)**

# <span id="page-29-0"></span>*7.6.1.2 Charger Current Limit Register (Address = 1h) [reset = 46h]*

REG01 is shown in [Figure 32](#page-29-1) and described in [Table 6](#page-29-2).

<span id="page-29-1"></span>Return to [Summary Table](#page-27-1).

### **Figure 32. REG01 Register**



### **Table 6. REG01 Register Field Descriptions**

<span id="page-29-2"></span>



# <span id="page-30-0"></span>*7.6.1.3 Input Voltage Limit Register (Address = 2h) [reset = 04h]*

REG02 is shown in [Figure 33](#page-30-1) and described in [Table 7](#page-30-2).

<span id="page-30-1"></span>Return to [Summary Table](#page-27-1).

### **Figure 33. REG02 Register**



### **Table 7. REG02 Register Field Descriptions**

<span id="page-30-2"></span>

# <span id="page-31-0"></span>*7.6.1.4 Input Current Limit Register (Address = 3h) [reset = 13h]*

REG03 is shown in [Figure 34](#page-31-1) and described in [Table 8](#page-31-2).

<span id="page-31-1"></span>Return to [Summary Table](#page-27-1).

### **Figure 34. REG03 Register**



### **Table 8. REG03 Register Field Descriptions**

<span id="page-31-2"></span>



# <span id="page-32-0"></span>*7.6.1.5 Reserved Register (Address = 4h) [reset = 03h]*

REG04 is shown in [Figure 35](#page-32-1) and described in [Table 9](#page-32-2).

# <span id="page-32-1"></span>Return to [Summary Table](#page-27-1).

# **Figure 35. REG04 Register**



### **Table 9. REG04 Register Field Descriptions**

<span id="page-32-2"></span>

### <span id="page-33-0"></span>*7.6.1.6 Charger Control 1 Register (Address = 5h) [reset = 9Dh]*

REG05 is shown in [Figure 36](#page-33-1) and described in [Table 10.](#page-33-2)

### Return to [Summary Table](#page-27-1).

When the WATCHDOG[1:0] bits change (writing the same value does not change these bits), the internal counter is reset. The same applies for the CHG\_TIMER bits (changing the value in the register will reset the CHG\_TIMER).

### **Figure 36. REG05 Register**

<span id="page-33-1"></span>

<span id="page-33-2"></span>

### **Table 10. REG05 Register Field Descriptions**



### <span id="page-34-0"></span>*7.6.1.7 Charger Control 2 Register (Address = 6h) [reset = 33h]*

REG06 is shown in [Figure 37](#page-34-1) and described in [Table 11.](#page-34-2)

### Return to [Summary Table](#page-27-1).

When the watchdog timer expires (WD\_STAT = 1h), the EN\_CHG bit is held in reset. To enable the charger after the watchdog expires, write a value of 1h to the WD\_RST bit and a value of 1h to the EN\_CHG bit.

### **Figure 37. REG06 Register**

<span id="page-34-1"></span>

### **Table 11. REG06 Register Field Descriptions**

<span id="page-34-2"></span>

SLVSDU0B –SEPTEMBER 2017–REVISED SEPTEMBER 2019 **[www.ti.com](http://www.ti.com)**

# <span id="page-35-0"></span>*7.6.1.8 INT Status Register (Address = 7h) [reset = X]*

REG07 is shown in [Figure 38](#page-35-1) and described in [Table 12.](#page-35-2)

<span id="page-35-1"></span>Return to [Summary Table](#page-27-1).

### **Figure 38. REG07 Register**



<span id="page-35-2"></span>

### **Table 12. REG07 Register Field Descriptions**



### **[BQ25910](http://www.ti.com/product/bq25910?qgpn=bq25910) [www.ti.com](http://www.ti.com)** SLVSDU0B –SEPTEMBER 2017–REVISED SEPTEMBER 2019

### <span id="page-36-0"></span>*7.6.1.9 FAULT Status Register (Address = 8h) [reset = X]*

REG08 is shown in [Figure 39](#page-36-1) and described in [Table 13.](#page-36-2)

### Return to [Summary Table](#page-27-1).

When the watchdog timer expires (WD\_STAT = 1h), the VBUS\_OVP\_STAT, TSHUT\_STAT, BATOVP\_STAT, and CFLY\_STAT bits are held in reset until the watchdog fault is cleared (WD\_RST bit = 1h, or changing the WATCHDOG[1:0] bits).

### **Figure 39. REG08 Register**

<span id="page-36-1"></span>

<span id="page-36-2"></span>

### **Table 13. REG08 Register Field Descriptions**

# <span id="page-37-0"></span>*7.6.1.10 INT Flag Status Register (Address = 9h) [reset = 00h]*

REG09 is shown in [Figure 40](#page-37-1) and described in [Table 14.](#page-37-2)

Return to [Summary Table](#page-27-1).

<span id="page-37-1"></span>All bits in REG09 are automatically cleared after a read.

### **Figure 40. REG09 Register**



### **Table 14. REG09 Register Field Descriptions**

<span id="page-37-2"></span>



### <span id="page-38-0"></span>*7.6.1.11 FAULT Flag Register (Address = Ah) [reset = 00h]*

REG0A is shown in [Figure 41](#page-38-1) and described in [Table 15](#page-38-2).

Return to [Summary Table](#page-27-1).

<span id="page-38-1"></span>All bits in REG0A are automatically cleared after a read.

### **Figure 41. REG0A Register**



### **Table 15. REG0A Register Field Descriptions**

<span id="page-38-2"></span>

# <span id="page-39-0"></span>*7.6.1.12 INT Mask Register (Address = Bh) [reset = 00h]*

REG0h is shown in [Figure 42](#page-39-1) and described in [Table 16.](#page-39-2)

<span id="page-39-1"></span>Return to [Summary Table](#page-27-1).

### **Figure 42. REG0h Register**



<span id="page-39-2"></span>

# **Table 16. REG0h Register Field Descriptions**



# <span id="page-40-0"></span>*7.6.1.13 FAULT Mask Register (Address = Ch) [reset = 00h]*

REG0C is shown in [Figure 43](#page-40-1) and described in [Table 17.](#page-40-2)

<span id="page-40-1"></span>Return to [Summary Table](#page-27-1).

### **Figure 43. REG0C Register**



<span id="page-40-2"></span>

# **Table 17. REG0C Register Field Descriptions**

# <span id="page-41-0"></span>*7.6.1.14 Part Information Register (Address = Dh) [reset = 0Ah]*

REG0D is shown in [Figure 44](#page-41-2) and described in [Table 18.](#page-41-3)

<span id="page-41-2"></span>Return to [Summary Table](#page-27-1).

### **Figure 44. REG0D Register**



### **Table 18. REG0D Register Field Descriptions**

<span id="page-41-3"></span><span id="page-41-1"></span>



# <span id="page-42-0"></span>**8 Application and Implementation**

### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-42-1"></span>**8.1 Application Information**

A typical application consists of the device configured as an  $I^2C$  controlled single cell, parallel battery charger for Li-Ion and Li-polymer batteries used in a wide range of smartphones and other portable devices. It integrates an input reverse-block FET (QBLK), four switching FETs for three-level operation (QHSA – QLSA), and a bootstrap cap control to drive HS gates.

## <span id="page-42-2"></span>**8.2 Typical Application**





### **Typical Application (continued)**

### **8.2.1 Design Requirements**

For this design example, use the parameters shown in [Table 19.](#page-43-0)

### **Table 19. Design Parameters**

<span id="page-43-0"></span>

### **8.2.2 Detailed Design Procedure**

### *8.2.2.1 External Passive Recommendation*

The following part numbers are recommended for correct operation of BQ25910.

### **Table 20. Recommended External Components**



### *8.2.2.2 Inductor Selection*

The BQ25910 is a three-level converter with a fixed switching frequency of 750 kHz, allowing the use of small inductor and capacitor values. The inductor saturation current should be higher than the output current ( $I_{CHG}$ ) plus half the ripple current  $(I_{\text{RIPPI F}})$ :

$$
I_{\text{SAT}} \geq I_{\text{CHG}} + \frac{I_{\text{RIPPLE}}}{2} \tag{1}
$$

The inductor ripple current depends on input voltage (V<sub>BUS</sub>), duty cycle (D = V<sub>BAT</sub>/V<sub>BUS</sub>), switching frequency (f<sub>sw</sub>) and inductance (L):

$$
I_{RIPPLE} = \frac{VBUS(0.5 \times |D - 0.5| - (D - 0.5)^{2})}{Lf_{sw}}
$$
 (2)

The maximum inductor ripple current happens with  $D = 1/3$  or  $D = 2/3$ . The recommended value of inductance is 330 nH for 9-V applications or 470 nH for 12-V applications (750 kHz).





**Figure 46. Inductor Current Ripple as function of V<sub>BUS</sub> with Fixed V<sub>BAT</sub>** 





### *8.2.2.3 Input Capacitor*

Input capacitor should have enough ripple current rating to absorb input switching ripple current. The worst case RMS current occurs when duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current  $I_{\text{CIN}}$  occurs where the duty cycle is closest to 50% and can be estimated by the following equation:

$$
I_{\text{CIN}} = I_{\text{CHG}}\sqrt{D(1-D)}\tag{3}
$$

Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be placed as close as possible to PMID and GND pins. Voltage rating of the capacitor must be higher than normal input voltage level. 25-V rating or higher capacitor is preferred for 12-V input voltage. 10-μF capacitance is suggested for up-to 6-A charging current.

### *8.2.2.4 Flying Capacitor*

Flying capacitor selection must meet criteria related to current ripple and voltage ripple. Just as the input capacitor, the flying capacitor should also have enough ripple current rating to absorb the RMS current through it:

$$
I_{CFLY} = \sqrt{2(0.5 - |D - 0.5|) \left(1^2 C_{HG} + \frac{1^2 R_{IPPLE}}{12}\right)}
$$
(4)

This function becomes maximum when  $D = 0.5$ , because at that point the capacitor is in series with the inductor for a complete switching cycle, and their RMS currents are the same. The flying capacitor should be sized to handle the full charge current in the scenario where  $D = 0.5$ .





Figure 47. Flying Capacitor RMS Current vs. V<sub>BUS</sub> with Fixed V<sub>BAT</sub> and I<sub>CHG</sub>

Additionally, the flying capacitor voltage ripple should be kept under 10% of  $V_{\text{BUS}}/2$  to ensure loop stability. This quantity is given by the following equation:

$$
\Delta V_{\text{CFLY}} = \frac{I_{\text{CHG}} (0.5 - |D - 0.5|)}{C_{\text{FLY}} f_{\text{SW}}}
$$
(5)

It is recommended to use at least two 16-V, 10-μF, low ESR ceramic capacitors in parallel to achieve both RMS current rating and maintain voltage ripple <10% in the flying capacitor for up-to 6-A charge current application. The following curve shows what the ripple voltage of CFLY might look like for such a configuration by taking into account voltage derating of the capacitor and plugging the effective capacitance value into equation above at different charge currents and  $V_{BUS}$  voltages.



**Figure 48. Flying Capacitor Ripple Voltage vs. V<sub>BUS</sub> with Fixed V<sub>BAT</sub>** 







### **[www.ti.com](http://www.ti.com)** SLVSDU0B –SEPTEMBER 2017–REVISED SEPTEMBER 2019

### *8.2.2.5 Output Capacitor*

Output capacitor also should have enough ripple current rating to absorb output switching ripple current. The output capacitor RMS current  $I_{\text{COUT}}$  is given:

$$
I_{\text{COUT}} = \frac{I_{\text{RIPPLE}}}{2\sqrt{3}} \approx 0.29 \times I_{\text{RIPPLE}} \tag{6}
$$

The output capacitor voltage ripple can be calculated as follows:

$$
\Delta V_{\rm{SYS}} = \frac{I_{\rm{RIPPLE}}}{16C_{\rm{O}}f_{\rm{SW}}} \tag{7}
$$

At certain input/output voltage and switching frequency, the voltage ripple can be reduced by increasing the output filter LC. The preferred ceramic capacitor is 20  $\mu$ F, 6.3 V or higher rating, X7R or X5R.

### **8.2.3 Application Curves**

CBUS = 1  $\mu$ F, CPMID = 10  $\mu$ F, CBAT = 20  $\mu$ F, CFLY = 20  $\mu$ F, L = DFE252012F-R47 (470 nH) (unless otherwise noted)



**[BQ25910](http://www.ti.com/product/bq25910?qgpn=bq25910)**







CBUS = 1  $\mu$ F, CPMID = 10  $\mu$ F, CBAT = 20  $\mu$ F, CFLY = 20  $\mu$ F, L = DFE252012F-R47 (470 nH) (unless otherwise noted)





# <span id="page-49-0"></span>**9 Power Supply Recommendations**

In order to charge single-cell Li-Ion battery, the device requires a power supply between 3.9 V and 14 V with at least 500-mA current rating connected to VBUS. Additionally, a single-cell Li-Ion battery with voltage > V<sub>BAT\_LOWV</sub> should be connected between at the output of the switched inductor, between BATP and BATN terminals.



# <span id="page-50-0"></span>**10 Layout**

## <span id="page-50-1"></span>**10.1 Layout Guidelines**

The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the components to minimize high frequency current path loops is important to prevent electrical and magnetic field radiation and high-frequency resonant problems. Here is a PCB layout priority list for proper layout. Layout PCB according to this specific order is essential.

- 1. Utilize at least four-layer board for optimal layout, and assign one layer as solid ground plane near the IC to minimize high-frequency current path
- 2. Place flying capacitor as close to CLFY+ and CLFY– bumps as possible. Minimize the copper area of this trace to lower electrical and magnetic field radiation but make the trace wide enough to carry the charging current. Do not use multiple layers in parallel for this connection.
- 3. Place input capacitor as close as possible to PMID bumps and PGND bumps and use solid GND plane underneath the IC. Use plenty of vias close to PMID capacitor GND terminal and IC PGND bumps to ensure low parasitic connection to GND plane.
- 4. Place inductor input terminal as close to SW bumps as possible. Minimize the copper area of this trace to lower electrical and magnetic field radiation but make the trace wide enough to carry the charging current.
- 5. Put output capacitor near to the inductor and the device. Ground connections need to be tied to the device ground with a short copper trace connection or GND plane.
- 6. Decoupling capacitors should be placed next to the device and make trace connection as short as possible.
- 7. Ensure that there are sufficient thermal vias directly under bumps of the power FETs, connecting to copper on other layers.
- 8. The via size and number should be enough for a given current path.
- 9. Route BATP and BATN away from switching nodes such as SW and CFLY+, CFLY–.

Refer to the EVM design and [Figure 61](#page-51-1) for the recommended component placement with trace and via locations.



## **10.2 Layout Example**

<span id="page-51-0"></span>

### <span id="page-51-1"></span>**Figure 61. BQ25910 PCB Layout Example**



# <span id="page-52-0"></span>**11 Device and Documentation Support**

### <span id="page-52-1"></span>**11.1 Device Support**

### **11.1.1 Third-Party Products Disclaimer**

### *11.1.1.1 Third-Party Products Disclaimer*

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### <span id="page-52-2"></span>**11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### <span id="page-52-3"></span>**11.3 Community Resources**

[TI E2E™ support forums](http://e2e.ti.com) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](http://www.ti.com/corp/docs/legal/termsofuse.shtml).

### <span id="page-52-4"></span>**11.4 Trademarks**

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### <span id="page-52-5"></span>**11.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### <span id="page-52-6"></span>**11.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-52-7"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Nov-2020



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **YFF0036 DSBGA - 0.625 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



# **EXAMPLE BOARD LAYOUT**

# **YFF0036 DSBGA - 0.625 mm max height**

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# **EXAMPLE STENCIL DESIGN**

# **YFF0036 DSBGA - 0.625 mm max height**

DIE SIZE BALL GRID ARRAY



4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated