

# 64 Kbit (8K x 8) AutoStore nvSRAM

#### **Features**

- 25 ns, 35 ns, and 45 ns access times
- Hands off automatic STORE on power down with external 68 µF capacitor
- STORE to QuantumTrap nonvolatile elements is initiated by software, hardware, or AutoStore on power down
- RECALL to SRAM initiated by software or power up
- Unlimited Read, Write, and Recall cycles
- 1,000,000 STORE cycles to QuantumTrap
- 100 year data retention to QuantumTrap
- Single 5V±10% operation
- Commercial and industrial temperatures
- 228-pin (330mil) SOIC, 28-pin (300mil) PDIP, 28-pin (600mil) PDIP packages
- 28-pin (300 mil) CDIP and 28-pad (350 mil) LCC packages
- RoHS compliance

## **Functional Description**

The Cypress STK12C68 is a fast static RAM with a nonvolatile element in each memory cell. The embedded nonvolatile elements incorporate QuantumTrap technology producing the world's most reliable nonvolatile memory. The SRAM provides unlimited read and write cycles, while independent nonvolatile data resides in the highly reliable QuantumTrap cell. Data transfers from the SRAM to the nonvolatile elements (the STORE operation) takes place automatically at power down. On power up, data is restored to the SRAM (the RECALL operation) from the nonvolatile memory. Both the STORE and RECALL operations are also available under software control. A hardware STORE is initiated with the HSB pin.





## Contents

| Pin Configurations                      | 3 DC Electrical Characte    |
|-----------------------------------------|-----------------------------|
| Pin Definitions                         |                             |
| Device Operation                        | 4 Capacitance               |
| SRAM Read                               | 4 Thermal Resistance        |
| SRAM Write                              | 4 AC Test Conditions        |
| AutoStore Operation                     | 4 AC Switching Characte     |
| AutoStore Inhibit Mode                  | <b>5</b> SRAM Read Cycle .  |
| Hardware STORE (HSB) Operation          | <b>5</b> SRAM Write Cycle . |
| Hardware RECALL (Power Up)              | 5 AutoStore or Power Up     |
| Software STORE                          | 5 Software Controlled S7    |
| Software RECALL                         |                             |
| Data Protection                         |                             |
|                                         |                             |
| Hardware Protect                        | 6 Ordering Information      |
| Low Average Active Power                | 6 Package Diagrams          |
| Preventing Store                        | 6 Document History Pag      |
| Best Practices                          | 7 Sales, Solutions, and L   |
| Maximum Ratings                         | 8 Worldwide Sales an        |
| Operating Range                         | 8 Products                  |
| Noise Considerations.  Hardware Protect | en Designs Product          |
|                                         |                             |

| DC Electrical Characteristics           | 8  |
|-----------------------------------------|----|
| Data Retention and Endurance            | 9  |
| Capacitance                             | 9  |
| Thermal Resistance                      | 9  |
| AC Test Conditions                      | 9  |
| AC Switching Characteristics            | 10 |
| SRAM Read Cycle                         |    |
| SRAM Write Cycle                        | 12 |
| AutoStore or Power Up RECALL            | 14 |
| Software Controlled STORE/RECALL Cycle  | 15 |
| Hardware STORE Cycle                    | 16 |
| Switching Waveform                      | 16 |
| Part Numbering Nomenclature             | 17 |
| Ordering Information                    | 17 |
| Package Diagrams                        | 18 |
| Document History Page                   | 23 |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                |    |



## **Pin Configurations**

Figure 1. 28-Pin SOIC/DIP and LLC



## **Pin Definitions**

| Pin Name                         | Alt | I/O Type        | Description                                                                                                                                                                                                                                                                |
|----------------------------------|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> -A <sub>12</sub>  |     | Input           | Address Inputs. Used to select one of the 8,192 bytes of the nvSRAM.                                                                                                                                                                                                       |
| DQ <sub>0</sub> -DQ <sub>7</sub> |     | Input or Output | Bidirectional Data I/O Lines. Used as input or output lines depending on operation.                                                                                                                                                                                        |
| WE                               | W   |                 | <b>Write Enable Input, Active LOW</b> . When the chip is enabled and WE is LOW, data on the I/O pins is written to the specific address location.                                                                                                                          |
| CE                               | Ē   | Input           | Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip.                                                                                                                                                                                  |
| ŌĒ                               | G   | Input           | Output Enable, Active LOW. The active LOW OE input enables the data output buffers during read cycles. Deasserting OE HIGH causes the I/O pins to tristate.                                                                                                                |
| V <sub>SS</sub>                  |     | Ground          | Ground for the Device. The device is connected to ground of the system.                                                                                                                                                                                                    |
| V <sub>CC</sub>                  |     | Power Supply    | Power Supply Inputs to the Device.                                                                                                                                                                                                                                         |
| HSB                              |     | 10              | Hardware Store Busy (HSB). When LOW, this output indicates a Hardware Store is in progress. When pulled low external to the chip, it initiates a nonvolatile STORE operation. A weak internal pull up resistor keeps this pin high if not connected (connection optional). |
| V <sub>CAP</sub>                 |     |                 | <b>AutoStore Capacitor</b> . Supplies power to nvSRAM during power loss to store data from SRAM to nonvolatile elements.                                                                                                                                                   |



### **Device Operation**

The STK12C68 nvSRAM is made up of two functional components paired in the same physical cell. These are an SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation) or from the nonvolatile cell to SRAM (the RECALL operation). This unique architecture enables the storage and recall of all cells in parallel. During the STORE and RECALL operations, SRAM Read and Write operations are inhibited. The STK12C68 supports unlimited reads and writes similar to a typical SRAM. In addition, it provides unlimited RECALL operations from the nonvolatile cells and up to one million STORE operations.

### **SRAM Read**

The STK12<u>C68</u> perfo<u>rms</u> a Read cycle whenever  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are LOW while  $\overline{\text{WE}}$  and  $\overline{\text{HSB}}$  are HIGH. The address specified on pins  $A_{0-12}$  determines the 8,192 data bytes accessed. When the Read is initiated by an address transition, the outputs are valid aft<u>er a</u> delay of t<sub>AA</sub> (Read cycle 1). If the Read is initiated by  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$ , the outputs are valid at t<sub>ACE</sub> or at t<sub>DOE</sub>, whichever is later (Read cycle 2). The data outputs repeatedly respond to address changes within the t<sub>AA</sub> access time without the need for transitions on any control input <u>pins</u>, <u>and</u> remains valid until a<u>not</u>her address change or until  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$  is brought HIGH, or  $\overline{\text{WE}}$  or HSB is brought LOW.

#### SRAM Write

A Write cycle is performed whenever  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  are LOW and HSB is HIGH. The address inputs must be stable prior to entering the Write cycle and must remain stable until either  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  goes HIGH at the end of the cycle. The data on the common I/O pins DQ<sub>0-7</sub> are written into the memory if it has valid  $t_{SD}$ , before the end of a  $\overline{\text{WE}}$  controlled Write or before the end of an  $\overline{\text{CE}}$  controlled Write. Keep  $\overline{\text{OE}}$  HIGH during the entire Write cycle to avoid data bus contention on common I/O lines. If  $\overline{\text{OE}}$  is left LOW, internal circuitry turns off the output buffers  $t_{HZWE}$  after  $\overline{\text{WE}}$  goes LOW.

## **AutoStore Operation**

The STK12C68 stores data to nvSRAM using one of three storage operations:

- 1. Hardware store activated by HSB
- 2. Software store activated by an address sequence
- 3. AutoStore on device power down

AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the STK12C68.

During normal operation, the device draws current from  $V_{CC}$  to charge a capacitor connected to the  $V_{CAP}$  pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the  $V_{CC}$  pin drops below  $V_{SWITCH}$ , the part automatically disconnects the  $V_{CAP}$  pin from  $V_{CC}$ . A STORE operation is initiated with power provided by the  $V_{CAP}$  capacitor.

Figure 2 shows the proper connection of the storage capacitor (V<sub>CAP</sub>) for automatic store operation. A charge storage capacitor between 68  $\mu\text{F}$  and 220  $\mu\text{F}$  (±20%) rated at 6V should be provided. The voltage on the V<sub>CAP</sub> pin is driven to 5<u>V</u> by a charge pump internal to the chip. A pull up is placed on WE to hold it inactive during power up.

Figure 2. AutoStore Mode



In system power mode, both  $V_{CC}$  and  $V_{CAP}$  are connected to the +5V power supply without the 68  $\mu\text{F}$  capacitor. In this mode, the AutoStore function of the STK12C68 operates on the stored system charge as power goes down. The user must, however, guarantee that  $V_{CC}$  does not drop below 3.6V during the 10 ms STORE cycle.

To reduce unnecessary nonvolatile stores, AutoStore, and Hardware Store operations are ignored, unless at least one Write operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a Write operation has taken place. An optional pull up resistor is shown connected to HSB. The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress.



Figure 3. AutoStore Inhibit Mode



### AutoStore Inhibit Mode

If an automatic STORE on power loss is not required, then V<sub>CC</sub> is tied to ground and +5V is applied to V<sub>CAP</sub> (Figure 3). This is the AutoStore Inhibit mode, where the AutoStore function is disabled. If the STK12C68 is operated in this configuration, references to V<sub>CC</sub> are changed to V<sub>CAP</sub> throughout this data sheet. In this mode, STORE operations are triggered through software control or the HSB pin. To enable or disable Autostore using an I/O port pin see Preventing Store on page 6. It is not permissible to change between these three options "on the fly".

## Hardware STORE (HSB) Operation

The STK12C68 provides the HSB pin for controlling and acknowledging the STORE operations. The HSB pin is used to request a hardware STORE cycle. When the HSB pin is driven LOW, the STK12C68 conditionally initiates a STORE operation after t<sub>DELAY</sub>. An actual STORE cycle only begins if a Write to the SRAM takes place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver that is internally driven LOW to indicate a busy condition, while the STORE (initiated by any means) is in progress.

SRAM Read and Write operations, that are in progress when HSB is driven LOW by any means, are given time to complete before the STORE operation is initiated. After HSB goes LOW, the STK12C68 continues SRAM operations for  $t_{\mbox{\scriptsize DELAY}}$ . During t<sub>DELAY</sub>, multiple S<u>RAM</u> Read operations take place. If a Write is in progress when HSB is pulled LOW, it allows a time, t<sub>DELAY</sub> to complete. However, any SRAM Write cycles requested after HSB goes LOW are inhibited until HSB returns HIGH.

During any STORE operation, regardless of how it is initiated, the STK12C68 continues to drive the HSB pin LOW, releasing it only when the STORE is complete. After completing the <u>STORE</u> operation, the STK12C68 remains disabled until the HSB pin returns HIGH.

If HSB is not used, it is left unconnected.

## Hardware RECALL (Power Up)

During power up or after any low power condition (V<sub>CC</sub> <  $V_{RESET}$ ), an internal RECALL request is latched. When  $V_{CC}$ once again exceeds the sense voltage of V<sub>SWITCH</sub>, a RECALL cycle is automatically initiated and takes t<sub>HRECALL</sub> to complete.

If the STK12C68 is in a Write state at the end of power up RECALL, the SRAM data is corrupted. To help avoid this situation, a 10 Kohm resistor is connected either between WE and system  $V_{CC}$  or between  $\overline{CE}$  and system  $V_{CC}$ .

## Software STORE

between  $V_{CC}$  and the system supply to avoid momentary excess of current between  $V_{CC}$  and  $V_{CC}$  an the STORE cycle, an erase of the previous nonvolatile data is first performed followed by a program of the nonvolatile elements. When a STORE cycle is initiated, input and output are disabled until the cycle is completed.

> Because a sequence of Reads from specific addresses is used for STORE initiation, it is important that no other Read or Write accesses intervene in the sequence. If they intervene, the sequence is aborted and no STORE or RECALL takes place.

> To initiate the software STORE cycle, the following Read sequence is performed:

- Read address 0x0000, Valid READ
- 2. Read address 0x1555, Valid READ
- Read address 0x0AAA. Valid READ
- 4. Read address 0x1FFF, Valid READ
- 5. Read address 0x10F0, Valid READ
- 6. Read address 0x0F0F, Initiate STORE cycle

The software sequence is clocked with  $\overline{\text{CE}}$  controlled Reads or OE controlled Reads. When the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. It is important that Read cycles and not Write cycles are used in the sequence. It is not necessary that OE is LOW for a valid sequence. After the  $t_{\mbox{\scriptsize STORE}}$  cycle time is fulfilled, the SRAM is again activated for Read and Write operation.



#### Software RECALL

Data is transferred from the nonvolatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of Read operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, the following sequence of CE controlled Read operations is performed:

- 1. Read address 0x0000, Valid READ
- 2. Read address 0x1555, Valid READ
- 3. Read address 0x0AAA, Valid READ
- 4. Read address 0x1FFF. Valid READ
- Read address 0x10F0, Valid READ
- 6. Read address 0x0F0E, Initiate RECALL cycle

Internally, RECALL is a two step procedure. First, the SRAM data is cleared; then, the nonvolatile information is transferred into the SRAM cells. After the t<sub>RECALL</sub> cycle time, the SRAM is again ready for Read and Write operations. The RECALL operation does not alter the data in the nonvolatile elements. The nonvolatile data can be recalled an unlimited number of times.

#### **Data Protection**

The STK12C68 protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and Write operations. The low voltage condition is detected when  $V_{CC}$  is less than  $V_{SWITCH}$ . If the STK12C68 is in a Write mode (both CE and WE are low) at power up after a RECALL or after a STORE, the Write is inhibited until a negative transition on CE or WE is detected. This protects against inadvertent writes during power up or brown out conditions.

#### Noise Considerations

The STK12C68 is a high speed memory. It must have a high frequency bypass capacitor of approximately 0.1  $\mu$ F connected between V<sub>CC</sub> and V<sub>SS</sub>, using leads and traces that are as short as possible. As with all high speed CMOS ICs, careful routing of power, ground, and signals reduce circuit hoise.

## **Hardware Protect**

The STK12C68 offers hardware protection against inadvertent STORE operation and SRAM Writes during low voltage conditions. When  $V_{CAP} < V_{SWITCH}$ , all externally initiated STORE operations and SRAM Writes are inhibited. AutoStore can be completely disabled by tying VCC to ground and applying +5V to  $V_{CAP}$ . This is the AutoStore Inhibit mode; in this mode, STOREs are only initiated <u>by</u> explicit request using either the software sequence or the  $\overline{HSB}$  pin.

#### Low Average Active Power

CMOS technology provides the STK12C68 the benefit of drawing significantly less current when it is cycled at times longer than 50 ns. Figure 4 shows the relationship between  $I_{CC}$  and Read or Write cycle time. Worst case current consumption is shown for both CMOS and TTL input levels (commercial temperature range, VCC = 5.5V, 100% duty cycle on chip enable). Only standby current is drawn when the chip is disabled. The overall average current drawn by the STK12C68 depends on the following items:

- The duty cycle of chip enable
- The overall cycle rate for accesses
- The ratio of Reads to Writes
- CMOS versus TTL input levels
- The operating temperature
- The V<sub>CC</sub> level
- I/O loading

Figure 4. Current Versus Cycle Time (Read)



Figure 5. Current Versus Cycle Time (Write)



## **Preventing Store**

The STORE function is disabled by holding  $\overline{\text{HSB}}$  high with a driver capable of sourcing 30 mA at a V<sub>OH</sub> of at least 2.2V, because it must overpower the internal pull down device. This device drives  $\overline{\text{HSB}}$  LOW for 20  $\mu s$  at the onset of a STORE. When the STK12C68 is connected for AutoStore operation (system V<sub>CC</sub> connected to V<sub>CC</sub> and a 68  $\mu F$  capacitor on V<sub>CAP</sub>) and V<sub>CC</sub> crosses  $\overline{\text{V}}_{SWITCH}$  on the way down, the STK12C68 attempts to pull  $\overline{\text{HSB}}$  LOW. If  $\overline{\text{HSB}}$  does not actually get below V<sub>IL</sub>, the part stops trying to pull  $\overline{\text{HSB}}$  LOW and abort the STORE attempt.



#### **Best Practices**

nvSRAM products have been used effectively for over 15 years. While ease-of-use is one of the product's main system values, experience gained working with hundreds of applications has resulted in the following suggestions as best practices:

■ The nonvolatile cells in an nvSRAM are programmed on the test floor during final test and quality assurance. Incoming inspection routines at customer or contract manufacturer's sites sometimes reprograms these values. Final NV patterns are typically repeating patterns of AA, 55, 00, FF, A5, or 5A. The end product's firmware should not assume that an NV array is in a set programmed state. Routines that check memory content values to determine first time system configuration, cold or warm boot status, and so on must always program a unique NV pattern (for example, complex 4-byte pattern of 46 E6 49 53 hex or more random bytes) as part of the final system

manufacturing test to ensure these system routines work consistently.

- Power up boot firmware routines should rewrite the nvSRAM into the desired state. While the nvSRAM is shipped in a preset state, best practice is to again rewrite the nvSRAM into the desired state as a safeguard against events that might flip the bit inadvertently (program bugs, incoming inspection routines, and so on).
- The Vcap value specified in this data sheet includes a minimum and a maximum value size. The best practice is to meet this requirement and not exceed the maximum Vcap value because the higher inrush currents may reduce the reliability of the internal pass transistor. Customers who want to use a larger Vcap value to make sure there is extra store charge should discuss their Vcap size selection with Cypress.

Table 1. Hardware Mode Selection

| CE | WE | HSB      | A12-A0                                                   | Mode                                                                                | I/O                                                                                   | Power                                     |  |  |
|----|----|----------|----------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------|--|--|
| Н  | X  | Н        | X                                                        | Not Selected                                                                        | Output High Z                                                                         | Standby                                   |  |  |
| L  | Н  | Н        | X                                                        | Read SRAM                                                                           | Output Data                                                                           | Active <sup>[3]</sup>                     |  |  |
| L  | L  | Н        | Х                                                        | Write SRAM                                                                          | Input Data                                                                            | Active                                    |  |  |
| Х  | X  | L        | X                                                        | Nonvolatile STORE                                                                   | Output High Z                                                                         | I <sub>CC2</sub> <sup>[1]</sup>           |  |  |
| L  | Н  | Н        | 0x0000<br>0x1555<br>0x0AAA<br>0x1FFF<br>0x10F0<br>0x0F0F | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile STORE  | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active I <sub>CC2</sub> <sup>[2, 3]</sup> |  |  |
| L  | Н  | H Hender | 0x0000<br>0x1555<br>0x0AAA<br>0x1FFF<br>0x10F0<br>0x0F0E | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile RECALL | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active <sup>[2, 3]</sup>                  |  |  |

### Notes

<sup>1.</sup> HSB STORE operation occurs only <u>if an</u> SRAM Write is done since the last nonvolatile cycle. After the STORE (If any) completes, the part goes into standby mode, inhibiting all operations until HSB rises.

<sup>2.</sup> The six consecutive addresses must be in the order listed. WE must be high during all six consecutive CE controlled cycles to enable a nonvolatile cycle.

<sup>3.</sup> I/O state assumes  $\overline{OE} \le V_{IL}$ . Activation of nonvolatile cycles does not depend on state of  $\overline{OE}$ .



## **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested.

Storage Temperature ......-65°C to +150°C Temperature under Bias ...... -55°C to +125°C Voltage on Input Relative to GND.....-0.5V to 7.0V Voltage on Input Relative to Vss......–0.6V to  $V_{CC}$  + 0.5V

| Voltage on DQ <sub>0-7</sub> or HSB | 0.5V to Vcc + 0.5V     |
|-------------------------------------|------------------------|
| Power Dissipation                   | 1.0W                   |
| DC output Current (1 output at a ti | me, 1s duration) 15 mA |

## **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Commercial | 0°C to +70°C        | 4.5V to 5.5V    |
| Industrial | -40°C to +85°C      | 4.5V to 5.5V    |

## **DC Electrical Characteristics**

Over the operating range ( $V_{CC} = 4.5V \text{ to } 5.5V$ ) [4]

| Parameter                       | Description                                                                   | Test Conditions                                                                                                                                                                                                                |                                                                                                                      | Min            | Max                   | Unit |
|---------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------|-----------------------|------|
| I <sub>CC1</sub>                | Average V <sub>CC</sub> Current                                               | $t_{RC}$ = 25 ns $t_{RC}$ = 35 ns $t_{RC}$ = 45 ns Dependent on output loading and cycle rate. \ without output loads. $l_{OUT}$ = 0 mA.                                                                                       | <i>A</i> ·                                                                                                           | 85<br>75<br>65 | mA<br>mA<br>mA        |      |
| I <sub>CC2</sub>                | Average V <sub>CC</sub> Current during STORE                                  | All Inputs Do Not Care, V <sub>CC</sub> = Max<br>Average current for duration t <sub>STORE</sub>                                                                                                                               |                                                                                                                      | 3              | mA                    |      |
| I <sub>CC3</sub>                | Average V <sub>CC</sub> Current at t <sub>RC</sub> = 200 ns, 5V, 25°C Typical | $\overline{\text{WE}} \geq (\text{V}_{\text{CC}} - 0.2\text{V})$ . All other inputs cycling. Dependent on output loading and cycle rate. \without output loads.                                                                | VE ≥ (V <sub>CC</sub> – 0.2V). All other inputs cycling. Dependent on output loading and cycle rate. Values obtained |                |                       |      |
| I <sub>CC4</sub>                | Average V <sub>CAP</sub> Current during AutoStore Cycle                       | All Inputs Do Not Care, V <sub>CC</sub> = Max<br>Average current for duration t <sub>STORE</sub>                                                                                                                               | All Inputs Do Not Care, V <sub>CG</sub> = Max<br>Average current for duration t <sub>STORE</sub>                     |                |                       |      |
| I <sub>SB1</sub> <sup>[5]</sup> | V <sub>CC</sub> Standby Current<br>(Standby, Cycling TTL<br>Input Levels)     | $t_{RC}$ = 25 ns, $\overline{CE} \ge V_{IH}$<br>$t_{RC}$ = 35 ns, $\overline{CE} \ge V_{IH}$<br>$t_{RC}$ = 45 ns, $\overline{CE} \ge V_{IH}$                                                                                   |                                                                                                                      | 27<br>24<br>20 | mA<br>mA<br>mA        |      |
| I <sub>SB2</sub> <sup>[5]</sup> | V <sub>CC</sub> Standby Current                                               | $\overline{\text{CE}} \ge (\text{V}_{\text{CC}} - 0.2\text{V})$ . All others $\text{V}_{\text{IN}} \le 0.2\text{V}$ or $\ge (\text{V}_{\text{CC}} - 0.2\text{V})$ . Standby current level after nonvolatile cycle is complete. | Commercial                                                                                                           |                | 1.5                   | mA   |
|                                 |                                                                               | Inputs are static. f = 0 MHz.                                                                                                                                                                                                  | Industrial                                                                                                           |                | 2.5                   | mA   |
| I <sub>IX</sub>                 | Input Leakage Current                                                         | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$                                                                                                                                                                                   | •                                                                                                                    | -1             | +1                    | μА   |
| I <sub>IX</sub>                 | Input Leakage Current                                                         | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$                                                                                                                                                                                   |                                                                                                                      | -1             | +1                    | μА   |
| I <sub>OZ</sub>                 | Off State Output<br>Leakage Current                                           | $V_{OC} = Max, V_{SS} \le V_{IN} \le V_{CC}, \overline{CE} \text{ or } \overline{OE} \ge V_{IH}$                                                                                                                               | or WE ≤ V <sub>IL</sub>                                                                                              | -5             | +5                    | μА   |
| V <sub>IH</sub>                 | Input HIGH Voltage                                                            |                                                                                                                                                                                                                                |                                                                                                                      | 2.2            | V <sub>CC</sub> + 0.5 | V    |
| V <sub>IL</sub>                 | Input LOW Voltage                                                             |                                                                                                                                                                                                                                |                                                                                                                      | $V_{SS} - 0.5$ | 0.8                   | V    |
| V <sub>OH</sub>                 | Output HIGH Voltage                                                           | I <sub>OUT</sub> = –4 mA                                                                                                                                                                                                       | 2.4                                                                                                                  |                | V                     |      |
| $V_{OL}$                        | Output LOW Voltage                                                            | I <sub>OUT</sub> = 8 mA                                                                                                                                                                                                        |                                                                                                                      | 0.4            | V                     |      |
| $V_{BL}$                        | Logic '0' Voltage on HSB Output                                               | I <sub>OUT</sub> = 3 mA                                                                                                                                                                                                        |                                                                                                                      |                | 0.4                   | V    |
| V <sub>CAP</sub>                | Storage Capacitor                                                             | Between Vcap pin and Vss, 6V rated. 68 μF ±                                                                                                                                                                                    | 20% nom.                                                                                                             | 54             | 260                   | μF   |

#### Notes

Document Number: 001-51027 Rev. \*C

[+] Feedback

Page 8 of 24

 <sup>4.</sup> V<sub>CC</sub> reference levels throughout this data sheet refer to VCC if that is where the power supply connection is made, or V<sub>CAP</sub> if VCC is connected to ground.
 5. CE ≥ V<sub>IH</sub> does not produce standby current levels until any nonvolatile cycle in progress has timed out.



## **Data Retention and Endurance**

| Parameter         | Description                  | Min   | Unit  |
|-------------------|------------------------------|-------|-------|
| DATA <sub>R</sub> | Data Retention               | 100   | Years |
| $NV_C$            | Nonvolatile STORE Operations | 1,000 | K     |

## Capacitance

In the following table, the capacitance parameters are listed. [6]

| Parameter        | Description        | Test Conditions                         | Max | Unit |
|------------------|--------------------|-----------------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8   | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 0$ to 3.0 V                   | 7   | pF   |

## **Thermal Resistance**

In the following table, the thermal resistance parameters are listed. [6]

| In the following | In the following table, the thermal resistance parameters are listed. <sup>[0]</sup> |                                                                                                                 |         |                      |                      |         |        |      |
|------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------|----------------------|----------------------|---------|--------|------|
| Parameter        | Description                                                                          | Test Conditions                                                                                                 | 28-SOIC | 28-PDIP<br>(300 mil) | 28-PDIP<br>(600 mil) | 28-CDIP | 28-LCC | Unit |
| $\Theta_{JA}$    |                                                                                      | Test conditions follow<br>standard test methods and<br>procedures for measuring<br>thermal impedance, per EIA / | 46.55   | 45.16                | 55,84                | 46.1    | 95.31  | °C/W |
| $\Theta_{JC}$    | Thermal Resistance (Junction to Case)                                                | JESD51.                                                                                                         | 27.95   | 31.62                | 25.74                | 5.01    | 9.01   | °C/W |

Figure 6. AC Test Loads



## **AC Test Conditions**

| Input Pulse Levels       |            |           |                  |
|--------------------------|------------|-----------|------------------|
| Input Rise and Fall Time | es (10% to | 90%)      | <u>&lt;</u> 5 ns |
| Input and Output Timing  | Reference  | ce Levels | 1.5              |

#### Note

Document Number: 001-51027 Rev. \*C

<sup>6.</sup> These parameters are guaranteed by design and are not tested.



## **AC Switching Characteristics**

## **SRAM Read Cycle**

| Parameter                       |                                       |                                   | 25  | ns  | 35 ns |            | 45 ns |     |      |
|---------------------------------|---------------------------------------|-----------------------------------|-----|-----|-------|------------|-------|-----|------|
| Cypress<br>Parameter            | Alt                                   | Description                       | Min | Max | Min   | Max        | Min   | Max | Unit |
| t <sub>ACE</sub>                | t <sub>ELQV</sub>                     | Chip Enable Access Time           |     | 25  |       | 35         |       | 45  | ns   |
| t <sub>RC</sub> [7]             | t <sub>AVAV</sub> , t <sub>ELEH</sub> | Read Cycle Time                   | 25  |     | 35    |            | 45    |     | ns   |
| t <sub>AA</sub> <sup>[8]</sup>  | t <sub>AVQV</sub>                     | Address Access Time               |     | 25  |       | 35         |       | 45  | ns   |
| t <sub>DOE</sub>                | $t_{GLQV}$                            | Output Enable to Data Valid       |     | 10  |       | 15         |       | 20  | ns   |
| t <sub>OHA</sub> <sup>[8]</sup> | t <sub>AXQX</sub>                     | Output Hold After Address Change  | 5   |     | 5     |            | 5     |     | ns   |
| t <sub>LZCE</sub> [9]           | t <sub>ELQX</sub>                     | Chip Enable to Output Active      | 5   |     | 5     |            | 5     |     | ns   |
| t <sub>HZCE</sub> [9]           | t <sub>EHQZ</sub>                     | Chip Disable to Output Inactive   |     | 10  |       | 10         |       | 12  | ns   |
| t <sub>LZOE</sub> [9]           | t <sub>GLQX</sub>                     | Output Enable to Output Active    | 0   |     | 0     | <i>19.</i> | 0     |     | ns   |
| t <sub>HZOE</sub> [9]           | t <sub>GHQZ</sub>                     | Output Disable to Output Inactive |     | 10  | 0,    | 10         |       | 12  | ns   |
| t <sub>PU</sub> [6]             | t <sub>ELICCH</sub>                   | Chip Enable to Power Active       | 0   |     | (0)   |            | 0     |     | ns   |
| t <sub>PD</sub> <sup>[6]</sup>  | t <sub>EHICCL</sub>                   | Chip Disable to Power Standby     |     | 25  | 0     | 35         |       | 45  | ns   |

## **Switching Waveforms**

Figure 7. SRAM Read Cycle 1: Address Controlled [7, 8]







## **Switching Waveforms**

- 7. WE and HSB must be High during SRAM Read cycles.

  8. Device is continuously selected with CE and OE both Low.

  9. Measured ±200 mV from steady state output voltage.

Wet Reconnended for New Designs only in production production to support on original production by a support on original production by a support on original production by a support of the support of th



## **SRAM Write Cycle**

| Parameter                |                                       |                                  | 25  | 25 ns |     | 35 ns           |     | 45 ns |      |
|--------------------------|---------------------------------------|----------------------------------|-----|-------|-----|-----------------|-----|-------|------|
| Cypress<br>Parameter     | Alt                                   | Description                      | Min | Max   | Min | Max             | Min | Max   | Unit |
| t <sub>WC</sub>          | t <sub>AVAV</sub>                     | Write Cycle Time                 | 25  |       | 35  |                 | 45  |       | ns   |
| t <sub>PWE</sub>         | t <sub>WLWH</sub> , t <sub>WLEH</sub> | Write Pulse Width                | 20  |       | 25  |                 | 30  |       | ns   |
| t <sub>SCE</sub>         | t <sub>ELWH</sub> , t <sub>ELEH</sub> | Chip Enable To End of Write      | 20  |       | 25  |                 | 30  |       | ns   |
| t <sub>SD</sub>          | t <sub>DVWH</sub> , t <sub>DVEH</sub> | Data Setup to End of Write       | 10  |       | 12  |                 | 15  |       | ns   |
| t <sub>HD</sub>          | t <sub>WHDX</sub> , t <sub>EHDX</sub> | Data Hold After End of Write     | 0   |       | 0   |                 | 0   |       | ns   |
| t <sub>AW</sub>          | t <sub>AVWH</sub> , t <sub>AVEH</sub> | Address Setup to End of Write    | 20  |       | 25  |                 | 30  |       | ns   |
| t <sub>SA</sub>          | t <sub>AVWL</sub> , t <sub>AVEL</sub> | Address Setup to Start of Write  | 0   |       | 0   |                 | 0   |       | ns   |
| t <sub>HA</sub>          | t <sub>WHAX</sub> , t <sub>EHAX</sub> | Address Hold After End of Write  | 0   |       | 0   |                 | 0   |       | ns   |
| t <sub>HZWE</sub> [9,10] | $t_{WLQZ}$                            | Write Enable to Output Disable   |     | 10    |     | <sub>.</sub> 13 |     | 14    | ns   |
| t <sub>LZWE</sub> [9]    | t <sub>WHQX</sub>                     | Output Active After End of Write | 5   |       | 5   | 3               | 5   |       | ns   |





Figure 10. SRAM Write Cycle 2: CE Controlled [11, 12]





## **Switching Waveforms**

Notes

10. If WE is Low when CE goes Low, the outputs remain in the high impedance state.

11. HSB must be high during SRAM Write cycles.

12.  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  must be greater than  $V_{\text{IH}}$  during address transitions.

With production to support ongoing production programs only.



**AutoStore or Power Up RECALL** 

| Parameter                         | Alt                                   | Description                                           | STK <sup>2</sup> | Unit |      |
|-----------------------------------|---------------------------------------|-------------------------------------------------------|------------------|------|------|
|                                   | Ait                                   | Description                                           | Min              | Max  | Onit |
| t <sub>HRECALL</sub> [13]         | t <sub>RESTORE</sub>                  | Power up RECALL Duration                              |                  | 550  | μS   |
| t <sub>STORE</sub> [14, 15, 16]   | t <sub>HLHZ</sub>                     | STORE Cycle Duration                                  |                  | 10   | ms   |
| t <sub>DELAY</sub> [9, 15]        | t <sub>HLQZ</sub> , t <sub>BLQZ</sub> | Time Allowed to Complete SRAM Cycle                   | 1                |      | μS   |
| V <sub>SWITCH</sub>               |                                       | Low Voltage Trigger Level                             | 4.0              | 4.5  | V    |
| V <sub>RESET</sub>                |                                       | Low Voltage Reset Level                               |                  | 3.9  | V    |
| t <sub>VCCRISE</sub>              |                                       | V <sub>CC</sub> Rise Time                             | 150              |      | μS   |
| t <sub>VSBL</sub> <sup>[11]</sup> |                                       | Low Voltage Trigger (V <sub>SWITCH</sub> ) to HSB Low |                  | 300  | ns   |

## **Switching Waveform**

Figure 11. AutoStore/Power Up RECALL



- 13.  $\underline{t_{HRECALL}}$  starts from the time  $V_{CC}$  rises above  $V_{SWITCH}$ .
- 14. CE and OE low for output behavior.
- 15.  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  low and WE high for output behavior.
- 16. HSB is asserted low for 1us when V<sub>CAP</sub> drops through V<sub>SWITCH</sub>. If an SRAM Write has not taken place since the last nonvolatile cycle, HSB is released and no store takes place.

Document Number: 001-51027 Rev. \*C Page 14 of 24



## **Software Controlled STORE/RECALL Cycle**

The software controlled STORE/RECALL cycle follows. [18]

| Parameter                         | Alt               | Description                        | 25 ns |     | 35 ns |     | 45 ns |      | Unit |
|-----------------------------------|-------------------|------------------------------------|-------|-----|-------|-----|-------|------|------|
| Parameter Alt Description         | Description       | Min                                | Max   | Min | Max   | Min | Max   | Onit |      |
| t <sub>RC</sub> <sup>[14]</sup>   | t <sub>AVAV</sub> | STORE/RECALL Initiation Cycle Time | 25    |     | 35    |     | 45    |      | ns   |
| t <sub>SA</sub> <sup>[17]</sup>   | t <sub>AVEL</sub> | Address Setup Time                 | 0     |     | 0     |     | 0     |      | ns   |
| t <sub>CW</sub> <sup>[17]</sup>   | t <sub>ELEH</sub> | Clock Pulse Width                  | 20    |     | 25    |     | 30    |      | ns   |
| t <sub>HACE</sub> <sup>[17]</sup> | t <sub>ELAX</sub> | Address Hold Time                  | 20    |     | 20    |     | 20    |      | ns   |
| t <sub>RECALL</sub>               |                   | RECALL Duration                    |       | 20  |       | 20  |       | 20   | μS   |

## **Switching Waveform**

Figure 12. CE Controlled Software STORE/RECALL Cycle [18]



#### Notes

<sup>17.</sup> The software sequence is clocked on the falling edge of  $\overline{\text{CE}}$  without involving  $\overline{\text{OE}}$  (double clocking aborts the sequence).

<sup>18.</sup> The six consecutive addresses must be read in the order listed in Table 1 on page 7. WE must be HIGH during all six consecutive cycles.



## **Hardware STORE Cycle**

| Parameter                  | Alt                                      | Description                        | STK1 | Unit |       |
|----------------------------|------------------------------------------|------------------------------------|------|------|-------|
| Parameter                  |                                          | Description                        | Min  | Max  | Oilit |
| t <sub>STORE</sub> [9, 14] | t <sub>HLHZ</sub>                        | STORE Cycle Duration               |      | 10   | ms    |
| t <sub>DHSB</sub> [14, 19] | t <sub>RECOVER</sub> , t <sub>HHQX</sub> | Hardware STORE High to Inhibit Off |      | 700  | ns    |
| t <sub>PHSB</sub>          | t <sub>HLHX</sub>                        | Hardware STORE Pulse Width         | 15   |      | ns    |
| t <sub>HLBL</sub>          |                                          | Hardware STORE Low to STORE Busy   |      | 300  | ns    |

## **Switching Waveform**

Figure 13. Hardware STORE Cycle



Note

<sup>19.</sup>  $t_{\rm DHSB}$  is only applicable after  $t_{\rm STORE}$  is complete.



## **Part Numbering Nomenclature**

#### STK12C68 - S F 45 I TR



| Speed (ns) | Ordering Code    | Package Diagram | Package Type          | Operating Range |
|------------|------------------|-----------------|-----------------------|-----------------|
| 25         | STK12C68-SF25TR  | 001-85058       | 28-pin SOIC (330 mil) | Commercial      |
|            | STK12C68-SF25    | 001-85058       | 28-pin SOIC (330 mil) |                 |
|            | STK12C68-SF25ITR | 001-85058       | 28-pin SOIC (330 mil) | Industrial      |
|            | STK12C68-SF25I   | 001-85058       | 28-pin SOIC (330 mil) |                 |
|            | STK12C68-PF25I   | 001-85014       | 28-pin PDIP (300 mil) |                 |
|            | STK12C68-WF25    | 001-85017       | 28-pin PDIP (600 mil) |                 |
| 35         | STK12C68-C35     | 001-51695       | 28-pin CDIP (300 mil) | Commercial      |
| 45         | STK12C68-SF45TR  | 001-85058       | 28-pin SOIC (330 mil) | Commercial      |
|            | STK12C68-SF45    | 001-85058       | 28-pin SOIC (330 mil) |                 |
|            | STK12C68-SF45ITR | 001-85058       | 28-pin SOIC (330 mil) | Industrial      |
|            | STK12C68-SF45I   | 001-85058       | 28-pin SOIC (330 mil) |                 |
|            | STK12C68-C45I    | 001-51695       | 28-pin CDIP (300 mil) |                 |

All parts are Pb-free. The above table contains Final information. Contact your local Cypress sales representative for availability of these parts

Document Number: 001-51027 Rev. \*C

[+] Feedback



## **Package Diagrams**

Figure 14. 28-Pin (330 Mil) SOIC (51-85058)





Figure 15. 28-Pin (300 Mil) PDIP (51-85014)





Figure 16. 28-Pin (600 Mil) PDIP (51-85017)





Figure 17. 28-Pin (300 Mil) Side Braze DIL (001-51695)





Figure 18. 28-Pad (350 Mil) LCC (001-51696)



- 001-51696 \*A



## **Document History Page**

| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                            |
|------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 2606744 | GVCH               | 01/30/2009         | New data sheet                                                                                                                                                                                                                                                                                                                   |
| *A   | 2826441 | GVCH               | 12/11/2009         | Added following text in the Ordering Information section: "These parts are not recommended for new designs. In production to support ongoing production programs only."  Added watermark in PDF stating "Not recommended for new designs. In production to support ongoing production programs only."  Added Contents on page 2. |
| *B   | 3054694 | GVCH               | 10/12/2010         | Removed the following prune parts from the document;<br>STK12C68-C35I<br>STK12C68-C45<br>STK12C68-L35<br>STK12C68-L45<br>STK12C68-L45<br>STK12C68-PF25<br>STK12C68-PF45<br>STK12C68-PF45I<br>STK12C68-WF45I<br>STK12C68-WF45I<br>STK12C68-WF25                                                                                   |
| *C   | 3189527 | GVCH               | 03/07/2011         | Added watermark in PDF stating "Not recommended for new designs. In production to support ongoing production programs only."                                                                                                                                                                                                     |



## Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

#### **Products PSoC Solutions**

Automotive Clocks & Buffers Interface

**Lighting & Power Control** 

Memory

Optical & Image Sensing

**PSoC** 

Touch Sensing **USB Controllers** Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

Not Recommended for New Designs only on production production to support on one of the contract of the contrac

© Cypress Semiconductor Corporation, 2009-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for médical, lifé support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-51027 Rev. \*C Revised March 7, 2011 Page 24 of 24