

# **Dual D-Type Flip-Flop with Preset and Clear**

# **MM74HCT74**

#### **General Description**

The MM74HCT74 utilizes advanced silicon—gate CMOS technology to achieve operation speeds similar to the equivalent LS–TTL part. It possesses the high noise immunity and low power consumption of standard CMOS integrated circuits, along with the ability to drive 10 LS–TTL loads.

This flip-flop has independent data, preset, clear, and clock inputs and Q and  $\overline{Q}$  outputs. The logic level present at the data input is transferred to the output during the positive-going transition of the clock pulse. Preset and clear are independent of the clock and accomplished by a low level at the appropriate input.

The 74HCT logic family is functionally and pin-out compatible with the standard 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to VCC and ground.

MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug—in replacements for LS–TTL devices and can be used to reduce power consumption in existing designs.

#### **Features**

- Typical Propagation Delay: 18 ns
- Low Quiescent Current: 80 μA Maximum (74HCT Series)
- Low Input Current: 1 μA Maximum
- Fanout of 10 LS-TTL Loads
- Meta-stable Hardened
- These Devices are Pb-Free, Halide Free and are RoHS Compliant

#### **Connection Diagram**



Figure 3. Pin Assignments for SOIC and TSSOP





#### MARKING DIAGRAM





HCT74A = Specific Device Code
A = Assembly Location
W | L = Water Lot

WL, L = Wafer Lot Y = Year WW, W = Work Week

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 7 of this data sheet.

#### MM74HCT74

## **TRUTH TABLE**

|    | Inputs |          |   |            | Outputs    |  |
|----|--------|----------|---|------------|------------|--|
| PR | CLR    | CLK      | D | Q          | Q          |  |
| L  | Н      | Х        | Х | Н          | L          |  |
| Н  | L      | Х        | Х | L          | Н          |  |
| L  | L      | Х        | Х | H (Note 4) | H (Note 4) |  |
| Н  | Н      | <b>↑</b> | Н | Н          | L          |  |
| Н  | Н      | <b>↑</b> | L | L          | Н          |  |
| Н  | Н      | L        | Х | Q0         | Q0         |  |

Q0 = the level of Q before the indicated input conditions were established.

## **Logic Diagram**



Figure 4. Logic Diagram

# **ABSOLUTE MAXIMUM RATINGS** (Note 5)

| Symbol                            |                                            | Parameter         |                                 |  |  |
|-----------------------------------|--------------------------------------------|-------------------|---------------------------------|--|--|
| V <sub>CC</sub>                   | Supply Voltage                             |                   | −0.5 to +7.0 V                  |  |  |
| V <sub>IN</sub>                   | DC Input Voltage                           |                   | –0.5 to V <sub>CC</sub> + 0.5 V |  |  |
| V <sub>OUT</sub>                  | DC Output Voltage                          | DC Output Voltage |                                 |  |  |
| I <sub>IK</sub> , I <sub>OK</sub> | Clamp Diode Current                        | ±20 mA            |                                 |  |  |
| I <sub>OUT</sub>                  | DC Output Current, per Pin                 | ±25 mA            |                                 |  |  |
| Icc                               | DC V <sub>CC</sub> or GND Current, per Pin |                   | ±50 mA                          |  |  |
| T <sub>STG</sub>                  | Storage Temperature Range                  |                   | −65°C to +150°C                 |  |  |
| P <sub>D</sub>                    | Power Dissipation                          | S.O. Package Only | 500 mW                          |  |  |
| $T_L$                             | Lead Temperature (Soldering 10 Seconds)    |                   | 260°C                           |  |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

5. Unless otherwise specified all voltages are referenced to ground.

<sup>4.</sup> This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (HIGH) level.

## MM74HCT74

## **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                   |     | Max             | Unit |
|------------------------------------|-----------------------------|-----|-----------------|------|
| V <sub>CC</sub>                    | Supply Voltage              | 4.5 | 5.5             | V    |
| V <sub>IN</sub> , V <sub>OUT</sub> | DC Input or Output Voltage  | 0   | V <sub>CC</sub> | V    |
| T <sub>A</sub>                     | Operating Temperature Range |     | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise or Fall Times    | -   | 500             | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# **DC CHARACTERISTICS** ( $V_{CC}$ = 5 V $\pm 10\%$ (unless otherwise specified))

|                 |                                   |                                                                                               | T <sub>A</sub> = 25°C |                       | T <sub>A</sub> = -40°C to 125°C to 125°C |                       |      |
|-----------------|-----------------------------------|-----------------------------------------------------------------------------------------------|-----------------------|-----------------------|------------------------------------------|-----------------------|------|
| Symbol          | Parameter                         | Conditions                                                                                    | Тур                   | Gu                    | aranteed Lim                             | nits                  | Unit |
| V <sub>IH</sub> | Minimum HIGH Level Input Voltage  |                                                                                               |                       | 2.0                   | 2.0                                      | 2.0                   | V    |
| V <sub>IL</sub> | Maximum LOW Level Input Voltage   |                                                                                               |                       | 0.8                   | 0.8                                      | 0.8                   | V    |
| V <sub>OH</sub> | Minimum HIGH Level Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 20 \mu A$                                    | VCC                   | V <sub>CC</sub> – 0.1 | V <sub>CC</sub> - 0.1                    | V <sub>CC</sub> – 0.1 | V    |
|                 |                                   | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 4.0 \text{ mA},$<br>$V_{CC} = 4.5 \text{ V}$ | 4.2                   | 3.98                  | 3.84                                     | 3.7                   |      |
|                 |                                   | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 4.8 \text{ mA},$<br>$V_{CC} = 5.5 \text{ V}$ | 5.2                   | 4.98                  | 4.84                                     | 4.7                   |      |
| V <sub>OL</sub> | Maximum LOW Level Voltage         | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 20 \mu A$                                    | 0                     | 0.1                   | 0.1                                      | 0.1                   | V    |
|                 |                                   | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 4.0 \text{ mA},$<br>$V_{CC} = 4.5 \text{ V}$ | 0.2                   | 0.26                  | 0.33                                     | 0.4                   |      |
|                 |                                   | $V_{IN} = V_{IH} \text{ or } V_{IL},  I_{OUT}  = 4.8 \text{ mA},$<br>$V_{CC} = 5.5 \text{ V}$ | 0.2                   | 0.26                  | 0.33                                     | 0.4                   |      |
| I <sub>IN</sub> | Maximum Input Current             | $V_{IN} = V_{CC}$ or GND, $V_{IH}$ or $V_{IL}$                                                | -                     | ±0.5                  | ±0.5                                     | ±1.0                  | μΑ   |
| Icc             | Maximum Quiescent Supply Current  | $V_{IN} = V_{CC}$ or GND, $I_{OUT} = 0 \mu A$                                                 | -                     | 2.0                   | 20                                       | 80                    | μΑ   |
|                 |                                   | V <sub>IN</sub> = 2.4 V or 0.5 V (Note 6)                                                     | _                     | 0.3                   | 0.4                                      | 0.5                   | mA   |

<sup>6.</sup> This is measured per input with all other inputs held at  $\rm V_{CC}$  or ground.

# **AC CHARACTERISTICS** ( $V_{CC} = 5.0 \text{ V}$ , $t_f = t_f = 6 \text{ ns}$ , $C_L = 15 \text{ pF}$ , $T_A = 25^{\circ}\text{C}$ (unless otherwise noted))

| Symbol                              | Parameter                                                             | Conditions | Тур | Guaranteed Limit | Unit |
|-------------------------------------|-----------------------------------------------------------------------|------------|-----|------------------|------|
| f <sub>MAX</sub>                    | Maximum Operating Frequency from Clock to Q or Q                      |            | 50  | 30               | MHz  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PLH</sub> Maximum Propagation Delay Clock to Q or Q            |            | 18  | 30               | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from Preset or Clear to Q or $\overline{Q}$ |            | 18  | 30               | ns   |
| t <sub>REM</sub>                    | Minimum Removal Time, Preset or Clear to Clock                        |            | -   | 20               | ns   |
| t <sub>S</sub>                      | Minimum Setup Time Data to Clock                                      |            | -   | 20               | ns   |
| t <sub>H</sub>                      | Minimum Hold Time Clock to Data                                       |            | -3  | 0                | ns   |
| t <sub>W</sub>                      | t <sub>W</sub> Minimum Pulse Width Clock, Preset or Clear             |            | 8   | 16               | ns   |

## MM74HCT74

# **AC CHARACTERISTICS** ( $V_{CC}$ = 5.0 V ±10%, $C_L$ = 50 pF, $t_f$ = $t_f$ = 6 ns (unless otherwise noted))

|                                     |                                                                                |                                | $T_A = 25^{\circ}C$ $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$ |                   |    |      |
|-------------------------------------|--------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------|-------------------|----|------|
| Symbol                              | Parameter                                                                      | Conditions                     | Тур                                                              | Guaranteed Limits |    | Unit |
| f <sub>MAX</sub>                    | Maximum Operating Frequency                                                    |                                | -                                                                | 27                | 21 | MHz  |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from Clock to Q or Q                                 |                                | 21                                                               | 35                | 44 | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay from Preset or Clear to Q or $\overline{\mathbf{Q}}$ |                                | 21                                                               | 35 44             |    | ns   |
| t <sub>REM</sub>                    | Minimum Removal Time Preset or Clear to Clock                                  |                                | -                                                                | 20                | 25 | ns   |
| t <sub>S</sub>                      | Minimum Setup Time Data to Clock                                               |                                | -                                                                | 20                | 25 | ns   |
| t <sub>H</sub>                      | Minimum Hold Time Clock to Data                                                |                                | -3                                                               | 0                 | 0  | ns   |
| t <sub>W</sub>                      | Minimum Pulse Width Clock, Preset or Clear                                     |                                | 9                                                                | 16                | 20 | ns   |
| t <sub>r</sub> , t <sub>f</sub>     | Maximum Clock Input Rise and Fall Time                                         |                                | -                                                                | 500 500           |    | ns   |
| t <sub>THL</sub> , tTLH             | Maximum Output Rise and Fall Time                                              |                                | -                                                                | 15                | 19 | ns   |
| C <sub>PD</sub>                     | Power Dissipation Capacitance (Note 7)                                         | (per flip-fl <sub>IN</sub> op) | 10                                                               | -                 | _  | pF   |
| C <sub>IN</sub>                     | Maximum Input Capacitance                                                      |                                | 5                                                                | 10                | 10 | pF   |

<sup>7.</sup>  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} \ V_{CC}^2 \ f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} \ V_{CC} \ f + I_{CC}$ .

## **ORDERING INFORMATION**

| Part Number   | Package                                          | Shipping <sup>†</sup>    |  |
|---------------|--------------------------------------------------|--------------------------|--|
| MM74HCT74M    | SOIC-14, Case 751A-03<br>(Pb-Free, Halide-Free)  | 55 Units / Tube          |  |
| MM74HCT74MX   | SOIC-14, Case 751A-03<br>(Pb-Free, Halide-Free)  | 2500 Units / Tape & Reel |  |
| MM74HCT74MTCX | TSSOP-14, Case 948G-01<br>(Pb-Free, Halide Free) | 2500 Units / Tape & Reel |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





△ 0.10

SOIC-14 NB CASE 751A-03 ISSUE L

**DATE 03 FEB 2016** 









- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - ASME Y14.5M, 1994.
    CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT
- MAXIMUM MATERIAL CONDITION.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
- 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN MAX     |      | MIN       | MAX   |
| Α   | 1.35        | 1.75 | 0.054     | 0.068 |
| A1  | 0.10        | 0.25 | 0.004     | 0.010 |
| АЗ  | 0.19        | 0.25 | 0.008     | 0.010 |
| b   | 0.35        | 0.49 | 0.014     | 0.019 |
| D   | 8.55        | 8.75 | 0.337     | 0.344 |
| Е   | 3.80        | 4.00 | 0.150     | 0.157 |
| е   | 1.27        | BSC  | 0.050 BSC |       |
| Н   | 5.80        | 6.20 | 0.228     | 0.244 |
| h   | 0.25        | 0.50 | 0.010     | 0.019 |
| L   | 0.40        | 1.25 | 0.016     | 0.049 |
| M   | 0 °         | 7°   | 0 °       | 7°    |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Α = Assembly Location

WL = Wafer Lot Υ = Year WW = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

# **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

C SEATING PLANE

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                     | PAGE 1 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# SOIC-14 CASE 751A-03 ISSUE L

# DATE 03 FEB 2016

| STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                         | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE                                                                | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                             | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





**DATE 17 FEB 2016** 

- NOTES.

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD
- FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE
- INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL
- INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.

  5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.

  6. TERMINAL NUMBERS ARE SHOWN FOR DEFERENCE ONLY
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE
  DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INC       | HES   |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   | -           | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65        | BSC  | 0.026 BSC |       |
| Н   | 0.50        | 0.60 | 0.020     | 0.024 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40        |      | 0.252     | BSC   |
| М   | 0 °         | 8°   | 0°        | 8 °   |

#### **GENERIC MARKING DIAGRAM\***



= Assembly Location

= Wafer Lot V = Year

W

= Work Week = Pb-Free Package

(Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| PLANE       | D⊣        | <del>-&gt;</del> IGI <del>&lt;</del> | <b>→</b>   <del> </del> | H DETAIL E |  |
|-------------|-----------|--------------------------------------|-------------------------|------------|--|
|             | sc        | LDERING I                            | OOTPRINT                |            |  |
| -           | 4         | 7.0                                  | 6 ———                   |            |  |
|             | 1         |                                      |                         |            |  |
| [           |           |                                      |                         |            |  |
|             | <br>==+ - |                                      |                         |            |  |
| [           |           |                                      | _                       | 0.65       |  |
| 14X<br>0.36 |           | 14X<br>1.26                          | _                       |            |  |

| DOCUMENT NUMBER: | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSSOP-14 WB |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

**DIMENSIONS: MILLIMETERS** 

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales