

# MIXED SIGNAL MICROCONTROLLER

Check for Samples: MSP430F2274-EP

#### **FEATURES**

- Low Supply Voltage Range 1.8 V to 3.6 V
- Ultralow-Power Consumption
  - Active Mode: 270 µA at 1 MHz, 2.2 V
  - Standby Mode: 0.7 µA
  - Off Mode (RAM Retention): 0.1 μA
- Ultrafast Wake-Up From Standby Mode in Less than 1 µs
- 16-Bit RISC Architecture, 62.5 ns Instruction Cycle Time
- · Basic Clock Module Configurations
  - Internal Frequencies up to 16 MHz With Four Calibrated Frequencies to ±1%
  - Internal Very Low Power LF Oscillator
  - 32-kHz Crystal (Available Only from –55°C to 105°C)
  - High-Frequency Crystal up to 16 MHz (Available Only from -55°C to 125°C)
  - Resonator
  - External Digital Clock Source
  - External Resistor
- 16-Bit Timer\_A With Three Capture/Compare Registers
- 16-Bit Timer\_B With Three Capture/Compare Registers
- Universal Serial Communication Interface
  - Enhanced UART Supporting Auto-Baud-Rate Detection (LIN)
  - IrDA Encoder and Decoder
  - Synchronous SPI
  - I<sup>2</sup>C™

- 10-Bit, 200-ksps A/D Converter With Internal Reference, Sample-and-Hold, and Autoscan and Data Transfer Controller
- Two Configurable Operational Amplifiers
- Brownout Detector
- Serial Onboard Programming, No External Programming Voltage Needed Programmable Code Protection by Security Fuse
- Bootstrap Loader
- On-Chip Emulation Logic
- Family Members Include the MSP430F2274
   With 32KB + 256B Flash Memory, 1KB RAM
- Available in 40-Pin QFN Package and 38-Pin Thin Shrink Small-Outline DA Package
- For Complete Module Descriptions, Refer to the MSP430x2xx Family User'sGuide

# SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- · Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Military (–55°C/125°C)
   Temperature Range<sup>(1)</sup>
- · Extended Product Life Cycle
- Extended Product-Change Notification
- · Product Traceability

(1) Custom temperature ranges available

## **DESCRIPTION**

The Texas Instruments MSP430 family of ultralow power microcontrollers consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that attribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 µs.

The MSP430F2274M series is an ultralow-power mixed signal microcontroller with two built-in 16-bit timers, a universal serial communication interface, 10-bit A/D converter with integrated reference and data transfer controller (DTC), two general-purpose operational amplifiers in the MSP430F2274M devices, and 32 I/O pins.

ATA .

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



Typical applications include sensor systems that capture analog signals, convert them to digital values, and then process the data for display or for transmission to a host system. Stand-alone RF sensor front end is another area of application.

Table 1. ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER |
|----------------|------------------------|-----------------------|
| FF°C to 125°C  | QFN (RHA)              | MSP430F2274MRHATEP    |
| –55°C to 125°C | DA (TSSOP)             | MSP430F2274MDATEP     |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.
- (2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

## **DEVICE PINOUTS**







#### **FUNCTIONAL BLOCK DIAGRAM**



NOTE: See port schematics section for detailed I/O information.



#### TERMINAL FUNCTIONS(1)

| TERMINAL FUNCTIONS <sup>(1)</sup>                                |           |            |             |                                                                                                                                                                                             |  |  |  |  |
|------------------------------------------------------------------|-----------|------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| TERMINAL DA PHA VO                                               |           |            | DESCRIPTION |                                                                                                                                                                                             |  |  |  |  |
| NAME                                                             | DA<br>NO. | RHA<br>NO. | 1/0         | DESCRIPTION                                                                                                                                                                                 |  |  |  |  |
| P1.0/TACLK/ADC10CLK                                              | 31        | 29         | I/O         | General-purpose digital I/O pin Timer_A, clock signal TACLK input ADC10, conversion clock                                                                                                   |  |  |  |  |
| P1.1/TA0                                                         | 32        | 30         | I/O         | General-purpose digital I/O pin Timer_A, capture: CCI0A input, compare: OUT0 output/BSL transmit                                                                                            |  |  |  |  |
| P1.2/TA1                                                         | 33        | 31         | I/O         | General-purpose digital I/O pin Timer_A, capture: CCl1A input, compare: OUT1 output                                                                                                         |  |  |  |  |
| P1.3/TA2                                                         | 34        | 32         | I/O         | General-purpose digital I/O pin Timer_A, capture: CCI2A input, compare: OUT2 output                                                                                                         |  |  |  |  |
| P1.4/SMCLK/TCK                                                   | 35        | 33         | I/O         | General-purpose digital I/O pin/SMCLK signal output Test Clock input for device programming and test                                                                                        |  |  |  |  |
| P1.5/TA0/TMS                                                     | 36        | 34         | I/O         | General-purpose digital I/O pin/Timer_A, compare: OUT0 output Test Mode Select input for device programming and test                                                                        |  |  |  |  |
| P1.6/TA1/TDI/TCLK                                                | 37        | 35         | I/O         | General-purpose digital I/O pin/Timer_A, compare: OUT1 output Test Data Input or Test Clock Input for programming and test                                                                  |  |  |  |  |
| P1.7/TA2/TDO/TDI <sup>(2)</sup>                                  | 38        | 36         | I/O         | General-purpose digital I/O pin/Timer_A, compare: OUT2 output Test Data Output or Test Data Input for programming and test                                                                  |  |  |  |  |
| P2.0/ACLK/A0/OA0I0                                               | 8         | 6          | I/O         | General-purpose digital I/O pin/ACLK output ADC10, analog input A0 / OA0, analog input I0                                                                                                   |  |  |  |  |
| P2.1/TAINCLK/SMCLK/A1/<br>OA0O                                   | 9         | 7          | I/O         | General-purpose digital I/O pin/Timer_A, clock signal at INCLK SMCLK signal output ADC10, analog input A1/OA0, analog output                                                                |  |  |  |  |
| P2.2/TA0/A2/OA0I1                                                | 10        | 8          | I/O         | General-purpose digital I/O pin<br>Timer_A, capture: CCI0B input/BSL receive, compare: OUT0<br>output<br>ADC10, analog input A2/OA0, analog input I1                                        |  |  |  |  |
| P2.3/TA1/A3/V <sub>REF</sub> /V <sub>eREF</sub> _/<br>OA1I1/OA1O | 29        | 27         | I/O         | General-purpose digital I/O pin Timer_A, capture CCl1B input, compare: OUT1 output ADC10, analog input A3 / negative reference voltage output/input OA1, analog input I1/OA1, analog output |  |  |  |  |
| P2.4/TA2/A4/V <sub>REF+</sub> /V <sub>eREF+</sub> /OA1I0         | 30        | 28         | I/O         | General-purpose digital I/O pin/Timer_A, compare: OUT2 output ADC10, analog input A4/positive reference voltage output/input OA1, analog input I0                                           |  |  |  |  |
| P2.5/R <sub>OSC</sub>                                            | 3         | 40         | I/O         | General-purpose digital I/O pin Input for external DCO resistor to define DCO frequency                                                                                                     |  |  |  |  |
| XIN/P2.6                                                         | 6         | 3          | I/O         | Input terminal of crystal oscillator<br>General-purpose digital I/O pin                                                                                                                     |  |  |  |  |
| XOUT/P2.7                                                        | 5         | 2          | I/O         | Output terminal of crystal oscillator<br>General-purpose digital I/O pin                                                                                                                    |  |  |  |  |
| P3.0/UCB0STE/UCA0CLK/A5                                          | 11        | 9          | I/O         | General-purpose digital I/O pin USCI_B0 slave transmit enable/USCI_A0 clock input/output ADC10, analog input A5                                                                             |  |  |  |  |
| P3.1/UCB0SIMO/UCB0SDA                                            | 12        | 10         | I/O         | General-purpose digital I/O pin USCI_B0 slave in/master out in SPI mode, SDA I <sup>2</sup> C data in I <sup>2</sup> C mode                                                                 |  |  |  |  |
| P3.2/UCB01SOMI/UCB0SCL                                           | 13        | 11         | I/O         | General-purpose digital I/O pin USCI_B0 slave out/master in SPI mode, SCL I <sup>2</sup> C clock in I <sup>2</sup> C mode                                                                   |  |  |  |  |
| P3.3/UCB0CLK/UCA0STE                                             | 14        | 12         | I/O         | General-purpose digital I/O pin USCI_B0 clock input/output/USCI_A0 slave transmit enable                                                                                                    |  |  |  |  |
| P3.4/UCA0TXD/UCA0SIMO                                            | 25        | 23         | I/O         | General-purpose digital I/O pin USCI_A0 transmit data output in UART mode, slave in/master out in SPI mode                                                                                  |  |  |  |  |

<sup>(1)</sup> If XOUT/P2.7ca7 is used as an input, excess current flows until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset.

<sup>(2)</sup> TDO or TDI is selected via JTAG instruction.



# TERMINAL FUNCTIONS<sup>(1)</sup> (continued)

| TERMINA               | L         |                |     |                                                                                                                                                      |
|-----------------------|-----------|----------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                  | DA<br>NO. | RHA<br>NO.     | I/O | DESCRIPTION                                                                                                                                          |
| P3.5/UCA0RXD/UCA0SOMI | 26        | 24             | I/O | General-purpose digital I/O pin USCI_A0 receive data input in UART mode, slave out/master in in SPI mode                                             |
| P3.6/A6/OA0I2         | 27        | 25             | I/O | General-purpose digital I/O pin<br>ADC10 analog input A6/OA0 analog input I2                                                                         |
| P3.7/A7/OA1I2         | 28        | 26             | I/O | General-purpose digital I/O pin<br>ADC10 analog input A7/OA1 analog input I2                                                                         |
| P4.0/TB0              | 17        | 15             | I/O | General-purpose digital I/O pin Timer_B, capture: CCI0A input, compare: OUT0 output                                                                  |
| P4.1/TB1              | 18        | 16             | I/O | General-purpose digital I/O pin Timer_B, capture: CCI1A input, compare: OUT1 output                                                                  |
| P4.2/TB2              | 19        | 17             | I/O | General-purpose digital I/O pin Timer_B, capture: CCI2A input, compare: OUT2 output                                                                  |
| P4.3/TB0/A12/OA0O     | 20        | 18             | I/O | General-purpose digital I/O pin<br>Timer_B, capture: CCI0B input, compare: OUT0 output<br>ADC10 analog input A12/OA0 analog output                   |
| P4.4/TB1A13/OA1O      | 21        | 19             | I/O | General-purpose digital I/O pin<br>Timer_B, capture: CCI1B input, compare: OUT1 output<br>ADC10 analog input A13/OA1 analog output                   |
| P4.5/TB2A14/OA0I3     | 22        | 20             | I/O | General-purpose digital I/O pin<br>Timer_B, compare: OUT2 output<br>ADC10 analog input A14/OA0 analog input I3                                       |
| P4.6/TBOUTHA15/OA1I3  | 23        | 21             | I/O | General-purpose digital I/O pin<br>Timer_B, switch all TB0 to TB3 outputs to high impedance<br>ADC10 analog input A15/OA1 analog input I3            |
| P4.7/TBCLK            | 24        | 22             | I/O | General-purpose digital I/O pin<br>Timer_B, clock signal TBCLK input                                                                                 |
| RST/NMI/SBWTDIO       | 7         | 5              | I   | Reset or nonmaskable interrupt input<br>Spy-Bi-Wire test data input/output during programming and test                                               |
| TEST/SBWTCK           | 1         | 37             | ı   | Selects test mode for JTAG pins on Port1. The device protection fuse is connected to TEST.  Spy-Bi-Wire test clock input during programming and test |
| DV <sub>CC</sub>      | 2         | 38, 39         |     | Digital supply voltage                                                                                                                               |
| AV <sub>CC</sub>      | 16        | 14             |     | Analog supply voltage                                                                                                                                |
| DV <sub>SS</sub>      | 4         | 1, 4           |     | Digital ground reference                                                                                                                             |
| AV <sub>SS</sub>      | 15        | 13             |     | Analog ground reference                                                                                                                              |
| QFN Pad               | NA        | Package<br>Pad | NA  | QFN package pad connection to DV <sub>SS</sub> recommended.                                                                                          |



#### SHORT-FORM DESCRIPTION

## **CPU**

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

#### **Instruction Set**

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 2 shows examples of the three types of instruction formats; the address modes are listed in Table 3.



#### **Table 2. Instruction Word Formats**

| Dual operands, source-destination | e.g., ADD R4,R5 | R4 + R5 → R5                              |
|-----------------------------------|-----------------|-------------------------------------------|
| Single operands, destination only | e.g., CALL R8   | $PC \rightarrow (TOS), R8 \rightarrow PC$ |
| Relative jump, un/conditional     | e.a JNE         | Jump-on-equal bit = 0                     |

### **Table 3. Address Mode Descriptions**

| ADDRESS MODE           | S <sup>(1)</sup> | D <sup>(2)</sup> | SYNTAX          | EXAMPLE                         | OPERATION                      |
|------------------------|------------------|------------------|-----------------|---------------------------------|--------------------------------|
| Register               | •                | •                | MOV Rs,Rd       | MOV R10,R11                     | R10 → R11                      |
| Indexed                | •                | •                | MOV X(Rn),Y(Rm) | MOV X(Rn),Y(Rm) MOV 2(R5),6(R6) |                                |
| Symbolic (PC relative) | •                | •                | MOV EDE,TONI    |                                 | $M(EDE) \rightarrow M(TONI)$   |
| Absolute               | •                | •                | MOV &MEM,&TCDAT |                                 | $M(MEM) \rightarrow M(TCDAT)$  |
| Indirect               | •                |                  | MOV @Rn,Y(Rm)   | MOV @R10,Tab(R6)                | $M(R10) \rightarrow M(Tab+R6)$ |
| Indirect autoincrement | •                |                  | MOV @Rn+,Rm     |                                 |                                |
| Immediate              | •                |                  | MOV #X,TONI     | MOV #45,TONI                    | #45 → M(TONI)                  |

- (1) S = source
- 2) D = destination

www.ti.com

#### **Operating Modes**

The MSP430 has one active mode and five software selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active.
- Low-power mode 0 (LPM0)
  - CPU is disabled.

ACLK and SMCLK remain active. MCLK is disabled.

- Low-power mode 1 (LPM1)
  - CPU is disabled ACLK and SMCLK remain active. MCLK is disabled.
     DCO's dc-generator is disabled if DCO not used in active mode.
- Low-power mode 2 (LPM2)
  - CPU is disabled.

MCLK and SMCLK are disabled.

DCO's dc-generator remains enabled.

ACLK remains active.

- Low-power mode 3 (LPM3)
  - CPU is disabled.

MCLK and SMCLK are disabled.

DCO's dc-generator is disabled.

ACLK remains active.

- Low-power mode 4 (LPM4)
  - CPU is disabled.

ACLK is disabled.

MCLK and SMCLK are disabled.

DCO's dc-generator is disabled.

Crystal oscillator is stopped.



#### **Interrupt Vector Addresses**

The interrupt vectors and the power-up starting address are located in the address range of 0FFFFh–0FFC0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.

If the reset vector (located at address 0FFFEh) contains 0FFFFh (e.g., flash is not programmed), the CPU goes into LPM4 immediately after power up.

| INTERRUPT SOURCE                                                                    | INTERRUPT FLAG                                                   | SYSTEM<br>INTERRUPT                                  | WORD ADDRESS  | PRIORITY     |
|-------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------|---------------|--------------|
| Power up External reset Watchdog Flash key violation PC out-of-range <sup>(1)</sup> | PORIFG<br>RSTIFG<br>WDTIFG<br>KEYV                               | Reset                                                | 0FFFEh        | 31, highest  |
| NMI<br>Oscillator fault<br>Flash memory access violation                            | NMIIFG<br>OFIFG<br>ACCVIFG <sup>(2) (3)</sup>                    | (non)-maskable,<br>(non)-maskable,<br>(non)-maskable | 0FFFCh        | 30           |
| Timer_B3                                                                            | TBCCR0 CCIFG (4)                                                 | maskable                                             | 0FFFAh        | 29           |
| Timer_B3                                                                            | TBCCR1 and TBCCR2<br>CCIFGs, TBIFG <sup>(2)</sup> <sup>(4)</sup> | maskable                                             | 0FFF8h        | 28           |
|                                                                                     |                                                                  |                                                      | 0FFF6h        | 27           |
| Watchdog Timer                                                                      | WDTIFG                                                           | maskable                                             | 0FFF4h        | 26           |
| Timer_A3                                                                            | TACCR0 CCIFG <sup>(4)</sup>                                      | maskable                                             | 0FFF2h        | 25           |
| Timer_A3                                                                            | TACCR1 CCIFG,<br>TACCR2 CCIFG,<br>TAIFG <sup>(2) (4)</sup>       | maskable                                             | 0FFF0h        | 24           |
| USCI_A0/USCI_B0 Receive                                                             | UCA0RXIFG, UCB0RXIFG(2)                                          | maskable                                             | 0FFEEh        | 23           |
| USCI_A0/USCI_B0 Transmit                                                            | UCA0TXIFG, UCB0TXIFG (2)                                         | maskable                                             | 0FFECh        | 22           |
| ADC10                                                                               | ADC10IFG <sup>(4)</sup>                                          | maskable                                             | 0FFEAh        | 21           |
|                                                                                     |                                                                  |                                                      | 0FFE8h        | 20           |
| I/O Port P2 (eight flags)                                                           | P2IFG.6 to P2IFG.7 <sup>(2) (4)</sup>                            | maskable                                             | 0FFE6h        | 19           |
| I/O Port P1 (eight flags)                                                           | P1IFG.0 to P1IFG.7 <sup>(2) (4)</sup>                            | maskable                                             | 0FFE4h        | 18           |
|                                                                                     |                                                                  |                                                      | 0FFE2h        | 17           |
|                                                                                     |                                                                  |                                                      | 0FFE0h        | 16           |
| (5)                                                                                 |                                                                  |                                                      | 0FFDEh        | 15           |
| (6)                                                                                 |                                                                  |                                                      | 0FFDCh 0FFC0h | 14 0, lowest |

<sup>(1)</sup> A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h–01FFh) or from within unused address range.

<sup>(2)</sup> Multiple source flags

<sup>(</sup>non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot. Nonmaskable: neither the individual nor the general interrupt-enable bit disables an interrupt event.

<sup>(4)</sup> Interrupt flags are located in the module.

<sup>(5)</sup> This location is used as bootstrap loader security key (BSLSKEY). A 0AA55h at this location disables the BSL completely. A zero (0h) disables the erasure of the flash if an invalid password is supplied.

<sup>(6)</sup> The interrupt vectors at addresses 0FFDCh to 0FFC0h are not used in this device and can be used for regular program code if necessary.



#### **Special Function Registers**

Most interrupt and module enable bits are collected into the lowest address space. Special function register bits not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement.

#### Interrupt Enable 1 and 2

| Address | 7 | 6 | 5      | 4     | 3 | 2 | 1    | 0     |
|---------|---|---|--------|-------|---|---|------|-------|
| 00h     |   |   | ACCVIE | NMIIE |   |   | OFIE | WDTIE |
|         |   |   | rw-0   | rw-0  |   |   | rw-0 | rw-0  |

WDTIE: Watchdog Timer interrupt enable. Inactive if watchdog mode is selected. Active if Watchdog Timer

is configured in interval timer mode.

OFIE: Oscillator fault enable

NMIIE: (Non)maskable interrupt enable

ACCVIE: Flash access violation interrupt enable

| Address | 7 | 6 | 5 | 4 | 3        | 2        | 1        | 0        |
|---------|---|---|---|---|----------|----------|----------|----------|
| 01h     |   |   |   |   | UCB0TXIE | UCB0RXIE | UCA0TXIE | UCA0RXIE |
|         |   |   |   |   | rw-0     | rw-0     | rw-0     | rw-0     |

UCA0RXIE USCI\_A0 receive-interrupt enable

UCA0TXIE USCI\_A0 transmit-interrupt enable

UCB0RXIE USCI\_B0 receive-interrupt enable

UCB0TXIE USCI\_B0 transmit-interrupt enable

#### Interrupt Flag Register 1 and 2

| Address | 7 | 6 | 5 | 4      | 3      | 2      | 1     | 0      |
|---------|---|---|---|--------|--------|--------|-------|--------|
| 02h     |   |   |   | NMIIFG | RSTIFG | PORIFG | OFIFG | WDTIFG |
|         |   |   |   | rw-0   | rw-(0) | rw-(1) | rw-1  | rw-(0) |

WDTIFG: Set on Watchdog Timer overflow (in watchdog mode) or security key violation.

Reset on  $V_{CC}$  power-up or a reset condition at  $\overline{RST}/NMI$  pin in reset mode.

OFIFG: Flag set on oscillator fault

RSTIFG: External reset interrupt flag. Set on a reset condition at RST/NMI pin in reset mode. Reset on V<sub>CC</sub>

power up.

PORIFG: Power-On Reset interrupt flag. Set on V<sub>CC</sub> power up.

NMIIFG: Set via RST/NMI-pin

| Address | 7 | 6 | 5 | 4 | 3             | 2             | 1             | 0             |
|---------|---|---|---|---|---------------|---------------|---------------|---------------|
| 03h     |   |   |   |   | UCB0<br>TXIFG | UCB0<br>RXIFG | UCA0<br>TXIFG | UCA0<br>RXIFG |
|         |   |   |   |   | rw-1          | rw-0          | rw-1          | rw-0          |

UCA0RXIFG USCI\_A0 receive-interrupt flag
UCA0TXIFG USCI\_A0 transmit-interrupt flag
UCB0RXIFG USCI\_B0 receive-interrupt flag
UCB0TXIFG USCI\_B0 transmit-interrupt flag



## Legend:

rw: Bit can be read and written.

rw-0, 1: Bit can be read and written. It is Reset or Set by PUC. rw-(0), (1): Bit can be read and written. It is Reset or Set by POR.

SFR bit is not present in device.

### **Memory Organization**

|                        |           | MSP430F223x             | MSP430F225x             | MSP430F227x        |
|------------------------|-----------|-------------------------|-------------------------|--------------------|
| Memory                 | Size      | 8KB Flash               | 16KB Flash              | 32KB Flash         |
| Main: interrupt vector | Flash     | 0FFFFh-0FFC0h           | 0FFFFh-0FFC0h           | 0FFFFh–0FFC0h      |
| Main: code memory      | Flash     | 0FFFFh-0E000h           | 0FFFFh-0C000h           | 0FFFFh–08000h      |
| Information memory     | Size      | 256 Byte                | 256 Byte                | 256 Byte           |
|                        | Flash     | 010FFh-01000h           | 010FFh-01000h           | 010FFh–01000h      |
| Boot memory            | Size      | 1KB                     | 1KB                     | 1KB                |
|                        | ROM       | 0FFFh–0C00h             | 0FFFh–0C00h             | 0FFFh–0C00h        |
| RAM                    | Size      | 512 Byte<br>03FFh–0200h | 512 Byte<br>03FFh–0200h | 1KB<br>05FFh–0200h |
| Peripherals            | 16-bit    | 01FFh–0100h             | 01FFh-0100h             | 01FFh-0100h        |
|                        | 8-bit     | 0FFh–010h               | 0FFh-010h               | 0FFh-010h          |
|                        | 8-bit SFR | 0Fh–00h                 | 0Fh-00h                 | 0Fh-00h            |

#### **Bootstrap Loader (BSL)**

The MSP430 bootstrap loader (BSL) enables users to program the flash memory or RAM using a UART serial interface. Access to the MSP430 memory via the BSL is protected by user-defined password. For complete description of the features of the BSL and its implementation, see the application report, *Features of the MSP430 Bootstrap Loader*, TI literature number SLAA089.

| BSL Function  | DA Package Pins | RHA Package Pins |
|---------------|-----------------|------------------|
| Data Transmit | 32 - P1.1       | 30 – P1.1        |
| Data Receive  | 10 - P2.2       | 8 – P2.2         |

#### **Flash Memory**

The flash memory can be programmed via the Spy-Bi-Wire/JTAG port, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (A to D) of 64 bytes each. Each segment in main memory is 512 bytes in size.
- · Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A to D can be erased individually, or as a group with segments 0–n. Segments A to D are also called *information memory*.
- Segment A contains calibration data. After reset segment A is protected against programming and erasing. It
  can be unlocked but care should be taken not to erase this segment if the device-specific calibration data is
  required.



#### **Peripherals**

Peripherals are connected to the CPU through data, address, and control busses and can be handled using all instructions. For complete module descriptions, refer to the MSP430x2xx Family User's Guide.

## **Oscillator and System Clock**

The clock system is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very low power, low frequency oscillator and an internal digitally-controlled oscillator (DCO). The basic clock module is designed to meet the requirements of both low system cost and low-power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1 µs. The basic clock module provides the following clock signals:

- Auxiliary clock (ACLK), sourced either from a 32768-Hz watch crystal or the internal LF oscillator for –55°C to 105°C operation. For > 105°C, use external clock source.
- Main clock (MCLK), the system clock used by the CPU
- Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules

| DCO Calibration Data (provided from factory in flash info memory segment A) |                      |      |         |  |  |  |
|-----------------------------------------------------------------------------|----------------------|------|---------|--|--|--|
| DCO Frequency                                                               | Calibration Register | Size | Address |  |  |  |
| 1 MHz                                                                       | CALBC1_1MHZ          | byte | 010FFh  |  |  |  |
| I IVIDZ                                                                     | CALDCO_1MHZ          | byte | 010FEh  |  |  |  |
| 0.841.1-                                                                    | CALBC1_8MHZ          | byte | 010FDh  |  |  |  |
| 8 MHz                                                                       | CALDCO_8MHZ          | byte | 010FCh  |  |  |  |
| 40 MH-                                                                      | CALBC1_12MHZ         | byte | 010FBh  |  |  |  |
| 12 MHz                                                                      | CALDCO_12MHZ         | byte | 010FAh  |  |  |  |
| 4C MUL                                                                      | CALBC1_16MHZ         | byte | 010F9h  |  |  |  |
| 16 MHz                                                                      | CALDCO_16MHZ         | byte | 010F8h  |  |  |  |

#### **Brownout**

The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off.

#### Digital I/O

There are four 8-bit I/O ports implemented – ports P1, P2, P3, and P4:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt condition is possible.
- Edge-selectable interrupt input capability for all the eight bits of port P1 and P2.
- Read/write access to port-control registers is supported by all instructions.
- Each I/O has an individually programmable pullup/pulldown resistor.

## WDT+ Watchdog Timer

The primary function of the watchdog timer (WDT+) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be disabled or configured as an interval timer and can generate interrupts at selected time intervals.



## Timer\_A3

Timer\_A3 is a 16-bit timer/counter with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

|           |           | 1                  | imer_A3 Sign    | al Connection | ıs               |           |           |
|-----------|-----------|--------------------|-----------------|---------------|------------------|-----------|-----------|
| Input Pir | Number    | Device             | Module          | Module        | Module           | Output Pi | n Number  |
| DA        | RHA       | Input<br>Signal    | Input<br>Name   | Block         | Output<br>Signal | DA        | RHA       |
| 31 - P1.0 | 29 - P1.0 | TACLK              | TACLK           |               |                  |           |           |
|           |           | ACLK               | ACLK            | Timer         | NA               |           |           |
|           |           | SMCLK              | SMCLK           | rinei         | INA              |           |           |
| 9 - P2.1  | 7 - P2.1  | TAINCLK            | INCLK           |               |                  |           |           |
| 32 - P1.1 | 30 - P1.1 | TA0                | CCI0A           |               | TA0              | 32 - P1.1 | 30 - P1.1 |
| 10 - P2.2 | 8 - P2.2  | TA0                | CCI0B           | CCR0          |                  | 10 - P2.2 | 8 - P2.2  |
|           |           | $V_{SS}$           | GND             | CONO          |                  | 36 - P1.5 | 34 - P1.5 |
|           |           | V <sub>CC</sub>    | V <sub>CC</sub> |               |                  |           |           |
| 33 - P1.2 | 31 - P1.2 | TA1                | CCI1A           | 0004          |                  | 33 - P1.2 | 31 - P1.2 |
| 29 - P2.3 | 27 - P2.3 | TA1                | CCI1B           |               | TA1              | 29 - P2.3 | 27 - P2.3 |
|           |           | V <sub>SS</sub>    | GND             | CCR1          | IAT              | 37 - P1.6 | 35 - P1.6 |
|           |           | $V_{CC}$           | V <sub>CC</sub> |               |                  |           |           |
| 34 - P1.3 | 32 - P1.3 | TA2                | CCI2A           |               |                  | 34 - P1.3 | 32 - P1.3 |
|           |           | ACLK<br>(internal) | CCI2B           | CCR2          | TA2              | 30 - P2.4 | 28 - P2.4 |
|           |           | V <sub>SS</sub>    | GND             |               |                  | 38 - P1.7 | 36 - P1.7 |
|           |           | V <sub>CC</sub>    | V <sub>CC</sub> |               |                  |           |           |



#### Timer\_B3

Timer\_B3 is a 16-bit timer/counter with three capture/compare registers. Timer\_B3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_B3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

|           |           | 7                  | Γimer_B3 Sign   | al Connection | s                |           |           |  |
|-----------|-----------|--------------------|-----------------|---------------|------------------|-----------|-----------|--|
| Input Pir | Number    | Device             | Module          | Module        | Module           | Output Pi | n Number  |  |
| DA        | RHA       | Input<br>Signal    | Input<br>Name   | Block         | Output<br>Signal | DA        | RHA       |  |
| 24 - P4.7 | 22 - P4.7 | TBCLK              | TBCLK           |               |                  |           |           |  |
|           |           | ACLK               | ACLK            | Timer         | NA               |           |           |  |
|           |           | SMCLK              | SMCLK           | rimer         |                  |           |           |  |
| 24 - P4.7 | 22 - P4.7 | TBCLK              | INCLK           |               |                  |           |           |  |
| 17 - P4.0 | 15 - P4.0 | TB0                | CCI0A           |               |                  | 17 - P4.0 | 15 - P4.0 |  |
| 20 - P4.3 | 18 - P4.3 | TB0                | CCI0B           | CCR0          | TB0              | 20 - P4.3 | 18 - P4.3 |  |
|           |           | $V_{SS}$           | GND             | CORU          |                  | 160       | 100       |  |
|           |           | V <sub>CC</sub>    | V <sub>CC</sub> |               |                  |           |           |  |
| 18 - P4.1 | 16 - P4.1 | TB1                | CCI1A           |               |                  | 18 - P4.1 | 16 - P4.1 |  |
| 21 - P4.4 | 19 - P4.4 | TB1                | CCI1B           | 0004          | TD4              | 21 - P4.4 | 19 - P4.4 |  |
|           |           | V <sub>SS</sub>    | GND             | CCR1          | TB1              |           |           |  |
|           |           | V <sub>CC</sub>    | V <sub>CC</sub> |               |                  |           |           |  |
| 19 - P4.2 | 17 - P4.2 | TB2                | CCI2A           |               |                  | 19 - P4.2 | 17 - P4.2 |  |
|           |           | ACLK<br>(internal) | CCI2B           | CCR2          | TB2              | 22 - P4.5 | 20 - P4.5 |  |
|           |           | $V_{SS}$           | GND             |               |                  |           |           |  |
|           |           | V <sub>CC</sub>    | V <sub>CC</sub> |               |                  |           |           |  |

#### USCI

The universal serial communication interface (USCI) module is used for serial data communication. The USCI module supports synchronous communication protocols like SPI (3 or 4 pin), I2C and asynchronous communication protocols like UART, enhanced UART with automatic baud-rate detection (LIN), and IrDA.

USCI\_A0 provides support for SPI (3 or 4 pin), UART, enhanced UART and IrDA.

USCI B0 provides support for SPI (3 or 4 pin) and I2C.

#### ADC10

The ADC10 module supports fast, 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core, sample select control, reference generator and data transfer controller, or DTC, for automatic conversion result handling allowing ADC samples to be converted and stored without any CPU intervention.



## **Operational Amplifier (OA)**

The MSP430F2274M has two configurable low-current general-purpose operational amplifiers. Each OA input and output terminal is software-selectable and offer a flexible choice of connections for various applications. The OA op amps primarily support front-end analog signal conditioning prior to analog-to-digital conversion.

|          | OA0 Signal Connections |                     |                   |  |  |  |  |  |  |  |
|----------|------------------------|---------------------|-------------------|--|--|--|--|--|--|--|
|          | g Input<br>umber       | Device Input Signal | Module Input Name |  |  |  |  |  |  |  |
| DA       | RHA                    | . •                 | ·                 |  |  |  |  |  |  |  |
| 8 - A0   | 6 - A0                 | OA010               | OAxI0             |  |  |  |  |  |  |  |
| 10 - A2  | 8 - A2                 | OA0I1               | OA0I1             |  |  |  |  |  |  |  |
| 10 - A2  | 8 - A2                 | OA0I1               | OAxI1             |  |  |  |  |  |  |  |
| 27 - A6  | 25 - A6                | OA012               | OAxIA             |  |  |  |  |  |  |  |
| 22 - A14 | 20 - A14               | OA0I3               | OAxIB             |  |  |  |  |  |  |  |

|                            | OA1 Signal Connections |                     |                   |  |  |  |  |  |  |  |  |
|----------------------------|------------------------|---------------------|-------------------|--|--|--|--|--|--|--|--|
| Analog Input<br>Pin Number |                        | Device Input Signal | Module Input Name |  |  |  |  |  |  |  |  |
| DA                         | RHA                    |                     | ·                 |  |  |  |  |  |  |  |  |
| 30 - A4                    | 28 - A4                | OA010               | OAxI0             |  |  |  |  |  |  |  |  |
| 10 - A2                    | 8 - A2                 | OA0I1               | OA0I1             |  |  |  |  |  |  |  |  |
| 29 - A3                    | 27 - A3                | OA0I1               | OAxI1             |  |  |  |  |  |  |  |  |
| 28 - A7                    | 26 - A7                | OA012               | OAxIA             |  |  |  |  |  |  |  |  |
| 23 - A15                   | 21 - A15               | OA0I3               | OAxIB             |  |  |  |  |  |  |  |  |



# **Peripheral File Map**

|                 | PERIPHERALS WITH WORD ACCESS                                                                                                                                                                                 |                                                                            |                                                                               |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| ADC10           | ADC data transfer start address ADC memory ADC control register 1 ADC control register 0 ADC analog enable 0 ADC analog enable 1 ADC data transfer control register 1 ADC data transfer control register 0   | ADC10SA ADC10MEM ADC10CTL1 ADC10CTL0 ADC10AE0 ADC10AE1 ADC10DTC1 ADC10DTC1 | 1BCh<br>1B4h<br>1B2h<br>1B0h<br>04Ah<br>04Bh<br>049h<br>048h                  |
| Timer_B         | Capture/compare register Capture/compare register Capture/compare register Timer_B register Capture/compare control Capture/compare control Capture/compare control Timer_B control Timer_B interrupt vector | TBCCR2 TBCCR1 TBCCR0 TBR TBCCTL2 TBCCTL1 TBCCTL0 TBCTL TBIV                | 0196h<br>0194h<br>0192h<br>0190h<br>0186h<br>0184h<br>0182h<br>0180h<br>011Eh |
| Timer_A         | Capture/compare register Capture/compare register Capture/compare register Timer_A register Capture/compare control Capture/compare control Capture/compare control Timer_A control Timer_A interrupt vector | TACCR2 TACCR1 TACCR0 TAR TACCTL2 TACCTL1 TACCTL0 TACTL TAIV                | 0176h<br>0174h<br>0172h<br>0170h<br>0166h<br>0164h<br>0162h<br>0160h<br>012Eh |
| Flash Memory    | Flash control 3 Flash control 2 Flash control 1                                                                                                                                                              | FCTL3<br>FCTL2<br>FCTL1                                                    | 012Ch<br>012Ah<br>0128h                                                       |
| Watchdog Timer+ | Watchdog/timer control                                                                                                                                                                                       | WDTCTL                                                                     | 0120h                                                                         |

## SLAS614D - SEPTEMBER 2008-REVISED MAY 2011



| PERIPHERALS WITH BYTE ACCESS |                                                                                                                                                                                                                                                                            |                                                                                                         |                                                                                      |  |  |  |  |  |  |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|--|--|--|--|
| OA1                          | Operational Amplifier 1 control register 1 Operational Amplifier 1 control register 1                                                                                                                                                                                      | OA1CTL1<br>OA1CTL0                                                                                      | 0C3h<br>0C2h                                                                         |  |  |  |  |  |  |
| OA0                          | Operational Amplifier 0 control register 1 Operational Amplifier 0 control register 1                                                                                                                                                                                      | OA0CTL1<br>OA0CTL0                                                                                      | 0C1h<br>0C0h                                                                         |  |  |  |  |  |  |
| USI_B0                       | USCI_B0 transmit buffer USCI_B0 receive buffer USCI_B0 status USCI_B0 bit rate control 1 USCI_B0 bit rate control 0 USCI_B0 control 1 USCI_B0 control 0 USCI_B0 control 0 USCI_B0 I2C slave address USCI_B0 I2C own address                                                | UCBOTXBUF<br>UCBORXBUF<br>UCBOSTAT<br>UCBOBR1<br>UCBOCTL1<br>UCBOCTL1<br>UCBOCTL0<br>UCBOSA<br>UCBOOA   | 06Fh<br>06Eh<br>06Dh<br>06Bh<br>06Ah<br>069h<br>068h<br>011Ah<br>0118h               |  |  |  |  |  |  |
| USI_A0                       | USCI_A0 transmit buffer USCI_A0 receive buffer USCI_A0 status USCI_A0 modulation control USCI_A0 baud rate control 1 USCI_A0 baud rate control 0 USCI_A0 control 1 USCI_A0 control 0 USCI_A0 transmit control USCI_A0 lrDA transmit control USCI_A0 auto baud rate control | UCAOTXBUF UCAORXBUF UCAOSTAT UCAOMCTL UCAOBR1 UCAOBR0 UCAOCTL1 UCAOCTL0 UCAOIRRCTL UCAOIRTCTL UCAOABCTL | 067h<br>066h<br>065h<br>064h<br>063h<br>062h<br>061h<br>060h<br>05Fh<br>05Eh<br>05Dh |  |  |  |  |  |  |
| Basic Clock System+          | Basic clock system control 3 Basic clock system control 2 Basic clock system control 1 DCO clock frequency control                                                                                                                                                         | BCSCTL3<br>BCSCTL2<br>BCSCTL1<br>DCOCTL                                                                 | 053h<br>058h<br>057h<br>056h                                                         |  |  |  |  |  |  |
| Port P4                      | Port P4 resistor enable Port P4 selection Port P4 direction Port P4 output Port P4 input                                                                                                                                                                                   | P4REN<br>P4SEL<br>P4DIR<br>P4OUT<br>P4IN                                                                | 011h<br>01Fh<br>01Eh<br>01Dh<br>01Ch                                                 |  |  |  |  |  |  |
| Port P3                      | Port P3 resistor enable Port P3 selection Port P3 direction Port P3 output Port P3 input                                                                                                                                                                                   | P3REN<br>P3SEL<br>P3DIR<br>P3OUT<br>P3IN                                                                | 010h<br>01Bh<br>01Ah<br>019h<br>018h                                                 |  |  |  |  |  |  |
| Port P2                      | Port P2 resistor enable Port P2 selection Port P2 interrupt enable Port P2 interrupt edge select Port P2 interrupt flag Port P2 direction Port P2 output Port P2 input                                                                                                     | P2REN<br>P2SEL<br>P2IE<br>P2IES<br>P2IFG<br>P2DIR<br>P2OUT<br>P2IN                                      | 02Fh<br>02Eh<br>02Dh<br>02Ch<br>02Bh<br>02Ah<br>029h<br>028h                         |  |  |  |  |  |  |
| Port P1                      | Port P1 resistor enable Port P1 selection Port P1 interrupt enable Port P1 interrupt edge select Port P1 interrupt flag Port P1 direction Port P1 output Port P1 input                                                                                                     | P1REN<br>P1SEL<br>P1IE<br>P1IES<br>P1IFG<br>P1DIR<br>P1OUT<br>P1IN                                      | 027h<br>026h<br>025h<br>024h<br>023h<br>022h<br>021h<br>020h                         |  |  |  |  |  |  |
| Special Function             | SFR interrupt flag 2 SFR interrupt flag 1 SFR interrupt enable 2 SFR interrupt enable 1                                                                                                                                                                                    | IFG2<br>IFG1<br>IE2<br>IE1                                                                              | 003h<br>002h<br>001h<br>000h                                                         |  |  |  |  |  |  |



www.ti.com



## Absolute Maximum Ratings(1)

|                                                                             | VALUE                    | UNIT |
|-----------------------------------------------------------------------------|--------------------------|------|
| Voltage applied at V <sub>CC</sub> to V <sub>SS</sub>                       | -0.3 to 4.1              | V    |
| Voltage applied to any pin <sup>(2)</sup>                                   | $-0.3$ to $V_{CC} + 0.3$ | V    |
| Diode current at any device terminal                                        | ±2                       | mA   |
| Storage temperature, T <sub>stg</sub> (unprogrammed device <sup>(3)</sup> ) | -55 to 150               | °C   |
| Storage temperature, T <sub>sto</sub> (programmed device <sup>(3)</sup> )   | -55 to 125               | °C   |

- Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- All voltages referenced to VSS. The JTAG fuse-blow voltage, VFB, is allowed to exceed the absolute maximum rating. The voltage is applied to the TEST pin when blowing the JTAG fuse.

  Higher temperature may be applied during board soldering process according to the current JEDEC J-STD-020 specification with peak
- reflow temperatures not higher than classified on the device label on the shipping boxes or reels.



# Recommended Operating Conditions (1) (2)

|                 |                                                                                     |                                                | MIN | NOM | MAX  | UNIT |
|-----------------|-------------------------------------------------------------------------------------|------------------------------------------------|-----|-----|------|------|
| \/              | Supply voltage during program execution                                             | Supply voltage during program execution        |     |     | 3.6  | V    |
| V <sub>CC</sub> | Supply voltage during program/erase flas                                            | 2.2                                            |     | 3.6 | V    |      |
| $V_{SS}$        | Supply voltage                                                                      |                                                |     | 0   |      | V    |
| T <sub>A</sub>  | Operating free-air temperature range                                                |                                                | -55 |     | 125  | °C   |
|                 | Processor frequency feverage                                                        | V <sub>CC</sub> = 1.8 V, Duty Cycle = 50% ±10% | dc  |     | 4.15 |      |
|                 | Processor frequency f <sub>SYSTEM</sub> (Maximum MCLK frequency) <sup>(1)</sup> (2) | V <sub>CC</sub> = 2.7 V, Duty Cycle = 50% ±10% | dc  |     | 12   | MHz  |
|                 | (see Figure 1)                                                                      | V <sub>CC</sub> ≥ 3.3 V, Duty Cycle = 50% ±10% | dc  |     | 16   |      |

<sup>(1)</sup> The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse width of the specified maximum frequency.

<sup>(2)</sup> Modules might have a different maximum input clock specification. Refer to the specification of the respective module in this data sheet.



NOTE: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum  $V_{CC}$  of 2.2 V.

Figure 1. Operating Area



# Active-Mode Supply Current (Into $DV_{CC}$ + $AV_{CC}$ ) Excluding External Current – Electrical Characteristics<sup>(1)</sup> (2)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PA                     | RAMETER                                                                                                  | TEST CONDITIONS                                                                                                                                                                                                            | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP        | MAX        | UNIT     |
|------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|------------|------------|----------|
| I <sub>AM, 1MHz</sub>  | Active-mode (AM)<br>current (1 MHz)                                                                      | f <sub>DCO</sub> = f <sub>MCLK</sub> = f <sub>SMCLK</sub> = 1 MHz,<br>f <sub>ACLK</sub> = 32,768 Hz,<br>Program executes in flash,<br>BCSCTL1 = CALBC1_1 MHZ,<br>DCOCTL = CALDCO_1 MHZ,<br>CPUOFF = 0, SCG0 = 0, SCG1 = 0, | –55°C to 125°C | 2.2 V           |     | 270<br>390 | 390<br>550 | μА       |
|                        |                                                                                                          | OSCOFF = 0<br>$f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$                                                                                                                                                            |                | 2.2 V           |     | 240        |            |          |
| I <sub>AM, 1MHz</sub>  | Active-mode (AM)<br>current (1 MHz)                                                                      | f <sub>ACLK</sub> = 32,768 Hz, Program executes in RAM, BCSCTL1 = CALBC1_1 MHZ, DCOCTL = CALDCO_1 MHZ, CPUOFF = 0, SCG0 = 0, SCG1 = 0, OSCOFF = 0                                                                          |                | 3 V             |     | 340        |            | μΑ       |
|                        |                                                                                                          | $f_{MCLK} = f_{SMCLK} = f_{ACLK} = 32,768 \text{ Hz/8} = 4,096$                                                                                                                                                            | –55°C to 85°C  | 2.2 V           |     | 5          | 9          |          |
|                        |                                                                                                          | $ Hz $ , $ f_{DCO}  = 0 Hz $ ,                                                                                                                                                                                             | 125°C          | 2.2 V           |     |            | 18         |          |
| I <sub>AM, 4kHz</sub>  | Active-mode (AM)                                                                                         | Program executes in flash,                                                                                                                                                                                                 | –55°C to 85°C  |                 |     | 6          | 10         | μA       |
| 'AIVI, 4KFIZ           | current (4 kHz)                                                                                          | SELMx = 11, SELS = 1,<br>DIVMx = DIVSx = DIVAx = 11,<br>CPUOFF = 0, SCG0 = 1, SCG1 = 0,<br>OSCOFF = 0                                                                                                                      | 125°C          | 3 V             |     |            | 20         | <b>F</b> |
|                        |                                                                                                          | $f_{MCLK} = f_{SMCLK} = f_{DCO(0, 0)} \approx 100 \text{ kHz},$                                                                                                                                                            | –55°C to 85°C  | 0.01/           |     | 60         | 85         |          |
|                        | Active-mode (AM)                                                                                         | f <sub>ACLK</sub> = 0 Hz,<br>Program executes in flash,                                                                                                                                                                    | 125°C          | 2.2 V           |     |            | 95         |          |
| I <sub>AM,100kHz</sub> | I <sub>AM,100kHz</sub> current (100 kHz) RSELx = 0, DCOx = 0, CPUOFF = 0, SCG0 = 0, SCG1 = 0, OSCOFF = 1 | –55°C to 85°C                                                                                                                                                                                                              |                |                 | 72  | 95         | μΑ         |          |
|                        |                                                                                                          |                                                                                                                                                                                                                            | 125°C          | 3 V             |     |            | 125        |          |

## Typical Characteristics – Active-Mode Supply Current (Into DV<sub>CC</sub> + AV<sub>CC</sub>)







Figure 3. Active-Mode Current vs DCO Frequency

 <sup>(1)</sup> All inputs are tied to 0 V or V<sub>CC</sub>. Outputs do not source or sink any current.
 (2) For T<sub>A</sub> < 105°C, the currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF.</li> The internal and external load capacitance is chosen to closely match the required 9 pF. For T<sub>A</sub> > 105°C, the currents are characterized using a 32-kHz external clock source for ACLK...



# Low-Power-Mode Supply Currents (Into $DV_{CC}$ + $AV_{CC}$ ) Excluding External Current – Electrical Characteristics (1) (2)

| P.                        | ARAMETER                                       | TEST CONDITIONS                                                                                                                                                                                                                                                 | T <sub>A</sub> | V <sub>CC</sub> | MIN T | P   | MAX | UNIT |
|---------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-------|-----|-----|------|
|                           |                                                | f <sub>MCLK</sub> = 0 MHz,                                                                                                                                                                                                                                      |                | 2.2 V           |       | 75  | 90  |      |
| I <sub>LPM0, 1MHz</sub>   | Low-power mode 0 (LPM0) current <sup>(3)</sup> | $\begin{split} f_{SMCLK} &= f_{DCO} = 1 \text{ MHz}, \\ f_{ACLK} &= 32,768 \text{ Hz}, \\ BCSCTL1 &= CALBC1\_1 \text{ MHZ}, \\ DCOCTL &= CALDCO\_1 \text{ MHZ}, \\ CPUOFF &= 1, SCG0 = 0, SCG1 = 0, \\ OSCOFF &= 0 \end{split}$                                 | –55°C to 125°C | 3 V             |       | 90  | 120 | μΑ   |
|                           |                                                | f <sub>MCLK</sub> = 0 MHz,                                                                                                                                                                                                                                      |                | 2.2 V           |       | 37  | 60  |      |
| I <sub>LPM0, 100kHz</sub> | Low-power mode 0 (LPM0) current (3)            | $\begin{split} f_{\text{SMCLK}} &= f_{\text{DCO}(0,\ 0)} \not\approx 100\ \text{kHz}, \\ f_{\text{ACLK}} &= 0\ \text{Hz}, \\ \text{RSELx} &= 0,\ \text{DCOx} = 0, \\ \text{CPUOFF} &= 1,\ \text{SCG0} = 0,\ \text{SCG1} = 0, \\ \text{OSCOFF} &= 1 \end{split}$ | -55°C to 125°C | 3 V             |       | 41  | 75  | μΑ   |
|                           |                                                | f <sub>MCLK</sub> = f <sub>SMCLK</sub> = 0 MHz, f <sub>DCO</sub> = 1 MHz,                                                                                                                                                                                       | –55°C to 85°C  | 0.01/           |       | 22  | 29  |      |
|                           | Low-power mode 2                               | f <sub>ACLK</sub> = 32,768 Hz,<br>BCSCTL1 = CALBC1_1 MHZ,                                                                                                                                                                                                       | 125°C          | 2.2 V           |       |     | 40  |      |
| I <sub>LPM2</sub>         | (LPM2) current <sup>(4)</sup>                  | DCOCTL = CALDCO_1 MHZ,                                                                                                                                                                                                                                          | –55°C to 85°C  |                 |       | 25  | 32  | μA   |
|                           |                                                | CPUOFF = 1, SCG0 = 0, SCG1 = 1,<br>OSCOFF = 0                                                                                                                                                                                                                   | 125°C          | 3 V             |       |     | 45  |      |
|                           |                                                |                                                                                                                                                                                                                                                                 | –55°C          | 2.2 V           | (     | ).7 | 1.4 | μА   |
|                           |                                                |                                                                                                                                                                                                                                                                 | 25°C           |                 | (     | ).7 | 1.4 |      |
|                           | Low-power mode 3                               | M3) current <sup>(4)</sup> CPUOFF = 1, SCG0 = 1, SCG1 = 1,                                                                                                                                                                                                      | 85°C           | 2.2 V           | 2     | 2.8 | 4.5 |      |
|                           |                                                |                                                                                                                                                                                                                                                                 | 125°C          | Ī               |       | 6   | 18  |      |
| I <sub>LPM3,LFXT1</sub>   | (LPM3) current (4)                             |                                                                                                                                                                                                                                                                 | –55°C          |                 | (     | .9  | 1.5 |      |
|                           |                                                | OSCOFF = 0                                                                                                                                                                                                                                                      | 25°C           | 3 V             | (     | .9  | 1.5 |      |
|                           |                                                |                                                                                                                                                                                                                                                                 | 85°C           | 3 V             | :     | 3.0 | 5.0 |      |
|                           |                                                |                                                                                                                                                                                                                                                                 | 125°C          | 1               | (     | 5.5 | 19  |      |
|                           |                                                |                                                                                                                                                                                                                                                                 | –55°C          |                 | (     | .4  | 1.0 |      |
|                           |                                                |                                                                                                                                                                                                                                                                 | 25°C           | 001/            | (     | ).5 | 1.0 |      |
|                           |                                                | f f f OMIL                                                                                                                                                                                                                                                      | 85°C           | 2.2 V           | 2     | 2.2 | 4.2 |      |
|                           | Low-power mode 3                               | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$<br>$f_{ACLK}$ from internal LF oscillator (VLO),                                                                                                                                                              | 125°C          | Ī               | į     | .7  | 18  | 4    |
| I <sub>LPM3,VLO</sub>     | current, (LPM3) (4)                            | CPUOFF = 1, SCG0 = 1, SCG1 = 1,                                                                                                                                                                                                                                 | –55°C          |                 | (     | ).5 | 1.2 | μA   |
|                           |                                                | OSCOFF = 0                                                                                                                                                                                                                                                      | 25°C           | 6.17            | (     | 0.6 | 1.2 |      |
|                           |                                                |                                                                                                                                                                                                                                                                 | 85°C           | 3 V             | 2     | 2.5 | 4.5 |      |
|                           |                                                |                                                                                                                                                                                                                                                                 | 125°C          |                 | (     | 5.0 | 19  |      |
|                           |                                                |                                                                                                                                                                                                                                                                 | –55°C          |                 | (     | ).1 | 0.5 |      |
|                           | Low-power mode 4                               | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$<br>$f_{ACLK} = 0 \text{ Hz},$                                                                                                                                                                                 | 25°C           | 2.2 V/          | (     | ).1 | 0.5 | μΑ   |
| I <sub>LPM4</sub>         | (LPM4) current <sup>(5)</sup>                  | CPUOFF = 1, SCG0 = 1, SCG1 = 1,                                                                                                                                                                                                                                 | 85°C           | 3 V             |       | .9  | 4.0 |      |
|                           | OSCOFF = 1                                     | 125°C                                                                                                                                                                                                                                                           | 1              | į               | 5.5   | 16  |     |      |

<sup>(1)</sup> All inputs are tied to 0 V or  $V_{CC}$ . Outputs do not source or sink any current. (2) For  $T_A < 105^{\circ}C$ , the currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF. For  $T_A > 105$  °C, ACLK was sourced from an external clock source.

Current for brownout and WDT clocked by SMCLK included.

Current for brownout and WDT clocked by ACLK included.

Current for brownout included.



## Schmitt-Trigger Inputs (Ports P1, P2, P3, P4, and RST/NMI<sup>(1)</sup>) – Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       | TEST CONDITIONS                                                                                       | T <sub>A</sub> | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT  |
|-------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------|-----------------|------|-----|------|-------|
| \/                | Desitive gains input threshold voltage                          |                                                                                                       | –55°C to 125°C | 2.2 V           | 1.00 |     | 1.65 | V     |
| V <sub>IT+</sub>  | Positive-going input threshold voltage                          |                                                                                                       | -55 C to 125 C | 3 V             | 1.35 |     | 2.25 | V<br> |
| \/                | Negative going input threehold voltage                          |                                                                                                       | FF°C to 105°C  | 2.2 V           | .55  |     | 1.20 | V     |
| V <sub>IT</sub> _ | Negative-going input threshold voltage                          | -going input threshold voltage55°C to 125°C                                                           | -55 C 10 125 C | 3 V             | .75  |     | 1.65 | V<br> |
| \/                | Input valtage bystoresis (// // )                               |                                                                                                       | –55°C to 125°C | 2.2 V           | 0.2  |     | 1.0  | V     |
| $V_{hys}$         | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                                                                       | -55 C 10 125 C | 3 V             | 0.3  |     | 1.0  | V<br> |
| R <sub>Pull</sub> | Pullup/pulldown resistor                                        | For pullup: V <sub>IN</sub> = V <sub>SS</sub> ;<br>For pulldown:<br>V <sub>IN</sub> = V <sub>CC</sub> | –55°C to 125°C |                 | 20   | 35  | 50   | kΩ    |
| $C_{I}$           | Input capacitance                                               | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                         |                |                 |      | 5   |      | pF    |

<sup>(1)</sup> RST/NMI limit values specified for -55°C to 125°C.

## Inputs (Ports P1 and P2) - Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER TE       |                           | TEST CONDITIONS                                                                              | T <sub>A</sub> | V <sub>CC</sub> | MIN MAX | UNIT |
|--------------------|---------------------------|----------------------------------------------------------------------------------------------|----------------|-----------------|---------|------|
| t <sub>(int)</sub> | External interrupt timing | Port P1, P2: P1.x to P2.x, External trigger pulse width to set interrupt flag <sup>(1)</sup> | –55°C to 125°C | 2.2 V/3 V       | 20      | ns   |

<sup>(1)</sup> An external signal sets the interrupt flag every time the minimum interrupt pulse width t<sub>(int)</sub> is met. It may be set even with trigger signals shorter than t<sub>(int)</sub>.

### Leakage Current (Ports P1, P2, P3 and P4) – Electrical Characteristics

| PARA                             | METER         | TEST CONDITIONS | T <sub>A</sub> | V <sub>CC</sub> | MIN MAX | UNIT |
|----------------------------------|---------------|-----------------|----------------|-----------------|---------|------|
| I <sub>lkg(Px.x)</sub> High-impe | dance leakage | (1)(2)          | –55°C to 125°C | 2.2 V/3 V       | ±100    | nA   |

- The leakage current is measured with  $V_{SS}$  or  $V_{CC}$  applied to the corresponding pin(s), unless otherwise noted. The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is disabled.



## Outputs (Ports P1, P2, P3, and P4) – Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER         | TEST CONDITIONS                       | T <sub>A</sub> | V <sub>cc</sub> | MIN                    | MAX                   | UNIT |
|-----------------|-------------------|---------------------------------------|----------------|-----------------|------------------------|-----------------------|------|
|                 |                   | $I_{OH(max)} = -1.5 \text{ mA}^{(1)}$ | –55°C to 125°C | 2.2 V           | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>       |      |
| V               | High-level output | $I_{OH(max)} = -6 \text{ mA}^{(2)}$   | –55°C to 125°C | 2.2 V           | V <sub>CC</sub> - 0.6  | $V_{CC}$              | V    |
| V <sub>OH</sub> | voltage           | $I_{OH(max)} = -1.5 \text{ mA}^{(1)}$ | –55°C to 125°C | 3 V             | V <sub>CC</sub> - 0.25 | $V_{CC}$              | V    |
|                 |                   | $I_{OH(max)} = -6 \text{ mA}^{(2)}$   | –55°C to 125°C | 3 V             | V <sub>CC</sub> - 0.6  | $V_{CC}$              |      |
|                 |                   | (4)                                   | –55°C to 125°C | 2.2 V           | V <sub>SS</sub>        | V <sub>SS</sub> +0.25 |      |
| V               | Low-level output  | $I_{OL(max)} = 6 \text{ mA}^{(2)}$    | –55°C to 125°C | 2.2 V           | V <sub>SS</sub>        | V <sub>SS</sub> +0.6  | V    |
| V <sub>OL</sub> | voltage           | $I_{OL(max)} = 1.5 \text{ mA}^{(1)}$  | –55°C to 125°C | 3 V             | V <sub>SS</sub>        | V <sub>SS</sub> +0.25 | V    |
|                 |                   | $I_{OL(max)} = 6 \text{ mA}^{(2)}$    | –55°C to 125°C | 3 V             | V <sub>SS</sub>        | V <sub>SS</sub> +0.6  |      |

The maximum total current,  $I_{OH(max)}$  and  $I_{OL(max)}$ , for all outputs combined, should not exceed  $\pm 12$  mA to hold the maximum voltage drop (1) specified.

## Output Frequency (Ports P1, P2, P3, and P4) – Electrical Characteristics

|                       | PARAMETER             | TEST CONDITIONS                                                              | T <sub>A</sub> | V <sub>CC</sub> | MIN | MAX | UNIT  |
|-----------------------|-----------------------|------------------------------------------------------------------------------|----------------|-----------------|-----|-----|-------|
|                       | Port output frequency | P1.4/SMCLK, $C_L = 20 \text{ pF}$ , $R_L = 1 \text{ k}\Omega$ against        | –55°C to 125°C | 2.2 V           |     | 10  | MHz   |
| T <sub>Px.y</sub>     | (with load)           | P1.4/SMCLK, $C_L$ = 20 pF, $R_L$ = 1 k $\Omega$ against $V_{CC}/2^{(1)}$ (2) | -55 C to 125 C | 3 V             |     | 12  | IVI□Z |
| £                     | Clock output          | P2.0/ACLK, P1.4/SMCLK, C <sub>1</sub> = 20 pF <sup>(2)</sup>                 | –55°C to 125°C | 2.2 V           |     | 12  | MHz   |
| <sup>T</sup> Port_CLK | frequency             | P2:0/AGLK, P1.4/SMGLK, G <sub>L</sub> = 20 pF · γ                            | -55 C to 125 C | 3 V             |     | 16  | IVITZ |

A resistive divider with 2 times 0.5 k $\Omega$  between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider. The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.

The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±48 mA to hold the maximum voltage drop specified.



## **Typical Characteristics – Outputs**





Figure 4.

TYPICAL HIGH-LEVEL OUTPUT CURRENT

vs

HIGH-LEVEL OUTPUT VOLTAGE



Figure 6.

# TYPICAL LOW-LEVEL OUTPUT CURRENT vs LOW-LEVEL OUTPUT VOLTAGE



Figure 5.

TYPICAL HIGH-LEVEL OUTPUT CURRENT
vs
HIGH-LEVEL OUTPUT VOLTAGE



Figure 7.



# POR/Brownout Reset (BOR) - Electrical Characteristics (1) (2)

|                         | PARAMETER                                                       | TEST<br>CONDITIONS           | T <sub>A</sub> | v <sub>cc</sub> | MIN | TYP                           | MAX  | UNIT |
|-------------------------|-----------------------------------------------------------------|------------------------------|----------------|-----------------|-----|-------------------------------|------|------|
| V <sub>CC(start)</sub>  | See Figure 8                                                    | dV <sub>CC</sub> /dt ≤ 3 V/s |                |                 |     | 0.7 ×<br>V <sub>(B_IT-)</sub> |      | ٧    |
| V <sub>(B_IT-)</sub>    | See Figure 8 through Figure 10                                  | dV <sub>CC</sub> /dt ≤ 3 V/s | –55°C to 125°C |                 |     |                               | 1.71 | V    |
| V <sub>hys(B_IT-)</sub> | See Figure 8                                                    | dV <sub>CC</sub> /dt ≤ 3 V/s | –55°C to 125°C |                 | 70  | 130                           | 210  | mV   |
| t <sub>d(BOR)</sub>     | See Figure 8                                                    |                              | –55°C to 125°C |                 | ,   |                               | 2000 | μs   |
| t <sub>(reset)</sub>    | Pulse length needed at RST/NMI pin to accepted reset internally |                              | –55°C to 125°C | 2.2 V/3 V       | 2   |                               |      | μs   |

- The current consumption of the brownout module is already included in the I<sub>CC</sub> current consumption data. The voltage level V<sub>(B\_IT-)</sub> +
- $V_{hys(B\_IT-})$  is  $\leq$  1.8 V. During power up, the CPU begins code execution following a period of  $t_{d(BOR)}$  after  $V_{CC} = V_{(B\_IT-)} + V_{hys(B\_IT-)}$ . The default DCO settings must not be changed until  $V_{CC} \geq V_{CC(min)}$ , where  $V_{CC(min)}$  is the minimum supply voltage for the desired operating frequency.



Figure 8. POR/Brownout Reset (BOR) vs Supply Voltage



## Typical Characteristics - POR/Brownout Reset (BOR)



Figure 9. V<sub>CC(drop)</sub> Level With a Square Voltage Drop to Generate a POR/Brownout Signal



Figure 10. V<sub>CC(drop)</sub> Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal



#### Main DCO Characteristics

- All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14 overlaps RSELx = 15.
- DCO control bits DCOx have a step size as defined by parameter S<sub>DCO</sub>.
- Modulation control bits MODx select how often f<sub>DCO(RSEL,DCO+1)</sub> is used within the period of 32 DCOCLK cycles. The frequency f<sub>DCO(RSEL,DCO)</sub> is used for the remaining cycles. The frequency is an average equal to:

$$f_{\text{average}} = \frac{32 \times f_{\text{DCO(RSEL,DCO)}} \times f_{\text{DCO(RSEL,DCO}} + 1)}{\text{MOD} \times f_{\text{DCO(RSEL,DCO)}} + (32 - \text{MOD}) \times f_{\text{DCO(RSEL,DCO}} + 1)}$$

#### **DCO Frequency – Electrical Characteristics**

|                        | PARAMETER                                          | TEST CONDITIONS                                                              | T <sub>A</sub> | V <sub>CC</sub> | MIN  | TYP MAX | UNIT  |
|------------------------|----------------------------------------------------|------------------------------------------------------------------------------|----------------|-----------------|------|---------|-------|
|                        |                                                    | RSELx < 14                                                                   | –55°C to 125°C |                 | 1.8  | 3.6     |       |
| $V_{CC}$               | Supply voltage range                               | RSELx = 14                                                                   | –55°C to 125°C |                 | 2.2  | 3.6     | V     |
|                        |                                                    | RSELx = 15                                                                   | –55°C to 125°C |                 | 3.0  | 3.6     |       |
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0)                               | RSELx = 0, DCOx = 0,<br>MODx = 0                                             | –55°C to 125°C | 2.2 V/3 V       | 0.06 | 0.14    | MHz   |
| f <sub>DCO(0,3)</sub>  | DCO frequency (0, 3)                               | RSELx = 0, DCOx = 3,<br>MODx = 0                                             | –55°C to 125°C | 2.2 V/3 V       | 0.07 | 0.17    | MHz   |
| f <sub>DCO(1,3)</sub>  | DCO frequency (1, 3)                               | RSELx = 1, DCOx = 3,<br>MODx = 0                                             | –55°C to 125°C | 2.2 V/3 V       | 0.10 | 0.20    | MHz   |
| $f_{DCO(2,3)}$         | DCO frequency (2, 3)                               | RSELx = 2, DCOx = 3,<br>MODx = 0                                             | –55°C to 125°C | 2.2 V/3 V       | 0.14 | 0.28    | MHz   |
| $f_{DCO(3,3)}$         | DCO frequency (3, 3)                               | RSELx = 3, DCOx = 3,<br>MODx = 0                                             | –55°C to 125°C | 2.2 V/3 V       | 0.20 | 0.40    | MHz   |
| f <sub>DCO(4,3)</sub>  | DCO frequency (4, 3)                               | RSELx = 4, DCOx = 3,<br>MODx = 0                                             | –55°C to 125°C | 2.2 V/3 V       | 0.28 | 0.54    | MHz   |
| f <sub>DCO(5,3)</sub>  | DCO frequency (5, 3)                               | RSELx = 5, DCOx = 3,<br>MODx = 0                                             | –55°C to 125°C | 2.2 V/3 V       | 0.39 | 0.77    | MHz   |
| f <sub>DCO(6,3)</sub>  | DCO frequency (6, 3)                               | RSELx = 6, DCOx = 3,<br>MODx = 0                                             | –55°C to 125°C | 2.2 V/3 V       | 0.54 | 1.06    | MHz   |
| f <sub>DCO(7,3)</sub>  | DCO frequency (7, 3)                               | RSELx = 7, DCOx = 3,<br>MODx = 0                                             | –55°C to 125°C | 2.2 V/3 V       | 0.80 | 1.50    | MHz   |
| $f_{DCO(8,3)}$         | DCO frequency (8, 3)                               | RSELx = 8, DCOx = 3,<br>MODx = 0                                             | –55°C to 125°C | 2.2 V/3 V       | 1.10 | 2.10    | MHz   |
| $f_{DCO(9,3)}$         | DCO frequency (9, 3)                               | RSELx = 9, DCOx = 3,<br>MODx = 0                                             | –55°C to 125°C | 2.2 V/3 V       | 1.60 | 3.00    | MHz   |
| f <sub>DCO(10,3)</sub> | DCO frequency (10, 3)                              | RSELx = 10, DCOx = 3,<br>MODx = 0                                            | –55°C to 125°C | 2.2 V/3 V       | 2.50 | 4.30    | MHz   |
| f <sub>DCO(11,3)</sub> | DCO frequency (11, 3)                              | RSELx = 11, DCOx = 3,<br>MODx = 0                                            | –55°C to 125°C | 2.2 V/3 V       | 3.00 | 5.50    | MHz   |
| f <sub>DCO(12,3)</sub> | DCO frequency (12, 3)                              | RSELx = 12, DCOx = 3,<br>MODx = 0                                            | –55°C to 125°C | 2.2 V/3 V       | 4.30 | 7.30    | M Hz  |
| f <sub>DCO(13,3)</sub> | DCO frequency (13, 3)                              | RSELx = 13, DCOx = 3,<br>MODx = 0                                            | –55°C to 125°C | 2.2 V/3 V       | 6.00 | 9.60    | MHz   |
| f <sub>DCO(14,3)</sub> | DCO frequency (14, 3)                              | RSELx = 14, DCOx = 3,<br>MODx = 0                                            | –55°C to 125°C | 2.2 V/3 V       | 8.60 | 13.9    | MHz   |
| f <sub>DCO(15,3)</sub> | DCO frequency (15, 3)                              | RSELx = 15, DCOx = 3,<br>MODx = 0                                            | –55°C to 125°C | 3 V             | 12.0 | 18.5    | MHz   |
| f <sub>DCO(15,7)</sub> | DCO frequency (15, 7)                              | RSELx = 15, DCOx = 7,<br>MODx = 0                                            | –55°C to 125°C | 3 V             | 16.0 | 26.0    | MHz   |
| S <sub>RSEL</sub>      | Frequency step<br>between range RSEL<br>and RSEL+1 | S <sub>RSEL</sub> = f <sub>DCO(RSEL+1,DCO)</sub> /f <sub>DCO(RSEL,DCO)</sub> | –55°C to 125°C | 2.2 V/3 V       |      | 1.55    | ratio |



www.ti.com

# **DCO Frequency – Electrical Characteristics (continued)**

| I                | PARAMETER                                      | TEST CONDITIONS                                   | T <sub>A</sub> | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT  |
|------------------|------------------------------------------------|---------------------------------------------------|----------------|-----------------|------|------|------|-------|
| S <sub>DCO</sub> | Frequency step<br>between tap DCO and<br>DCO+1 | $S_{DCO} = f_{DCO(RSEL,DCO+1)}/f_{DCO(RSEL,DCO)}$ | –55°C to 125°C | 2.2 V/3 V       | 1.05 | 1.08 | 1.12 | ratio |
| Duty cycle       |                                                | Measured at P1.4/SMCLK                            | –55°C to 125°C | 2.2 V/3 V       | 40   | 50   | 60   | %     |



## Calibrated DCO Frequencies (Tolerance at Calibration) – Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                          | PARAMETER                | TEST CONDITIONS                                                        | T <sub>A</sub> | V <sub>CC</sub> | MIN   | TYP  | MAX   | UNIT |
|--------------------------|--------------------------|------------------------------------------------------------------------|----------------|-----------------|-------|------|-------|------|
| Frequency to             | lerance at calibration   |                                                                        | 25°C           | 3 V             | -1    | ±0.2 | 1     | %    |
| f <sub>CAL(1 MHz)</sub>  | 1-MHz calibration value  | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | 25°C           | 3 V             | 0.990 | 1    | 1.010 | MHz  |
| f <sub>CAL(8 MHz)</sub>  | 8-MHz calibration value  | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | 25°C           | 3 V             | 7.920 | 8    | 8.080 | MHz  |
| f <sub>CAL(12 MHz)</sub> | 12-MHz calibration value | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C           | 3 V             | 11.88 | 12   | 12.12 | MHz  |
| f <sub>CAL(16 MHz)</sub> | 16-MHz calibration value | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C           | 3 V             | 15.84 | 16   | 16.16 | MHz  |

## Calibrated DCO Frequencies (Tolerance Over Temperature) – Electrical Characteristics

| PARAMETER                                      | TEST CONDITIONS                             | T <sub>A</sub> | Vcc   | MIN   | TYP  | MAX   | UNIT |
|------------------------------------------------|---------------------------------------------|----------------|-------|-------|------|-------|------|
| 1-MHz tolerance over temperature               |                                             | –55°C to 125°C | 3 V   | -2.5  | ±0.5 | 2.5   | %    |
| 8-MHz tolerance over temperature               |                                             | –55°C to 125°C | 3 V   | -2.5  | ±1.0 | 2.5   | %    |
| 12-MHz tolerance over temperature              |                                             | –55°C to 125°C | 3 V   | -2.5  | ±1.0 | 2.5   | %    |
| 16-MHz tolerance over temperature              |                                             | –55°C to 125°C | 3 V   | -3.0  | ±2.0 | 3.0   | %    |
|                                                | BCSCTL1 = CALBC1 1MHz,                      |                | 2.2 V | 0.970 | 1    | 1.030 |      |
| f <sub>CAL(1MHz)</sub> 1-MHz calibration value |                                             | –55°C to 125°C | 3 V   | 0.975 | 1    | 1.025 | MHz  |
|                                                | Gating time: 5 ms                           |                | 3.6 V | 0.970 | 1    | 1.030 |      |
|                                                | BCSCTL1 = CALBC1 8MHZ,                      |                | 2.2 V | 7.760 | 8    | 8.400 |      |
| f <sub>CAL(8MHz)</sub> 8-MHz calibration valu  | DCOCTL = CALDCO_8MHZ,                       | –55°C to 125°C | 3 V   | 7.800 | 8    | 8.200 | MHz  |
| , ,                                            | Gating time: 5 ms                           |                | 3.6 V | 7.600 | 8    | 8.240 |      |
|                                                | BCSCTL1 = CALBC1_12MHZ,                     |                | 2.2 V | 11.70 | 12   | 12.30 |      |
| f <sub>CAL(12MHz)</sub> 12-MHz calibration val |                                             | –55°C to 125°C | 3 V   | 11.70 | 12   | 12.30 | MHz  |
|                                                | Gating time: 5 ms                           |                | 3.6 V | 11.70 | 12   | 12.30 |      |
|                                                | BCSCTL1 = CALBC1_16MHZ,                     |                | 3 V   | 15.52 | 16   | 16.48 |      |
| f <sub>CAL(16MHz)</sub> 16-MHz calibration val | DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | –55°C to 125°C | 3.6 V | 15.00 | 16   | 16.48 | MHz  |



# Calibrated DCO Frequencies (Tolerance Over Supply Voltage V<sub>CC</sub>) – Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| F                       | PARAMETER                   | TEST CONDITIONS                                                        | T <sub>A</sub> | V <sub>cc</sub> | MIN   | TYP | MAX   | UNIT |
|-------------------------|-----------------------------|------------------------------------------------------------------------|----------------|-----------------|-------|-----|-------|------|
| 1-MHz tole              | rance over V <sub>CC</sub>  |                                                                        | 25°C           | 1.8 V to 3.6 V  | -3    | ±2  | 3     | %    |
| 8-MHz tole              | rance overV <sub>CC</sub>   |                                                                        | 25°C           | 1.8 V to 3.6 V  | -3    | ±2  | 3     | %    |
| 12-MHz tol              | erance over V <sub>CC</sub> |                                                                        | 25°C           | 2.2 V to 3.6 V  | -3    | ±2  | 3     | %    |
| 16-MHz tol              | erance over V <sub>CC</sub> |                                                                        | 25°C           | 3 V to 3.6 V    | -6    | ±2  | 3     | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz<br>calibration value  | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | 25°C           | 1.8 V to 3.6 V  | 0.970 | 1   | 1.030 | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz<br>calibration value  | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | 25°C           | 1.8 V to 3.6 V  | 7.760 | 8   | 8.240 | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz<br>calibration value | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C           | 2.2 V to 3.6 V  | 11.64 | 12  | 12.36 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz<br>calibration value | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C           | 3 V to 3.6 V    | 15.00 | 16  | 16.48 | MHz  |

## Calibrated DCO Frequencies (Overall Tolerance) – Electrical Characteristics

| P                        | ARAMETER                    | TEST CONDITIONS                                                        | T <sub>A</sub> | V <sub>CC</sub> | MIN   | TYP | MAX   | UNIT |
|--------------------------|-----------------------------|------------------------------------------------------------------------|----------------|-----------------|-------|-----|-------|------|
| 1-MHz tole<br>over tempe |                             |                                                                        | –55°C to 125°C | 1.8 V to 3.6 V  | -5    | ±2  | +5    | %    |
| 8-MHz tole<br>over tempe |                             |                                                                        | –55°C to 125°C | 1.8 V to 3.6 V  | -5    | ±2  | +5    | %    |
| 12-MHz tol               |                             |                                                                        | –55°C to 125°C | 2.2 V to 3.6 V  | -5    | ±2  | +5    | %    |
| 16-MHz tol               |                             |                                                                        | –55°C to 125°C | 3 V to 3.6 V    | -6    | ±3  | +6    | %    |
| f <sub>CAL(1MHz)</sub>   | 1-MHz<br>calibration value  | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | –55°C to 125°C | 1.8 V to 3.6 V  | .950  | 1   | 1.050 | MHz  |
| f <sub>CAL(8MHz)</sub>   | 8-MHz<br>calibration value  | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | –55°C to 125°C | 1.8 V to 3.6 V  | 7.6   | 8   | 8.4   | MHz  |
| f <sub>CAL(12MHz)</sub>  | 12-MHz<br>calibration value | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | –55°C to 125°C | 2.2 V to 3.6 V  | 11.4  | 12  | 12.6  | MHz  |
| f <sub>CAL(16MHz)</sub>  | 16-MHz<br>calibration value | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | –55°C to 125°C | 3 V to 3.6 V    | 15.00 | 16  | 17.00 | MHz  |



## Typical Characteristics – Calibrated 1-MHz DCO Frequency



Figure 11. Calibrated 1-MHz Frequency vs
Temperature

Figure 12. Calibrated 1-MHz Frequency vs V<sub>CC</sub>

## Wake-Up From Lower-Power Modes (LPM3/4) – Electrical Characteristics

|                         | PARAMETER                                   | TEST CONDITIONS                                | T <sub>A</sub> | V <sub>cc</sub> | MIN TYP                                            | MAX | UNIT |
|-------------------------|---------------------------------------------|------------------------------------------------|----------------|-----------------|----------------------------------------------------|-----|------|
|                         |                                             | BCSCTL1 = CALBC1_1MHZ, DCOCTL = CALDCO_1MHZ,   | –55°C to 125°C | 2.2 V/3 V       |                                                    | 2   |      |
|                         | DCO clock wake-up time                      | BCSCTL1 = CALBC1_8MHZ, DCOCTL = CALDCO_8MHZ,   | –55°C to 125°C | 2.2 V/3 V       |                                                    | 1.5 |      |
| t <sub>DCO,LPM3/4</sub> | from LPM3/4 <sup>(1)</sup>                  | BCSCTL1 = CALBC1_12MHZ, DCOCTL = CALDCO_12MHZ, | –55°C to 125°C | 3 V             |                                                    | 1   | μs   |
|                         |                                             | BCSCTL1 = CALBC1_16MHZ, DCOCTL = CALDCO_16MHZ, | –55°C to 125°C | 3 V             |                                                    | 1   |      |
| t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3/4 <sup>(2)</sup> |                                                |                |                 | 1/f <sub>MCL</sub> K +  t <sub>Clock,L</sub> PM3/4 |     |      |

<sup>(1)</sup> The DCO clock wake-up time is measured from the edge of an external wake-up signal (e.g., port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK).

<sup>(2)</sup> Parameter applicable only if DCOCLK is used for MCLK.



## Typical Characteristics – DCO Clock Wake-Up Time From LPM3/4



Figure 13. Clock Wake-Up Time From LPM3 vs DCO Frequency

## DCO With External Resistor R<sub>OSC</sub> – Electrical Characteristics<sup>(1)</sup>

|                | 3 11 7 3                                   |                                                   | . ,             |      |         |
|----------------|--------------------------------------------|---------------------------------------------------|-----------------|------|---------|
| PARAMETER      |                                            | TEST CONDITIONS                                   | V <sub>CC</sub> | TYP  | UNIT    |
| t .            | DCC output fraguency with D                | DCOR = 1, $RSELx = 4$ , $DCOx = 3$ , $MODx = 0$ , | 2.2 V           | 1.8  | N 41 1- |
| †DCO,ROSC      | DCO output frequency with R <sub>OSC</sub> | T <sub>A</sub> = 25°C                             | 3 V             | 1.95 | MHz     |
| D <sub>t</sub> | Temperature drift                          | DCOR = 1, $RSELx = 4$ , $DCOx = 3$ , $MODx = 0$   | 2.2 V/3 V       | ±0.1 | %/°C    |
| $D_V$          | Drift with V <sub>CC</sub>                 | DCOR = 1, $RSELx = 4$ , $DCOx = 3$ , $MODx = 0$   | 2.2 V/3 V       | 10   | %/V     |

<sup>(1)</sup>  $R_{OSC}$  = 100k $\Omega$ . Metal film resistor, type 0257. 0.6 watt with 1% tolerance and  $T_{K}$  = ±50ppm/°C



## Typical Characteristics - DCO With External Resistor Rosc



Figure 14. DCO Frequency vs  $R_{OSC}$ ,  $V_{CC}$  = 2.2 V,  $T_A$  = 25°C



Figure 16. DCO Frequency vs Temperature,  $V_{CC} = 3.0 \text{ V}$ 



Figure 15. DCO Frequency vs  $R_{OSC}$ ,  $V_{CC} = 3.0 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ 



Figure 17. DCO Frequency vs  $V_{CC}$ ,  $T_A = 25^{\circ}C$ 



## Crystal Oscillator (LFXT1) Low-Frequency Modes – Electrical Characteristics (1) (2)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                               | PARAMETER                                                                  | TEST CO                                                   | NDITIONS      | T <sub>A</sub>    | V <sub>cc</sub> | MIN    | TYP    | MAX    | UNIT |
|-------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------|---------------|-------------------|-----------------|--------|--------|--------|------|
| f <sub>LFXT1,LF</sub>         | LFXT1 oscillator<br>crystal frequency, LF<br>mode 0, 1                     | XTS = 0, LFX                                              | T1Sx = 0 or 1 | –55°C to<br>105°C | 1.8 V to 3.6 V  |        | 32,768 |        | Hz   |
| f <sub>LFXT1,LF</sub> , logic | LFXT1 oscillator<br>logic-level<br>square-wave input<br>frequency, LF mode | XTS = 0, LFX                                              | T1Sx = 3      | –55°C to<br>125°C | 1.8 V to 3.6 V  | 10,000 | 32,768 | 50,000 | Hz   |
| 0.4                           | Oscillation allowance                                                      | $XTS = 0, LFX$ $f_{LFXT1,LF} = 32,$ $C_{L,eff} = 6 pF$    |               | –55°C to<br>105°C |                 |        | 500    |        | kΩ   |
| OA <sub>LF</sub> for L        | for LF crystals                                                            | $XTS = 0, LFX$ $f_{LFXT1,LF} = 32,$ $C_{L,eff} = 12 pF$   |               | –55°C to<br>105°C |                 |        | 200    |        | K12  |
|                               |                                                                            |                                                           | XCAPx = 0     |                   |                 |        | 1      |        |      |
| 0                             | Integrated effective                                                       | XTS = 0                                                   | XCAPx = 1     | –55°C to          |                 |        | 5.5    |        |      |
| $C_{L,eff}$                   | load capacitance,<br>LF mode <sup>(3)</sup>                                | X13 = 0                                                   | XCAPx = 2     | 105°C             |                 |        | 8.5    |        | pF   |
|                               |                                                                            |                                                           | XCAPx = 3     |                   |                 |        | 11     |        |      |
| Duty<br>Cycle                 | LF mode                                                                    | XTS = 0, Mea<br>P1.4/ACLK,<br>f <sub>LFXT1,LF</sub> = 32, |               | –55°C to<br>125°C | 2.2 V/3 V       | 30     | 50     | 70     | %    |
| f <sub>Fault,LF</sub>         | Oscillator fault frequency threshold, LF mode <sup>(4)</sup>               | XTS = 0, LFX                                              |               | –55°C to<br>125°C | 2.2 V/3 V       | 10     |        | 10,000 | Hz   |

- (1) To improve EMI on the LFXT1 oscillator the following guidelines should be observed:
  - (a) Keep as short of a trace as possible between the device and the crystal.
  - (b) Design a good ground plane around the oscillator pins.
  - (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
  - (f) If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
  - (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- (2) Use of the LFXT1 Crystal Oscillator with T<sub>A</sub> > 105°C is not guaranteed. It is recommended that an external digital clock source or the internal DCO is used to provide clocking.
- (3) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Since the PCB adds additional capacitance it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup the effective load capacitance should always match the specification of the used crystal.
- (4) Frequencies below the MIN specification set the fault flag, frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- (5) Measured with logic-level input frequency, but also applies to operation with crystals with T<sub>A</sub> < 105°C.</p>

## Internal Very-Low-Power, Low-Frequency Oscillator (VLO) - Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                     | PARAMETER                          | TEST<br>CONDITIONS | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-------------------------------------|------------------------------------|--------------------|----------------|-----------------|-----|-----|-----|------|
|                                     | VII O fraguency                    |                    | –55°C to 85°C  | 2.2 V/3 V       | 4   | 12  | 20  | kHz  |
| t∨LO                                | VLO frequency                      |                    | 125°C          | 2.2 V/3 V       |     |     | 22  | KΠZ  |
| df <sub>VLO</sub> /dT               | VLO frequency temperature drift    | (1)                | –55°C to 125°C | 2.2 V/3 V       |     | 0.5 |     | %/°C |
| df <sub>VLO</sub> /dV <sub>CC</sub> | VLO frequency supply voltage drift | (2)                | 25°C           | 1.8 V –<br>3.6V |     | 4   |     | %/V  |

(1) Calculated using the box method:

I Version: [MAX(-55...85°C) - MIN(-55...85°C)]/MIN(55-...85°C)/[85°C - (-55°C)]

T Version: [MAX(-55...125°C) - MIN(-55...125°C)]/MIN(-55...125°C)/[125°C - (-55°C)]

(2) Calculated using the box method: [MAX(1.8...3.6 V) - MIN(1.8...3.6 V)]/MIN(1.8...3.6 V)/(3.6 V - 1.8 V)



## Crystal Oscillator (LFXT1) High Frequency Modes – Electrical Characteristics (1) (2)

|                            | PARAMETER                                                           | TEST CONDITIONS                                                                                                                                                   | $T_A$          | V <sub>cc</sub> | MIN | TYP  | MAX | UNIT |
|----------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|------|-----|------|
| f <sub>LFXT1,</sub><br>HF0 | LFXT1 oscillator crystal frequency,<br>HF mode 0                    | XTS = 1, LFXT1Sx = 0                                                                                                                                              | –55°C to 125°C | 1.8 V to 3.6 V  | 0.4 |      | 1   | MHz  |
| f <sub>LFXT1,</sub><br>HF1 | LFXT1 oscillator lcrystal frequency, HF mode 1                      | XTS = 1, LFXT1Sx = 1                                                                                                                                              | –55°C to 125°C | 1.8 V to 3.6 V  | 1   |      | 4   | MHz  |
|                            |                                                                     |                                                                                                                                                                   |                | 1.8 V to 3.6 V  | 2   |      | 10  |      |
| f <sub>LFXT1</sub> ,       | LFXT1 oscillator crystal frequency,<br>HF mode 2                    | XTS = 1, $LFXT1Sx = 2$                                                                                                                                            | –55°C to 125°C | 2.2 V to 3.6 V  | 2   |      | 12  | MHz  |
| HF2                        | TH Mode 2                                                           |                                                                                                                                                                   |                | 3 V to 3.6 V    | 2   |      | 16  |      |
|                            | LFXT1 oscillator logic-level                                        |                                                                                                                                                                   |                | 1.8 V to 3.6 V  | 0.4 |      | 10  |      |
| f <sub>LFXT1</sub> ,       | square-wave input frequency,                                        | XTS = 1, $LFXT1Sx = 3$                                                                                                                                            | –55°C to 125°C | 2.2 V to 3.6 V  | 0.4 |      | 12  | MHz  |
| HF,logic                   | HF mode                                                             |                                                                                                                                                                   |                | 3 V to 3.6 V    | 0.4 | 0.4  |     |      |
|                            |                                                                     | $\begin{split} XTS &= 0,  LFXT1Sx = 0; \\ f_{LFXT1,HF} &= 1  MHz, \\ C_{L,eff} &= 15  pF \end{split}$                                                             |                |                 |     | 2700 |     |      |
| OA <sub>HF</sub>           | Oscillation allowance for HF crystals (see Figure 18 and Figure 19) | $\begin{split} XTS &= 0,  LFXT1Sx = 1 \\ f_{LFXT1,HF} &= 4  MHz, \\ C_{L,eff} &= 15  pF \end{split}$                                                              | –55°C to 125°C |                 |     | 800  |     | Ω    |
|                            |                                                                     | $\begin{aligned} \text{XTS} &= 0,  \text{LFXT1Sx} = 2 \\ \text{f}_{\text{LFXT1,HF}} &= 16  \text{MHz}, \\ \text{C}_{\text{L,eff}} &= 15  \text{pF} \end{aligned}$ |                |                 |     | 300  |     |      |
| $C_{L,\text{eff}}$         | Integrated effective load capacitance,<br>HF mode <sup>(3)</sup>    | XTS = 1 <sup>(4)</sup>                                                                                                                                            | –55°C to 125°C |                 |     | 1    |     | pF   |
| Duty                       | HF mode                                                             | XTS = 1, Measured at P1.4/ACLK, f <sub>LFXT1,HF</sub> = 10 MHz                                                                                                    | –55°C to 125°C | 40 50           | 60  | %    |     |      |
| Cycle                      | TH House                                                            | XTS = 1, Measured at P1.4/ACLK, f <sub>LFXT1,HF</sub> = 16 MHz                                                                                                    | –55°C to 125°C | - 2.2 V/3 V     | 40  | 50   | 60  | 70   |
| f <sub>Fault,HF</sub>      | Oscillator fault frequency, HF mode (5)                             | $XTS = 1$ , $LFXT1Sx = 3^{(6)}$                                                                                                                                   | –55°C to 125°C | 2.2 V/3 V       | 30  |      | 300 | kHz  |

- (1) To improve EMI on the LFXT1 oscillator the following guidelines should be observed:
  - (a) Keep as short of a trace as possible between the device and the crystal.
  - (b) Design a good ground plane around the oscillator pins.
  - (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
  - (f) If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
  - (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- (2) Use of the LFXT1 Crystal Oscillator with T<sub>A</sub> > 105°C is not guaranteed. It is recommended that an external digital clock source or the internal DCO is used to provide clocking.
- (3) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Since the PCB adds additional capacitance it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup the effective load capacitance should always match the specification of the used crystal.
- (4) Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- (5) Frequencies below the MIN specification set the fault flag, frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- (6) Measured with logic-level input frequency, but also applies to operation with crystals



## Typical Characteristics – LFXT1 Oscillator in HF Mode (XTS = 1)





Figure 18. Oscillation Allowance vs Crystal Frequency, C<sub>L.eff</sub> = 15 pF, T<sub>A</sub> = 25°C

Figure 19. XT Oscillator Supply Current vs Crystal Frequency,  $C_{L.eff} = 15 \text{ pF}$ ,  $T_A = 25^{\circ}\text{C}$ 

### Timer A - Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER               | TEST CONDITIONS                                | T <sub>A</sub> | V <sub>cc</sub> | MIN | MAX | UNIT |
|---------------------|-------------------------|------------------------------------------------|----------------|-----------------|-----|-----|------|
|                     |                         | Internal: SMCLK, ACLK,                         |                | 2.2 V           |     | 10  |      |
| f <sub>TA</sub>     | Timer_A clock frequency | External: TACLK, INCLK, Duty cycle = 50% ± 10% | –55°C to 125°C | 3 V             |     | 16  | MHz  |
| t <sub>TA,cap</sub> | Timer_A, capture timing | TA0, TA1, TA2                                  | –55°C to 125°C | 2.2 V/3 V       | 20  |     | ns   |

## Timer\_B - Electrical Characteristics

|                     | PARAMETER               | TEST CONDITIONS                            | T <sub>A</sub> | V <sub>CC</sub> | MIN | MAX | UNIT |
|---------------------|-------------------------|--------------------------------------------|----------------|-----------------|-----|-----|------|
|                     |                         | Internal: SMCLK, ACLK,                     |                | 2.2 V           |     | 10  |      |
| f <sub>TB</sub>     | Timer_B clock frequency | External: TBCLK,<br>Duty Cycle = 50% ± 10% | –55°C to 125°C | 3 V             |     | 16  | MHz  |
| t <sub>TB,cap</sub> | Timer_B, capture timing | TB0, TB1, TB2                              | –55°C to 125°C | 2.2 V/3 V       | 20  |     | ns   |



## **USCI (UART Mode) – Electrical Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                          | TEST CONDITIONS                                                     | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX                | UNIT |
|---------------------|----------------------------------------------------|---------------------------------------------------------------------|----------------|-----------------|-----|-----|--------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                         | Internal: SMCLK, ACLK,<br>External: UCLK;<br>Duty cycle = 50% ± 10% | –55°C to 125°C |                 |     |     | f <sub>SYSTE</sub> | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                     | –55°C to 125°C | 2.2 V/3 V       |     |     | 1                  | MHz  |
|                     | LIADT receive declises time (1)                    |                                                                     | 55°C +- 405°C  | 2.2 V           | 50  | 150 | 600                |      |
| ι <sub>τ</sub>      | UART receive deglitch time <sup>(1)</sup>          |                                                                     | –55°C to 125°C | 3 V             | 50  | 150 | 600                | ns   |

<sup>(1)</sup> Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized, their width should exceed the maximum specification of the deglitch time.

## **USCI (SPI Master Mode) – Electrical Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 20 and Figure 21)

|                       | PARAMETER                   | TEST CONDITIONS                        | T <sub>A</sub> | V <sub>CC</sub> | MIN | MAX                 | UNIT |
|-----------------------|-----------------------------|----------------------------------------|----------------|-----------------|-----|---------------------|------|
| f <sub>USCI</sub>     | USCI input clock frequency  | SMCLK, ACLK,<br>Duty cycle = 50% ± 10% | –55°C to 125°C |                 |     | f <sub>SYSTEM</sub> | MHz  |
|                       | COMI input data actua tima  |                                        | FF°C to 12F°C  | 2.2 V           | 110 |                     | 20   |
| t <sub>SU,MI</sub>    | SOMI input data setup time  |                                        | –55°C to 125°C | 3 V             | 75  |                     | ns   |
|                       | COMI input data hald time   |                                        | FF°C +- 40F°C  | 2.2 V           | 0   |                     |      |
| t <sub>HD,MI</sub>    | SOMI input data hold time   |                                        | –55°C to 125°C | 3 V             | 0   |                     | ns   |
|                       | CIMO autout data valid tima | UCLK edge to SIMO valid,               | FF°C to 12F°C  | 2.2 V           |     | 30                  |      |
| t <sub>VALID,MO</sub> | SIMO output data valid time | C <sub>L</sub> = 20 pF                 | –55°C to 125°C | 3 V             |     | 20                  | ns   |

## **USCI (SPI Slave Mode) – Electrical Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 22 and Figure 23)

|                       | PARAMETER                                               | TEST CONDITIONS          | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------------|--------------------------|----------------|-----------------|-----|-----|-----|------|
| t <sub>STE,LEAD</sub> | STE lead time,<br>STE low to clock                      |                          |                | 2.2 V/3 V       |     | 50  |     | ns   |
| t <sub>STE,LAG</sub>  | STE lag time,<br>Last clock to STE high                 |                          | –55°C to 125°C | 2.2 V/3 V       | 10  |     |     | ns   |
| t <sub>STE,ACC</sub>  | STE access time,<br>STE low to SOMI data out            |                          |                | 2.2 V/3 V       |     | 50  |     | ns   |
| t <sub>STE,DIS</sub>  | STE disable time,<br>STE high to SOMI high<br>impedance |                          |                | 2.2 V/3 V       |     | 50  |     | ns   |
|                       | CIMO input data actua tima                              |                          | FF°C +- 40F°C  | 2.2 V           | 20  |     |     |      |
| t <sub>SU,SI</sub>    | SIMO input data setup time                              |                          | –55°C to 125°C | 3 V             | 15  |     |     | ns   |
|                       | OIMO famout data hadd fama                              |                          | 55°0 t- 405°0  | 2.2 V           | 10  |     |     |      |
| t <sub>HD,SI</sub>    | SIMO input data hold time                               |                          | –55°C to 125°C | 3 V             | 10  |     |     | ns   |
|                       | OOM autout data walld fare                              | UCLK edge to SOMI valid, | 55°0 t- 405°0  | 2.2 V           |     | 75  | 110 |      |
| t <sub>VALID,SO</sub> | SOMI output data valid time                             | $C_L = 20 \text{ pF}$    | –55°C to 125°C | 3 V             |     | 50  | 75  | ns   |





Figure 20. SPI Master Mode, CKPH = 0



Figure 21. SPI Master Mode, CKPH = 1





Figure 22. SPI Slave Mode, CKPH = 0



Figure 23. SPI Slave Mode, CKPH = 1



# **USCI (I2C Mode)** – Electrical Characteristics

|                     | PARAMETER                  | TEST CONDITIONS                                               | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP                     | MAX | UNIT |
|---------------------|----------------------------|---------------------------------------------------------------|----------------|-----------------|-----|-------------------------|-----|------|
| f <sub>USCI</sub>   | USCI input clock frequency | Internal: SMCLK, ACLK, External: UCLK, Duty cycle = 50% ± 10% |                |                 |     | f <sub>SYST</sub><br>EM |     | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency        |                                                               | –55°C to 125°C | 2.2 V/3 V       | 0   |                         | 400 | kHz  |
|                     | Hold time (repeated) START | f <sub>SCL</sub> ≤ 100 kHz                                    | –55°C to 125°C | 2.2 V/3 V       | 4.0 |                         |     |      |
| t <sub>HD,STA</sub> | Hold time (repeated) START | f <sub>SCL</sub> > 100 kHz                                    | –55°C to 125°C | 2.2 V/3 V       | 0.6 |                         |     | μs   |
|                     | Set-up time for a repeated | f <sub>SCL</sub> ≤ 100 kHz                                    | –55°C to 125°C | 2.2 V/3 V       | 4.7 |                         |     |      |
| t <sub>SU,STA</sub> | START                      | f <sub>SCL</sub> > 100 kHz                                    | –55°C to 125°C | 2.2 V/3 V       | 0.6 |                         |     | μs   |
| t <sub>HD,DAT</sub> | Data hold time             |                                                               | –55°C to 125°C | 2.2 V/3 V       | 0   |                         |     | ns   |
| t <sub>SU,DAT</sub> | Data set-up time           |                                                               | –55°C to 125°C | 2.2 V/3 V       | 250 |                         |     | ns   |
| t <sub>SU,STO</sub> | Set-up time for STOP       |                                                               | –55°C to 125°C | 2.2 V/3 V       | 4.0 |                         |     | μs   |
|                     | Pulse width of spikes      |                                                               | FF°C to 10F°C  | 2.2 V           | 50  | 150                     | 600 |      |
| t <sub>SP</sub>     | suppressed by input filter |                                                               | –55°C to 125°C | 3 V             | 50  | 100                     | 600 | ns   |



Figure 24. I2C Mode Timing



## 10-Bit ADC, Power-Supply and Input Range Conditions – Electrical Characteristics (1)

|                     | PARAMETER                                                       | TEST CONDITIONS                                                                        | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP     | MAX      | UNIT |
|---------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------|-----------------|-----|---------|----------|------|
| $V_{CC}$            | Analog supply voltage range                                     | $V_{SS} = 0 V$                                                                         | –55°C to125 °C |                 | 2.2 |         | 3.6      | V    |
| V <sub>Ax</sub>     | Analog input voltage range (2)                                  | All Ax terminals,<br>Analog inputs selected in<br>ADC10AE register                     | –55°C to 125°C |                 | 0   |         | $V_{CC}$ | V    |
|                     |                                                                 | f <sub>ADC10CLK</sub> = 5.0 MHz,                                                       |                | 2.2 V           |     | 0.52    | 1.05     |      |
| I <sub>ADC10</sub>  | ADC10 supply current <sup>(3)</sup>                             | ADC10ON = 1, REFON = 0,<br>ADC10SHT0 = 1,<br>ADC10SHT1 = 0,<br>ADC10DIV = 0            | –55°C to 125°C | 3 V             |     | 0.6     | 1.2      | mA   |
|                     | Reference supply current,                                       | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REF2_5V = 0,<br>REFON = 1, REFOUT = 0 | –55°C to 125°C | 2.2 V/3 V       |     | 0.05    | 4        | Λ    |
| I <sub>REF+</sub>   | Reference supply current, reference buffer disabled (4)         | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REF2_5V = 1,<br>REFON = 1, REFOUT = 0 | –55°C to 125°C | 3 V             |     | 0.25 .4 | mA       |      |
|                     |                                                                 | f <sub>ADC10CLK</sub> = 5.0 MHz,                                                       | –55°C to 85°C  | 2.2 V/3 V       |     | 1.1     | 1.4      |      |
| I <sub>REFB,0</sub> | Reference buffer supply current with ADC10SR = $0^{(4)}$        | ADC10ON = 0, REFON = 1,<br>REF2_5V = 0,<br>REFOUT = 1, ADC10SR = 0                     | 125°C          | 2.2 V/3 V       |     |         | 1.8      | mA   |
|                     |                                                                 | f <sub>ADC10CLK</sub> = 5.0 MHz,                                                       | –55°C to 85°C  | 2.2 V/3 V       |     | 0.5     | .7       | mA   |
| I <sub>REFB,1</sub> | Reference buffer supply current with ADC10SR = 1 <sup>(4)</sup> | ADC10ON = 0, REFON = 1,<br>REF2_5V = 0, REFOUT = 1,<br>ADC10SR=1                       | 125°C          | 2.2 V/3 V       |     |         | .8       | mA   |
| C <sub>I</sub>      | Input capacitance                                               | Only one terminal Ax selected at a time                                                |                |                 |     | 27      |          | pF   |
| R <sub>I</sub>      | Input MUX ON resistance                                         | $0 \text{ V} \leq \text{V}_{Ax} \leq \text{V}_{CC}$                                    |                | 2.2 V/3 V       |     | 2000    |          | Ω    |

The leakage current is defined in the leakage current table with Px.x/Ax parameter. The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results.

The internal reference supply current is not included in current consumption parameter  $I_{ADC10}$ .

The internal reference current is supplied via terminal  $V_{CC}$ . Consumption is independent of the ADC10ON control bit, unless a conversion is active. The REFON bit enables the built-in reference to settle before starting an A/D conversion.



# 10-Bit ADC, Built-In Voltage Reference - Electrical Characteristics

|                       | PARAMETER                                        | TEST CONDI                                                                                  | TIONS       | T <sub>A</sub> | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT  |
|-----------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------|-------------|----------------|-----------------|------|-----|------|-------|
|                       | Positive built-in                                | I <sub>VREF+</sub> ≤ 1 mA, REF2_5                                                           | V = 0       | –55°C to 125°C |                 | 2.2  |     |      |       |
| $V_{CC,REF+}$         | reference analog                                 | I <sub>VREF+</sub> ≤ 0.5 mA, REF2_                                                          | 5V = 1      | –55°C to 125°C |                 | 2.8  |     |      | V     |
|                       | supply voltage range                             | I <sub>VREF+</sub> ≤ 1 mA, REF2_5                                                           | V = 1       | –55°C to 125°C |                 | 2.9  |     |      |       |
| 1/                    | Positive built-in                                | I <sub>VREF+</sub> ≤ I <sub>VREF+</sub> max, REF                                            | =2_5V = 0   | –55°C to 125°C | 2.2 V/3 V       | 1.41 | 1.5 | 1.59 | V     |
| $V_{REF+}$            | reference voltage                                | I <sub>VREF+</sub> ≤ I <sub>VREF+</sub> max, REF                                            | =2_5V = 1   | –55°C to 125°C | 3 V             | 2.35 | 2.5 | 2.65 | V     |
|                       | Maximum V <sub>REF+</sub> load                   |                                                                                             |             | 55°C +- 405°C  | 2.2 V           |      |     | ±0.5 | A     |
| I <sub>LD,VREF+</sub> | current                                          |                                                                                             |             | –55°C to 125°C | 3 V             |      |     | ±1   | mA    |
|                       | V land an audation                               | $I_{VREF+}$ = 500 $\mu$ A ± 100 $\mu$ Analog input voltage $V_{A}$ REF2_5V = 0              |             | –55°C to 125°C | 2.2 V/3 V       |      |     | ±2   |       |
|                       | V <sub>REF+</sub> load regulation                | $I_{VREF+}$ = 500 $\mu$ A ± 100 $\mu$<br>Analog input voltage $V_{A}$<br>REF2_5V = 1        |             | –55°C to 125°C | 3 V             |      |     | ±2   | LSB   |
|                       |                                                  | I <sub>VREF+</sub> = 100 μA→900                                                             | ADC10SR = 0 | –55°C to 125°C |                 |      |     | 400  |       |
|                       | V <sub>REF+</sub> load regulation response time  | µA,<br>V <sub>Ax</sub> ≉ 0.5 × V <sub>REF+</sub> ,<br>Error of conversion<br>result ≤ 1 LSB | ADC10SR = 1 | –55°C to 125°C | 3 V             |      |     | 2000 | ns    |
| C <sub>VREF+</sub>    | Maximum capacitance at pin V <sub>REF+</sub> (1) | I <sub>VREF+</sub> ≤ = 1 mA,<br>REFON = 1, REFOUT =                                         | : 1         | –55°C to 125°C | 2.2 V/3 V       |      |     | 100  | pF    |
| TC <sub>REF+</sub>    | Temperature coefficient                          | $I_{VREF+}$ = const. with 0 mA $\leq I_{VREF+} \leq 1$ mA                                   |             | –55°C to 125°C | 2.2 V/3 V       |      |     | ±100 | ppm/° |
| t <sub>REFON</sub>    | Settling time of internal reference voltage (2)  | $I_{VREF+} = 0.5 \text{ mA}, REF2_{REFON} = 0 \rightarrow 1$                                | 5V = 0      | –55°C to 125°C | 3.6 V           |      |     | 30   | μs    |
|                       |                                                  | $I_{VREF+} = 0.5 \text{ mA},$                                                               | ADC10SR = 0 | –55°C to 125°C |                 |      |     | 1    |       |
|                       | Settling time of                                 | REF2_5V = 0,<br>REFON = 1,<br>REFBURST = 1                                                  | ADC10SR = 1 | –55°C to 125°C | 2.2 V           |      |     | 2.5  |       |
| t <sub>REFBURST</sub> | reference buffer <sup>(2)</sup>                  | $I_{VREF+} = 0.5 \text{ mA},$                                                               | ADC10SR = 0 | –55°C to 125°C |                 |      |     | 2    | μs    |
|                       |                                                  | REF2_5V = 1,<br>REFON = 1,<br>REFBURST = 1                                                  | ADC10SR = 1 | –55°C to 125°C | 3 V             |      |     | 4.5  |       |

<sup>(1)</sup> The capacitance applied to the internal buffer operational amplifier, if switched to terminal P2.4/TA2/A4/V<sub>REF+</sub>/V<sub>eREF+</sub> (REFOUT = 1), must be limited; the reference buffer may become unstable otherwise.

<sup>(2)</sup> The condition is that the error in a conversion started after  $t_{REFON}$  or  $t_{RefBuf}$  is less than  $\pm 0.5$  LSB.



## 10-Bit ADC, External Reference – Electrical Characteristics(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                                                                      | TEST CONDITIONS                                                                                                                  | T <sub>A</sub> | V <sub>CC</sub> | MIN | MAX      | UNIT |
|---------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|----------|------|
| V                   | Positive external reference input                                                              | V <sub>eREF+</sub> > V <sub>eREF-</sub> ,<br>SREF1 = 1, SREF0 = 0                                                                | –55°C to 125°C |                 | 1.4 | $V_{CC}$ | V    |
| V <sub>eREF+</sub>  | voltage range (2)                                                                              | $V_{eREF-} \le V_{eREF+} \le V_{CC} - 0.15$<br>V,SREF1 = 1, SREF0 = 1 (3)                                                        | –55°C to 125°C |                 | 1.4 | 3.0      | v    |
| V <sub>eREF</sub>   | Negative external reference input voltage range <sup>(4)</sup>                                 | V <sub>eREF+</sub> > V <sub>eREF-</sub>                                                                                          | –55°C to 125°C |                 | 0   | 1.2      | V    |
| $\Delta V_{eREF}$   | Differential external reference input voltage range, $\Delta V_{eREF} = V_{eREF+} - V_{eREF-}$ | V <sub>eREF+</sub> > V <sub>eREF-</sub> <sup>(5)</sup>                                                                           | –55°C to 125°C |                 | 1.4 | $V_{CC}$ | V    |
|                     |                                                                                                | $0 \text{ V} \leq \text{V}_{\text{eREF+}} \leq \text{V}_{\text{CC}},$<br>SREF1 = 1, SREF0 = 0                                    | –55°C to 125°C | 2.2 V/3 V       |     | ±1       |      |
| I <sub>VeREF+</sub> | Static input current into V <sub>eREF+</sub>                                                   | $0 \text{ V} \le \text{V}_{\text{eREF+}} \le \text{V}_{\text{CC}} - 0.15 \text{ V} \le 3$ V, SREF1 = 1, SREF0 = 1 <sup>(3)</sup> | –55°C to 125°C | 2.2 V/3 V       |     | 0        | μΑ   |
| I <sub>VeREF</sub>  | Static input current into V <sub>eREF</sub> _                                                  | 0 V ≤ V <sub>eREF</sub> ≤ V <sub>CC</sub>                                                                                        | –55°C to 125°C | 2.2 V/3 V       |     | ±1       | μΑ   |

- (1) The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C<sub>I</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy.
- (2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.
- (3) Under this condition the external reference is internally buffered. The reference buffer is active and requires the reference buffer supply current I<sub>REFB</sub>. The current consumption can be limited to the sample and conversion period with REBURST = 1.
- (4) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.
- (5) The accuracy limits the minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

### 10-Bit ADC, Timing Parameters – Electrical Characteristics

| Р                     | ARAMETER                            | TEST CONDITI                                                                                   | ONS                         | T <sub>A</sub>                | V <sub>CC</sub> | MIN  | TYP MAX                                   | UNIT |
|-----------------------|-------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------|-----------------|------|-------------------------------------------|------|
|                       | ADC10 input clock                   | For specified                                                                                  | ADC10SR=0                   | –55°C to 125°C                | 2.2 V/3 V       | 0.45 | 6.5                                       |      |
| f <sub>ADC10CLK</sub> | frequency                           | performance of ADC10 linearity parameters                                                      | ADC10SR=1                   | –55°C to 125°C                | 2.2 V/3 V       | 0.45 | 1.5                                       | MHz  |
| f <sub>ADC10OSC</sub> | ADC10 built-in oscillator frequency | ADC10DIVx = 0, ADC10S<br>f <sub>ADC10CLK</sub> = f <sub>ADC10OSC</sub>                         | SSELx = 0,                  | –55°C to 125°C                | 2.2 V/3 V       | 3.25 | 6.45                                      | MHz  |
|                       |                                     | ADC10 built-in oscillator,<br>ADC10SSELx = 0,<br>f <sub>ADC10CLK</sub> = f <sub>ADC10OSC</sub> |                             | –55°C to 125°C                | 2.2 V/3 V       | 2.06 | 3.51                                      |      |
| tCONVERT              | Conversion time                     | f <sub>ADC10CLK</sub> from ACLK, MC<br>SMCLK: ADC10SSELx ≠                                     | DC10CLK from ACLK, MCLK, or |                               |                 |      | 13 =<br>DC10DIVx<br>f <sub>ADC10CLK</sub> | μs   |
| t <sub>ADC10ON</sub>  | Turn-on settling time of the ADC    |                                                                                                |                             | <sup>(1)</sup> –55°C to 125°C |                 |      | 100                                       | ns   |

<sup>(1)</sup> The condition is that the error in a conversion started after t<sub>ADC10ON</sub> is less than ±0.5 LSB. The reference and input signal are already settled.



# 10-Bit ADC, Linearity Parameters – Electrical Characteristics<sup>(1)</sup>

|                | PARAMETER                    | TEST CONDITIONS                                                                      | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP                | MAX               | UNIT |
|----------------|------------------------------|--------------------------------------------------------------------------------------|----------------|-----------------|-----|--------------------|-------------------|------|
| E <sub>I</sub> | Integral linearity error     |                                                                                      | –55°C to 125°C | 2.2 V/3 V       |     |                    | ±1                | LSB  |
| E <sub>D</sub> | Differential linearity error |                                                                                      | –55°C to 125°C | 2.2 V/3 V       |     |                    | ±1                | LSB  |
| Eo             | Offset error                 | Source impedance R <sub>S</sub> < 100 Ω                                              | –55°C to 125°C | 2.2 V/3 V       |     |                    | ±1                | LSB  |
|                |                              | SREFx = 010, un-buffered external reference, V <sub>eREF+</sub> = 1.5 V              | –55°C to 125°C | 2.2 V           |     | ±1.1               | ±2                |      |
| _              | Gain error                   | SREFx = 010; un-buffered external reference, $V_{eREF+} = 2.5 \text{ V}$             | –55°C to 125°C | 3 V             |     | ±1.1               | ±2                | LSB  |
| E <sub>G</sub> | Gain enoi                    | SREFx = 011, buffered external reference <sup>(2)</sup> , V <sub>eREF+</sub> = 1.5 V | –55°C to 125°C | 2.2 V           |     | ±1.1               | ±4                | LOD  |
|                |                              | SREFx = 011, buffered external reference <sup>(2)</sup> , V <sub>eREF+</sub> = 2.5 V | –55°C to 125°C | 3 V             |     | ±1.1 ±4<br>±1.1 ±3 |                   |      |
|                |                              | SREFx = 010, unbuffered external reference, V <sub>eREF+</sub> = 1.5 V               | –55°C to 125°C | 2.2 V           |     | ±2                 | ±5                |      |
| _              | Total upadiuoted arror       | SREFx = 010, unbuffered external reference, $V_{eREF+} = 2.5 \text{ V}$              | –55°C to 125°C | 3 V             |     | ±2                 | ±5                | LSB  |
| E <sub>T</sub> | Total unadjusted error       | SREFx = 011, buffered external reference <sup>(2)</sup> , V <sub>eREF+</sub> = 1.5 V | –55°C to 125°C | 2.2 V           |     | ±2                 | ±7                | LOD  |
|                |                              | SREFx = 011, buffered external reference <sup>(2)</sup> , V <sub>eREF+</sub> = 2.5 V | –55°C to 125°C | 3 V             |     | ±2                 | ±2 ±2 ±4 ±3 ±5 ±5 |      |

<sup>(1) 2.2</sup>V Not Production Tested.(2) The reference buffer's offset adds to the gain and total unadjusted error.



#### 10-Bit ADC, Temperature Sensor and Built-In V<sub>MID</sub> – Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                          | TEST CONDITIONS                                                       | $T_A$          | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT  |
|-----------------------------|----------------------------------------------------|-----------------------------------------------------------------------|----------------|-----------------|------|------|------|-------|
| 1                           | Temperature sensor                                 | REFON = 0, INCHx = 0Ah,                                               | –55°C to 125°C | 2.2 V           |      | 40   | 120  | μA    |
| I <sub>SENSOR</sub>         | supply current <sup>(1)</sup>                      | $T_A = 25^{\circ}C$                                                   | -55 C to 125 C | 3 V             |      | 60   | 160  | μΑ    |
| TC <sub>SENSOR</sub>        |                                                    | $\begin{array}{l} ADC10ON = 1, \\ INCHx = 0Ah^{(2)} \end{array}$      | –55°C to 125°C | 2.2 V/3 V       | 3.44 | 3.55 | 3.66 | mV/°C |
| V <sub>Offset,Sensor</sub>  | Sensor offset voltage                              | $\begin{aligned} & ADC10ON = 1, \\ & INCHx = OAh^{(2)} \end{aligned}$ | –55°C to 125°C |                 | -100 |      | 100  | mV    |
|                             |                                                    | Temperature sensor voltage at T <sub>A</sub> = 125°C (T version only) | –55°C to 125°C |                 | 1265 | 1365 | 1465 |       |
| V <sub>Sensor</sub>         | Sensor output voltage <sup>(3)</sup>               | Temperature sensor voltage at T <sub>A</sub> = 85°C                   | –55°C to 125°C | 2.2 V/3 V       | 1195 | 1295 | 1395 | mV    |
|                             |                                                    | Temperature sensor voltage at T <sub>A</sub> = 25°C                   | –55°C to 125°C |                 | 985  | 1085 | 1185 |       |
|                             |                                                    | Temperature sensor voltage at T <sub>A</sub> = 0°C                    | –55°C to 125°C |                 | 895  | 995  | 1095 |       |
| t <sub>Sensor(sample)</sub> | Sample time required if channel 10 is selected (4) | ADC10ON = 1, INCHx = 0Ah,<br>Error of conversion result<br>≤ 1 LSB    | –55°C to 125°C | 2.2 V/3 V       | 30   |      |      | μs    |
|                             | Current into divider                               | ADC10ON = 1, INCHx = 0Bh                                              | –55°C to 125°C | 2.2 V           |      |      | NA   |       |
| I <sub>VMID</sub>           | at channel 11 <sup>(5)</sup>                       | ADCTOON = 1, INCHX = UBIT                                             | -55 C to 125 C | 3 V             |      |      | NA   | μA    |
| V <sub>MID</sub>            | V <sub>CC</sub> divider at channel 11              | ADC10ON = 1, INCHx = 0Bh,                                             | –55°C to 125°C | 2.2 V           | 1.06 | 1.1  | 1.14 | V     |
| ▼ MID                       | VCC divider at chainer 11                          | V <sub>MID</sub> is ≉ 0.5 × V <sub>CC</sub>                           | 33 0 10 123 0  | 3 V             | 1.46 | 1.5  | 1.54 | V     |
|                             | Sample time required                               | ADC10ON = 1, INCHx = 0Bh,                                             | 55°0 to 405°0  | 2.2 V           | 1400 |      |      |       |
| t <sub>VMID(sample)</sub>   | if channel 11 is selected (6)                      | Error of conversion result ≤ 1 LSB                                    | –55°C to 125°C | 3 V             | 1220 |      |      | ns    |

<sup>(1)</sup> The sensor current I<sub>SENSOR</sub> is consumed if (ADC10ON = 1 and REFON = 1) or (ADC10ON = 1 and INCH = 0Ah and sample signal is high). When REFON = 1, I<sub>SENSOR</sub> is included in I<sub>REF+</sub>. When REFON = 0, I<sub>SENSOR</sub> applies during conversion of the temperature sensor input (INCH = 0Ah).

- (2) The following formula can be used to calculate the temperature sensor output voltage:
  - $V_{Sensor,typ} = TC_{Sensor} (273 + T [^{\circ}C]) + V_{Offset,sensor} [mV] or$
  - $V_{Sensor,typ} = TC_{Sensor} T [^{\circ}C] + V_{Sensor}(T_A = 0^{\circ}C) [mV]$
- Results based on characterization and/or production test, not  $TC_{Sensor}$  or  $V_{Offset,sensor}$ . The typical equivalent impedance of the sensor is 51 k $\Omega$ . The sample time required includes the sensor-on time  $t_{SENSOR(on)}$ .
- No additional current is needed. The V<sub>MID</sub> is used during sampling.
- The on-time  $t_{VMID(on)}$  is included in the sampling time  $t_{VMID(sample)}$ ; no additional on time is needed.

#### Operational Amplifier (OA) Supply Specifications – Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                     | TEST CONDITIONS | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------------|-----------------|----------------|-----------------|-----|-----|-----|------|
| $V_{CC}$        | Supply voltage range          |                 | –55°C to 125°C |                 | 2.2 |     | 3.6 | V    |
|                 |                               | Fast Mode       | –55°C to 125°C |                 |     | 180 | 290 |      |
| I <sub>CC</sub> | Supply current <sup>(1)</sup> | Medium Mode     | –55°C to 125°C | 2.2 V/3 V       |     | 110 | 190 | μΑ   |
|                 |                               | Slow Mode       | –55°C to 125°C |                 |     | 50  | 80  |      |
| PSSR            | Power-supply rejection ratio  | Noninverting    |                | 2.2 V/3 V       |     | 70  |     | dB   |

(1) Corresponding pins configured as OA inputs and outputs, respectively.



## Operational Amplifier (OA) Input/Output Specifications – Electrical Characteristics

|                       | PARAMETER                                        | TEST CO                                                                                                           | NDITIONS                                                              | T <sub>A</sub> | V <sub>cc</sub> | MIN                   | TYP  | MAX                      | UNIT               |
|-----------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------|-----------------|-----------------------|------|--------------------------|--------------------|
| $V_{\text{I/P}}$      | Input voltage range                              |                                                                                                                   |                                                                       | –55°C to 125°C |                 | -0.1                  |      | V <sub>CC</sub> -<br>1.2 | V                  |
|                       |                                                  |                                                                                                                   |                                                                       | –55°C to 55°C  |                 | -15                   | ±0.5 | 15                       |                    |
| $I_{lkg}$             | Input leakage<br>current <sup>(1)</sup> (2)      |                                                                                                                   |                                                                       | 55°C to 85°C   | 2.2 V/3 V       | -20                   | ±5   | 20                       | nA                 |
|                       | ouo                                              |                                                                                                                   |                                                                       | 85°C to 125°C  |                 | -100                  |      | 100                      |                    |
|                       |                                                  | Fast Mode                                                                                                         |                                                                       |                |                 |                       | 50   |                          |                    |
|                       |                                                  | Medium Mode                                                                                                       | $f_{V(I/P)} = 1 \text{ kHz}$                                          |                |                 |                       | 80   |                          |                    |
| $V_n$                 | Voltage noise density,                           | Slow Mode                                                                                                         |                                                                       |                |                 |                       | 140  |                          | nV/√ <del>Hz</del> |
| v n                   | I/P                                              | Fast Mode                                                                                                         |                                                                       |                |                 |                       | 30   |                          | 11 0/ 11 12        |
|                       |                                                  | Medium Mode                                                                                                       | $f_{V(I/P)} = 10 \text{ kHz}$                                         |                |                 |                       | 50   |                          |                    |
|                       |                                                  | Slow Mode                                                                                                         |                                                                       |                |                 |                       | 65   |                          |                    |
| $V_{IO}$              | Offset voltage, I/P                              |                                                                                                                   |                                                                       | –55°C to 125°C | 2.2 V/3 V       |                       |      | ±10                      | mV                 |
|                       | Offset temperature drift, I/P                    | See (3)                                                                                                           |                                                                       |                | 2.2 V/3 V       |                       | ±10  |                          | μV/°C              |
|                       | Offset voltage drift with supply, I/P            | $0.3 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{O}}$<br>$\Delta \text{V}_{\text{CC}} \leq \pm 10\%$ |                                                                       | –55°C to 125°C | 2.2 V/3 V       |                       |      | ±1.5                     | mV/V               |
|                       | High-level output                                | Fast Mode, I <sub>SO</sub>                                                                                        | <sub>URCE</sub> ≤ –500 μA                                             | –55°C to 125°C | 0.0.1/(0.1/     | V <sub>CC</sub> – 0.2 |      | V <sub>CC</sub>          | V                  |
| V <sub>OH</sub>       | voltage,<br>O/P                                  | Slow Mode, I <sub>SO</sub>                                                                                        | <sub>URCE</sub> ≤ –150 μA                                             | –55°C to 125°C | 2.2 V/3 V       | V <sub>CC</sub> – 0.1 |      | V <sub>CC</sub>          | V                  |
|                       | Low-level output                                 | Fast Mode, I <sub>SOI</sub>                                                                                       | <sub>URCE</sub> ≤ 500 µA                                              | -55°C to 125°C |                 | V <sub>SS</sub>       |      | 0.2                      |                    |
| V <sub>OL</sub>       | voltage,<br>O/P                                  | Slow Mode, I <sub>SO</sub>                                                                                        | <sub>URCE</sub> ≤ 150 μA                                              | –55°C to 125°C | 2.2 V/3 V       | $V_{SS}$              |      | 0.1                      | V                  |
|                       |                                                  | $R_{Load} = 3 \text{ k}\Omega, C$<br>$V_{O/P(OAx)} < 0.2$                                                         |                                                                       |                |                 |                       | 150  |                          |                    |
| R <sub>O/P(OAx)</sub> | Output resistance <sup>(4)</sup> (see Figure 25) | $R_{Load} = 3 k\Omega, C$<br>$V_{O/P(OAx)} > V_{CC}$                                                              |                                                                       |                | 2.2 V/3 V       |                       | 150  |                          | Ω                  |
|                       | R                                                | $R_{Load} = 3 \text{ k}\Omega, C$<br>$0.2 \text{ V} \leq V_{O/P(OA)}$                                             | $S_{Load} = 50 \text{ pF},$<br>$S_{Load} \leq V_{CC} - 0.2 \text{ V}$ |                |                 |                       | 0.1  |                          |                    |
| CMRR                  | Common-mode rejection ratio                      | Noninverting                                                                                                      |                                                                       |                | 2.2 V/3 V       |                       | 70   |                          | dB                 |

- ESD damage can degrade input current leakage.
- The input bias current is overridden by the input leakage current.
- (2) Calculated using the box method
- Specification valid for voltage-follower OAx configuration



Figure 25. OAx Output Resistance Tests



### Operational Amplifier (OA) Dynamic Specifications – Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER                                            | TEST CONDITIONS                                                                        | T <sub>A</sub> | V <sub>cc</sub> | MIN TYP | MAX | UNIT |
|----------------------|------------------------------------------------------|----------------------------------------------------------------------------------------|----------------|-----------------|---------|-----|------|
|                      |                                                      | Fast Mode                                                                              |                |                 | 1.2     |     |      |
| SR                   | Slew rate                                            | Medium Mode                                                                            |                |                 | 0.8     |     | V/µs |
|                      |                                                      | Slow Mode                                                                              |                |                 | 0.3     |     |      |
|                      | Open-loop voltage gain                               |                                                                                        |                |                 | 100     |     | dB   |
| φm                   | Phase margin                                         | C <sub>L</sub> = 50 pF                                                                 |                |                 | 60      |     | deg  |
|                      | Gain margin                                          | C <sub>L</sub> = 50 pF                                                                 |                |                 | 20      |     | dB   |
|                      |                                                      | Noninverting, Fast Mode,<br>$R_L = 47 \text{ k}\Omega$ , $C_L = 50 \text{ pF}$         |                |                 | 2.2     |     |      |
| GBW                  | Gain-bandwidth product (see Figure 26 and Figure 27) | Noninverting, Medium Mode,<br>R <sub>L</sub> = 300 k $\Omega$ , C <sub>L</sub> = 50 pF |                | 2.2 V/3 V       | 1.4     |     | MHz  |
|                      |                                                      | Noninverting, Slow Mode,<br>$R_L = 300 \text{ k}\Omega$ , $C_L = 50 \text{ pF}$        |                |                 | 0.5     |     |      |
| t <sub>en(on)</sub>  | Enable time on                                       | t <sub>on</sub> , noninverting, Gain = 1                                               | –55°C to 125°C | 2.2 V/3 V       | 10      | 20  | μs   |
| t <sub>en(off)</sub> | Enable time off                                      |                                                                                        | –55°C to 125°C | 2.2 V/3 V       | ·       | 1   | μs   |





Figure 27.

#### Operational Amplifier OA Feedback Network, Resistor Network – Electrical Characteristics (1)

|                    | PARAMETER                                       | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------------------|-----------------|----------------|-----|-----|-----|------|
| R <sub>total</sub> | Total resistance of resistor string             |                 |                |     | 96  |     | kΩ   |
| R <sub>unit</sub>  | Unit resistor of resistor string <sup>(2)</sup> |                 |                |     | 6   |     | kΩ   |

A single resistor string is composed of 4 R<sub>unit</sub> + 4 R<sub>unit</sub> + 2 R<sub>unit</sub> + 2 R<sub>unit</sub> + 1 R<sub>unit</sub> = 16 R<sub>unit</sub> = R<sub>total</sub>. For the matching (i.e., the relative accuracy) of the unit resistors on a device, refer to the gain and level specifications of the respective configurations.



# Operational Amplifier (OA) Feedback Network, Comparator Mode (OAFCx = 3) – Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                     | PARAMETER                                 | TEST CONDITIONS               | $T_A$          | V <sub>CC</sub> | MIN   | TYP                | MAX   | UNIT            |
|-------------------------------------|-------------------------------------------|-------------------------------|----------------|-----------------|-------|--------------------|-------|-----------------|
|                                     |                                           | OAFBRx = 1, OARRIP = 0        | –55°C to 125°C |                 | 0.242 | 1/4                | 0.262 |                 |
| V <sub>Level</sub> C                |                                           | OAFBRx = 2, OARRIP = 0        | –55°C to 125°C |                 | 0.492 | 1/2                | 0.512 |                 |
|                                     |                                           | OAFBRx = 3, OARRIP = 0        | –55°C to 125°C |                 | 0.619 | 5/8                | 0.639 |                 |
|                                     |                                           | OAFBRx = 4, OARRIP = 0        |                |                 |       | N/A <sup>(1)</sup> |       |                 |
|                                     |                                           | OAFBRx = 5, OARRIP = 0        |                |                 |       | N/A <sup>(1)</sup> |       |                 |
|                                     |                                           | OAFBRx = 6, OARRIP = 0        |                |                 |       | N/A <sup>(1)</sup> |       |                 |
|                                     | 0                                         | OAFBRx = 7, OARRIP = 0        |                | 0.0.1/0.1/      |       | N/A <sup>(1)</sup> |       | .,              |
| V <sub>Level</sub>                  | Comparator level                          | OAFBRx = 1, OARRIP = 1        | –55°C to 125°C | 2.2 V/3 V       | 0.057 | 1/16               | 0.071 | V <sub>CC</sub> |
|                                     |                                           | OAFBRx = 2, OARRIP = 1        | –55°C to 125°C |                 | 0.122 | 1/8                | 0.128 |                 |
|                                     |                                           | OAFBRx = 3, OARRIP = 1        | –55°C to 125°C |                 | 0.182 | 3/16               | 0.197 |                 |
|                                     |                                           | OAFBRx = 4, OARRIP = 1        | –55°C to 125°C |                 | 0.242 | 1/4                | 0.262 |                 |
|                                     |                                           | OAFBRx = 5, OARRIP = 1        | –55°C to 125°C |                 | 0.367 | 3/8                | 0.383 |                 |
|                                     |                                           | OAFBRx = 6, OARRIP = 1        | –55°C to 125°C |                 | 0.492 | 1/2                | 0.512 |                 |
|                                     |                                           | OAFBRx = 7, OARRIP = 1        |                |                 |       | N/A <sup>(1)</sup> |       |                 |
|                                     |                                           | Fast Mode, Overdrive 10 mV    |                |                 |       | 40                 |       |                 |
|                                     |                                           | Fast Mode, Overdrive 100 mV   |                |                 |       | 4                  |       |                 |
|                                     |                                           | Fast Mode, Overdrive 500 mV   |                |                 |       | 3                  |       |                 |
|                                     |                                           | Medium Mode, Overdrive 10 mV  |                |                 |       | 60                 |       |                 |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay (low-high and high-low) | Medium Mode, Overdrive 100 mV |                | 2.2 V/3 V       |       | 6                  |       | μs              |
|                                     | (low riight and riight low)               | Medium Mode, Overdrive 500 mV |                |                 |       | 5                  |       |                 |
|                                     |                                           | Slow Mode, Overdrive 10 mV    |                |                 |       | 160                |       |                 |
|                                     |                                           | Slow Mode, Overdrive 100 mV   |                |                 |       | 20                 |       |                 |
|                                     |                                           | Slow Mode, Overdrive 500 mV   |                |                 |       | 15                 |       |                 |

<sup>(1)</sup> The level is not available due to the analog input voltage range of the operational amplifier.

# Operational Amplifier (OA) Feedback Network, Noninverting Amplifier Mode (OAFCx = 4) – Electrical Characteristics

|                     | PARAMETER                    | TEST CONDITIONS | T <sub>A</sub> | V <sub>cc</sub> | MIN   | TYP   | MAX   | UNIT |
|---------------------|------------------------------|-----------------|----------------|-----------------|-------|-------|-------|------|
|                     |                              | OAFBRx = 0      | –55°C to 125°C |                 | 0.970 | 1.00  | 1.035 |      |
| G Gai               |                              | OAFBRx = 1      | –55°C to 125°C |                 | 1.325 | 1.334 | 1.345 |      |
|                     |                              | OAFBRx = 2      | –55°C to 125°C | =               | 1.985 | 2.001 | 2.017 |      |
|                     | 0-1-                         | OAFBRx = 3      | –55°C to 125°C | 0.0.1/0.1/      | 2.638 | 2.667 | 2.696 |      |
|                     | Gain                         | OAFBRx = 4      | –55°C to 125°C | 2.2 V/3 V       | 3.94  | 4.00  | 4.06  |      |
|                     |                              | OAFBRx = 5      | –55°C to 125°C |                 | 5.22  | 5.33  | 5.44  |      |
|                     |                              | OAFBRx = 6      | –55°C to 125°C |                 | 7.76  | 7.97  | 8.18  |      |
|                     |                              | OAFBRx = 7      | –55°C to 125°C | =               | 15.0  | 15.8  | 16.7  |      |
| 1                   | Total harmonic               | All and a       |                | 2.2 V           |       | -60   |       | - 10 |
| THD                 | distortion/nonlinearity      | All gains       |                | 3 V             |       | -70   |       | dB   |
| t <sub>Settle</sub> | Settling time <sup>(1)</sup> | All power modes | –55°C to 125°C | 2.2 V/3 V       |       | 7     | 12    | μs   |

<sup>(1)</sup> The settling time specifies the time until an ADC result is stable. This includes the minimum required sampling time of the ADC. The settling time of the amplifier itself might be faster.



# Operational Amplifier (OA) Feedback Network, Inverting Amplifier Mode (OAFCx = 6) – Electrical Characteristics<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                    | TEST CONDITIONS | T <sub>A</sub> | V <sub>CC</sub> | MIN    | TYP    | MAX    | UNIT |
|---------------------|------------------------------|-----------------|----------------|-----------------|--------|--------|--------|------|
|                     |                              | OAFBRx = 1      | –55°C to 125°C |                 | -0.385 | -0.335 | -0.305 |      |
| G Gain              |                              | OAFBRx = 2      | –55°C to 125°C |                 | -1.023 | -1.002 | -0.979 |      |
|                     | OAFBRx = 3                   | –55°C to 125°C  |                | -1.712          | -1.668 | -1.624 |        |      |
|                     | Gain                         | OAFBRx = 4      | –55°C to 125°C | 2.2 V/3 V       | -3.10  | -3.00  | -2.90  |      |
|                     |                              | OAFBRx = 5      | –55°C to 125°C |                 | -4.51  | -4.33  | -4.15  |      |
|                     |                              | OAFBRx = 6      | –55°C to 125°C |                 | -7.37  | -6.97  | -6.57  |      |
|                     |                              | OAFBRx = 7      | –55°C to 125°C |                 | -16.6  | -14.8  | -13.1  |      |
| THD                 | Total harmonic               | All gains       |                | 2.2 V           |        | -60    |        | dB   |
| distortion/nonline  | distortion/nonlinearity      | All yallis      |                | 3 V             |        | -70    |        | ub   |
| t <sub>Settle</sub> | Settling time <sup>(2)</sup> | All power modes | –55°C to 125°C | 2.2 V/3 V       |        | 7      | 12     | μs   |

<sup>(1)</sup> This includes the 2 OA configuration "inverting amplifier with input buffer". Both OA needs to be set to the same power mode OAPMx.

## Flash Memory - Electrical Characteristics (1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                            | PARAMETER                                           | TEST<br>CONDITIO<br>NS | T <sub>A</sub> | V <sub>CC</sub> | MIN             | TYP             | MAX  | UNIT             |
|----------------------------|-----------------------------------------------------|------------------------|----------------|-----------------|-----------------|-----------------|------|------------------|
| V <sub>CC(PGM/ERASE)</sub> | Program and erase supply voltage                    |                        | –55°C to 125°C |                 | 2.2             |                 | 3.6  | V                |
| f <sub>FTG</sub>           | Flash timing generator frequency                    |                        | –55°C to 125°C |                 | 257             |                 | 476  | kHz              |
| I <sub>PGM</sub>           | Supply current from V <sub>CC</sub> during program  |                        | –55°C to 125°C | 2.2 V/3.6 V     |                 | 1               | 5    | mA               |
| I <sub>ERASE</sub>         | Supply current from V <sub>CC</sub> during erase    |                        | –55°C to 125°C | 2.2 V/3.6 V     |                 | 1               | 10.5 | mA               |
| t <sub>CPT</sub>           | Cumulative program time <sup>(2)</sup>              |                        | -55°C to 125°C | 2.2 V/3.6 V     |                 |                 | 10   | ms               |
| t <sub>CMErase</sub>       | Cumulative mass erase time                          |                        | -55°C to 125°C | 2.2 V/3.6 V     | 20              |                 |      | ms               |
|                            | Program/Erase endurance                             |                        | -55°C to 125°C |                 | 10 <sup>4</sup> | 10 <sup>5</sup> |      | cycles           |
| t <sub>Retention</sub>     | Data retention duration (3)                         | $T_J = 25^{\circ}C$    |                |                 | 100             |                 |      | years            |
| t <sub>Word</sub>          | Word or byte program time                           | (4)                    |                |                 |                 | 30              |      | t <sub>FTG</sub> |
| t <sub>Block, 0</sub>      | Block program time for 1st byte or word             | (4)                    |                |                 |                 | 25              |      | t <sub>FTG</sub> |
| t <sub>Block, 1-63</sub>   | Block program time for each additional byte or word | (4)                    |                |                 |                 | 18              |      | t <sub>FTG</sub> |
| t <sub>Block, End</sub>    | Block program end-sequence wait time                | (4)                    |                |                 |                 | 6               |      | t <sub>FTG</sub> |
| t <sub>Mass Erase</sub>    | Mass erase time                                     | (4)                    |                |                 |                 | 1059<br>3       |      | t <sub>FTG</sub> |
| t <sub>Seg Erase</sub>     | Segment erase time                                  | (4)                    |                |                 |                 | 4819            |      | t <sub>FTG</sub> |

<sup>(1)</sup> Additional Flash retention documentation located in application report (SLAA392).

#### RAM – Electrical Characteristics

|                     | PARAMETER                        | TEST CONDITIONS | T <sub>A</sub> | MIN MAX | UNIT |
|---------------------|----------------------------------|-----------------|----------------|---------|------|
| V <sub>(RAMh)</sub> | RAM retention supply voltage (1) | CPU halted      | –55°C to 125°C | 1.6     | V    |

<sup>(1)</sup> This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in RAM remains unchanged. No program execution should happen during this supply voltage condition.

<sup>(2)</sup> The settling time specifies the time until an ADC result is stable. This includes the minimum required sampling time of the ADC. The settling time of the amplifier itself might be faster.

<sup>(2)</sup> The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes.

<sup>(3)</sup> To test the flash data retention at various temperatures we make use of accelerated tests on the flash with **500-Hours Baking Time at 250°C**. These tests are wholly based on Arrhenius law and equation.

<sup>(4)</sup> These values are hardwired into the Flash Controller's state machine (t<sub>FTG</sub> = 1/f<sub>FTG</sub>).



## JTAG and Spy-Bi-Wire Interface - Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                             | TEST CONDITIONS | T <sub>A</sub> | V <sub>cc</sub> | MIN       | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------------------|-----------------|----------------|-----------------|-----------|-----|-----|------|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                                           |                 | –55°C to 125°C | 2.2 V/3 V       | 0         |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse length                                                    |                 | –55°C to 125°C | 2.2 V/3 V       | 0.02<br>5 |     | 15  | μs   |
| t <sub>SBW,En</sub>   | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge <sup>(1)</sup> ) |                 | –55°C to 125°C | 2.2 V/3 V       |           |     | 1   | μs   |
| t <sub>SBW,Ret</sub>  | Spy-Bi-Wire return to normal operation time                                           |                 | –55°C to 125°C | 2.2 V/3 V       | 15        |     | 100 | μs   |
|                       | TCV input fraguages (2)                                                               |                 | 55°C to 105°C  | 2.2 V           | 0         |     | 5   | MHz  |
| f <sub>TCK</sub>      | TCK input frequency (2)                                                               |                 | –55°C to 125°C | 3 V             | 0         |     | 10  | MHz  |
| R <sub>Internal</sub> | Internal pulldown resistance on TEST                                                  |                 | –55°C to 125°C | 2.2 V/3 V       | 25        | 60  | 90  | kΩ   |

Tools accessing the Spy-Bi-Wire interface need to wait for the maximum t<sub>SBW,En</sub> time after pulling the TEST/SBWCLK pin high before applying the first SBWCLK clock edge.  $f_{\text{TCK}}$  may be restricted to meet the timing requirements of the module selected.

#### JTAG Fuse<sup>(1)</sup> – Electrical Characteristics

|                     | PARAMETER                                 | TEST CONDITIONS | T <sub>A</sub>        | MIN | MAX | UNIT |
|---------------------|-------------------------------------------|-----------------|-----------------------|-----|-----|------|
| V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition |                 | T <sub>A</sub> = 25°C | 2.5 |     | V    |
| $V_{FB}$            | Voltage level on TEST for fuse blow       |                 | –55°C to 125°C        | 6   | 7   | V    |
| I <sub>FB</sub>     | Supply current into TEST during fuse blow |                 | –55°C to 125°C        |     | 100 | mA   |
| t <sub>FB</sub>     | Time to blow fuse                         |                 | –55°C to 125°C        |     | 1   | ms   |

Once the fuse is blown, no further access to the JTAG/Test, Spy-Bi-Wire, and emulation feature is possible, and JTAG is switched to bypass mode.



#### **APPLICATION INFORMATION**

#### Port P1 Pin Schematic: P1.0 to P1.3, Input/Output With Schmitt Trigger



### Port P1 (P1.0 to P1.3) Pin Functions

| DIN NAME (D4 V)     | v | FUNCTION <sup>(1)</sup>   | CONTROL BIT | S/SIGNALS <sup>(2)</sup> |
|---------------------|---|---------------------------|-------------|--------------------------|
| PIN NAME (P1.X)     | X | FUNCTION                  | P1DIR.x     | P1SEL.x                  |
|                     |   | P1.0 <sup>(3)</sup>       | I: 0; O: 1  | 0                        |
| P1.0/TACLK/ADC10CLK | 0 | Timer_A3.TACLK            | 0           | 1                        |
|                     |   | ADC10CLK                  | 1           | 1                        |
|                     |   | P1.1 <sup>(4)</sup> (I/O) | I: 0; O: 1  | 0                        |
| P1.1/TA0            | 1 | Timer_A3.CCI0A            | 0           | 1                        |
|                     |   | Timer_A3.TA0              | 1           | 1                        |
|                     |   | P1.2 <sup>(4)</sup> (I/O) | I: 0; O: 1  | 0                        |
| P1.2/TA1            | 2 | Timer_A3.CCI0A            | 0           | 1                        |
|                     |   | Timer_A3.TA0              | 1           | 1                        |
|                     |   | P1.3 <sup>(4)</sup> I/O   | I: 0; O: 1  | 0                        |
| P1.3/TA2            | 3 | Timer_A3.CCI0A            | 0           | 1                        |
|                     |   | Timer_A3.TA0              | 1           | 1                        |

- N/A: Not available or not applicable
- X: Don't care
- (3)
- Default after reset (PUC/POR)
  Default after reset (PUC/POR)



#### Port P1 Pin Schematic: P1.4 to P1.6, Input/Output With Schmitt Trigger and In-System Access **Features**



#### Port P1 (P1.4 to P1.6) Pin Functions

| DINI NIAME (D4 V) | v | FUNCTION <sup>(1)</sup>   | CONT       | CONTROL BITS/SIGNALS <sup>(2)</sup> |             |  |  |  |
|-------------------|---|---------------------------|------------|-------------------------------------|-------------|--|--|--|
| PIN NAME (P1.X)   | X | FUNCTION                  | P1DIR.x    | P1SEL.x                             | 4-Wire JTAG |  |  |  |
|                   |   | P1.4 <sup>(3)</sup> (I/O) | I: 0; O: 1 | 0                                   | 0           |  |  |  |
| P1.4/SMCLK/TCK    | 4 | SMCLK                     | 1          | 1                                   | 0           |  |  |  |
|                   |   | тск                       | Х          | Х                                   | 1           |  |  |  |
|                   |   | P1.5 <sup>(3)</sup> (I/O) | I: 0; O: 1 | 0                                   | 0           |  |  |  |
| P1.5/TA0/TMS      | 5 | Timer_A3.TA0              | 1          | 1                                   | 0           |  |  |  |
|                   |   | TMS                       | Х          | Х                                   | 1           |  |  |  |
|                   |   | P1.6 <sup>(3)</sup> (I/O) | I: 0; O: 1 | 0                                   | 0           |  |  |  |
| P1.6/TA1/TDI/TCLK | 6 | Timer_A3.TA1              | 1          | 1                                   | 0           |  |  |  |
|                   |   | TDI/TCLK <sup>(4)</sup>   | X          | Х                                   | 1           |  |  |  |

- N/A: Not available or not applicable
- X: Don't care
- (3) (4) Default after reset (PUC/POR) Function controlled by JTAG



## Port P1 Pin Schematic: P1.7, Input/Output With Schmitt Trigger and In-System Access Features



## Port P1 (P1.7) Pin Functions

| PIN NAME (P1.X)  | v | FUNCTION <sup>(1)</sup>   | CONTROL BITS/SIGNALS (2) |         |             |  |  |
|------------------|---|---------------------------|--------------------------|---------|-------------|--|--|
| PIN NAME (P1.A)  | ^ | FUNCTION '                | P1DIR.x                  | P1SEL.x | 4-Wire JTAG |  |  |
| P1.7/TA2/TDO/TDI |   | P1.7 <sup>(3)</sup> (I/O) | I: 0; O: 1               | 0       | 0           |  |  |
|                  | 7 | Timer_A3.TA2              | 1                        | 1       | 0           |  |  |
|                  |   | TDO/TDI <sup>(4)</sup>    | Х                        | Х       | 1           |  |  |

- (1) N/A: Not available or not applicable
- (2) X: Don't care
- (3) Default after reset (PUC/POR)
- (4) Function controlled by JTAG



## Port P2 Pin Schematic: P2.0, P2.2, Input/Output With Schmitt Trigger



## Port P2 (P2.0, P2.2) Pin Functions

| Din Nama (DO V)       | v | v | FUNCTION <sup>(1)</sup>   | CONT       | CONTROL BITS/SIGNALS (2) |            |  |  |  |
|-----------------------|---|---|---------------------------|------------|--------------------------|------------|--|--|--|
| Pin Name (P2.X)       | Х | Y | FUNCTION                  | P2DIR.x    | P2SEL.x                  | ADC10AE0.y |  |  |  |
|                       |   |   | P2.0 <sup>(3)</sup> (I/O) | I: 0; O: 1 | 0                        | 0          |  |  |  |
| P2.0/ACLK/A0/OA0I0    | 0 | 0 | ACLK                      | 1          | 1                        | 0          |  |  |  |
|                       |   |   | A0/OA0I0 <sup>(4)</sup>   | Х          | Х                        | 1          |  |  |  |
|                       |   |   | P2.2 <sup>(3)</sup> (I/O) | I: 0; O: 1 | 0                        | 0          |  |  |  |
| DO 0/TA 0/A 0/O A 0/4 | 0 |   | Timer_A3.CCI0B            | 0          | 1                        | 0          |  |  |  |
| P2.2/TA0/A2/OA0I1     | 2 | 2 | Timer_A3.TA0              | 1          | 1                        | 0          |  |  |  |
|                       |   |   | A2/OA0I1 <sup>(4)</sup>   | X          | Х                        | 1          |  |  |  |

<sup>(1)</sup> N/A: Not available or not applicable

<sup>(2)</sup> X: Don't care

<sup>(3)</sup> Default after reset (PUC/POR)

<sup>(4)</sup> Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



### Port P2 Pin Schematic: P2.1, Input/Output With Schmitt Trigger





## Port P2 Pin Schematic: P2.3, Input/Output With Schmitt Trigger





#### Port P2 (P2.1) Pin Functions

| DIN NAME (DO V)            | v | v | FUNCTION <sup>(1)</sup>   | CONTROL BITS/SIGNALS <sup>(2)</sup> |         |            |  |
|----------------------------|---|---|---------------------------|-------------------------------------|---------|------------|--|
| PIN NAME (P2.X)            | ^ | Ť | FUNCTION                  | P2DIR.x                             | P2SEL.x | ADC10AE0.y |  |
|                            |   |   | P2.1 <sup>(3)</sup> (I/O) | I: 0; O: 1                          | 0       | 0          |  |
| D2 4/TAINCLE/EMCLE/A4/OA0O | 1 | 1 | Timer_A3.INCLK            | 0                                   | 1       | 0          |  |
| P2.1/TAINCLK/SMCLK/A1/OA0O |   |   | SMCLK                     | 1                                   | 1       | 0          |  |
|                            |   |   | A1/OA0O <sup>(4)</sup>    | Х                                   | Х       | 1          |  |

- (1) N/A: Not available or not applicable
- (2) X: Don't care
- Default after reset (PUC/POR) (3)
- Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.

## Port P2 (P2.3) Pin Functions

| DIN NAME (DO V)                                               | v | v | FUNCTION <sup>(1)</sup>                                             | CONTROL BITS/SIGNALS <sup>(2)</sup> |         |            |  |
|---------------------------------------------------------------|---|---|---------------------------------------------------------------------|-------------------------------------|---------|------------|--|
| PIN NAME (P2.X)                                               | ^ | Ť | FUNCTION                                                            | P2DIR.x                             | P2SEL.x | ADC10AE0.y |  |
|                                                               | 3 | 3 | P2.3 <sup>(3)</sup> (I/O)                                           | I: 0; O: 1                          | 0       | 0          |  |
| DO 2/TA4/A2A/ A4A                                             |   |   | Timer_A3.CCI1B                                                      | 0                                   | 1       | 0          |  |
| P2.3/TA1/A3/V <sub>REF</sub> _/V <sub>eREF</sub> _/OA1I1/OA1O |   |   | Timer_A3.TA1                                                        | 1                                   | 1       | 0          |  |
|                                                               |   |   | A3/V <sub>REF</sub> _/V <sub>eREF</sub> _/OA1I1/OA1O <sup>(4)</sup> | Х                                   | Х       | 1          |  |

- (1) N/A: Not available or not applicable
- X: Don't care
- Default after reset (PUC/POR)
- (2) (3) (4) Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



## Port P2 Pin Schematic: P2.4, Input/Output With Schmitt Trigger



#### Port P2 (P2.4) Pin Functions

| DIN NAME (D2 V)                                          | V | V        | FUNCTION <sup>(1)</sup>                                        | CONTROL BITS/SIGNALS <sup>(2)</sup> |         |            |
|----------------------------------------------------------|---|----------|----------------------------------------------------------------|-------------------------------------|---------|------------|
| PIN NAME (P2.X)                                          | X | <b>T</b> | FUNCTION                                                       | P2DIR.x                             | P2SEL.x | ADC10AE0.y |
|                                                          |   |          | P2.4 <sup>(3)</sup> (I/O)                                      | I: 0; O: 1                          | 0       | 0          |
| P2.4/TA2/A4/V <sub>REF+</sub> /V <sub>eREF+</sub> /OA1I0 | 4 | 4        | Timer_A3.TA2                                                   | 1                                   | 1       | 0          |
|                                                          |   |          | A4/V <sub>REF+</sub> /V <sub>eREF+</sub> /OA1I0 <sup>(4)</sup> | Х                                   | Х       | 1          |

<sup>(1)</sup> N/A: Not available or not applicable

<sup>(2)</sup> X: Don't care

<sup>(3)</sup> Default after reset (PUC/POR)

<sup>(4)</sup> Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# Port P2 Pin Schematic: P2.5, Input/Output With Schmitt Trigger and External Rosc for DCO



## Port P2 (P2.5) Pin Functions

| DINI NAME (DO V)      | v | Y FUNCTION                |           | CONTROL BITS/SIGNALS <sup>(1)</sup> |      |  |  |
|-----------------------|---|---------------------------|-----------|-------------------------------------|------|--|--|
| PIN NAME (P2.X)       | ^ | FUNCTION                  | 0/1 0 1 X | P2SEL.x                             | DCOR |  |  |
|                       |   | P2.5 <sup>(2)</sup> (I/O) | 0/1       | 0                                   | 0    |  |  |
| D0 F/D                | _ | N/A <sup>(3)</sup>        | 0         | 1                                   | 0    |  |  |
| P2.5/R <sub>OSC</sub> | 5 | DV <sub>SS</sub>          | 1         | 1                                   | 0    |  |  |
|                       |   | R <sub>OSC</sub>          | Х         | Х                                   | 1    |  |  |

- X: Don't care
- Default after reset (PUC/POR) N/A: Not available or not applicable



## Port P2 Pin Schematic: P2.6, Input/Output With Schmitt Trigger and Crystal Oscillator Input



#### Port P2 (P2.6) Pin Functions

| DIN NAME (DO V) | v | FUNCTION <sup>(1)</sup> | CONTROL BITS |         |
|-----------------|---|-------------------------|--------------|---------|
| PIN NAME (P2.X) | ^ | FUNCTION                | P2DIR.x      | P2SEL.x |
| DO C/VIN        |   | P2.6 (I/O)              | I: 0; O: 1   | 0       |
| P2.6/XIN        | б | XIN <sup>(3)</sup>      | Х            | 1       |

- (1) N/A: Not available or not applicable
- (2) X: Don't care
- (3) Default after reset (PUC/POR)



## Port P2 Pin Schematic: P2.7, Input/Output With Schmitt Trigger and Crystal Oscillator Output



#### Port P2 (P2.7) Pin Functions

| DIN NAME (DO V) | PIN NAME (P2.X) X FUNCTION <sup>(1)</sup> | CONTROL BITS/SIGNALS <sup>(2)</sup> |            |   |
|-----------------|-------------------------------------------|-------------------------------------|------------|---|
| PIN NAME (P2.X) | ^                                         | FUNCTION ( )                        | P2DIR.x    |   |
| VOLIT/DO 7      |                                           | P2.7 (I/O)                          | I: 0; O: 1 | 0 |
| XOUT/P2.7       | 6                                         | XOUT <sup>(3) (4)</sup>             | Х          | 1 |

- (1) N/A: Not available or not applicable
- 2) X: Don't care
- (3) Default after reset (PUC/POR)(4) If the pin XOUT/P2.7 is used a
- (4) If the pin XOUT/P2.7 is used as an input a current can flow until P2SEL.7 is cleared due to the oscillator output driver connection to this pin after reset.



### Port P3 Pin Schematic: P3.0, Input/Output With Schmitt Trigger



#### Port P3 (P3.0) Pin Functions

| DINI NAME (D4 V)      | v        | v | FUNCTION <sup>(1)</sup>   | CONTROL B  |         | S/SIGNALS <sup>(2)</sup> |  |
|-----------------------|----------|---|---------------------------|------------|---------|--------------------------|--|
| PIN NAME (P1.X)       | <b>X</b> | Y | FUNCTION 7                | P3DIR.x    | P3SEL.x | ADC10AE0.y               |  |
|                       |          |   | P3.0 <sup>(3)</sup> (I/O) | I: 0; O: 1 | 0       | 0                        |  |
| P3.0/UC1STE/UC0CLK/A5 | 0        | 5 | UC1STE/UC0CLK(4) (5)      | Х          | 1       | 0                        |  |
|                       |          |   | A5 <sup>(6)</sup>         | Х          | Х       | 1                        |  |

- (1) N/A: Not available or not applicable
- (2) X: Don't care
- (3) Default after reset (PUC/POR)
- (4) The pin direction is controlled by the USCI module.
- (5) UC0CLK function takes precedence over UC1STE function. If the pin is required as UC0CLK input or output USCI1 is forced to 3-wire SPI mode if 4-wire SPI mode is selected.
- (6) Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



### Port P3 Pin Schematic: P3.1 to P3.5, Input/Output With Schmitt Trigger



#### Port P3 (P3.1 to P3.5) Pin Functions

| DIN NAME (DO V)                  | v | FUNCTION <sup>(1)</sup>       | CONTROL BITS/SIGNALS <sup>(2)</sup> |         |  |
|----------------------------------|---|-------------------------------|-------------------------------------|---------|--|
| PIN NAME (P3.X)                  | Х | FUNCTION                      | P3DIR.x                             | P3SEL.x |  |
| DO 4/1/040/MO/1/040DA            |   | P3.1 <sup>(3)</sup> (I/O)     | I: 0; O: 1                          | 0       |  |
| P3.1/UC1SIMO/UC1SDA              | 1 | UC1SIMO/UC1SDA (4)            | X                                   | 1       |  |
| P3.2/UC1SOMI/UC1SCL              | 4 | P3.2 <sup>(5)</sup> (I/O)     | I: 0; O: 1                          | 0       |  |
|                                  | 1 | UC1SOMI/UC1SCL <sup>(6)</sup> | X                                   | 1       |  |
| D2 2/UC4CLI//UC2CTE              | 4 | P3.3 <sup>(5)</sup> (I/O)     | I: 0; O: 1                          | 0       |  |
| P3.3/UC1CLK/UC0STE               | ' | UC1CLK/UC0STE(6)(7)           | X                                   | 1       |  |
| DO A/LICOTYD/LICOCIMO            | 4 | P3.4 <sup>(5)</sup> (I/O)     | I: 0; O: 1                          | 0       |  |
| P3.4/UC0TXD/UC0SIMO              |   | UC0TXD/UC0SIMO(6)             | X                                   | 1       |  |
| D0 5 // 100 D // D // 100 D // I | 1 | P3.5 <sup>(5)</sup> (I/O)     | I: 0; O: 1                          | 0       |  |
| P3.5/UC0RXD/UC0SOMI              |   | UC0RXD/UC0SOMI <sup>(6)</sup> | X                                   | 1       |  |

- N/A: Not available or not applicable
- X: Don't care
- (2) (3) Default after reset (PUC/POR)
- The pin direction is controlled by the USCI module.
- Default after reset (PUC/POR) (5)
- The pin direction is controlled by the USCI module.
- UC1CLK function takes precedence over UC0STE function. If the pin is required as UC1CLK input or output, USCI0 is orced to 3-wire SPI mode even if 4-wire SPI mode is selected.



## Port P3 Pin Schematic: P3.6 to P3.7, Input/Output With Schmitt Trigger



#### Port P3 (P3.6, P3.7) Pin Functions

| DINI NAME (D2 V) | v v      | v | FUNCTION <sup>(1)</sup> (2) | CONTROL BITS/SIGNALS <sup>(3)</sup> |         |            |  |
|------------------|----------|---|-----------------------------|-------------------------------------|---------|------------|--|
| PIN NAME (P3.X)  | <b>X</b> | T | FUNCTION                    | P3DIR.x                             | P3SEL.x | ADC10AE0.y |  |
| D2 C/AC/QA0/2    |          |   | P3.6 <sup>(4)</sup> (I/O)   | I: 0; O: 1                          | 0       | 0          |  |
| P3.6/A6/OA0I2    | 6        | 6 | A6/OA0I2 <sup>(5)</sup>     | Х                                   | Х       | 1          |  |
| D2 7/A7/OA412    | 7        | 7 | P3.7 <sup>(4)</sup> (I/O)   | I: 0; O: 1                          | 0       | 0          |  |
| P3.7/A7/OA1I2    | /        | / | A7/OA1I2 <sup>(5)</sup>     | X                                   | Х       | 1          |  |

N/A: Not available or not applicable UC0CLK function takes precedence over UC0STE function. If the pin is required as UC1CLK input or output, USCI0 is forced to 3-wire SPI mode if 4-wire SPI mode is selected.

X: Don't care

Default after reset (PUC/POR)

Setting the ADC10AE0.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



## Port P4 Pin Schematic: P4.0 to P4.2, Input/Output With Schmitt Trigger



#### Port P4 (P4.0 to P4.2) Pin Functions

| DIN NAME (DA V) | x        | FUNCTION <sup>(1)</sup>   | CONTROL BI | TS/SIGNALS |
|-----------------|----------|---------------------------|------------|------------|
| PIN NAME (P4.X) | <b>X</b> | FUNCTION                  | P4DIR.x    | P4SEL.x    |
|                 |          | P4.0 <sup>(2)</sup> (I/O) | I: 0; O: 1 | 0          |
| P4.0/TB0        | 0        | Timer_B3.CCI0A            | 0          | 1          |
|                 |          | Timer_B3.TB0              | 1          | 1          |
|                 | 1        | P4.1 <sup>(2)</sup> (I/O) | I: 0; O: 1 | 0          |
| P4.1/TB1        |          | Timer_B3.CCI1A            | 0          | 1          |
|                 |          | Timer_B3.TB1              | 1          | 1          |
|                 | 2        | P4.2 <sup>(2)</sup> (I/O) | I: 0; O: 1 | 0          |
| P4.2/TB2        |          | Timer_B3.CCI2A            | 0          | 1          |
|                 |          | Timer_B3.TB2              | 1          | 1          |

<sup>(1)</sup> N/A: Not available or not applicable.

<sup>(2)</sup> Default after reset (PUC/POR)



# Port P4 Pin Schematic: P4.3 to P4.4, Input/Output With Schmitt Trigger



<sup>†</sup>If OAADCx = 11 and not OAFCx = 000, the ADC input A12 or A13 is internally connected to the OA0 or OA1 output, respectively, and the connections from the ADC and the operational amplifiers to the pad are disabled.



## Port P4 (P4.3 to P4.4) Pin Functions

| DIN NAME (DA V)   | v | Υ | FUNCTION <sup>(1)</sup>   | CON        | CONTROL BITS/SIGNALS <sup>(2)</sup> |            |  |
|-------------------|---|---|---------------------------|------------|-------------------------------------|------------|--|
| PIN NAME (P4.X) X | X | T | FUNCTION                  | P4DIR.x    | P4SEL.x                             | ADC10AE1.y |  |
|                   |   |   | P4.3 <sup>(3)</sup> (I/O) | I: 0; O: 1 | 0                                   | 0          |  |
| P4.3/TB0/A12/OA0O | 3 | 4 | Timer_B3.CCI0B            | 0          | 1                                   | 0          |  |
| P4.3/1B0/A12/OA0O | 3 |   | Timer_B3.TB0              | 1          | 1                                   | 0          |  |
|                   |   |   | A12/OA0O <sup>(4)</sup>   | X          | 1<br>X                              | 1          |  |
|                   |   |   | P4.4 <sup>(3)</sup> (I/O) | I: 0; O: 1 | 0                                   | 0          |  |
| P4.4/TB1/A13/OA1O |   | 5 | Timer_B3.CCI1B            | 0          | 1                                   | 0          |  |
|                   | 4 |   | Timer_B3.TB1              | 1          | 1                                   | 0          |  |
|                   |   |   | A13/OA1O <sup>(4)</sup>   | X          | Х                                   | 1          |  |

<sup>(1)</sup> N/A: Not available or not applicable

 <sup>(2)</sup> X: Don't care
 (3) Default after reset (PUC/POR)
 (4) Setting the ADC10AE1.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



## Port P4 Pin Schematic: P4.5, Input/Output With Schmitt Trigger



## Port P4 (P4.5) Pin Functions

| PIN NAME (P4.X)    | v | v | FUNCTION(1)               | CONT                            | ROL BITS/SIGN | SIGNALS <sup>(2)</sup> |  |
|--------------------|---|---|---------------------------|---------------------------------|---------------|------------------------|--|
| PIN NAME (P4.A)    | ^ | ĭ | FUNCTION                  | FUNCTION <sup>(1)</sup> P4DIR.x | P4SEL.x       | ADC10AE1.y             |  |
|                    |   |   | P4.5 <sup>(3)</sup> (I/O) | I: 0; O: 1                      | 0             | 0                      |  |
| P4.5/TB3/A14/OA0I3 | 5 | 6 | Timer_B3.TB2              | 1                               | 1             | 0                      |  |
|                    |   |   | A14/OA0I3 <sup>(4)</sup>  | Х                               | Х             | 1                      |  |

N/A: Not available or not applicable

X: Don't care

<sup>(2)</sup> (3) Default after reset (PUC/POR)

Setting the ADC10AE1.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



### Port P4 Pin Schematic: P4.6, Input/Output With Schmitt Trigger



#### Port P4 (P4.6) Pin Functions

| DINI NAME (DA V)       | v | v | FUNCTION <sup>(1)</sup> CON | CONT       | ROL BITS/SIGNALS <sup>(2)</sup> |            |  |
|------------------------|---|---|-----------------------------|------------|---------------------------------|------------|--|
| PIN NAME (P4.X)        | Х | Ť | FUNCTION                    | P4DIR.x    | P4SEL.x                         | ADC10AE1.y |  |
|                        | 6 |   | P4.6 <sup>(3)</sup> (I/O)   | I: 0; O: 1 | 0                               | 0          |  |
| D4 C/TDOUTLI/A45/OA412 |   | 7 | TBOUTH                      | 0          | 1                               | 0          |  |
| P4.6/TBOUTH/A15/OA1I3  | 6 | 1 | DV <sub>SS</sub>            | 1          | 1                               | 0          |  |
|                        |   |   | A15/OA1I3 <sup>(4)</sup>    | X          | Х                               | 1          |  |

<sup>(1)</sup> N/A: Not available or not applicable

<sup>(2)</sup> X: Don't care

<sup>(3)</sup> Default after reset (PUC/POR)

<sup>(4)</sup> Setting the ADC10AE1.y bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals.



# Port P4 Pin Schematic: P4.7, Input/Output With Schmitt Trigger



## Port P4 (Pr.7) Pin Functions

| DINI NAME (D4 V) | v | X FUNCTION <sup>(1)</sup> | CONTROL BITS/SIGNALS |         |  |
|------------------|---|---------------------------|----------------------|---------|--|
| PIN NAME (P4.X)  | ^ |                           | P4DIR.x              | P4SEL.x |  |
|                  |   | P4.7 <sup>(2)</sup> (I/O) | I: 0; O: 1           | 0       |  |
| P4.7/TBCLK       | 7 | Timer_B3.TBCLK            | 0                    | 1       |  |
|                  |   | DV <sub>SS</sub>          | 1                    | 1       |  |

N/A: Not available or not applicable Default after reset (PUC/POR)



#### JTAG Fuse Check Mode

MSP430 devices that have the fuse on the TEST terminal have a fuse check mode that tests the continuity of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check current,  $I_{TF}$ , of 1 mA at 3 V, 2.5 mA at 5 V can flow from the TEST pin to ground if the fuse is not burned. Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power consumption.

When the TEST pin is again taken low after a test or programming session, the fuse check mode and sense currents are terminated.

Activation of the fuse check mode occurs with the first negative edge on the TMS pin after power up or if TMS is being held low during power up. The second positive edge on the TMS pin deactivates the fuse check mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the fuse check mode has the potential to be activated.

The fuse check current flows only when the fuse check mode is active and the TMS pin is in a low state (see Figure 28). Therefore, the additional current flow can be prevented by holding the TMS pin high (default condition).



Figure 28. Fuse Check Mode Current, MSP430F22xx

#### NOTE

The CODE and RAM data protection is ensured if the JTAG fuse is blown and the 256-bit bootloader access key is used. Also, see the Bootstrap Loader section for more information.





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device   | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| MSP430F2274MDATEP  | ACTIVE     | TSSOP        | DA                 | 38   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | M430F2274MEP            | Samples |
| MSP430F2274MRHATEP | ACTIVE     | VQFN         | RHA                | 40   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | M4F2274<br>MRHATEP      | Samples |
| V62/08631-01XE     | ACTIVE     | VQFN         | RHA                | 40   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -55 to 125   | M4F2274<br>MRHATEP      | Samples |
| V62/08631-01YE     | ACTIVE     | TSSOP        | DA                 | 38   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -55 to 125   | M430F2274MEP            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF MSP430F2274-EP:

● Catalog: MSP430F2274

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 17-Dec-2011

#### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS



#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430F2274MRHATEP | VQFN            | RHA                | 40 | 250 | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

www.ti.com 17-Dec-2011



#### \*All dimensions are nominal

| Device Package Type |      | Package Drawing Pins |    | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|---------------------|------|----------------------|----|-----|-------------|------------|-------------|--|
| MSP430F2274MRHATEP  | VQFN | RHA                  | 40 | 250 | 210.0       | 185.0      | 35.0        |  |

# DA (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE PACKAGE

38 PIN SHOWN



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- ⚠ Falls within JEDEC MO−153, except 30 pin body length.



# DA (R-PDSO-G38)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Contact the board fabrication site for recommended soldermask tolerances.



6 x 6, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated