## **Switching Regulator IC for Buck Converter**

w/ 40V/1A or 40V/600mA MOSFET

### ■ GENERAL DESCRIPTION ■ PACKAGE OUTLINE

The **NJW4152** is a buck converter with **40V/1A** or **40V/600mA** MOSFET. It corresponds to high oscillating frequency, and Low ESR Output Capacitor (MLCC) within wide input range from 4.6V to 40V. Therefore, the **NJW4152** can realize downsizing of an application with a few external parts.

Also, it has a soft start function, an over current protection and a thermal shutdown circuit. Moreover there is an automotive for extended operating temperature range version.

It is suitable for logic voltage generation from high voltage that Car Accessory, Office Automation Equipment, Industrial Instrument and so on.

### **FEATURES**

- Maximum Rating Input Voltage 45V
- Wide Operating Voltage Range 4.6V to 40V
- Switching Current 1.4A(min.) @A version 0.8A(min.) @B version
- 
- PWM Control
- Wide Oscillating Frequency 300kHz to 1MHz
- Soft Start Function 4ms typ.
- UVLO (Under Voltage Lockout)
- Over Current Protection / Thermal Shutdown Protection
- Standby Function
- 

● Package Outline NJW4152GM1: HSOP8 NJW4152R: MSOP8 (VSP8)\* \*MEET JEDEC MO-187-DA

### **PRODUCT CLASSIFICATION**



This data sheet is applied to "NJW4152GM1-A, NJW4152R-B". Please refer to each data sheet for other versions.



**NJW4152GM1-A (HSOP8)** 



**NJW4152R-B (MSOP8 (VSP8))**

### **PIN CONFIGURATION**



**BLOCK DIAGRAM** 





(\*1): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JDEC standard, 2Layers)

(\*2): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JDEC standard, 4Layers)

(For 4Layers: Applying 74.2×74.2mm inner Cu area and a thermal via hole to a board based on JEDEC standard JESD51-5)

(\*3): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JDEC standard, 2Layers)

(\*4): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JDEC standard, 4Layers),

internal Cu area: 74.2×74.2mm

#### **RECOMMENDED OPERATING CONDITIONS**



(\*5): At Static Status



### **TYPICAL APPLICATIONS**



## **CHARACTERISTICS**



### ■ CHARACTERISTICS



## **CHARACTERISTICS**



#### **PIN DESCRIPTIONS**



### Description of Block Features

- 1. Basic Functions / Features
	- **Error Amplifier Section (ER-AMP)**

0.8V±1% precise reference voltage is connected to the non-inverted input of this section.

To set the output voltage, connects converter's output to inverted input of this section (IN- pin). If requires output voltage over 0.8V, inserts resistor divider.

This AMP section has high gain and external feedback pin (FB pin). It is easy to insert a feedback resistor and a capacitor between the FB pin and the IN- pin, making possible to set optimum loop compensation for each type of application.

### Oscillation Circuit Section (OSC)

Oscillation frequency can be set by inserting resistor between the RT pin and GND. Referring to the sample characteristics in "Timing Resistor and Oscillation Frequency", set oscillation between 300kHz and 1MHz.

# **NJW4152 NJW4152 Application Manual**

## Technical Information

- **Description of Block Features (Continued)** 
	- PWM Comparator Section (PWM)

This section controls the switching duty ratio.

PWM comparator receives the signal of the error amplifier and the triangular wave, and controls the duty ratio between 0% and 100%. The timing chart is shown in Fig.1.



Fig. 1. Timing Chart PWM Comparator and SW pin

Power MOSFET (SW Output Section)

The power is stored in the inductor by the switch operation of built-in power MOSFET. The output current is limited to 1.4A(min.)@A version and 0.8A(min.)@B version by the overcurrent protection function. In case of step-down converter, the forward direction bias voltage is generated with inductance current that flows into the external regenerative diode when MOSFET is turned off.

The SW pin allows voltage between the PV<sup>+</sup> pin and the SW pin up to  $+45V$ . However, you should use an Schottky diode that has low saturation voltage.

● Power Supply, GND pin (V<sup>+</sup>, PV<sup>+</sup> and GND)

In line with switching element drive, current flows into the IC according to frequency. If the power supply impedance provided to the power supply circuit is high, it will not be possible to take advantage of IC performance due to input voltage fluctuation. Therefore insert a bypass capacitor close to the  $V^*$  pin – the GND pin connection in order to lower high frequency impedance.

### 2. Additional and Protection Functions / Features

Under Voltage Lockout (UVLO)

The UVLO circuit operating is released above  $V^+=4.5V(typ.)$  and IC operation starts. When power supply voltage is low, IC does not operate because the UVLO circuit operates. There is 100mV width hysteresis voltage at rise and decay of power supply voltage. Hysteresis prevents the malfunction at the time of UVLO operating and releasing.

### • Soft Start Function (Soft Start)

The output voltage of the converter gradually rises to a set value by the soft start function. The soft start time is 4ms (typ). It is defined with the time of the error amplifier reference voltage becoming from 0V to 0.75V. The soft start circuit operates after the release UVLO and/or recovery from thermal shutdown. The operating frequency is controlled with a low frequency, approximately 40% of the set value by the timing resistor, until voltage of the IN- pin becomes approximately 0.4V.



Fig. 2. Startup Timing Chart

### **Description of Block Features (Continued)**

Over Current Protection Circuit (OCP)

At when the switching current becomes  $I_{LIM}$  or more, the overcurrent protection circuit is stopped the MOSFET output. The switching output holds low level down to next pulse output at OCP operating.

The NJW4152 output returns automatically along with release from the over current condition because the OCP is pulse-by-pulse type.

Fig.3. shows the timing chart of the over current protection detection.

If voltage of the IN- pin becomes less than 0.4V, the oscillation frequency decreases to approximately 40% and the energy consumption is suppressed.



Fig. 3. Timing Chart at Over Current Detection

Thermal Shutdown Function (TSD)

When Junction temperature of the NJW4152 exceeds the 175°C\*, internal thermal shutdown circuit function stops SW function. When junction temperature decreases to 145°C\* or less, SW operation returns with soft start operation. The purpose of this function is to prevent malfunctioning of IC at the high junction temperature. Therefore it is not something that urges positive use. You should make sure to operate within the junction temperature range rated  $(150^{\circ}C)$ . (\* Design value)

### ON/OFF Function (Standby Control)

The NJW4152 stops the operating and becomes standby status when the ON/OFF pin becomes less than 0.5V. The ON/OFF pin internally pulls down with  $480k\Omega$ , therefore the NJW4152 becomes standby mode when the ON/OFF pin is OPEN. You should connect this pin to V<sup>+</sup> when you do not use ON/OFF function.

# **NJW4152 NJW4152 Application Manual**

# Technical Information

Application Information

• Inductors

Large currents flow into inductor, therefore you must provide current capacity that does not saturate.

Reducing L, the size of the inductor can be smaller. However, peak current increases and adversely affecting efficiency.

On the other hand, increasing L, peak current can be reduced at switching time. Therefore conversion efficiency improves, and output ripple voltage reduces. Above a certain level, increasing inductance windings increases loss (copper loss) due to the resistor element.





Ideally, the value of L is set so that inductance current is in continuous conduction mode. However, as the load current decreases, the current waveform changes from (1) CCM: Continuous Conduction Mode  $\rightarrow$  (2) Critical Mode  $\rightarrow$  (3) DCM: Discontinuous Conduction Mode (Fig. 4.).

In discontinuous mode, peak current increases with respect to output current, and conversion efficiency tend to decrease. Depending on the situation, increase L to widen the load current area to maintain continuous mode.

If the application needs maximum output current, the inductor ripple current should be set less than 20% to prevent operating the over current protection circuit at the minimum switching limiting current.

#### ● Catch Diode

When the switch element is in OFF cycle, power stored in the inductor flows via the catch diode to the output capacitor. Therefore during each cycle current flows to the diode in response to load current. Because diode's forward saturation voltage and current accumulation cause power loss, a Schottky Barrier Diode (SBD), which has a low forward saturation voltage, is ideal.

An SBD also has a short reverse recovery time. If the reverse recovery time is long, through current flows when the switching transistor transitions from OFF cycle to ON cycle. This current may lower efficiency and affect such factors as noise generation.

#### • Input Capacitor

Transient current flows into the input section of a switching regulator responsive to frequency. If the power supply impedance provided to the power supply circuit is large, it will not be possible to take advantage of the NJW4152 performance due to input voltage fluctuation. Therefore insert an input capacitor as close to the MOSFET as possible.

#### • Output Capacitor

An output capacitor stores power from the inductor, and stabilizes voltage provided to the output.

When selecting an output capacitor, you must consider Equivalent Series Resistance (ESR) characteristics, ripple current, and breakdown voltage.

Also, the ambient temperature affects capacitors, decreasing capacitance and increasing ESR (at low temperature), and decreasing lifetime (at high temperature). Concerning capacitor rating, it is advisable to allow sufficient margin.

Output capacitor ESR characteristics have a major influence on output ripple noise. A capacitor with low ESR can further reduce ripple voltage. Be sure to note the following points; when ceramic capacitor is used, the capacitance value decreases with DC voltage applied to the capacitor.

#### Application Information (Continued)

● Board Layout

In the switching regulator application, because the current flow corresponds to the oscillation frequency, the substrate (PCB) layout becomes an important.

You should attempt the transition voltage decrease by making a current loop area minimize as much as possible. Therefore, you should make a current flowing line thick and short as much as possible. Fig.5. shows a current loop at step-down converter. Especially, should lay out high priority the loop of  $C_{N}$ -SW-SBD that occurs rapid current change in the switching. It is effective in reducing noise spikes caused by parasitic inductance.



Fig. 5. Current Loop at Buck Converter

Concerning the GND line, it is preferred to separate the power system and the signal system, and use single ground point.

The voltage sensing feedback line should be as far away as possible from the inductance. Because this line has high impedance, it is laid out to avoid the influence noise caused by flux leaked from the inductance.

Fig. 6. shows example of wiring at buck converter. Fig. 7 shows the PCB layout example.



Fig. 6. Board Layout at Buck Converter

**Application Information (Continued)** 



Connect Signal GND line and Power GND line on backside pattern

Fig. 7 Layout Example (upper view)

### ■ Calculation of Package Power

A lot of the power consumption of buck converter occurs from the internal switching element (Power MOSFET). Power consumption of NJW4152 is roughly estimated as follows.



Where:



Efficiency  $(\eta)$  is calculated as follows.

 $\eta = (P_{\text{OUT}} \div P_{\text{IN}}) \times 100$  [%]

You should consider temperature derating to the calculated power consumption:  $P_D$ .

You should design power consumption in rated range referring to the power dissipation vs. ambient temperature characteristics (Fig. 8).



(\*6): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JDEC standard, 2Layers)

(\*7): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JDEC standard, 4Layers)

- (For 4Layers: Applying 74.2×74.2mm inner Cu area and a thermal via hole to a board based on JEDEC standard JESD51-5)
- (\*8): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JDEC standard, 2Layers)
- (\*9): Mounted on glass epoxy board. (76.2×114.3×1.6mm:based on EIA/JDEC standard, 4Layers),

internal Cu area: 74.2×74.2mm

Fig. 8. Power Dissipation vs. Ambient Temperature Characteristics

- Application Design Examples
	- Step-Down Application Circuit







# **NJW4152 NJW4152 Application Manual**

From the Oscillation frequency vs. Timing Resistor Characteristic,  $R_T$ =27 [k $\Omega$ ], t=1.43[ $\mu$ s] at fosc=700kHz.

 $=\frac{V_{OUT}+V_F}{V} \times 100 = \frac{5+0.4}{10} \times 100 =$ 

Application Design Examples (Continued)

*IN*  $OUT$   $\mid$   $\mid$   $\mid$   $F$ *V*

Therefore,  $t_{ON}=0.64$  [ $\mu$ s],  $t_{OFF}=0.79$  [ $\mu$ s]

• Setting Oscillation Frequency

 $Duty = \frac{V_{OUT} + V}{V}$ 

# Technical Information





• Selecting Inductance

equation.

To assume maximum output current: 1A, and the inductor ripple current should be set not to exceed the minimum switching limiting current:  $I_{LIM}=1.4A$  (min.).

 $100 = 45[\%]$ 

 $\Delta$ IL is Inductance ripple current. When to  $\Delta$ IL= output current 20%:

12

$$
\Delta I_L = 0.2 \times I_{\text{OUT}} = 0.2 \times 1 = 0.2 \text{ [A]}
$$

This obtains inductance L.  $V_{DS,RON}$  is drop voltage by MOSFET on resistance.

$$
L = \frac{V_{IN} - V_{DS-RON} - V_{OUT}}{\Delta l_L} \times t_{ON} = \frac{12 - 0.5 - 5}{0.2} \times 0.64 \,\mu = 20.8 \, [\,\mu H\,] \Rightarrow 22 \, [\,\mu H\,]
$$

Inductance L is a theoretical value. The optimum value varies according such factors as application specifications and components. Fine-tuning should be done on the actual device.

This obtains the peak current Ipk at switching time.

$$
Ipk = I_{OUT} + \frac{\Delta I_L}{2} = 1 + \frac{0.2}{2} = 1.1 [A]
$$

The current that flows into the inductance provides sufficient margin for peak current at switching time. In the application circuit, use L=22 $\mu$ H, 2.5A(Ta=20 $\degree$ C) / 1.9A (Ta=100 $\degree$ C).

Application Design Examples (Continued)

• Selecting the Input Capacitor

The input capacitor corresponds to the input of the power supply. It is required to adequately reduce the impedance of the power supply. The input capacitor selection should be determined by the input ripple current and the maximum input voltage of the capacitor rather than its capacitance value.

The effective input current can be expressed by the following formula.

$$
I_{RMS} = I_{OUT} \times \frac{\sqrt{V_{OUT} \times (V_{IN} - V_{OUT})}}{V_{IN}} [A]
$$

In the above formula, the maximum current is obtained when  $V_{\rm IN} = 2 \times V_{\rm OUT}$ , and the result in this case is  $I<sub>RMS</sub> = I<sub>OUT (MAX)</sub> ÷ 2.$ 

When selecting the input capacitor, carry out an evaluation based on the application, and use a capacitor that has adequate margin.

### • Selecting the Output Capacitor

The output capacitor is an important component that determines output ripple noise. Equivalent Series Resistance (ESR), ripple current, and capacitor breakdown voltage are important in determining the output capacitor.

The output ripple noise can be expressed by the following formula.

$$
ESR = \frac{V_{\text{ripple}(p-p)}}{\Delta I_L}
$$

When selecting output capacitance, select a capacitor that allows for sufficient ripple current. The effective ripple current that flows in a capacitor  $(I_{rms})$  is obtained by the following equation.

$$
I_{rms} = \frac{\Delta I_L}{2\sqrt{3}} = \frac{0.2}{2\sqrt{3}} = 58 \, [mArms]
$$

Consider sufficient margin, and use a capacitor that fulfills the above spec. In the application circuit, use  $C_{\text{OUT}}=4.7 \mu\text{F}/6.3 \text{V}$ .

### • Setting Output Voltage

The output voltage  $V_{\text{OUT}}$  is determined by the relative resistances of R1, R2. The current that flows in R1, R2 must be a value that can ignore the bias current that flows in ER AMP.

$$
V_{OUT} = \left(\frac{R2}{R1} + 1\right) \times V_B = \left(\frac{27k}{5.1k} + 1\right) \times 0.8 = 5.04 \, [V]
$$

### Compensation design example

A switching regulator requires a feedback circuit for acquiring a stable output. Because the frequency characteristics of the application change according to the inductance, output capacitor, and so on, the compensation constant should ideally be determined in such a way that the maximum band is acquired while the necessary phase for stable operation is maintained.

These compensation constants play an important role in the adjustment of the NJW4152 when mounted in an actual unit. Finally, select the constants while performing measurement, in consideration of the application specifications.

## **•** Feedback and Stability

Basically, the feedback loop should be designed in such a way that the open loop phase shift at the point where the loop gain is 0 dB is less than -180°. It is also important that the loop characteristics have margin in consideration of ringing and immunity to oscillation during load fluctuations. With the NJW4152, the feedback circuit can be freely designed, enabling the arrangement of the poles and zeros which is important for loop compensation, to be optimized.

The characteristics of the poles and zeros are shown in Fig. 10. Poles: The gain has a slope of -20 dB/dec, and the phase shifts -90°. Zeros: The gain has a slope of  $+20$  dB/dec, and the phase shift  $+90^\circ$ .

If the number of factors constituting poles is defined as "n", the change in the gain and phase will be "n"-fold. This also applies to zeros as well. The poles and zeros are in a reciprocal relationship, so if there is one factor for each pole and zero, they will cancel each other.

**Configuration of the compensation circuit** 









Fig12. Loop Gain examples

 $\mathsf{f}_{\mathsf{Z} 1}$  or  $\mathsf{f}_{\mathsf{Z} 2}$ 

### Compensation Design (Continued)

Poles and zeros due to the inductance and output capacitor

Double poles f<sub>P(LC)</sub> are generated by the inductance and output capacitor. Simultaneously, single zeros f<sub>Z(ESR)</sub> are generated by the output capacitor and ESR. Each pole and zero is expressed by the following formula.

$$
f_{Z(ESR)} = \frac{1}{2\pi C_{OUT}R_{ESR}} \qquad \qquad f_{P(LC)} = \frac{1}{2\pi\sqrt{LC_{OUT}}}
$$

If the ESR of the output capacitor is high,  $f_{Z(ESR)}$  will be located in the vicinity of  $f_{P(LC)}$ . In an application such as this, the zero f<sub>Z(ESR)</sub> compensates the double poles f<sub>P(LC)</sub>, resulting in a tendency for stability to be readily maintained.

However, if the ESR of the output capacitor is low,  $f_{Z(ESR)}$  shifts to the high region, and the phase is shifted -180 $^{\circ}$  by  $f_{P(LC)}$ . The NJW4152 compensation circuit enables compensation to be realized by using zeros  $f_{Z1}$  and  $f_{Z2}$ .



 $f_{Z1}$  and  $f_{Z2}$  are located on both sides of  $f_{P(LC)}$ .

Because the inductance and output capacitor vary, they are each set using the following as a rough guide.

 $f_{P(LC)} \times 0.5$ -fold – 0.9-fold  $f_{P(LC)} \times 1.1$ -fold – 2.0-fold

There is also a method in which  $f_{Z1}$  and  $f_{Z2}$  are located at positions lower than even  $f_{P(LC)}$ . Because there is a tendency for the phase shift to increase and the gain to rise, it can be expected that the response will improve. However, there is a tendency for the phase margin to become insufficient, so care is necessary.

 $f_{P1}$  creates poles in the low frequency region due to the Miller effect of the error amplifier. The stability becomes better as  $f_{P1}$  becomes lower. On the other hand, the frequency characteristics do not improve, so the response is adversely affected.  $f_{P1}$  is set using a frequency gain of 20 dB for  $f_{P(LC)}$  as a rough guide.

If the open loop gain of the error amplifier is made 80 dB, design is carried out using  $f_{P1} < f_{P(LC)} \div 10^3$  (= 60 dB) as a rough guide.

Above several 100 kHz, various poles are generated, so the upper limit of the frequency range where the loop gain is 0 dB is set to fifth (1/5) to tenth (1/10) of oscillation frequency. The f<sub>Z(ESR)</sub> in the high frequency region sometimes causes a loop gain to be generated (See Fig.12 Loop Gain "). Using  $f_{P2}$  and  $f_{P3}$ , perform adjustment with the NJW4152 mounted in an actual unit, so as to adequately reduce the loop gain in the high frequency region.



• At  $V_{\text{OUT}}$ =5.0V setting (R1=5.1k $\Omega$ , R2=27k $\Omega$ , C<sub>FB</sub>=220pF, R<sub>FB</sub>=0 $\Omega$ )



• At  $V_{\text{OUT}}=3.3V$  setting (R1=5.1k $\Omega$ , R2=16k $\Omega$ , C<sub>FB</sub>=220pF, R<sub>FB</sub>=0 $\Omega$ )





Output Voltage vs. Output Current





# **MEMO**

[CAUTION]

The specifications on this databook are only<br>given for information , without any guarantee<br>as regards either mistakes or omissions. The<br>application circuits in this databook are<br>described only to show representative usages guarantee or permission of any right including the industrial rights.