

## ZL50110/11/12/14  **128, 256, 512 and 1024 Channel CESoP Processors**

### Data Sheet

October 2009

### **Features**

### **General**

- Circuit Emulation Services over Packet (CESoP) transport for MPLS, IP and Ethernet networks
- On chip timing & synchronization recovery across a packet network
- Grooming capability for Nx64 Kbps trunking

### **Circuit Emulation Services**

- Supports ITU-T Recommendation Y.1413 and Y.1453
- Supports IETF RFC4553 and RFC5086
- Supports MEF8 and MFA 8.0.0
- Structured, synchronous CESoP with clock recovery
- Unstructured, asynchronous CESoP, with integral per stream clock recovery

### **TDM Interfaces**

- Up to 32 T1/E1, 8 J2, or 2 T3/E3 ports
- H.110, H-MVIP, ST-BUS backplanes
- Up to 1024 bi-directional 64 Kbps channels
- Direct connection to LIUs, framers, backplanes





• Dual reference Stratum 4 and 4E DPLL for synchronous operation

#### **Network Interfaces**

Up to 3 x 100 Mbps MII Fast Ethernet or Dual Redundant 1000 Mbps GMII/TBI Ethernet Interfaces

### **System Interfaces**

- Flexible 32 bit host CPU interface (Motorola PowerQUICC™ compatible)
- On-chip packet memory for self-contained operation, with buffer depths of over 16 ms
- Up to 8 Mbytes of off-chip packet memory, supporting buffer depths of over 128 ms



### **Figure 1 - ZL50111 High Level Overview**

<span id="page-0-0"></span>Zarlink Semiconductor Inc. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright 2003-2009, Zarlink Semiconductor Inc. All Rights Reserved.

1

### **Packet Processing Functions**

- Flexible, multi-protocol packet encapsulation including support for IPv4, IPv6, RTP, MPLS, L2TPv3, ITU-T Y.1413, RFC4553, RFC5086 and user programmable
- Packet re-sequencing to allow lost packet detection
- Four classes of service with programmable priority mechanisms (WFQ and SP) using egress queues
- Flexible classification of incoming packets at layers 2, 3, 4 and 5
- Supports up to 128 separate CESoP connections across the Packet Switched Network

### **Applications**

- Circuit Emulation Services over Packet Networks
	- Leased Line support over packet networks
	- Multi-Tenant Unit access concentration
	- TDM over Cable
	- Fibre To The Premises G/E-PON
	- Layer 2 VPN services
- Customer-premise and Provider Edge Routers and Switches
- Packet switched backplane applications

## **Description**

The ZL50110/11/12/14 family of CESoP processors are highly functional TDM to Packet bridging devices. The ZL50110/11/12/14 provides both structured and unstructured circuit emulation services over packet (CESoP) for up to 32 T1, 32 E1 and 8 J2 streams across a packet network based on MPLS, IP or Ethernet. The ZL50111 also supports unstructured T3 and E3 streams.

The circuit emulation features in the ZL50110/11/12/14 family supports the ITU Recommendations Y.1413 and Y.1453, as well as the CESoP standards from the Metro Ethernet Forum (MEF)-and MPLS and Frame Relay Alliance. The ZL50110/11/14 also supports IETF RFC4553 and RFC5086.

The ZL50110/11/12/14 provides up to triple 100 Mbps MII ports or dual redundant 1000 Mbps GMII/TBI ports.

The ZL50110/11/12/14 incorporates a range of powerful clock recovery mechanisms for each TDM stream, allowing the frequency of the source clock to be faithfully generated at the destination, enabling greater system performance and quality. Timing is carried using RTP or similar protocols, and both adaptive and differential clock recovery schemes are included, allowing the customer to choose the correct scheme for the application. An externally supplied clock may also be used to drive the TDM interface of the ZL50110/11/12/14.

The ZL50110/11/12/14 incur very low latency for the data flow, thereby increasing QoS when carrying voice services across the Packet Switched Network. Voice, when carried using CESoP, which typically has latencies of less than 10 ms, does not require expensive processing such as compression and echo cancellation.

The ZL50110/11/12/14 is capable of assembling user-defined packets of TDM traffic from the TDM interface and transmitting them out the packet interfaces using a variety of protocols. The ZL50110/11/12/14 supports a range of different packet switched networks, including Ethernet VLANs, IP and MPLS.

The ZL50110/11/12/14 can support up to 4 protocol stacks at the same time, provided that each protocol stack can be uniquely identified by a mask & match approach.

Packets received from the packet interfaces are parsed to determine the egress destination, and are appropriately queued to the TDM interface, they can also be forwarded to the host interface, or back toward the packet interface. Packets queued to the TDM interface can be re-ordered based on sequence number, and lost packets filled in to maintain timing integrity.

The ZL50110/11/12/14 family includes sufficient on-chip memory that external memory is not required in most applications. This reduces system costs and simplifies the design. For applications that do require more memory (e.g., high stream count or high latency), the device supports up to 8 Mbytes of SSRAM.

A comprehensive evaluation system is available upon request from your local Zarlink representative or distributor. This system includes the CESoP processor, various TDM interfaces and a fully featured evaluation software GUI that runs on a Windows PC.

## **Device Line Up**

There are four products within the ZL50110/11/12/14 family, with capacity as shown in the following table:



**Table 1 - Capacity of Devices in the ZL50110/11/14 Family**

<span id="page-3-0"></span>Note 1: T1/E1/J2 is for unstructured mode, and the H-MVIP/H.110/ST-BUS is for structured mode.

# **Table of Contents**



# **Table of Contents**



# **Table of Contents**



# **List of Figures**



# **List of Figures**



# **List of Tables**



## <span id="page-10-0"></span>**1.0 Changes Summary**

The following table captures the changes from the March 2009 issue.



The following table captures the changes from the January 2009 issue.



The following table captures the changes from the April 2008 issue.



The following table captures the changes from the October 2006 issue.





The following table captures the changes from the February 2006 issue.



The following table captures the changes from the April 2005 issue.



The following table captures the changes from the January 2005 issue.



The following table captures the changes from the October 2004 issue.



The following table captures the changes from the September 2004 issue.



## <span id="page-13-0"></span>**2.0 Physical Specification**

The ZL50110/11/12/14 is packaged in a PBGA device.

### **Features:**



- Ball Count: 552
- Ball Pitch: 1.27 mm (typ)
- Ball Matrix: 26 x 26
- Ball Diameter: 0.75 mm (typ)
- Total Package Thickness: 2.33 mm (typ)



ZL50111 Package view from TOP side. Note that ball A1 is non-chamfered corner.

<span id="page-14-0"></span>



ZL50112 Package view from TOP side. Note that ball A1 is non-chamfered corner.

<span id="page-15-0"></span>**Figure 3 - ZL50112 Package View and Ball Positions**



### ZL50110 Package view from TOP side. Note that ball A1 is non-chamfered corner.

<span id="page-16-0"></span>



ZL50114 Package view from TOP side. Note that ball A1 is non-chamfered corner.

<span id="page-17-0"></span>

### **Ball Signal Assignment**































\* Not connected on ZL50112, ZL50110 and ZL50114 - leave open circuit.

† Not Connected on ZL50110 and ZL50114 leave open circuit.

‡ Not Connected on ZL50114 - leave open circuit.

N/C - Not Connected - leave open circuit. \* Internally Connected on ZL50112 - leave open circuit.

IC - Internally Connected - leave open circuit.

IC\_GND - tie to ground IC\_VDD\_IO - tie to VDD\_IO

### <span id="page-23-0"></span>**3.0 External Interface Description**

The following key applies to all tables:

- I Input
- O Output
- D Internal 100 kΩ pull-down resistor present
- U Internal 100 kΩ pull-up resistor present
- T Tri-state Output

### <span id="page-23-1"></span>**3.1 TDM Interface**

All TDM Interface signals are 5 V tolerant.

All TDM Interface inputs (including data, clock and frame pulse) have internal pull-down resistors so they can be safely left unconnected if not used.

### <span id="page-23-2"></span>**3.1.1 ZL50111 Variant TDM Stream Connection**



<span id="page-23-3"></span>**Table 2 - TDM Interface ZL50111 Stream Pin Definition**



**Table 2 - TDM Interface ZL50111 Stream Pin Definition (continued)**



#### **Table 2 - TDM Interface ZL50111 Stream Pin Definition (continued)**

Note: Speed modes:

2.048 Mbps - all 32 streams active (bits [31:0]), with 32 channels per stream - 1024 total channels.<br>8.192 Mbps - 8 streams active (bits [7:0]), with 128 channels per stream - 1024 total channels.<br>J2 - 8 streams active (bi

Note: All TDM Interface inputs (including data, clock and frame pulse) have internal pull-down resistors so they can be safely left unconnected if not used.

### <span id="page-25-0"></span>**3.1.2 ZL50112 Variant TDM Stream Connection**



<span id="page-25-1"></span>**Table 3 - TDM Interface ZL50112 Stream Pin Definition**



**Table 3 - TDM Interface ZL50112 Stream Pin Definition (continued)**



#### **Table 3 - TDM Interface ZL50112 Stream Pin Definition (continued)**

Note: Speed modes:

2.048 Mbps - all 16 streams active (bits [15:0]), with 32 channels per stream - 512 total channels.<br>8.192 Mbps - 4 streams active (bits [3:0]), with 128 channels per stream - 512 total channels.<br>J2 - 4 streams active (bits

Note: All TDM Interface inputs (including data, clock and frame pulse) have internal pull-down resistors so they can be safely left unconnected if not used.

### <span id="page-28-0"></span>**3.1.3 ZL50110 Variant TDM Stream Connection**



#### **Table 4 - TDM Interface ZL50110 Stream Pin Definition**

<span id="page-28-1"></span>

Note: Speed modes:<br>2.048 Mbps - all 8 streams active (bits [7:0]), with 32 channels per stream - 256 total channels.<br>8.192 Mbps - 2 streams active (bits [1:0]), with 128 channels per stream - 256 total channels.<br>J2 - 2 str

Note: All TDM Interface inputs (including data, clock and frame pulse) have internal pull-down resistors so they can be safely left unconnected if not used.

### <span id="page-29-0"></span>**3.1.4 ZL50114 Variant TDM Stream Connection**



**Table 5 - TDM Interface ZL50114 Stream Pin Definition**

<span id="page-29-1"></span>Note: Speed modes:

2.048 Mbps - all 4 streams active (bits [3:0]), with 32 channels per stream - 128 total channels.<br>8.192 Mbps - 2 streams active (bits [1:0]), with 128 channels per stream - 256 total channels.<br>J2 - 2 streams active (bits [

Note: All TDM Interface inputs (including data, clock and frame pulse) have internal pull-down resistors so they can be safely left unconnected if not used.

### <span id="page-30-0"></span>**3.1.5 TDM Signals Common to ZL50110, ZL50111, ZL50112 and ZL50114**

| Signal       | I/O     | <b>Package Balls</b> | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|---------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDM_CLKi_REF | ID      | C <sub>3</sub>       | TDM port reference clock input for<br>backplane operation                                                                                                                                                                                                                                                                                                                                                                                      |
| TDM_CLKo_REF | $\circ$ | E <sub>6</sub>       | TDM port reference clock output for<br>backplane operation                                                                                                                                                                                                                                                                                                                                                                                     |
| TDM_FRMi_REF | ID      | C <sub>2</sub>       | TDM port reference frame input. For<br>different standards this pin is given a<br>different identity:<br>ST-BUS: TDM_F0i<br>H.110:<br>TDM FRAME<br>H-MVIP: TDM F0<br>Signal is normally active low, but can be<br>active high depending on standard.<br>Indicates the start of a TDM frame by<br>pulsing every 125 µs. Normally will straddle<br>rising edge or falling edge of clock pulse,<br>depending on standard and clock frequency.     |
| TDM FRMo REF | O       | <b>B1</b>            | TDM port reference frame output. For<br>different standards this pin is given a<br>different identity:<br>ST-BUS: TDM_F0o<br>H.110:<br>TDM FRAME<br>H-MVIP:<br>TDM F0<br>Signal is normally active low, but can be<br>active high depending on standard.<br>Indicates the start of a TDM frame by<br>pulsing every 125 µs. Normally will straddle<br>rising edge or falling edge of clock pulse,<br>depending on standard and clock frequency. |

<span id="page-30-1"></span>**Table 6 - TDM Interface Common Pin Definition**

### <span id="page-31-0"></span>**3.2 PAC Interface**

All PAC Interface signals are 5 V tolerant

All PAC Interface outputs are high impedance while System Reset is LOW.

| <b>Signal</b> | I/O       | <b>Package Balls</b> | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-----------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDM CLKiP     | I D       | C <sub>1</sub>       | Primary reference clock input. Should be<br>driven by external clock source to provide<br>locking reference to internal / optional<br>external DPLL in TDM master mode. Also<br>provides PRS clock for RTP timestamps in<br>synchronous modes.<br>Acceptable frequency range: 8 kHz -<br>34.368 MHz (generally should be between<br>10 MHz and 25 MHz as per ITU-T Y.1413. |
| TDM CLKIS     | I D       | D <sub>3</sub>       | Secondary reference clock input. Backup<br>external reference for automatic switch-over<br>in case of failure of TDM CLKiP source.                                                                                                                                                                                                                                         |
| PLL PRI       | ОT        | U1                   | Primary reference output to optional<br>external DPLL.<br>Multiplexed & frequency divided reference<br>output for support of optional external DPLL.<br>Expected frequency range:<br>8 kHz - 16.384 MHz.                                                                                                                                                                   |
| PLL SEC       | <b>OT</b> | V <sub>1</sub>       | Secondary reference output to optional<br>external DPLL Multiplexed & frequency<br>divided reference output for support of<br>optional external DPLL.<br>Expected frequency range:<br>8 kHz - 16.384 MHz.                                                                                                                                                                  |

<span id="page-31-1"></span>**Table 7 - PAC Interface Package Ball Definition**

### <span id="page-32-0"></span>**3.3 Packet Interfaces**

For the ZL50111 and ZL50112 variants the packet interface is capable of either 3 MII interfaces, 2 redundant GMII interfaces or 2 redundant TBI (1000 Mbps) interfaces. The TBI interface is a PCS interface supported by an integrated 1000BASE-X PCS module. The ZL50110 and ZL50114 variants have either 2 MII interfaces, 2 redundant GMII interfaces or 2 redundant TBI (1000 Mbps) interfaces. When the packet interface is programmed for PCS/TBI mode, by default the hardware will not enable auto-negotiation. The TBI auto-negotiation must be done by application software. Ports 2 and 3 are not available on the ZL50110 and ZL50114 devices.

**NOTE:** In GMII/TBI mode only 1 GMAC port may be used to receive data. The second GMAC port is for redundancy purposes only.

Data for all three types of packet switching is based on Specification IEEE Std. 802.3 - 2000. The table below highlights the valid Ethernet interface combinations:



**Note:** Port 2 and Port 3 can not be used to receive data simultaneously, they are mutually exclusive for packet reception. They may both be used for packet transmission if required.

The ZL50110/11/12/14 will not take action when receiving a PAUSE frame. It will not pause the transmission of traffic. It is normally not required to stop CESoP traffic because it is generally constant bit rate and time sensitive. If necessary, the limiting of egress non-CESoP traffic may be done external to the ZL50110/11/12/14 (e.g. in an Ethernet switch).

[Table 8](#page-32-1) maps the signal pins used in the MII interface to those used in the GMII and TBI interface. [Table 9](#page-33-0) shows MII Management Interface Package Ball Definition. [Table 10,](#page-34-0) [Table 11,](#page-37-0) [Table 12](#page-39-0), and [Table 13](#page-40-0) show respectively the MII Port 0, Port 1, Port 2 and Port 3 Interface Package Ball Definition.

All Packet Interface signals are 5 V tolerant, and all outputs are high impedance while System Reset is LOW.



<span id="page-32-1"></span>**Table 8 - Packet Interface Signal Mapping - MII to GMII/TBI**



### **Table 8 - Packet Interface Signal Mapping - MII to GMII/TBI**

Note: Mn can be either M0, M1, M2, or M3 for ZL50111 and ZL50112 variants; and M0 or M1 for ZL50110 variant.



<span id="page-33-0"></span>**Table 9 - MII Management Interface Package Ball Definition**



<span id="page-34-0"></span>**Table 10 - MII Port 0 Interface Package Ball Definition**



**Table 10 - MII Port 0 Interface Package Ball Definition (continued)**


**Table 10 - MII Port 0 Interface Package Ball Definition (continued)**



**Table 11 - MII Port 1 Interface Package Ball Definition**



**Table 11 - MII Port 1 Interface Package Ball Definition (continued)**



**Table 11 - MII Port 1 Interface Package Ball Definition (continued)**



### **Table 12 - MII Port 2 Interface Package Ball Definition**

Г



**Table 12 - MII Port 2 Interface Package Ball Definition (continued)**



# **Table 13 - MII Port 3 Interface Package Ball Definition**

Г

٦



**Table 13 - MII Port 3 Interface Package Ball Definition (continued)**

### **3.4 External Memory Interface**

All External Memory Interface outputs are high impedance while System Reset is LOW.

If the External Memory Interface is unused, all input pins may be left unconnected.

Active low signals are designated by a # suffix, in accordance with the convention used in common memory data sheets.



**Table 14 - External Memory Interface Package Ball Definition**





# **3.5 CPU Interface**

All CPU Interface signals are 5 V tolerant.

All CPU Interface outputs are high impedance while System Reset is LOW.







**Table 15 - CPU Interface Package Ball Definition (continued)**



**Table 15 - CPU Interface Package Ball Definition (continued)**

## **3.6 System Function Interface**

All System Function Interface signals are 5 V tolerant.

The core of the chip will be held in reset for 16383 SYSTEM\_CLK cycles after SYSTEM\_RST has gone HIGH to allow the PLL's to lock. No chip access should occur at this time.



**Table 16 - System Function Interface Package Ball Definition**

# **3.7 Test Facilities**

# **3.7.1 Administration, Control and Test Interface**

All Administration, Control and Test Interface signals are 5 V tolerant.

| Signal         | $\mathsf{I}/\mathsf{O}$ | <b>Package Balls</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>Description</b>                                                                                                                                                                                                                                                                                                        |
|----------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO[15:0]     | ID/<br>ОT               | [15]<br>AA2<br>AA4<br>[7]<br>AB <sub>3</sub><br>Y3<br>[6]<br>[14]<br>AC <sub>2</sub><br>[5]<br>$[13]$<br>AB <sub>1</sub><br>[4]<br>$[12]$<br>AC <sub>1</sub><br>Y2<br>AB <sub>2</sub><br>[3]<br>W4<br>[11]<br>[2]<br>Y4<br>V5<br>$[10]$<br>[9]<br>W <sub>5</sub><br>$[1] % \includegraphics[width=0.9\columnwidth]{figures/fig_10.pdf} \caption{The figure shows the number of times on the left and right. The left is the number of times on the right.} \label{fig:time} %$<br>AA1<br>[8]<br>W <sub>3</sub><br>AA3<br>[0] | General Purpose I/O pins. Connected to an<br>internal register, so customer can set<br>user-defined parameters. Bits [4:0] reserved<br>at startup or reset for memory Tapped Delay<br>Line (TDL) setup. See the ZL50110/11/12/14<br>Programmers Model for more details.<br>Recommend 5 kohm pulldown on these<br>signals. |
| TEST MODE[2:0] | I D                     | AF <sub>6</sub><br>$[2]$<br>AB <sub>9</sub><br>[1]<br>AC <sub>8</sub><br>[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Test Mode input - ensure these pins are tied<br>to ground for normal operation.<br>000 SYS NORMAL MODE<br>001-010 RESERVED<br>011 SYS TRISTATE MODE<br>100-111 RESERVED                                                                                                                                                   |

**Table 17 - Administration/Control Interface Package Ball Definition**

# **3.7.2 JTAG Interface**

All JTAG Interface signals are 5 V tolerant, and conform to the requirements of IEEE1149.1 (2001).



#### **Table 18 - JTAG Interface Package Ball Definition**

The ZL50111 and ZL50112 share a common JTAG ID. They also share a common CHIP\_ID register value.

# **3.8 Miscellaneous Inputs**



#### **Table 19 - Miscellaneous Inputs Package Ball Definitions**

### **3.9 Power and Ground Connections**



**Table 20 - Power and Ground Package Ball Definition**

## **3.10 ZL50111, ZL50112, ZL50110 and ZA50114 Internal Connections**



#### **Table 21 - No Connection Ball Definition**

#### **3.11 ZL50112 Internal Connections**



#### **Table 22 - No Connection Ball Definition**

#### **3.12 ZL50112 Auxiliary Clocks**





# **4.0 Typical Applications**

#### **4.1 Leased Line Provision**

Circuit emulation is typically used to support the provision of leased line services to customers using legacy TDM equipment. For example, [Figure 6](#page-51-0) shows a leased line TDM service being carried across a packet network. The advantages are that a carrier can upgrade to a packet switched network, whilst still maintaining their existing TDM business.

The ZL50110/11/12/14 is capable of handling circuit emulation of both structured T1, E1, and J2 links (e.g., for support of fractional circuits) and unstructured (or clear channel) T1, E1, J2, T3 and E3 links. The device handles the data-plane requirements of the provider edge inter-working function (with the exception of the physical interfaces and line interface units). Control plane functions are forwarded to the host processor controlling the ZL50110/11/12/14 device.

The ZL50110/11/12/14 provides a per-stream clock recovery function, in unstructured mode, to reproduce the TDM service frequency at the egress of the packet network. This is required otherwise the queue at the egress of the packet network will either fill up or empty, depending on whether the regenerated clock is slower or faster than the original.



**Figure 6 - Leased Line Services Over a Circuit Emulation Link**

# <span id="page-51-0"></span>**4.2 Metropolitan Area Network Aggregation**

The metro Ethernet application, shown in [Figure 7,](#page-51-1) consists of the metro Ethernet service modules sitting on the edge of the Metro Ethernet ring. The modules will connect Ethernet circuits and TDM circuits to the metro ring.

The ZL50110/11/12/14 is used to emulate leased line TDM circuits over Ethernet by establishing CESoP connections over the Metro Ethernet ring between the MTUs/MDUs and the PSTN. The use of CESoP eliminates the need for a separate TDM network in the metro core, thereby enabling convergence on a unified Ethernet network.



<span id="page-51-1"></span>**Figure 7 - Metropolitan Area Network Aggregation using CESoP**

# **4.3 Digital Loop Carrier**

The Broadband Digital Loop Carrier (BBDLC) application, shown in [Figure 8,](#page-52-0) consists of a BBDLC connected to the Central Office (CO) by a dedicated fiber link running Gigabit Ethernet (GE) rather than by NxT1/E1 or DS3/E3.

The ZL50110/11/12/14 is used to emulate TDM circuits over Ethernet by establishing CESoP connections between the BBDLC and the CO. At the CO the native IP or Ethernet traffic is split from the CESoP connections at sent towards the packet network. Multiple T1/E1 CESoP connections from several BBDLC are aggregated in the CO using a larger ZL50110/11/12/14 variant, converted back to TDM circuits, and connected to a class 5 switch destined towards the PSTN.

In this configuration T3/E3 services can also be provided. Using CESoP allows voice and data traffic to be converged onto a single link.



<span id="page-52-0"></span>**Figure 8 - Digital Loop Carrier using CESoP**

### **4.4 Remote Concentrator**

The remote concentrator application, shown in [Figure 9,](#page-53-0) consists of a remote concentrators connected to the Central Office (CO) by a dedicated fiber link running Gigabit Ethernet (GE) or Ethernet over SONET (EoS) rather than by NxT1/E1 or DS3/E3. The remote concentrators provide both TDM service and native Ethernet service to the MTU/MDU.

The ZL50110/11/12/14 is used to emulate TDM circuits over Ethernet by establishing CESoP connections between the remote concentrator and the CO. The native IP or Ethernet traffic is multiplexed with the CESoP traffic inside the remote concentrator and sent across the same GE connection to the CO. At the CO the native IP or Ethernet traffic is split from the CESoP connections at sent towards the packet network. Multiple T1/E1 CESoP connections from several remote concentrators are aggregated in the CO using a larger ZL50110/11/12/14 variant, converted back to TDM circuits, and connected to the PSTN through a higher bandwidth TDM circuit such as OC-3 or STM-1.

The use of CESoP here allows the convergence of voice and data on a single access network based on Ethernet. This convergence on Ethernet, a packet technology, rather than SONET/SDH, a switched circuit technology, provides cost and operational savings.



<span id="page-53-0"></span>**Figure 9 - Remote Concentrator using CESoP**

## **4.5 Cell Site Backhaul**

The cell site backhaul application, shown in [Figure 10,](#page-54-0) consists of 2G, 2.5G and 3G base stations, co-located at a cell site, connected to their respective 2G, 2.5G base station controllers and 3G radio network controller. The traditional leased T1/E1 lines between the cell site and the base station controllers is now replaced by a packet network such as fixed wireless or Gigabit Ethernet (GE) fiber, that may be owned by the carrier or accessed through a service provider.

The ZL50110/11/12/14 would sit in a box either external to the base stations, or integrated in them, and would transparently carry multiple T1/E1s to the Base Station controllers/Radio Network controllers using CESoP connections. At the base station controller location another ZL50110/11/12/14 would terminate the CESoP connection and provide the T1/E1 line to the controllers.

The use of the ZL50110/11/12/14 would allow for lower cost transport between the two locations, due to the replacement of the leased T1/E1 line cost. The CESoP connection would allow the T1/E1 to meet the strict timing requirements for 3G base stations. Each T1/E1 may be asynchronous should a service provider be backhauling T1/E1s from multiple carriers.



<span id="page-54-0"></span>**Figure 10 - Cell Site Backhaul using CESoP**

#### **4.6 Equipment Architecture Example**

An equipment architecture example is shown in [Figure 11,](#page-55-0) supporting T1/E1 ports is shown at the board level using Zarlink's CESoP processors. In this example, the equipment consists of three line cards and an uplink card connected to a packet backplane.

The first line card supports up to 32 T1/E1 lines, containing up to 1024 DS0, for Nx64 kbps structured data transfer (SDT) CESoP connections. The T1/E1 lines are broken down into DS0 channels on an H.110 bus. The ZL50110/11/12/14 establishes CESoP connections, with each connection taking a number of DS0 channels from the H.110 bus.

The third line card support up to 32 T1/E1 or 2 T3/E3 lines for private line unstructured data transfer (UDT) CESoP connections. The T1/E1 lines are not terminated on the card by are transparently packetized into individual CESoP connections by the ZL50110/11/12/14.

The second line card supports multiple 10/100/1000 Mbps Ethernet ports for native Internet, video and data service.

The uplink card multiplexes the Ethernet traffic from the three cards, and uplinks the CESoP, Internet, video and data traffic to the packet switched network (PSN.)



<span id="page-55-0"></span>**Figure 11 - Equipment example using CESoP**

# **5.0 Functional Description**

The ZL50110/11/12/14 family provides the data-plane processing to enable constant bit rate TDM services to be carried over a packet switched network, such as an Ethernet, IP or MPLS network. The device segments the TDM data into user-defined packets, and passes it transparently over the packet network to be reconstructed at the far end. This has a number of applications, including emulation of TDM circuits and packet backplanes for TDM-based equipment.



#### **Figure 12 - ZL50110/11/12/14 Family Operation**

Note: The ZL50110/11/12/14 does not support the transmission or reception of jumbo packets, or packet sizes larger than 1522 bytes.

# **5.1 Block Diagram**

A diagram of the ZL50110/11/12/14 device is given in [Figure 13](#page-56-0), which shows the major data flows between functional components.



<span id="page-56-0"></span>**Figure 13 - ZL50110/11/12/14 Data and Control Flows**

# **5.2 Data and Control Flows**

There are numerous combinations that can be implemented to pass data through the ZL50110/11/12/14 device depending on the application requirements. The Task Manager can be considered the central pivot, through which all flows must operate.

The flow is determined by the Type field in the Task Message (see ZL50110/11/12/14 Programmers Model).



#### **Table 24 - Standard Device Flows**

1. This flow is for loopback test purposes only

Each of the 11 data flows uses the Task Manager to route packet information to the next block or interface for onward transmission. This section describes the flows between the TDM interface, the packet interface and the Task Manager which are the main flow routes used in the ZL50110/11/12/14 family. For example, the TDM->TM flow is used in flow types 1, 3, 5, and 6, and the TM->PKT flow is used in flow types 1, 3, and 9.

## **5.3 TDM Interface**



The ZL50110/11/12/14 family offers the following types of TDM service across the packet network:

#### **Table 25 - TDM Services Offered by the ZL50110/11/12/14 Family**

Unstructured services are fully asynchronous, and include full support for clock recovery on a per stream basis. Both adaptive and differential clock recovery mechanisms can be used. Structured services are synchronous, with all streams driven by a common clock and frame reference. These services can be offered in two ways:

- **Synchronous master mode** the ZL50110/11/12/14 provides a common clock and frame pulse to all streams, which may be locked to an incoming clock or frame reference
- **Synchronous slave mode** the ZL50110/11/12/14 accepts a common external clock and frame pulse to be used by all streams

In either mode, N x 64 Kbps trunking is supported as detailed in ["Structured Payload Order" on page 63.](#page-62-0)

The ZL50110/11/12/14 supports structured mode or unstructured mode, however it does not support structured mode and unstructured mode at the same time, all ports are either structured or unstructured. In structured mode, all TDM inputs must be synchronous.

In addition, it can be used with a variety of different protocols. It includes full support for the IETF RFCs for CESoPSN (Circuit Emulation Services over Packet Switched Networks) and SAToP (Structure-Agnostic Transport over Packet) protocols.

# **5.3.1 TDM Interface Block**

The TDM Access Interface consists of up to 32 streams (depending on variant), each with an input and an output data stream operating at either 1.544 Mbps or 2.048 Mbps. It contains two basic types of interface: unstructured clock and data, for interfacing directly to a line interface unit; or structured, framed data, for interfacing to a framer or TDM backplane.

Unstructured data is treated asynchronously, with every stream using its own clock. Clock recovery is provided on each output stream, to reproduce the TDM service frequency at the egress of the packet network. Structured data is treated synchronously, i.e., all data streams are timed by the same clock and frame references. These can either be supplied from an external source (slave mode) or generated internally using the on-chip stratum 4/4E DPLL (master mode).

## **5.3.2 Structured TDM Port Data Formats**

The ZL50110/11/12/14 is programmable such that the frame/clock polarity and clock alignment can be set to any desired combination. [Table 26](#page-59-0) shows a brief summary of four different TDM formats; ST-BUS, H.110, H-MVIP, and Generic (synchronous mode only), for more information see the relevant specifications shown. There are many additional formats for TDM transmission not depicted in [Table 26](#page-59-0), but the flexibility of the port will cover almost any scenario. The overall data format is set for the entire TDM Interface device, rather than on a per stream basis. It is possible to control the polarity of the master clock and frame pulse outputs, independent of the chosen data format (used when operating in synchronous master mode).



<span id="page-59-0"></span>**Table 26 - Some of the TDM Port Formats Accepted by the ZL50110/11/12/14 Family**

## **5.3.3 TDM Clock Structure**

The TDM interface can operate in two modes, synchronous for structured TDM data, and asynchronous for unstructured TDM data. The ZL50110/11/12/14 is capable of providing the TDM clock for either of the modes. The ZL50110/11/12/14 supports clock recovery in both synchronous and asynchronous modes of operation. In asynchronous operation each stream may have independent clock recovery.

### **5.3.3.1 Synchronous TDM Clock Generation**

In synchronous mode all 32 streams will be driven by a common clock source. When the ZL50110/11/12/14 is acting as a master device, the source can either be the internal DPLL or an external PLL. In both cases, the primary and secondary reference clocks are taken from either two TDM input clocks, or two external clock sources driven to the chip. The input clocks are then divided down where necessary and sent either to the internal DPLL or to the output pins for connection to an external DPLL. The DPLL then provides the common clock and frame pulse required to drive the TDM streams. See ["DPLL Specification" on page 75](#page-74-0) for further details.



**Figure 14 - Synchronous TDM Clock Generation**

When the ZL50110/11/12/14 is acting as a slave device, the common clock and frame pulse signals are taken from an external device providing the TDM master function.

# **5.3.3.2 Asynchronous TDM Clock Generation**

Each stream uses a separate internal DCO to provide an asynchronous TDM clock output. The DCO can be controlled to recover the clock from the original TDM source depending on the timing algorithm used.

#### **5.4 Payload Assembly**

Data traffic received on the TDM Access Interface is sampled in the TDM Interface block, and synchronized to the internal clock. It is then forwarded to the payload assembly process. The ZL50110/11/12/14 Payload Assembler can handle up to 128 active packet streams or "contexts" simultaneously. Packet payloads are assembled in the format shown in [Figure 15 - on page 62.](#page-61-0) This meets the requirements of the IETF CESoPSN standard (RFC 5086). Alternatively, packet payloads are assembled in the format shown in [Figure 17 - on page 64](#page-62-1). This meets the requirements of the IETF SAToP standard (RFC 4553).

The Packet Transmit (PTX) circuit adds Layer 2 and Layer 3 protocol headers. The chosen protocol header combination for addition by the PTX must not exceed 64 bytes. The exception is context 127 (the 128th context), which must not exceed 56 bytes.

Contexts in the TDM to PKT direction are placed in the UPDATE state when they are opened, pending the local clock source generation. If there is no local clock source to generate packets, the context will remain in the UPDATE state and cannot be closed. ZL5011x Design Manual section "13.1 Understanding forceDelete" describes the procedure to close transmit contexts in the UPDATE state.

When the payload has been assembled it is written into the centrally managed memory, and a task message is passed to the Task Manager.

# **5.4.1 Structured Payload Operation**

In structured mode a context may contain any number of 64 kbps channels. These channels need not be contiguous and they may be selected from any input stream.

Channels may be added or deleted dynamically from a context. This feature can be used to optimize bandwidth utilisation. Modifications to the context are synchronised with the start of a new packet.

The fixed header at the start of each packet is added by the Packet Transmit block. This consists of up to 64 bytes, containing the Ethernet header, any upper layer protocol headers, and the two byte context descriptor field (see section below). The header is entirely user programmable, enabling the use of any protocol.

The payload header and size must be chosen so that the overall packet size is not less than 64 bytes, the Ethernet standard minimum packet size. Where this is likely to be the case, the header or data must be padded (as shown in [Figure 15](#page-61-0) and [Figure 17\)](#page-62-1) to ensure the packet is large enough. This padding is added by the ZL50110/11/12/14 for most applications.



# **Figure 15 - ZL50110/11/12/14 Packet Format - Structured Mode**

<span id="page-61-0"></span>In applications where large payloads are being used, the payload size must be chosen such that the overall packet size does not exceed the maximum Ethernet packet size of 1518 bytes (1522 bytes with VLAN tags). [Figure 15](#page-61-0)

shows the packet format for structured TDM data, where the payload is split into frames, and each frame concatenated to form the packet.

## <span id="page-62-0"></span>**5.4.1.1 Structured Payload Order**

Packets are assembled sequentially, with each channel placed into the packet as it arrives at the TDM Access Interface. A fixed order of channels is maintained (see [Figure 16\)](#page-62-2), with channel 0 placed before channel 1, which is placed before channel 2. It is this order that allows the packet to be correctly disassembled at the far end. A context must contain only unique channel numbers. As such a context that contains the same channel from different streams, for example channel 1 from stream 2 and channel 1 from stream 5, would not be permitted.





<span id="page-62-2"></span>Each packet contains one or more frames of TDM data, in sequential order. This groups the selected channels for the first frame, followed by the same set of channels for the subsequent frame, and so on.

# **5.4.2 Unstructured Payload Operation**

In unstructured mode, the payload is not split by defined frames or timeslots, so the packet consists of a continuous stream of data. Each packet contains a programmable number of octets, as shown in [Figure 17](#page-62-1). The number of octets in a packet need not be an integer number of frames. A typical value for N may be 192, as defined in the IETF PWE3 RFC. For example, consider mapping the unstructured data of a 25 timeslot DS0 stream. The data for each T1 frame would normally consist of 193 bits, 192 data bits and 1 framing bit. If the payload consists of 24 octets it will be 1 bit short of a complete frames worth of data, if the payload consists of 25 octets it will be 7 bits over a complete frames worth of data. **NOTE:** No alignment of the octets with the T1 framing structure can be assumed.



<span id="page-62-1"></span>

Note: To change the packet size of a context, first close the context and then re-open the context with a new packet size.

## **5.5 Protocol Engine**

In general, the next processing block for TDM packets is the Protocol Engine. This handles the data-plane requirements of the main higher level protocols (layers 4 and 5) expected to be used in typical applications of the ZL50110/11/12/14 family: UDP, RTP, L2TP, CESoPSN and SAToP. The Protocol Engine can add a header to the datagram containing up to 24 bytes. This header is largely static information, and is programmed directly by the CPU. It may contain a number of dynamic fields, including a length field, checksum, sequence number and a timestamp. The location, and in some cases the length of these fields is also programmable, allowing the various protocols to be placed at variable locations within the header.

### **5.6 Packet Transmission**

Packets ready for transmission are queued to the switch fabric interface by the Queue Manager. Four classes of service are provided, allowing some packet streams to be prioritized over others. On transmission, the Packet Transmit block appends a programmable header, which has been set up in advance by the control processor. Typically this contains the data-link and network layer headers (layers 2 and 3), such as Ethernet, IP (versions 4 and 6) and MPLS.

### **5.7 Packet Reception**

Incoming data traffic on the packet interface is received by the MACs. The well-formed packets are forwarded to a packet classifier to determine the destination. When a packet is successfully classified the destination can be the TDM interface, the LAN interface or the host interface. TDM traffic is then further classified to determine the context it is intended for.

Each TDM interface context has an individual queue, and the TDM re-formatting process re-creates the TDM streams from the incoming packet streams. This queue is used as a jitter buffer, to absorb variation in packet delay across the network. The size of the jitter buffer can be programmed in units of TDM frames (i.e., steps of 125 μs).

There is also a queue to the host interface, allowing a traffic flow to the host CPU for processing. Again the host's DMA controller can be used to retrieve packet data and write it out into the CPU's own memory.

#### **5.8 TDM Formatter**

At the receiving end of the packet network, the original TDM data must be re-constructed from the packets received. This is known as re-formatting, and follows the reverse process from the Payload Assembler. The TDM Formatter plays out the packets in the correct sequence, directing each octet to the selected timeslot on the output TDM interface.

When lost or late packets are detected, the TDM Formatter plays out underrun data for the same number of TDM frames as were included in the missing packet. Underrun data can either be the last value played out on that timeslot, or a pre-programmed value (e.g., 0xFF). If the packet subsequently turns up it is discarded. In this way, the end-to-end latency through the system is maintained at a constant value.

Contexts in the Packet to TDM direction are placed in the UPDATE state when they are opened, pending first packet arrival. If a packet never arrives the context will remain in the UDPATE state. ZL5011x Design Manual section "13.1 Understanding forceDelete" describes the procedure to close receive contexts in the UPDATE state.

# **6.0 Clock Recovery**

One of the main issues with circuit emulation is that the clock used to drive the TDM link is not necessarily linked into the central office reference clock, and hence may be any value within the tolerance defined for that service. The reverse link may also be independently timed, and operating at a slightly different frequency. In the plesiochronous digital hierarchy the difference in clock frequencies between TDM links is compensated for using bit stuffing techniques, allowing the clock to be accurately regenerated at the remote end of the carrier network.

With a packet network, that connection between the ingress and egress frequency is broken, since packets are discontinuous in time. From [Figure 6,](#page-51-0) the TDM service frequency  $f_{\text{service}}$  at the customer premises must be exactly reproduced at the egress of the packet network. The consequence of a long-term mismatch in frequency is that the queue at the egress of the packet network will either fill up or empty, depending on whether the regenerated clock is slower or faster than the original. This will cause loss of data and degradation of the service.

The ZL50110/11/12/14 provides clock recovery function to reproduce the TDM service frequency at the egress of the packet network for structured and unstructured mode. Two schemes are employed, depending on the availability of a common reference clock at each provider edge unit, differential and adaptive.

The adaptive and differential algorithms assume that there are no bit errors in the received packet header sequence number or timestamp fields. If there are bit errors in the sequence number or timestamp fields, especially in the most significant bits, then it is likely to cause a temporary degradation of the recovered clock performance. It is advised to protect packets end-to-end (e.g., by using Ethernet FCS) such that packets with bit errors are discarded and do not impact the recovered clock performance.

The clock recovery itself is performed by software in the host processor, with support from on-chip hardware to gather the required statistics.

#### **6.1 Differential Clock Recovery**

For applications where the wander characteristics of the recovered clock are very important, such as when the emulated circuit must be connected into the plesiochronous digital hierarchy (PDH), the ZL50110/11/12/14 also offers a differential clock recovery technique. This relies on having a common reference clock available at each provider edge point.

The differential algorithm assumes that the common clock is always present. There is no internal holdover capability for the common clock source (e.g. TDM\_CLKiP). If the availability of the common clock can not be guaranteed, then it is recommended to use an external DPLL with holdover capability to provide a clock source at all times. The external DPLL may enter holdover while the common clock is absent to maintain a relatively close frequency to the original common clock.

In a differential technique, the timing of data packet formation is sent relative to the common reference clock. Since the same reference is available at the packet egress point and the packet size is fixed, the original service clock frequency can be recovered. This technique is unaffected by any low frequency components in the packet delay variation. The disadvantage is the requirement for a common reference clock at each end of the packet network, which could either be the central office TDM clock, or provided by a global position system (GPS) receiver.



**Figure 18 - Differential Clock Recovery**

For in-band differential algorithm, the ZL50110/11/12/14 inserts the timestamp after the packet payload is fully assembled. The insertion-time may be in error by up to 8 UI of the nominal service clock (for example 8 \* 488 ns of an E1 interface).This variable error will occur in unstructured mode only, and result in degradation of performance at the remote end, which uses the timestamps to recover a clock frequency. This error is most likely to occur when there are many asynchronous (PDH) clocks that are close in frequency. In this case it is recommended to used the Zarlink proprietary in-band differential.

Also, for in-band differential clock recovery, the frequency must be the same as the common clock frequency.

# **6.2 Adaptive Clock Recovery**

For applications where there is no common reference clock between provider edge units, an adaptive clock recovery technique is provided. The Adaptive clock recovery solution provided in the Zarlink CESoP products is a combination hardware and software. The chip contains a DCO per TDM port in unstructured mode, that enables the recovery of up to 32 independent clocks. The timing algorithm resides in the API and runs out of the host processor. The basic information is transmitted using timestamps. Current CES standards allow for using of timestamps. Timestamps may be implied by the value of the sequence numbers, or it can be formatted as RTP timestamps. When a packet containing TDM data is sent, an RTP timestamp and/or sequence number is placed into the packet header. On arrival at the receiving device, the arrival time is noted in the form of a local timestamp, driven by the output clock of the TDM port it is destined for.

The recovered clock at the egress point of the ZL50110/11/12/14 is based on non-linear filtering of the timestamps that are carried in the CESoP packets. The performance of the clock recovery is greatly improved by applying these non-liner filtering techniques. The adaptive clock recovery performance is dependent on the network configuration and operation, if the loading of the network is constrained, then the wander of the recovered clock will not exceed the specified limits.



**Figure 19 - Adaptive Clock Recovery**

# <span id="page-66-0"></span>**6.3 SYSTEM\_CLK Considerations**

The quality of the 100 MHz SYSTEM\_CLK or the oscillator that drives SYSTEM\_CLK directly impacts the adaptive clock recovery performance. Zarlink has a recommended oscillator and guidelines for the selection of an oscillator. Please refer to ZL5011x Design Manual section "3.6 System Clock Block" before choosing an oscillator.

# **7.0 System Features**

# **7.1 Latency**

The following lists the intrinsic processing latency of the ZL50110/11/12/14, regardless of the number of active channels or contexts.

- TDM to Packet transmission processing latency less than 125 μs
- Packet to TDM transmission processing latency less than 250 μs (unstructured)
- Packet to TDM transmission processing latency less than 250 μs (structured, more than 16 channels in context)
- Packet to TDM transmission processing latency less than 375 μs (structured, 16 or less channels in context)

End-to-end latency may be estimated as the transmit latency + packet network latency + receive latency. The transmit latency is the sum of the transmit processing and the number of frames per packet x 125 μs. The receive latency is the sum of the receive processing and the delay through the jitter buffer which is programmed to compensate for packet network PDV.

The ZL50110/11/12/14 is capable of creating an extremely low latency connection, with end to end delays of less than 0.5 ms, depending on user configuration.

# **7.2 Loopback Modes**

The ZL50110/11/12/14 devices support loopback of the TDM circuits and the circuit emulation packets.

TDM loopback is achieved by first packetizing the TDM circuit as normal via the TDM Interface and Payload Assembly blocks. The packetized data is then routed by the Task Manager back to the same TDM port via the TDM Formatter and TDM Interface.

Loopback of the emulated services is achieved by redirecting classified packets from the Packet Receive blocks, back to the packet network. The Packet Transmit blocks are setup to strip the original header and add a new header directing the packets back to the source.

# **7.3 Host Packet Generation**

The control processor can generate packets directly, allowing it to use the network for out-of-band communications. This can be used for transmission of control data or network setup information, e.g., routing information. The host interface can also be used by a local resource for network transmission of processed data.

The device supports dual address DMA transfers of packets to and from the CPU memory, using the host's own DMA controller. [Table 27](#page-67-0) illustrates the maximum bandwidths achievable by an external DMA master.



#### **Table 27 - DMA Maximum Bandwidths**

<span id="page-67-0"></span>Note 1: Maximum bandwidths are the maximum the ZL50110/11/12/14 devices can transfer under host control, and assumes only minimal packet processing by the host.

Note 2: Combined figures assume the same amount of data is to be transferred each way.

Note 3: DMA with external memory must use single packet mode. Refer to ZL5011x Design Manual for details.

# **7.4 Loss of Service (LOS)**

During normal operation, a situation may arise where a Loss of Service occurs. This may be caused by a disruption in the transmission line due to engineering works or cable disconnection, for example. The locally detected LOS should be transferred across the emulated T1/E1 to the far end. The far end, in turn, should propagate AIS downstream.

The handling of LOS over a CESoP connection is typically performed using (setting/clearing) the L bit in the CESoPSN or SAToP control word of the packet header.

Refer to ZL5011x Design Manual section "3.1.1 Connection to LIU" for details on a variety of different ways that LOS may be handled in an application.

### **7.5 External Memory Requirement**

The ZL50110/11/12/14 family includes a large amount of on-chip memory, such that for most applications, external memory will not be required. However, for certain combinations of header size, packet size and jitter buffer size, there may be a requirement for external memory. Therefore the device allows the connection of up to 8 Mbytes of synchronous ZBT-SRAM.

The following charts show how much memory is required by the ZL50111 (32 T1 streams) and the ZL50110 (8 T1 streams) for a variety of packet sizes (expressed in number of frames of TDM data) and jitter buffer sizes. It is assumed that each packet contains a full Ethernet/MPLS/MPLS/RTP/CESoPSN header.



**Figure 20 - External Memory Requirement for ZL50111**





**Figure 21 - External Memory Requirement for ZL50110**

# **7.6 GIGABIT Ethernet - Recommended Configurations**

**NOTE:** In GMII/TBI mode only 1 GMAC port may be used. The second GMAC port is for redundancy purposes only.

This section outlines connection methods for the ZL50110/11/12/14 in a Gigabit Ethernet environment recommended to ensure optimum performance. Two areas are covered:

- **Central Ethernet Switch**
- Redundant Ethernet Switch

# **7.6.1 Central Ethernet Switch**



**Figure 22 - Gigabit Ethernet Connection - Central Ethernet Switch**

TDM data and control packets are directed to the appropriate ZL50110/11/12/14 device through the Ethernet Switch. There is no limit on the number of ZL50110/11/12/14 devices that can be connected in this configuration.

# **7.6.2 Redundant Ethernet Switch**



**Figure 23 - Gigabit Ethernet Connection - Redundant Ethernet Switch**

The central Ethernet Switch configuration can be extended to include a redundant switch connected to the second ZL50110/11/12/14 GMII port. One port should be used for all the TDM-to-Packet and Packet-to-TDM data with the other port idle. If the current port fails then data must be transferred to the spare port.

# **7.7 Power Up sequence**

To power up the ZL50110/11/12/14 the following procedure must be used:

- The I/O supply should lead the Core supply, or both can be brought up together
- The I/O supply must never exceed the Core supply by more than 2.0VDC
- The Core supply must never exceed the I/O supply by more than 0.5VDC
- The System Reset and the JTAG Reset must remain low until at least 100 us after the 100 MHz system clock has stabilised. Note that if JTAG Reset is not used it must be tied low.

This is illustrated in the diagram shown in [Figure 24](#page-72-0).


**Figure 24 - Powering Up the ZL50110/11/12/14**

# **7.8 JTAG Interface and Board Level Test Features**

The JTAG interface is used to access the boundary scan logic for board level production testing.

## **7.9 External Component Requirements**

#### **7.9.1 Host Processor**

ZL50110/11/12/14 family offers direct connection to PowerQUICC™ II (MPC8260) host processor and associated memory, but can support other processors with appropriate interface logic.

## **7.9.2 Other components**

- TDM Framers and/or Line Interface Units
- Ethernet PHY for each MAC port
- Optional ZBT-SRAM for extended packet memory buffer depth

## **7.10 Miscellaneous Features**

- System clock speed of 100 MHz
- Host clock speed of up to 66 MHz
- Debug option to freeze all internal state machines
- JTAG (IEEE1149) Test Access Port
- 3.3 V I/O Supply rail with 5 V tolerance
- 1.8 V Core Supply rail
- Fully compatible with the MT90880/1/2/3 Zarlink products

# **7.11 Test Modes Operation**

# **7.11.1 Overview**

The ZL50110/11/12/14 family supports the following modes of operation.

# **7.11.1.1 System Normal Mode**

This mode is the device's normal operating mode. Boundary scan testing of the peripheral ring is accessible in this mode via the dedicated JTAG pins. The JTAG interface is compliant with the IEEE Std. 1149.1-2001; Test Access Port and Boundary Scan Architecture.

Each variant has it's own dedicated.bsdl file which fully describes it's boundary scan architecture.

## **7.11.1.2 System Tri-State Mode**

All output and I/O output drivers are tri-stated allowing the device to be isolated when testing or debugging the development board.

# **7.11.2 Test Mode Control**

The System Test Mode is selected using the dedicated device input bus TEST\_MODE[2:0] as follows in [Table 28](#page-73-0).

| <b>System Test Mode</b> | test mode[2:0]      |
|-------------------------|---------------------|
| SYS NORMAL MODE         | 3'b000              |
| SYS TRI STATE MODE      | 3 <sup>th</sup> 011 |

**Table 28 - Test Mode Control**

## <span id="page-73-0"></span>**7.11.3 System Normal Mode**

Selected by TEST\_MODE[2:0] = 3'b000. As the test\_mode[2:0] inputs have internal pull-downs this is the default mode of operation if no external pull-up/downs are connected. The GPIO[15:0] bus is captured on the rising edge of the external reset to provide internal bootstrap options. After the internal reset has been de-asserted the GPIO pins may be configured by the ADM module as either inputs or outputs.

## **7.11.4 System Tri-state Mode**

Selected by TEST\_MODE $[2:0] = 3'$ b011. All device output and I/O output drivers are tri-stated.

# **8.0 DPLL Specification**

The ZL50110/11/12/14 family incorporates an internal DPLL that meets Telcordia GR-1244-CORE Stratum 4/4E requirements, assuming an appropriate clock oscillator is connected to the system clock pin. It will meet the jitter/wander tolerance, jitter/wander transfer, intrinsic jitter/wander, frequency accuracy, capture range, phase change slope, holdover frequency and MTIE requirements for these specifications. In structured mode with the ZL50110/11/12/14 device operating as a master the DPLL is used to provide clock and frame reference signals to the internal and external TDM infrastructure. In structured mode, with the ZL50110/11/12/14 device operating as a slave, the DPLL is not used. All TDM clock generation is performed externally and the input streams are synchronised to the system clock by the TDM interface. The DPLL is not required in unstructured mode (hence it is not available) because the TDM clocks and frame signals are generated by internal DCO's assigned to each individual stream.

## **8.1 Modes of Operation**

It can be set into one of four operating modes: Locking mode, Holdover mode, Freerun mode and Powerdown mode.

## **8.1.1 Locking Mode (normal operation)**

The DPLL accepts a reference signal from either a primary or secondary source, providing redundancy in the event of a failure. These references should have the same nominal frequencies but do not need to be identical as long as their frequency offsets meet the appropriate Stratum requirements. Each source is selected from any one of the available TDM input stream clocks (up to 32 on the ZL50111 variant), or from the external TDM\_CLKiP (primary) or TDM\_CLKiS (secondary) input pins, as illustrated in [Figure 14 - on page 61](#page-60-0). It is possible to supply a range of input frequencies as the DPLL reference source, depicted in [Table 29.](#page-74-0) The PRD register Value is the number (in hexadecimal) that must be programmed into the PRD register within the DPLL to obtain the divided down frequency at PLL\_PRI or PLL\_SEC.



#### **Table 29 - DPLL Input Reference Frequencies**

<span id="page-74-0"></span>Note 1: A PRD/SRD value of 0 will suppress the clock, and prevent it from reaching the DPLL.

Note 2: UI means Unit Interval - in this case periods of the time signal. So ±1UI on a 64 kHz signal means ±15.625 us, the period of the reference frequency. Similarly ±1023UI on a 4.096 MHz signal means ±250 µs.

Note 3: This input frequency is supported with the use of an external divide by 2.

The maximum lock-in range can be programmed up to ±372 ppm regardless of the input frequency. The DPLL will fail to lock if the source input frequency is absent, if it is not of approximately the correct frequency or if it is too jittery. See [Section 8.7](#page-77-0) for further details. The Application Program Interface (API) software that accompanies the ZL50110/11/12/14 family can be used to automatically set up the DPLL for the appropriate standard requirement.

The DPLL lock-in range can be programmed using the Lock Range register (see ZL50110/11/12/14 Programmers Model document) in order to extend or reduce the capture envelope. The DPLL provides bit-error-free reference switching, meeting the specification limits in the Telcordia GR-1244-CORE standard. If Stratum 4/4E accuracy is not required, it is possible to use a more relaxed system clock tolerance.

The DPLL output consists of three signals; a common clock (comclk), a double-rate common clock (comclkx2), and a frame reference (8 kHz). These are used to time the internal TDM Interface, and hence the corresponding TDM infrastructure attached to the interface. The output clock options are either 2.048 Mbps (comclkx2 at 4.096 Mbps) or 8.192 Mbps (comclkx2 at 16.384 Mbps), determined by setup in the DPLL control register. The frame pulse is programmable for polarity and width.

## **8.1.2 Holdover Mode**

In the event of a reference failure resulting in an absence of both the primary and secondary source, the DPLL automatically reverts to Holdover mode. The last valid frequency value recorded before failure can be maintained within the Stratum 3 limits of  $\pm 0.05$  ppm. The hold value is wholly dependent on the drift and temperature performance of the system clock. For example, a ±32 ppm oscillator may have a temperature coefficient of  $\pm 0.1$  ppm/°C. Thus a 10°C ambient change since the DPLL was last in the Locking mode will change the holdover frequency by an additional ±1 ppm, which is much greater than the ±0.05 ppm Stratum 3 specification. If the strict target of Stratum 3 holdover accuracy is not required, a less restrictive oscillator can be used for the system clock.

Holdover mode is typically used for a short period of time until network synchronisation is re-established.

#### **8.1.3 Freerun Mode**

In freerun mode the DPLL is programmed with a centre frequency, and can output that frequency within the Stratum 3 limits of ±4.6 ppm. To achieve this the 100 MHz system clock must have an absolute frequency accuracy of ±4.6 ppm. The centre frequency is programmed as a fraction of the system clock frequency.

#### **8.1.4 Powerdown Mode**

It is possible to "power down" the DPLL when it is not in use. For example, an unstructured TDM system, or use of an external DPLL would mean the internal DPLL could be switched off, saving power. The internal registers can still be accessed while the DPLL is powered down.

#### **8.2 Reference Monitor Circuit**

There are two identical reference monitor circuits, one for the primary and one for the secondary source. Each circuit will continually monitor its reference, and report the references validity. The validity criteria depends on the frequency programmed for the reference. A reference must meet all the following criteria to maintain validity:

- The "period in specified range" check is performed regardless of the programmed frequency. Each period must be within a range, which is programmable for the application. Refer to the ZL50110/11/12/14 programmers model for details.
- If the programmed frequency is 1.544 MHz or 2.048 MHz, the "n periods in specified range" check will be performed. The time taken for n cycles must be within a programmed range, typically with n at 64, the time taken for consecutive cycles must be between 62 and 66 periods of the programmed frequency.

The fail flags are independent of the preferred option for primary or secondary operation, will be asserted in the event of an invalid signal regardless of mode.

#### **8.3 Locking Mode Reference Switching**

When the reference source the DPLL is currently locking to becomes invalid, the DPLL's response depends on which one of the failure detect modes has been chosen: autodetect, forced primary, or forced secondary. One of these failure detect modes must be chosen via the FDM1:0 bits of the DOM register. After a device reset via the SYSTEM\_RESET pin, the autodetect mode is selected.

In autodetect mode (automatic reference switching) if both references are valid the DPLL will synchronise to the preferred reference. If the preferred reference becomes unreliable, the DPLL continues driving its output clock in a stable holdover state until it makes a switch to the backup reference. If the preferred reference recovers, the DPLL makes a switch back to the preferred reference. If necessary, the switch back can be prevented by changing the preferred reference using the REFSEL bit in the DOM register, after the switch to the backup reference has occurred.

If both references are unreliable, the DPLL will drive its output clock using the stable holdover values until one of the references becomes valid.

In forced primary mode, the DPLL will synchronise to the primary reference only. The DPLL will not switch to the secondary reference under any circumstances including the loss of the primary reference. In this condition, the DPLL remains in holdover mode until the primary reference recovers. Similarly in forced secondary mode, the DPLL will synchronise to the secondary reference only, and will not switch to the primary reference. Again, a failure of the secondary reference will cause the DPLL to enter holdover mode, until such time as the secondary reference recovers. The choice of preferred reference has no effect in these modes.

When a conventional PLL is locked to its reference, there is no phase difference between the input reference and the PLL output. For the DPLL, the input references can have any phase relationship between them. During a reference switch, if the DPLL output follows the phase of the new reference, a large phase jump could occur. The phase jump would be transferred to the TDM outputs. The DPLL's MTIE (Maximum Time Interval Error) feature preserves the continuity of the DPLL output so that it appears no reference switch had occurred. The MTIE circuit is not perfect however, and a small Time Interval Error is still incurred per reference switch. To align the DPLL output clock to the nearest edge of the selected input reference, the MTIE reset bit (MRST bit in the DOM register) can be used.

Unlike some designs, switching between references which are at different nominal frequencies do not require intervention such as a system reset.

#### **8.4 Locking Range**

The locking range is the input frequency range over which the DPLL must be able to pull into synchronization and to maintain the synchronization. The locking range is programmable up to ±372 ppm.

Note that the locking range relates to the system clock frequency. If the external oscillator has a tolerance of -100 ppm, and the locking range is programmed to ±200 ppm, the actual locking range is the programmed value shifted by the system clock tolerance to become -300 ppm to +100 ppm.

#### **8.5 Locking Time**

The Locking Time is the time it takes the synchroniser to phase lock to the input signal. Phase lock occurs when the input and output signals are not changing in phase with respect to each other (not including jitter).

Locking time is very difficult to determine because it is affected by many factors including:

- initial input to output phase difference
- initial input to output frequency difference
- DPLL Loop Filter
- DPLL Limiter (phase slope)

Although a short phase lock time is desirable, it is not always achievable due to other synchroniser requirements. For instance, better jitter transfer performance is obtained with a lower frequency loop filter which increases locking time; and a better (smaller) phase slope performance will increase locking time. Additionally, the locking time is dependent on the p\_shift value.

The DPLL Loop Filter and Limiter have been optimised to meet the Telcordia GR-1244-CORE jitter transfer and phase alignment speed requirements. The phase lock time is guaranteed to be no greater than 30 seconds when using the recommended Stratum 3 and Stratum 4/4E register settings.

## **8.6 Lock Status**

The DPLL has a Lock Status Indicator and a corresponding Lock Change Interrupt. The response of the Lock Status Indicator is a function of the programmed Lock Detect Interval (LDI) and Lock Detect Threshold (LDT) values in the dpll\_Idetect register. The LDT register can be programmed to set the jitter tolerance level of the Lock Status Indicator. To determine if the DPLL has achieved lock the Lock Status Indicator must be high for a period of at least 30 seconds. When the DPLL loses lock the Lock Status Indicator will go low after LDI x 125 μs.

# <span id="page-77-0"></span>**8.7 Jitter**

The DPLL is designed to withstand, and improve inherent jitter in the TDM clock domain.

## **8.7.1 Acceptance of Input Wander**

For T1(1.544 MHz), E1(2.048 MHz) and J2(6.312 MHz) input frequencies, the DPLL will accept a wander of up to ±1023UI<sub>pp</sub> at 0.1 Hz to conform with the relevant specifications. For the 8 kHz (frame rate) and 64 kHz (the divided down output for T3/E3) input frequencies, the wander acceptance is limited to  $\pm 1$  UI (0.1 Hz). This principle is illustrated in [Table 29](#page-74-0).

## **8.7.2 Intrinsic Jitter**

Intrinsic jitter is the jitter produced by a synchronizer and measured at its output. It is measured by applying a jitter free reference signal to the input of the device, and measuring its output jitter. Intrinsic jitter may also be measured when the device is in a non synchronizing mode such as free running or holdover, by measuring the output jitter of the device. Intrinsic jitter is usually measured with various band-limiting filters, depending on the applicable standards.

The intrinsic jitter in the DPLL is reduced to less than 1 ns p-p<sup>1</sup> by an internal Tapped Delay Line (TDL).

## **8.7.3 Jitter Tolerance**

Jitter tolerance is a measure of the ability of a PLL to operate properly without cycle slips (i.e. remain in lock and/or regain lock in the presence of large jitter magnitudes at various jitter frequencies) when jitter is applied to its reference. The applied jitter magnitude and the jitter frequency depends on the applicable standards.

The DPLL's jitter tolerance can be programmed to meet Telcordia GR-1244-CORE DS1 reference input jitter tolerance requirements.

## **8.7.4 Jitter Transfer**

Jitter transfer or jitter attenuation refers to the magnitude of jitter at the output of a device for a given amount of jitter at the input of the device. Input jitter is applied at various amplitudes and frequencies, and output jitter is measured with various filters depending on the applicable standards.

<sup>1.</sup> There are 2 exceptions to this. a) When reference is 8 kHz, and reference frequency offset relative to the master is small, jitter up to 1 master clock period is possible, i.e. 10 ns p-p. b) In holdover mode, if a huge amount of jitter had been present prior to entering holdover, then an additional 2 ns p-p is possible.

Since intrinsic jitter is always present, jitter attenuation will appear to be lower for small input jitter signals than larger ones. Consequently, accurate jitter transfer function measurements are usually made with large input jitter signals (e.g., 75% of the specified maximum jitter tolerance).

The internal DPLL is a first order type 2 component, so a frequency offset doesn't result in a phase offset. Stratum 3 requires a -3 dB frequency of less than 3 Hz. The nature of the filter results in some peaking, resulting in a -3 dB frequency of 1.9 Hz and a 0.08 dB peak with a system clock frequency of 100 MHz assuming a p\_shift value of 2. The transfer function is illustrated in [Figure 25](#page-78-0) and in more detail in [Figure 26](#page-79-0). Increasing the p\_shift value increases the speed the DPLL will lock to the required frequency and reduces the peak, but also reduces the tolerance to jitter - so the p\_shift value must be programmed correctly to meet Stratum 3 or Stratum 4/4E jitter transfer characteristics. This is done automatically in the API.

## **8.8 Maximum Time Interval Error (MTIE)**

In order to meet several standards requirements, the phase shift of the DPLL output must be controlled. A potential phase shift occurs every time the DPLL is re-arranged by changing reference source signal, or the mode. In order to meet the requirements of Stratum 3, the DPLL will shift phase by no more than 20 ns per re-arrangement.

Additionally the speed at which the change occurs is also critical. A large step change in output frequency is undesirable. The rate of change is programmable using the skew register, up to a maximum of 15.4 ns / 125 us (124 ppm).



<span id="page-78-0"></span>**Figure 25 - Jitter Transfer Function**



**Figure 26 - Jitter Transfer Function - Detail**

# <span id="page-79-0"></span>**9.0 Memory Map and Register Definitions**

All memory map and register definitions are included in the ZL50110/11/12/14 Programmers Model document.

# **10.0 DC Characteristics**

#### **Absolute Maximum Ratings\***



\* Exceeding these figures may cause permanent damage. Functional operation under these conditions is not guaranteed. Voltage measurements are with respect to ground  $(V_{SS})$  unless otherwise stated.

\* The core and PLL supply voltages must never be allowed to exceed the I/O supply voltage by more than 0.5 V during power-up. Failure to<br>observe this rule could lead to a high-current latch-up state, possibly leading to ch



#### **Recommended Operating Conditions**

Typical figures are at 25°C and are for design aid only, they are not guaranteed and not subject to production testing. Voltage measurements are with respect to ground  $(V_{SS})$  unless otherwise stated.



**DC Electrical Characteristics - Typical characteristics are at 1.8 V core, 3.3 V I/O, 25**°**C and typical processing. The min. and max. values are defined over all process conditions, from -40 to 125**°**C junction temperature, core voltage 1.65 to 1.95 V and I/O voltage 3.0 and 3.6 V unless otherwise stated.**

Note 1: The IO and Core supply current worst case figures apply to different scenarios, e.g., internal or external memory and can not<br>5. simply be summed for a total figure. For a clearer indication of power consumption, p

Note 2: Worst case assumes the maximum number of active contexts and channels, i.e., 128 contexts/1024 channels. Figures are for<br>the ZL50111. For an indication of power consumption by the ZL50110 and ZL50114, please refer

#### **Input Levels**



#### **Output Levels**



# **11.0 AC Characteristics**

# **11.1 TDM Interface Timing - ST-BUS**

The TDM Bus either operates in Slave mode, where the TDM clocks for each stream are provided by the device sourcing the data, or Master mode, where the TDM clocks are generated from the ZL50110/11/12/14.

## **11.1.1 ST-BUS Slave Clock Mode**





In synchronous mode the clock must be within the locking range of the DPLL to function correctly ( $\pm$  245 ppm). In asynchronous mode, the clock may be any frequency.



**Figure 27 - TDM ST-BUS Slave Mode Timing at 8.192 Mbps**



**Figure 28 - TDM ST-BUS Slave Mode Timing at 2.048 Mbps**

## **11.1.2 ST-BUS Master Clock Mode**



**Table 30 - TDM ST-BUS Master Timing Specification**



**Figure 29 - TDM Bus Master Mode Timing at 8.192 Mbps**



**Figure 30 - TDM Bus Master Mode Timing at 2.048 Mbps**

## **11.2 TDM Interface Timing - H.110 Mode**

These parameters are based on the H.110 Specification from the Enterprise Computer Telephony Forum (ECTF) 1997.



#### **Table 31 - TDM H.110 Timing Specification**

Note 1: TDM\_C8 and TDM\_FRAME signals are required to meet the same timing standards and so are not defined independently.

Note 2: TDM\_C8 corresponds to pin TDM\_CLKi.

Note 3:  $t_{DOZ}$  and  $t_{ZDO}$  apply at every time-slot boundary.

Note 4: Refer to H.110 Standard from Enterprise Computer Telephony Forum (ECTF) for the source of these numbers.

Note 5: The TDM\_FRAME signal is centred on the rising edge of TDM\_C8. All timing measurements are based on this rising edge point; TDM\_FRAME corresponds to pin TDM\_F0i.

Note 6: Phase correction (Φ) results from DPLL timing corrections.



**Figure 31 - H.110 Timing Diagram**

# **11.3 TDM Interface Timing - H-MVIP**

These parameters are based on the Multi-Vendor Integration Protocol (MVIP) specification for an H-MVIP Bus, Release 1.1a (1997).

Positive transitions of TDM\_C2 are synchronous with the falling edges of TDM\_C4 and TDM\_C16. The signals TDM\_C2, TDM\_C4 and TDM\_C16 correspond with pins TDM\_CLKi. The signals TDM\_F0 correspond with pins TDM\_F0i. The signals TDM\_HDS correspond with pins TDM\_STi and TDM\_STo.



**Table 32 - TDM H-MVIP Timing Specification**

| <b>Parameter</b>    | Symbol         | Min. | Typ.                     | Max. | <b>Units</b> | <b>Notes</b> |
|---------------------|----------------|------|--------------------------|------|--------------|--------------|
| TDM_HDS Input Setup | ι <sub>S</sub> | 30   | $\overline{\phantom{a}}$ | ٠    | ns           |              |
| TDM HDS Input Hold  | ιн             | 30   | $\overline{\phantom{0}}$ |      | ns           |              |
| TDM F0 width        | ≀⊧w            | 200  | 244                      | 300  | ns           |              |
| TDM F0 setup        | եՏ             | 50   | $\overline{\phantom{0}}$ | 150  | ns           |              |
| TDM_F0 hold         | ┖╒⊣            | 50   |                          | 150  | ns           |              |

**Table 32 - TDM H-MVIP Timing Specification (continued)**



**Figure 32 - TDM - H-MVIP Timing Diagram for 16 MHz Clock (8.192 Mbps)**

# **11.4 TDM LIU Interface Timing**

The TDM Interface can be used to directly drive into a Line Interface Unit (LIU). The interface can work in this mode with E1, DS1, J2, E3 and DS3. The frame pulse is not present, just data and clock is transmitted and received. Table 30 shows timing for DS3, which would be the most stringent requirement.



**Table 33 - TDM - LIU Structured Transmission/Reception**



#### **Figure 33 - TDM-LIU Structured Transmission/Reception**

# **11.5 PAC Interface Timing**



**Table 34 - PAC Timing Specification**

# **11.6 Packet Interface Timing**

Data for the MII/GMII/TBI packet switching is based on Specification IEEE Std. 802.3 - 2000.

# **11.6.1 MII Transmit Timing**



#### **Table 35 - MII Transmit Timing - 100 Mbps**



**Table 35 - MII Transmit Timing - 100 Mbps**



**Figure 34 - MII Transmit Timing Diagram**

# **11.6.2 MII Receive Timing**

| <b>Parameter</b>                             |                             |                          | 100 Mbps                 |                          |              |              |
|----------------------------------------------|-----------------------------|--------------------------|--------------------------|--------------------------|--------------|--------------|
|                                              | Symbol                      | Min.                     | Typ.                     | Max.                     | <b>Units</b> | <b>Notes</b> |
| <b>RXCLK</b> period                          | $t_{\rm CC}$                | -                        | 40                       | $\overline{\phantom{a}}$ | ns           |              |
| RXCLK high wide time                         | $t_{CH}$                    | 14                       | 20                       | 26                       | ns           |              |
| RXCLK low wide time                          | $t_{CL}$                    | 14                       | 20                       | 26                       | ns           |              |
| <b>RXCLK</b> rise time                       | $t_{CR}$                    | $\overline{\phantom{a}}$ | $\overline{\phantom{a}}$ | 5                        | ns           |              |
| <b>RXCLK</b> fall time                       | $t_{\text{CF}}$             | -                        | $\overline{\phantom{0}}$ | 5                        | ns           |              |
| RXD[3:0] setup time (RXCLK<br>rising edge)   | $t_{DS}$                    | 10                       | ٠                        | ٠                        | ns           |              |
| RXD[3:0] hold time (RXCLK<br>rising edge)    | $t_{DH}$                    | 5                        |                          |                          | ns           |              |
| RXDV input setup time<br>(RXCLK rising edge) | t <sub>DVS</sub>            | 10                       |                          |                          | ns           |              |
| RXDV input hold time (RXCLK)<br>rising edge) | <sup>t</sup> <sub>DVH</sub> | 5                        | ۰                        |                          | ns           |              |
| RXER input setup time (RXCL<br>edge)         | $t_{ERS}$                   | 10                       |                          |                          | ns           |              |
| RXER input hold time (RXCLK)<br>rising edge) | $t_{\sf ERH}$               | 5                        | ۰                        |                          | ns           |              |

**Table 36 - MII Receive Timing - 100 Mbps**



**Figure 35 - MII Receive Timing Diagram**

# **11.6.3 GMII Transmit Timing**

| <b>Parameter</b>                           |                  |      | <b>1000 Mbps</b>         |      | <b>Notes</b> |                |
|--------------------------------------------|------------------|------|--------------------------|------|--------------|----------------|
|                                            | Symbol           | Min. | Typ.                     | Max. | <b>Units</b> |                |
| <b>GTXCLK</b> period                       | $t_{\rm GC}$     | 7.5  |                          | 8.5  | ns           |                |
| <b>GTXCLK</b> high time                    | t <sub>GCH</sub> | 2.5  |                          |      | ns           |                |
| <b>GTXCLK</b> low time                     | <sup>I</sup> GCL | 2.5  | $\overline{\phantom{a}}$ |      | ns           |                |
| <b>GTXCLK</b> rise time                    | t <sub>GCR</sub> |      |                          |      | ns           |                |
| <b>GTXCLK</b> fall time                    | $t_{GCF}$        |      |                          |      | ns           |                |
| GTXCLK rise to TXD[7:0]<br>active delay    | t <sub>DV</sub>  | 1.5  | ۳                        | 6    | ns           | $Load = 25 pF$ |
| GTXCLK rise to TXEN active<br>delay        | $t_{EV}$         | 2    |                          | 6    | ns           | Load = $25$ pF |
| <b>GTXCLK</b> rise to TXER active<br>delay | $t_{ER}$         |      |                          | 6    | ns           | $Load = 25 pF$ |

**Table 37 - GMII Transmit Timing - 1000 Mbps**



**Figure 36 - GMII Transmit Timing Diagram**

# **11.6.4 GMII Receive Timing**

|                                            |                  |                          | <b>1000 Mbps</b>         |                          |              |              |
|--------------------------------------------|------------------|--------------------------|--------------------------|--------------------------|--------------|--------------|
| <b>Parameter</b>                           | Symbol           | Min.                     | Typ.                     | Max.                     | <b>Units</b> | <b>Notes</b> |
| <b>RXCLK</b> period                        | $t_{\rm CC}$     | 7.5                      |                          | 8.5                      | ns           |              |
| RXCLK high wide time                       | $t_{CH}$         | 2.5                      | ۰                        |                          | ns           |              |
| RXCLK low wide time                        | $t_{CL}$         | 2.5                      | $\overline{\phantom{a}}$ | $\overline{\phantom{a}}$ | ns           |              |
| <b>RXCLK</b> rise time                     | $t_{CR}$         | $\overline{\phantom{a}}$ | $\overline{\phantom{0}}$ |                          | ns           |              |
| <b>RXCLK</b> fall time                     | $t_{\text{CF}}$  | $\overline{\phantom{a}}$ |                          |                          | ns           |              |
| RXD[7:0] setup time (RXCLK<br>rising edge) | t <sub>DS</sub>  | 2                        | $\overline{\phantom{0}}$ |                          | ns           |              |
| RXD[7:0] hold time (RXCLK<br>rising edge)  | $t_{DH}$         | 1                        |                          |                          | ns           |              |
| RXDV setup time (RXCLK<br>rising edge)     | t <sub>DVS</sub> | 2                        |                          |                          | ns           |              |
| RXDV hold time (RXCLK<br>rising edge)      | $t_{\text{DVH}}$ | 1                        |                          |                          | ns           |              |
| RXER setup time (RXCLK<br>rising edge)     | <sup>t</sup> ERS | $\overline{c}$           |                          |                          | ns           |              |
| RXER hold time (RXCLK)<br>rising edge)     | <sup>t</sup> ERH | 1                        |                          |                          | ns           |              |

**Table 38 - GMII Receive Timing - 1000 Mbps**



**Figure 37 - GMII Receive Timing Diagram**

## **11.6.5 TBI Interface Timing**



#### **Table 39 - TBI Timing - 1000 Mbps**

Note1: These measurements were obtained through simulation and lab measurement using a 10pF load. See ZL5011x Design Manual section "7.1.3.1 TBI Interface Timing" for proper operation when using the TBI interface.



**Figure 38 - TBI Transmit Timing Diagram**



**Figure 39 - TBI Receive Timing Diagram**

# **11.6.6 Management Interface Timing**

The management interface is common for all inputs and consists of a serial data I/O line and a clock line.



#### **Table 40 - MAC Management Timing Specification**

Note 1: Refer to Clause 22 in IEEE802.3 (2000) Standard for input/output signal timing characteristics.

Note 2: Refer to Clause 22C.4 in IEEE802.3 (2000) Standard for output load description of MDIO.



**Figure 40 - Management Interface Timing for Ethernet Port - Read**



**Figure 41 - Management Interface Timing for Ethernet Port - Write**

#### **11.7 External Memory Interface Timing**

The timings for the External Memory Interface are based on the requirements of a ZBT-SRAM device, with the system clock speed at 100 MHz.



#### **Table 41 - External Memory Timing**

Note 1: Must be capable of driving TWO separate RAM loads simultaneously.



#### **Figure 42 - External RAM Read and Write Timing**

# **11.8 CPU Interface Timing**

| <b>Parameter</b>                                 | <b>Symbol</b>    | Min.                    | Typ.   | Max.                    | <b>Units</b> | <b>Notes</b> |
|--------------------------------------------------|------------------|-------------------------|--------|-------------------------|--------------|--------------|
| CPU CLK Period                                   | $t_{\rm CC}$     |                         | 15.152 |                         | ns           |              |
| CPU CLK High Time                                | $t_{CCH}$        | 6                       |        |                         | ns           |              |
| CPU CLK Low Time                                 | $t_{CCL}$        | 6                       |        |                         | ns           |              |
| CPU CLK Rise Time                                | $t_{\rm CCR}$    |                         |        | $\overline{4}$          | ns           |              |
| CPU CLK Fall Time                                | $t_{\text{CCF}}$ |                         |        | $\overline{\mathbf{4}}$ | ns           |              |
| CPU ADDR[23:2] Setup Time                        | t <sub>CAS</sub> | 4                       |        |                         | ns           |              |
| CPU ADDR[23:2] Hold Time                         | $t_{CAH}$        | $\overline{2}$          |        |                         | ns           |              |
| CPU DATA[31:0] Setup Time                        | $t_{CDS}$        | $\overline{4}$          |        |                         | ns           |              |
| CPU DATA[31:0] Hold Time                         | $t_{CDH}$        | $\overline{2}$          |        |                         | ns           |              |
| CPU CS Setup Time                                | t <sub>CSS</sub> | $\overline{\mathbf{4}}$ |        |                         | ns           |              |
| CPU CS Hold Time                                 | $t_{\text{CSH}}$ | $\overline{2}$          |        |                         | ns           |              |
| CPU WE/CPU_OE Setup Time                         | t <sub>CES</sub> | 5                       |        |                         | ns           |              |
| CPU WE/CPU OE Hold Time                          | $t_{\text{CEH}}$ | $\overline{2}$          |        |                         | ns           |              |
| CPU TS ALE Setup Time                            | $t_{\text{CTS}}$ | $\overline{4}$          |        |                         | ns           |              |
| CPU TS ALE Hold Time                             | $t_{\text{CTH}}$ | $\overline{c}$          |        |                         | ns           |              |
| CPU_SDACK1/CPU_SDACK2<br>Setup Time              | t <sub>CKS</sub> | $\overline{2}$          |        |                         | ns           |              |
| CPU SDACK1/CPU_SDACK2<br><b>Hold Time</b>        | $t_{CKH}$        | $\overline{2}$          |        |                         | ns           | Note 1       |
| CPU TA Output Valid Delay                        | $t_{\text{CTV}}$ | $\overline{2}$          |        | 11.3                    | ns           | Note 1, 2    |
| CPU DREQ0/CPU DREQ1<br>Output Valid Delay        | $t_{\text{CWV}}$ | $\overline{2}$          |        | 6                       | ns           | Note 1       |
| CPU IREQ0/CPU_IREQ1 Output<br><b>Valid Delay</b> | $t_{CRV}$        | $\overline{2}$          |        | 6                       | ns           | Note 1       |
| CPU DATA[31:0] Output Valid<br>Delay             | $t_{CDV}$        | $\overline{2}$          |        | $\overline{7}$          | ns           | Note 1       |
| CPU CS to Output Data Valid                      | $t_{SDV}$        | 3.2                     |        | 10.4                    | ns           |              |
| CPU OE to Output Data Valid                      | topy             | 3.3                     |        | 10.4                    | ns           |              |
| CPU CLK(falling) to CPU TA<br>Valid              | $t_{\text{OTV}}$ | 3.2                     |        | 9.5                     | ns           |              |

**Table 42 - CPU Timing Specification**

Note 1: Load = 50 pF maximum

Note 2: The maximum value of t<sub>CTV</sub> may cause setup violations if directly connected to the MPC8260. See [Section 13.2](#page-104-0) for details of<br>how to accommodate this during board design.

The actual point where read/write data is transferred occurs at the positive clock edge following the assertion of CPU\_TA, not at the positive clock edge during the assertion of CPU\_TA.

The  $\overline{\text{CPU\_TA}}$  maximum assertion time is 4 μs.







**Figure 44 - CPU Write - MPC8260**







#### <span id="page-98-0"></span>**Figure 46 - CPU DMA Write - MPC8260**

#### **11.9 System Function Port**



#### **Table 43 - System Clock Timing**

- Note 1: The system clock frequency stability affects the holdover-operating mode of the DPLL. Holdover Mode is typically used for a short duration while network synchronisation is temporarily disrupted. Drift on the syste
- Note 2: The system clock frequency affects the operation of the DPLL in free-run mode. In this mode, the DPLL provides timing and<br>synchronisation signals which are based on the frequency of the accuracy of the master clock equals 8.192 MHz ± SYSTEM\_CLK accuracy ± 0.005 ppm).
- Note 3: The absolute SYSTEM\_CLK accuracy must be controlled to ± 30 ppm in synchronous master mode to enable the internal DPLL to function correctly.
- Note 4: In asynchronous mode and in synchronous slave mode the DPLL is not used. Therefore the tolerance on SYSTEM\_CLK may be relaxed slightly.
- Note 5: The quality of SYSTEM\_CLK, or the oscillator that drives SYSTEM\_CLK directly impacts the adaptive clock recovery performance. See [Section 6.3.](#page-66-0)

# **11.10 JTAG Interface Timing**



## **Table 44 - JTAG Interface Timing**

Note 1: JTAG\_TRST is an asynchronous signal. The setup time is for test purposes only.

Note 2: Non Test (other than JTAG\_TDI and JTAG\_TMS) signal input timing with respect to JTAG\_CLK.

Note 3: Non Test (other than JTAG\_TDO) signal output with respect to JTAG\_CLK.





**Figure 47 - JTAG Signal Timing**



**Figure 48 - JTAG Clock and Reset Timing**

# <span id="page-102-0"></span>**12.0 Power Characteristics**

The following graph in [Figure 49](#page-102-1) illustrates typical power consumption figures for the ZL50110/11/12/14 family. Typical characteristics are at 1.8 V core, 3.3 V I/O, 25°C and typical processing. Power is plotted against the number of active contexts, which is the dominant factor for power consumption.



<span id="page-102-1"></span>**Figure 49 - ZL50110/11**/**12/14 Power Consumption Plot**

# **13.0 Design and Layout Guidelines**

This guide will provide information and guidance for PCB layouts when using the ZL50110/11/12/14. Specific areas of guidance are:

- High Speed Clock and Data, Outputs and Inputs
- CPU\_TA Output

# **13.1 High Speed Clock & Data Interfaces**

On the ZL50110/11/12/14 series of devices there are four high-speed data interfaces that need consideration when laying out a PCB to ensure correct termination of traces and the reduction of crosstalk noise. The interfaces being:

- External Memory Interface
- GMAC Interfaces
- TDM Interface
- CPU Interface

It is recommended that the outputs are suitably terminated using a series termination through a resistor as close to the output pin as possible. The purpose of the series termination resistor is to reduce reflections on the line. The value of the series termination and the length of trace the output can drive will depend on the driver output impedance, the characteristic impedance of the PCB trace (recommend 50 ohm), the distributed trace capacitance and the load capacitance. As a general rule of thumb, if the trace length is less than 1/6th of the equivalent length of the rise and fall times, then a series termination may not be required.

the equivalent length of rise time = rise time (ps) / delay (ps/mm)

For example:

Typical FR4 board delay  $= 6.8$  ps/mm Typical rise/fall time for a  $ZL50110/11/12/14$  output = 2.5 ns

critical track length =  $(1/6)$  x  $(2500/6.8)$  = 61 mm

Therefore tracks longer than 61 mm will require termination.

As a signal travels along a trace it creates a magnetic field, which induces noise voltages in adjacent traces, this is crosstalk. If the crosstalk is of sufficiently strong amplitude, false data can be induced in the trace and therefore it should be minimized in the layout. The voltage that the external fields cause is proportional to the strength of the field and the length of the trace exposed to the field. Therefore to minimize the effect of crosstalk some basic guidelines should be followed.

First, increase separation of sensitive signals, a rough rule of thumb is that doubling the separation reduces the coupling by a factor of four. Alternatively, shield the victim traces from the aggressor by either routing on another layer separated by a power plane (in a correctly decoupled design the power planes have the same AC potential) or by placing guard traces between the signals usually held ground potential.

Particular effort should be made to minimize crosstalk from ZL50110/11/12/14 outputs and ensuring fast rise time to these inputs.

In Summary:

- Place series termination resistors as close to the pins as possible
- Minimize output capacitance
- Keep common interface traces close to the same length to avoid skew
- Protect input clocks and signals from crosstalk

#### **13.1.1 External Memory Interface - special considerations during layout**

The timing of address, data and control are all related to the system clock which is also used by the external SSRAM to clock these signals. Therefore the propagation delay of the clock to the ZL50110/11/12/14 and the SSRAM must be matched to within 250 ps, worst case conditions. Trace lengths of theses signals must also be minimized (<100 mm) and matched to ensure correct operation under all conditions.

#### **13.1.2 GMAC Interface - special considerations during layout**

The GMII interface passes data to and from the ZL50110/11/12/14 with their related transmit and receive clocks. It is therefore recommended that the trace lengths for transmit related signals and their clock and the receive related signals and their clock are kept to the same length. By doing this the skew between individual signals and their related clock will be minimized.

#### **13.1.3 TDM Interface - special considerations during layout**

Although the data rate of this interface is low the outputs edge speeds share the characteristics of the higher data rate outputs and therefore must be treated with the same care extended to the other interfaces with particular reference to the lower stream numbers which support the higher data rates. The TDM interface has numerous clocking schemes and as a result of this the input clock traces to the ZL50110/11/12/14 devices should be treated with care.

#### **13.1.4 Summary**

Particular effort should be made to minimize crosstalk from ZL50110/11/12/14 outputs and ensuring fast rise time to these inputs.

In Summary:

- Place series termination resistors as close to the pins as possible
- Minimize output capacitance
- Keep common interface traces close to the same length to avoid skew
- Protect input clocks and signals from crosstalk

#### <span id="page-104-0"></span>**13.2 CPU TA Output**

The CPU TA output signal from the ZL50110/11/12/14 is a critical handshake signal to the CPU that ensures the correct completion of a bus transaction between the two devices. As the signal is critical, it is recommend that the circuit shown in [Figure 50 - CPU\\_TA Board Circuit](#page-105-0) is implemented in systems operating above 40 MHz bus frequency to ensure robust operation under all conditions.

The following external logic is required to implement the circuit:

- 74LCX74 dual D-type flip-flop (one section of two)
- 74LCX08 quad AND gate (one section of four)
- 74LCX125 quad tri-state buffer (one section of four)
- 4K7 resistor x2



**Figure 50 - CPU\_TA Board Circuit**

<span id="page-105-0"></span>The function of the circuit is to extend the TA signal, to ensure the CPU correctly registers it. Resistor R2 must be fitted to ensure correct operation of the TA input to the processor. It is recommended that the logic is fitted close to the ZL50110/11/12/14 and that the clock to the 74LCX74 is derived from the same clock source as that input to the ZL50110/11/12/14.

# **13.3 Mx\_LINKUP\_LED Outputs**

The ZL50111/2 and ZL50110/4 have different Mx\_LINKUP\_LED pin assignments as shown in [Table 46](#page-98-0).



**Table 45 - Mx\_LINKUP\_LED Pin Assignments**

To generate a pin for pin compatible PCB for all three variants, the following stuffing options may be used as shown in [Figure 51](#page-106-0). For the ZL50111 and ZL50112 variants, resistors R4 and R6 are not populated. For the ZL50110 and ZL50114 variants, resistors R1, R2, R3 and R5 as well as LEDs for M2 and M3 are not populated.



<span id="page-106-0"></span>**Figure 51 - Mx\_LINKUP\_LED Stuffing Option**



[Table 46](#page-107-0) lists the various components that are used for each variant.

<span id="page-107-0"></span>**Table 46 - Mx\_LINKUP\_LED Stuffing Option**
# **14.0 Reference Documents**

### **14.1 External Standards/Specifications**

- IEEE Standard 1149.1-2001; Test Access Port and Boundary Scan Architecture
- IEEE Standard 802.3-2000; Local and Metropolitan Networks CSMA/CD Access Method and Physical Layer
- ECTF H.110 Revision 1.0; Hardware Compatibility Specification
- H-MVIP (GO-MVIP) Standard Release 1.1a; Multi-Vendor Integration Protocol
- MPC8260AEC/D Revision 0.7; Motorola MPC8260 Family Hardware Specification
- RFC 768; UDP
- RFC 791; IPv4
- RFC 2460; IPv6
- RFC 1889; RTP
- RFC 2661; L2TP
- RFC 1213; MIB II
- RFC 1757; Remote Network Monitoring MIB (for SMIv1)
- RFC 2819; Remote Network Monitoring MIB (for SMIv2)
- RFC 2863; Interfaces Group MIB
- CCITT G.712; TDM Timing Specification (Method 2)
- G.823; Control of Jitter/Wander with digital networks based on the 2.048 Mbps hierarchy
- G.824; Control of Jitter/Wander with digital networks based on the 1.544 Mbps hierarchy
- G.8261; Timing and Synchronization aspects in Packet Networks
- ANSI T1.101 Stratum 3/4
- Telcordia GR-1244-CORE Stratum 3/4/4e
- RFC4553; Structure-Agnostic TDM over Packet (SAToP)
- ITU-T Y.1413 TDM-MPLS Network Interworking
- Optional Packet Memory Device Micron MT55L128L32P1 8 Mb ZBT-SRAM

## **14.2 Zarlink Standards**

• MSAN-126 Revision B, Issue 4; ST-BUS Generic Device Specification









## **For more information about all Zarlink products visit our Web Site at**

### **www.zarlink.com**

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable.<br>However, Zarlink assumes no liability for errors that ma

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part<br>of any order or contract nor to be regarded as a represe suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does<br>not necessarily include testing of all functions or paramete

Purchase of Zarlink's I2C components conveys a license under the Philips I2C Patent rights to use these components in and I2C System, provided that the system<br>conforms to the I2C Standard Specification as defined by Philip

Zarlink, ZL, the Zarlink Semiconductor logo and the Legerity logo and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of Zarlink Semiconductor Inc.

TECHNICAL DOCUMENTATION - NOT FOR RESALE