# **MP4313**



45V, 3A, Low I<sub>Q</sub>, Synchronous Step-Down Converter with Frequency Spread Spectrum

## **DESCRIPTION**

The MP4313 is a configurable-frequency, synchronous, step-down switching converter with integrated internal high-side and low-side power MOSFETs (HS-FET and LS-FET, respectively). It can achieve up to 3A of highly efficient output current (I<sub>OUT</sub>) with current mode control for fast loop response.

The wide 3.3V to 45V input voltage (V<sub>IN</sub>) range accommodates а variety of step-down applications in automotive input environments. High duty cycle and low-dropout mode are provided for automotive cold-crank conditions. The 1.7µA shutdown current (I<sub>SD</sub>) allows the device to be used in battery-powered applications.

High power conversion efficiency across the entire load range is achieved by scaling down the switching frequency ( $f_{SW}$ ) under light-load conditions. This reduces switching and gate driver losses.

An open-drain power good (PG) signal indicates whether the output is within 95% to 105% of its nominal voltage.

Frequency foldback prevents inductor current ( $I_L$ ) runaway during start-up. Thermal shutdown provides reliable, fault-tolerant operation.

The MP4313 is available in a QFN-20 (4mmx4mm) package.

## **FEATURES**

- Wide 3.3V to 45V Operating Input Voltage (V<sub>IN</sub>) Range
- Up to 3A Continuous Output Current (I<sub>OUT</sub>)
- 1.7μA Low Shutdown Current (I<sub>SD</sub>)
- 18µA Sleep Mode Quiescent Current (I<sub>Q</sub>)
- 48mΩ/20mΩ Internal Power MOSFETs
- 350kHz to 1000kHz Configurable Switching Frequency (f<sub>SW</sub>) for Car Battery Applications
- Can Be Synchronized to an External Clock
- Out-of-Phase Synchronized Clock Output
- Frequency Spread Spectrum (FSS) for Low Electromagnetic Interference (EMI)
- Symmetric V<sub>IN</sub> for Low EMI
- Power Good (PG) Output
- External Soft Start (SS)
- 100ns Minimum On Time (ton\_MIN)
- Selectable Advanced Asynchronous Modulation (AAM) Mode or Forced Continuous Conduction Mode (FCCM)
- Low-Dropout (LDO) Mode
- Over-Current Protection (OCP) with Hiccup Mode
- Available in a QFN-20 (4mmx4mm) Package
- Available in a Wettable Flank Package

## **APPLICATIONS**

- Radios
- Battery-Powered Systems
- General-Purpose Consumer Applications
- Industrial Power Systems

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



# **TYPICAL APPLICATION**







## ORDERING INFORMATION

| Part Number* | Package          | Top Marking | MSL Rating** |
|--------------|------------------|-------------|--------------|
| MP4313GRE*** | QFN-20 (4mmx4mm) | See Below   | 1            |

\* For Tape & Reel, add suffix -Z (e.g. MP4313GRE-Z).

\*\* Moisture Sensitivity Level Rating

\*\*\* Wettable Flank

# **TOP MARKING (MP4313GRE-Z)**

MPSYWW MP4313 LLLLLL E

MPS: MPS prefix Y: Year code WW: Week code MP4313: Part number LLLLL: Lot number E: Wettable flank

# **PACKAGE REFERENCE**





# **PIN FUNCTIONS**

| Pin#            | Name   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | MODE   | <b>Mode selection.</b> Pull the MODE pin high to make the converter operate in forced continuous conduction mode (FCCM). Pull MODE low to make the converter operate in advanced asynchronous modulation (AAM) mode. Do not float MODE.                                                                                                                                                                                                                                                                      |
| 2               | SYNCIN | <b>Synchronous input.</b> Apply a 350kHz to 1000kHz clock signal to the SYNCIN pin to synchronize the internal oscillator frequency to the external clock. SYNCIN has an internal high impedance (Hi-Z). If using SYNCIN, ensure that the external SYNC clock has an adequate pull-up and pull-down resistance. If the external clock's pull-down resistance is not sufficient, or if SYNCIN enters a Hi-Z state, place a $\leq$ 51k $\Omega$ resistor between the SYNCIN pin and AGND. Do not float SYNCIN. |
| 3, 12           | VIN    | <b>Input supply.</b> The VIN pin powers the internal circuitry and the high-side MOSFET (HSFET) connected to the SW pin. To minimize switching spikes at the input, connect a decoupling capacitor between the VIN pin and PGND. Place this capacitor close to VIN.                                                                                                                                                                                                                                          |
| 4, 5,<br>10, 11 | PGND   | Power ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6               | BST    | <b>Bootstrap.</b> The BST pin is the positive power supply for the HS-FET driver. Connect a bypass capacitor between the BST and SW pins. For more information, see the Selecting the External Bootstrap (BST) Diode and Resistor section on page 30.                                                                                                                                                                                                                                                        |
| 7, 8            | SW     | Switch output. The SW pin is the output of the internal power MOSFETs.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 9               | EN     | <b>Enable.</b> Pull the EN pin above 1V to turn the converter on; pull EN below 0.85V to turn it off.                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13              | SYNCO  | <b>Synchronous output.</b> The SYNCO pin outputs a clock that is 180° out of phase with the internal oscillator. SYNCO can also output a signal opposite of the clock applied at the SYNCIN pin. Float SYNCO if not used.                                                                                                                                                                                                                                                                                    |
| 14              | PG     | <b>Power good indicator.</b> The PG pin is an open-drain output. Connect PG to a power source via a pull-up resistor. If the output voltage (Vout) is between 95% and 105% of the nominal voltage, PG is pulled high. If Vout exceeds 106.5% or drops below 93% of the nominal voltage, PG is pulled low.                                                                                                                                                                                                    |
| 15              | NC     | <b>Not connected.</b> Connect this pin to the VCC pin or V <sub>OUT</sub> which must be no less than 3V. Do not float this pin.                                                                                                                                                                                                                                                                                                                                                                              |
| 16              | VCC    | <b>Bias supply.</b> The VCC pin supplies power to the internal control circuit and gate drivers. Connect a decoupling capacitor from VCC to AGND. Place this capacitor close to VCC. For more information, see the Selecting the VCC Capacitor (Cvcc) section on page 30.                                                                                                                                                                                                                                    |
| 17              | AGND   | Analog ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 18              | FB     | <b>Feedback input.</b> To set $V_{\text{OUT}}$ , connect the FB pin to the center of the external resistor divider. Place the resistor divider as close to FB as possible. Keep vias away from the FB traces. The feedback voltage ( $V_{\text{FB}}$ ) threshold is 0.815V.                                                                                                                                                                                                                                  |
| 19              | SS     | Soft-start input. Place a capacitor between the SS pin and AGND to set the soft-start time (tss). During start-up, SS provides $6\mu$ A to the soft-start capacitor (Css). As the SS voltage (Vss) increases, VFB increases to limit the input inrush current during start-up.                                                                                                                                                                                                                               |
| 20              | FREQ   | <b>Switching frequency setting.</b> Connect a resistor from the FREQ pin to AGND to set the switching frequency (fsw). For more information, see the fsw vs. Rfreq curves on page 13.                                                                                                                                                                                                                                                                                                                        |



# ABSOLUTE MAXIMUM RATINGS (1) V<sub>IN</sub>, V<sub>EN</sub> .....-0.3V to +50V $V_{SW}$ .....-0.3V to $V_{IN\ MAX}$ + 0.3V $V_{BST}$ ...... $V_{SW} + 5.5V$ All other pins.....-0.3V to +5.5V Continuous power dissipation ( $T_A = 25^{\circ}C$ ) (2) (5) QFN-20 (4mmx4mm)......5.4W Operating junction temperature (T<sub>J</sub>).......150°C Lead temperature .......260°C Storage temperature .....-65°C to +150°C ESD Ratings Human body model (HMB) .....±2kV Charged device model (CDM).....±750V Recommended Operating Conditions Input voltage (V<sub>IN</sub>) ...... 3.3V to 45V Output voltage ( $V_{OUT}$ )......0.815V to 0.95 x $V_{IN}$ Operating T<sub>.1</sub> ......-40°C to +125°C (3)

| Thermal Resistance      | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}$ JC |       |
|-------------------------|-------------------------|--------------------------|-------|
| QFN-20 (4mmx4mm)        |                         |                          |       |
| JESD51-7 <sup>(4)</sup> | 44                      | 9                        | .°C/W |
| EVQ4313-R-00A (5)       | 23                      | 2.5                      | .°C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the converter may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- Operating junction temperatures above 125°C may be supported. Contact MPS for more details.
- 4) Measured on JESD51-7, 4-layer PCB. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.
- Measured on the EVQ4313-R-00A (9cmx9cm), a 2oz copper thickness, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $V_{EN} = 2V$ ,  $T_J = -40$ °C to +125°C (6), typical values are at  $T_J = 25$ °C, unless otherwise noted.

| Parameter                                     | Symbol                     | Condition                                                                                      | Min   | Тур  | Max   | Units |
|-----------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| V <sub>IN</sub> under-voltage lockout         | V <sub>IN_UVLO_</sub>      | Condition                                                                                      |       |      |       | Ointo |
| (UVLO) rising threshold                       | VIN_UVLO_<br>RISING        |                                                                                                | 2.8   | 3    | 3.2   | V     |
| V <sub>IN</sub> UVLO falling                  | VIN_UVLO_                  |                                                                                                | 2.5   | 0.7  | 2.0   | V     |
| threshold                                     | FALLING                    |                                                                                                | 2.5   | 2.7  | 2.9   | V     |
| V <sub>IN</sub> UVLO hysteresis               | V <sub>IN_UVLO_HYS</sub>   |                                                                                                |       | 280  |       | mV    |
| VCC voltage                                   | V <sub>CC</sub>            | I <sub>VCC</sub> = 0A                                                                          | 4.6   | 4.9  | 5.2   | V     |
| VCC regulation                                |                            | Ivcc = 30mA                                                                                    |       | 1    | 4     | %     |
| VCC current limit                             | ILIMIT_VCC                 | V <sub>CC</sub> = 4V                                                                           | 100   |      |       | mA    |
| Quiescent current during sleep mode           | I <sub>SLEEP</sub>         | V <sub>FB</sub> = 0.85V, sleep mode, no load                                                   |       | 18   | 26    | μA    |
|                                               |                            | MODE is low, AAM mode, no load, switching, $R_{FB\_PU} = 1M\Omega$ , $R_{FB\_PD} = 324k\Omega$ |       | 20   |       | μΑ    |
| Quiescent current                             | lα                         | MODE is high, FCCM, no load, switching, fsw = 2MHz                                             |       | 40   |       | mA    |
|                                               |                            | MODE is high, FCCM, no load, switching, fsw = 470kHz                                           |       | 9.5  |       | mA    |
| Shutdown current                              | I <sub>SD</sub>            | $V_{EN} = 0V$                                                                                  |       | 1.7  | 2.5   | μA    |
| Feedback (FB) voltage                         | $V_{FB}$                   | $V_{IN} = 3.3V$ to 45V, $T_J = 25^{\circ}C$                                                    | 807   | 815  | 823   | mV    |
| reedback (FB) voltage                         | A FR                       | $V_{IN} = 3.3V \text{ to } 45V$                                                                | 799   | 815  | 831   | mV    |
| FB current                                    | I <sub>FB</sub>            | $V_{FB} = 0.85V$                                                                               | -50   | 0    | +50   | nA    |
| Switching frequency                           | fsw                        | $R_{FREQ} = 62k\Omega$                                                                         | 420   | 470  | 520   | kHz   |
| Minimum on time (7)                           | ton_min                    |                                                                                                |       | 100  |       | ns    |
| Minimum off time (7)                          | toff_min                   |                                                                                                |       | 80   |       | ns    |
| SYNCIN voltage rising threshold               | V <sub>SYNC_RISING</sub>   |                                                                                                | 1.8   |      |       | V     |
| SYNCIN voltage falling threshold              | VSYNC_FALLING              |                                                                                                |       |      | 0.4   | V     |
| SYNCIN clock range                            | fsync                      | External clock                                                                                 | 350   |      | 1000  | kHz   |
| SYNCO high voltage                            | V <sub>SYNCO_HIGH</sub>    | I <sub>SYNCO</sub> = -1mA                                                                      | 3.3   | 4.5  |       | V     |
| SYNCO low voltage                             | Vsynco_low                 | Isynco = 1mA                                                                                   |       |      | 0.4   | V     |
| SYNCO phase shift                             |                            | Tested under SYNCIN                                                                            |       | 180  |       | deg   |
| High-side MOSFET (HS-FET) peak current limit  | ILIMIT_PEAK                | 30% duty cycle                                                                                 | 4.4   | 5.5  | 7.2   | Α     |
| Low-side MOSFET (LS-FET) valley current limit | I <sub>LIMIT_VALLEY</sub>  |                                                                                                | 3.2   | 4    | 4.8   | Α     |
| Zero-current detection (ZCD) current          | Izco                       | AAM mode                                                                                       | -0.15 | 0.1  | +0.35 | Α     |
| LS-FET reverse current limit                  | I <sub>LIMIT_REVERSE</sub> | FCCM                                                                                           | 2     | 4.5  | 7     | Α     |
| Switch leakage current                        | Isw_LKG                    |                                                                                                |       | 0.01 | 1     | μΑ    |
| HS-FET on resistance                          | R <sub>DS(ON)_</sub> HS    | V <sub>BST</sub> - V <sub>SW</sub> = 5V                                                        |       | 48   | 80    | mΩ    |
| LS-FET on resistance                          | RDS(ON)_LS                 | Vcc = 5V                                                                                       |       | 20   | 40    | mΩ    |
| Soft-start current                            | Iss                        | $V_{SS} = 0V$                                                                                  | 4     | 6    | 8.5   | μΑ    |
| EN rising threshold                           | V <sub>EN_RISING</sub>     |                                                                                                | 0.8   | 1    | 1.2   | V     |
| EN falling threshold                          | V <sub>EN_</sub> FALLING   |                                                                                                | 0.65  | 0.85 | 1.05  | V     |
| EN hysteresis                                 | V <sub>EN_HYS</sub>        |                                                                                                |       | 190  |       | mV    |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 12V,  $V_{EN}$  = 2V,  $T_J$  = -40°C to +125°C (6), typical values are at  $T_J$  = 25°C, unless otherwise noted.

| Parameter                       | Symbol                     | Condition                                                   | Min   | Тур     | Max   | Units     |
|---------------------------------|----------------------------|-------------------------------------------------------------|-------|---------|-------|-----------|
| MODE rising threshold           | VMODE_RISING               |                                                             | 1.8   |         |       | V         |
| MODE falling threshold          | V <sub>MODE_</sub> FALLING |                                                             |       |         | 0.4   | V         |
| DC riging throughold            | V                          | V <sub>FB</sub> rising, V <sub>FB</sub> / V <sub>REF</sub>  | 92    | 95 98 % | % of  |           |
| PG rising threshold             | V <sub>PG_RISING</sub>     | $V_{FB}$ falling, $V_{FB}$ / $V_{REF}$                      | 102   | 105     | 108   | $V_{REF}$ |
| DC folling throubold            | V                          | V <sub>FB</sub> falling, V <sub>FB</sub> / V <sub>REF</sub> | 90.5  | 93.5    | 96.5  | % of      |
| PG falling threshold            | VPG_FALLING                | V <sub>FB</sub> rising, V <sub>FB</sub> / V <sub>REF</sub>  | 103.5 | 106.5   | 109.5 | $V_{REF}$ |
| PG output voltage low           | V <sub>PG_LOW</sub>        | Isink = 1mA                                                 |       | 0.1     | 0.3   | V         |
| PG rising delay                 | tpg_delay_<br>RISING       |                                                             |       | 35      |       | μs        |
| PG falling delay                | tpg_delay_<br>FALLING      |                                                             |       | 35      |       | μs        |
| Thermal shutdown (7)            | T <sub>SD</sub>            |                                                             |       | 170     |       | °C        |
| Thermal shutdown hysteresis (7) | T <sub>SD_HYS</sub>        |                                                             |       | 20      |       | °C        |

#### Notes:

- 6) Guaranteed by over-temperature correlation. Not tested in production.
- 7) Derived from bench characterization. Not tested in production.



## TYPICAL CHARACTERISTICS

 $V_{IN} = 12V$ ,  $T_J = -40$ °C to +125°C, unless otherwise noted.















# TYPICAL CHARACTERISTICS (continued)

 $V_{IN} = 12V$ ,  $T_J = -40$ °C to +125°C, unless otherwise noted.

# EN UVLO Threshold vs. Temperature



## PG Threshold vs. Temperature



## **Shutdown Current vs. Temperature**



HS-FET On Resistance vs. Temperature



# LS-FET On Resistance vs. Temperature



## V<sub>CC</sub> vs. Temperature





# **TYPICAL CHARACTERISTICS** (continued)

 $V_{IN} = 12V$ ,  $T_J = -40$ °C to +125°C, unless otherwise noted.









## TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $L = 5.6\mu H$ ,  $C_{OUT} = 94\mu F$ ,  $f_{SW} = 470kHz$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted. (8)





 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 5.6 $\mu$ H,  $C_{OUT}$  = 94 $\mu$ F,  $f_{SW}$  = 470 $\mu$ Hz,  $T_A$  = 25°C, unless otherwise noted. (8)





 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 5.6 $\mu$ H,  $C_{OUT}$  = 94 $\mu$ F,  $f_{SW}$  = 470 $\mu$ Hz,  $T_A$  = 25°C, unless otherwise noted. (8)









# **Low-Dropout Mode**



© 2022 MPS. All Rights Reserved.



 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 5.6 $\mu$ H,  $C_{OUT}$  = 94 $\mu$ F,  $f_{SW}$  = 470kHz,  $T_A$  = 25°C, unless otherwise noted. (8) (9)

## CISPR25 Class 5 Peak Conducted Emissions

150kHz to 108MHz



## CISPR25 Class 5 Average Conducted Emissions

150kHz to 108MHz



## CISPR25 Class 5 Peak Radiated Emissions

150kHz to 30MHz



# CISPR25 Class 5 Average Radiated Emissions

150kHz to 30MHz



# **CISPR25 Class 5 Peak Radiated Emissions**

Horizontal, 30MHz to 1GHz



# **CISPR25 Class 5 Average Radiated Emissions**

Horizontal, 30MHz to 1GHz





 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 5.6 $\mu$ H,  $C_{OUT}$  = 94 $\mu$ F,  $f_{SW}$  = 470kHz,  $T_A$  = 25°C, unless otherwise noted. (8) (9)

# CISPR25 Class 5 Peak Radiated Emissions Vertical, 30MHz to 1GHz



# CISPR25 Class 5 Average Radiated Emissions Vertical, 30MHz to 1GHz



#### Notes:

- 8) Inductor part number: XAL6060-562MEB or XAL6060-562MEC; DCR = 14.5mΩ.
- 9) The EMC test results are based on the typical application circuit with EMI filters (see Figure 11 on page 33).















 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 5.6 $\mu$ H,  $f_{SW}$  = 470kHz, AAM mode,  $T_A$  = 25°C, unless otherwise noted.



© 2022 MPS. All Rights Reserved.

















# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



# **TIMING SEQUENCE DIAGRAM**



Figure 2: Timing Sequence Diagram



### **OPERATION**

The MP4313 is a synchronous, step-down switching converter with integrated internal power MOSFETs. It can achieve up to 3A of highly efficient, continuous output current (I<sub>OUT</sub>) with current mode control for fast loop response.

The device features a wide 3.3V to 45V input voltage (V<sub>IN</sub>) range, configurable switching frequency (f<sub>SW</sub>), external soft start (SS), and precision current limiting. Its low 1.7µA shutdown current (I<sub>SD</sub>) makes it well-suited for batterypowered applications.

#### **PWM Control**

At moderate to high output currents, the MP4313 operates with a fixed frequency in peak current control mode to regulate the output voltage (V<sub>OUT</sub>). A pulse-width modulation (PWM) cycle is initiated by the internal clock. At the rising edge of the clock, the high-side power MOSFET (HS-FET) turns on and remains on until its current reaches the value set by the internal comparator (V<sub>COMP</sub>). The HS-FET remains on for a minimum of 100ns.

If the HS-FET is off, the low-side MOSFET (LS-FET) turns on and remains on until the next PWM cycle starts. The LS-FET remains on for a minimum of 80ns before the next cycle starts.

If the HS-FET current does not reach  $V_{\text{COMP}}$ within one PWM cycle, the HS-FET remains on to avoid shutting down the device. The HS-FET turns off after about 10µs, even if it has not reached V<sub>COMP</sub>.

#### **Light-Load Operation**

The MP4313 has a mode selection pin (MODE) that selects the IC's operation mode at light loads. Under light-load conditions, the device can operate in either forced continuous mode (FCCM) conduction or advanced asynchronous modulation (AAM) mode.

If MODE is pulled above 1.8V, then the MP4313 operates in FCCM. The part works with fixed frequency from no load to full loads in this mode. Advantages of FCCM include the controllable fixed frequency and lower V<sub>OUT</sub> ripple under lightload conditions.

If MODE is pulled below 0.4V, then the MP4313 operates in AAM mode. AAM mode optimizes

efficiency under light-load no-load and conditions.

If AAM mode is enabled, then the MP4313 first enters asynchronous operation as the inductor current (I<sub>1</sub>) approaches 0A (see Figure 3). If the load decreases further or if there is no load. V<sub>COMP</sub> drops to its set value and the device enters AAM mode.



Figure 3: AAM Mode and FCCM

In AAM mode, the internal clock resets once V<sub>COMP</sub> reaches its set value. The crossover time is used as the benchmark for the next clock. If the load increases and  $V_{\text{COMP}}$  exceeds its set value, then the device operates in discontinuous conduction mode (DCM) or FCCM, both of which have a constant fsw.

## **Error Amplifier (EA)**

The error amplifier (EA) compares the feedback (FB) voltage (V<sub>FB</sub>) to the internal reference voltage (V<sub>REF</sub>) (typically 0.815V), and outputs a current that is proportional to the difference between the two voltages. This I<sub>OUT</sub> charges the compensation network to set V<sub>COMP</sub>, which controls the power MOSFET's current.

During normal operation, the minimum V<sub>COMP</sub> is 0.9V, and the maximum is 2V. If the IC shuts down, V<sub>COMP</sub> is pulled down to AGND internally.

## **Internal Regulator (VCC)**

The 4.9V internal regulator (VCC) powers most of the internal circuitry. The regulator uses the VIN pin as its input and operates across the entire V<sub>IN</sub> range. If V<sub>IN</sub> exceeds 4.9V, then VCC is in full regulation. If V<sub>IN</sub> drops below 4.9V, then VCC's output degrades.

#### **Bootstrap (BST) Charging**

The internal bootstrap (BST) regulator charges and regulates the BST capacitor (CBST) to about 5V. If the difference between the BST and SW



Pin voltages ( $V_{BST}$  -  $V_{SW}$ ) drops below 5V, then a P-channel MOSFET pass transistor connected between the VCC and BST pins turns on to charge  $C_{BST}$ . The external circuit should provide enough voltage headroom to facilitate charging. If the HS-FET turns on, then  $V_{BST}$  exceeds the VCC voltage ( $V_{CC}$ ) and  $C_{BST}$  cannot be charged.

At high duty cycles, there is less time to charge  $C_{BST}$ . This means that  $C_{BST}$  may not be charged sufficiently. If the external circuit has an insufficient voltage or not enough time to charge  $C_{BST}$ , then an additional external circuit is required to ensure that  $V_{BST}$  remains within its normal operation range.

### **Low-Dropout Mode and BST Refresh**

To improve dropout, the MP4313 is designed to operate at close to 100% duty cycle as long as the BST-to-SW pin voltage is above 2.5V. When the voltage from BST to SW drops below 2.5V, the HS-FET is turned off using a UVLO circuit, which allows the LS-FET to conduct and refresh the charge on the BST capacitor. In DCM mode or PSM mode, the LS-FET is forced on to refresh the BST voltage.

Since the supply current sourced from the BST capacitor is low, the HS-FET can remain on for more switching cycles than are required to refresh the capacitor. Thus, the effective duty cycle of the switching regulator is high.

The effective duty cycle during regulator dropout is mainly influenced by the voltage drops across the power MOSFET, the inductor resistance, the low-side diode, and the PCB resistance.

# **Enable (EN) and Under-Voltage Lockout (UVLO) Protection**

The enable (EN) pin is a digital control pin that turns the converter on and off.

### Enable via External Logic High/Low Signal

Pull EN above 1V to turns the converter on; pull EN below 0.85V to turn it off.

### Configurable V<sub>IN</sub> UVLO Protection

If  $V_{\text{IN}}$  exceeds the UVLO rising threshold, then the IC can be enabled and disabled via the EN pin. A configurable  $V_{\text{IN}}$  UVLO threshold and hysteresis can be generated. The EN voltage  $(V_{\text{EN}})$  can be set via resistor dividers  $(R_{\text{EN1}} + R_{\text{EN2}})$  (see Figure 4).



Figure 4: Enable Divider Circuit

# Configurable Switching Frequency (fsw) and Frequency Foldback

f<sub>SW</sub> can be configured via an external resistor (R<sub>FREQ</sub>) connected between the FREQ pin and AGND, or by a logic-level SYNC signal.

See the  $f_{SW}$  vs.  $R_{FREQ}$  curves on page 13 to select  $R_{FREQ}$  and set  $f_{SW}$ . If  $f_{SW}$  is set high, it may fold back at high input voltages to avoid triggering the minimum on time  $(t_{ON\_MIN})$  and forcing the output out of regulation.

Set  $f_{SW}$  between 350kHz and 1000kHz for car battery applications. Table 1 lists the recommended  $R_{FREQ}$  values for common switching frequencies. High frequencies can be used in applications that do not require a critical  $f_{SW}$  limit or that have a low, stable  $V_{IN}$ .

Table 1: RFREQ vs. fSW

| R <sub>FREQ</sub> (kΩ) | f <sub>SW</sub> (kHz) |
|------------------------|-----------------------|
| 86.6                   | 350                   |
| 80.6                   | 380                   |
| 75                     | 410                   |
| 62                     | 470                   |
| 59                     | 500                   |
| 54.9                   | 530                   |
| 49.9                   | 590                   |
| 45.3                   | 640                   |
| 41.2                   | 700                   |
| 37.4                   | 760                   |
| 34                     | 830                   |
| 30.9                   | 910                   |
| 28.7                   | 960                   |
| 26.1                   | 1000                  |

### Frequency Spread Spectrum (FSS)

The MP4313 employs a 12kHz modulation frequency and a fixed 128-step triangular profile to spread the internal  $f_{\rm SW}$  across a 20% ( $\pm 10\%$ ) window (see Figure 5 on page 27). The steps are fixed and independent of the set  $f_{\rm SW}$ . This optimizes the frequency spread spectrum (FSS) performance.





Figure 5: Spread Spectrum Scheme

Side bands are created by modulating  $f_{SW}$  via the triangle modulation waveform. This reduces the fundamental  $f_{SW}$  emission power and harmonics, which reduces noise caused by peak electromagnetic interference (EMI).

## Soft Start (SS)

The MP4313 implements soft start (SS) to prevent  $V_{\text{OUT}}$  from overshooting during start-up.

Once SS is initiated, an internal current source charges the external soft-start capacitor ( $C_{SS}$ ). If the soft-start voltage ( $V_{SS}$ ) drops below  $V_{REF}$ , then  $V_{SS}$  overrides  $V_{REF}$  and the EA uses  $V_{SS}$  as the reference. If  $V_{SS}$  exceeds  $V_{REF}$ , then the EA uses  $V_{REF}$  as the reference.

The soft-start capacitance  $(C_{SS})$  can be calculated with Equation (1):

$$C_{SS}(nF) = \frac{t_{SS}(ms) \times I_{SS}(\mu A)}{V_{RFF}(V)} = 6.25 \times t_{SS}(ms)$$
 (1)

The SS pin can be used for tracking and sequencing.

#### **Pre-Biased Start-Up**

If  $V_{FB}$  exceeds  $V_{SS}$  - 150mV during start-up, then the output has a pre-biased voltage. With a pre-biased voltage, the HS-FET and LS-FET do not turn on until  $V_{SS}$  exceeds  $V_{FB}$ .

#### Thermal Shutdown

Thermal shutdown prevents the IC from operating at exceedingly high temperatures. If the die temperature exceeds the thermal shutdown threshold (about 170°C), then the device shuts down. Once the temperature drops below about 150°C, the device initiates a new SS and resumes normal operation.

#### **Current Comparator and Current Limit**

The MOSFET currents are sensed via a currentsense MOSFET. This current is fed to the highspeed current comparator for current mode control. The current comparator uses this sensed current as one of its inputs.

If the HS-FET turns on, the comparator is blanked until the end of the turn-on period to mitigate noise. The comparator compares the MOSFET current to the set  $V_{\text{COMP}}$  value. If the sensed current exceeds  $V_{\text{COMP}}$ , then the comparator outputs low to turn off the HS-FET. The internal MOSFET maximum current is limited internally cycle by cycle.

# Output Over-Voltage Protection (OVP) with Hiccup Mode

If an output short to ground occurs,  $V_{\text{OUT}}$  may drop below 70% of its nominal value. If this occurs, the MP4313 shuts down to discharge  $C_{\text{SS}}$ . Once  $C_{\text{SS}}$  is discharged, the device initiates a SS to resume normal operation. This process repeats until the fault condition is removed.

## Start-Up and Shutdown

If both  $V_{\text{IN}}$  and  $V_{\text{EN}}$  exceed their respective thresholds, the MP4313 starts up. The reference block starts up first to generate a stable  $V_{\text{REF}}$  and currents. Then the internal regulator starts up to provide a stable supply for the remaining circuitries.

While the internal supply rail is up, an internal timer turns the HS-FET and LS-FET off for about 50µs to blank any start-up glitches. Once the soft-start block is enabled, the device outputs low to ensure that the remaining circuitry is ready before slowly ramping up.

Three events can shut down the IC:  $V_{EN}$  going low,  $V_{IN}$  going low, and thermal shutdown. Once shutdown is initiated, the signaling path is blocked to avoid triggering any faults. Then  $V_{COMP}$  and the internal supply rail are pulled down. The floating driver is not subject to this shutdown command, but its charging path is disabled.

## Power Good (PG) Output

The power good (PG) pin is an open-drain output. If using the PG pin, connect it to a power source via a pull-up resistor. If  $V_{\text{OUT}}$  is between 95% and 105% of the nominal voltage, then PG is pulled high. If  $V_{\text{OUT}}$  exceeds 106.5% or drops below 93.5% of the nominal voltage, then PG is pulled low.



#### SYNCIN and SYNCO

 $f_{SW}$  can be synchronized to the rising edge of the SYNCIN clock. It is recommended that the SYNCIN frequency ( $f_{SYNCIN}$ ) be between 350kHz and 1000kHz. SYNCIN's off time ( $t_{OFF}$ ) should be shorter than the internal oscillator period; otherwise, the internal clock may turn on the HSFET before the rising edge of SYNCIN.

There is no SYNCIN pulse width limit; however, there is always parasitic capacitance on the pad. If the pulse width is too short, then a clear rising and falling edge may not be achieved due to the parasitic capacitance. It is recommended to set the pulse width above 100ns.

If using SYNCIN in AAM mode, pull SYNCIN below 0.4V or float SYNCIN before start-up and then add the external SYNCIN clock. Connect a  $10k\Omega$  to  $51k\Omega$  resistor between SYNCIN and AGND to avoid floating SYNCIN.

The SYNCO pin provides a default 180° phase-shifted clock for the internal oscillator. If there is not an external SYNCIN clock, then SYNCO provides a 180° phase-shifted clock that is compared to the internal clock. If there is an external SYNCIN clock, then SYNCO provides a 180° phase-shifted clock that is compared to the external SYNCIN clock.



## APPLICATION INFORMATION

### **Setting the Output Voltage**

The external resistor divider connected to the FB pin sets V<sub>OUT</sub> (see Figure 6).



Figure 6: Feedback Network

The feedback resistance (R<sub>FB2</sub>) can be calculated with Equation (2):

$$R_{FB2} = \frac{R_{FB1}}{\frac{V_{OUT}}{0.815 \text{V}} - 1}$$
 (2)

Table 2 lists the recommended feedback resistor values for common output voltages.

Table 2: Recommended Resistor Values for Common Output Voltages

| V <sub>OUT</sub> (V) | $R_{FB1}$ (k $\Omega$ ) | $R_{FB2}$ (k $\Omega$ ) |
|----------------------|-------------------------|-------------------------|
| 3.3                  | 100 (1%)                | 32.4 (1%)               |
| 5                    | 100 (1%)                | 19.6 (1%)               |

#### Selecting the Input Capacitor (C<sub>IN</sub>)

The step-down converter has a discontinuous input current, and requires a capacitor to supply AC current to the converter while maintaining the DC  $V_{\text{IN}}$ . For the best performance, use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended due to their low ESR and small temperature coefficients. For most applications, a 4.7 $\mu$ F to 10 $\mu$ F capacitor is sufficient. It is strongly recommended to use another, lower-value capacitor (0.1 $\mu$ F) with a small package size (0603) to absorb high-frequency noise. Place the smaller capacitor as close to the VIN pin and PGND as possible.

Since the input capacitor ( $C_{IN}$ ) absorbs the input switching current, it requires an adequate ripple current rating. Estimate the RMS current in  $C_{IN}$  ( $I_{CIN}$ ) with Equation (3):

$$I_{CIN} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (3)

The worst-case condition occurs at  $V_{IN} = 2 x V_{OUT}$ , which can be calculated with Equation (4):

$$I_{CIN} = \frac{I_{LOAD}}{2} \tag{4}$$

For simplification, choose a  $C_{IN}$  with an RMS current rating greater than half of the maximum load current ( $I_{LOAD\_MAX}$ ).

 $C_{\text{IN}}$  can be electrolytic, tantalum, or ceramic. If using electrolytic or tantalum capacitors, place a small, high-quality ceramic capacitor (0.1µF) as close to the device as possible.

The input capacitance determines the input voltage ripple of the converter. If using ceramic capacitors, ensure that  $C_{\text{IN}}$  meets the system design's input voltage ripple  $(\Delta V_{\text{IN}})$  requirement. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent an excessive voltage ripple at the input. The input voltage ripple  $(\Delta V_{\text{IN}})$  caused by the capacitance can be estimated with Equation (5):

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (5)

## Selecting the Output Capacitor (Cout)

The output capacitor ( $C_{OUT}$ ) maintains the DC  $V_{OUT}$ . Use ceramic, tantalum, or low-ESR electrolytic capacitors. Ceramic capacitors with low ESR are recommended for their small size and low output voltage ripple. The output voltage ripple ( $\Delta V_{OUT}$ ) can be calculated with Equation (6):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C_{\text{OUT}}})$$
 (6)

Where L is the inductance, and  $R_{\text{ESR}}$  is the equivalent series resistance of  $C_{\text{OUT}}$ .

For ceramic capacitors, the capacitance dominates the impedance at  $f_{SW}$  and causes the majority of  $\Delta V_{OUT}$ . For simplification, the output voltage ripple ( $\Delta V_{OUT}$ ) can be estimated with Equation (7):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})$$
 (7)



For tantalum or electrolytic capacitors, the ESR dominates the impedance at  $f_{SW}$ . For simplification,  $\Delta V_{OUT}$  can be estimated with Equation (8):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}}$$
 (8)

The characteristics of  $C_{\text{OUT}}$  also affect the stability of the regulation system. The MP4313 can be optimized for a wide range of capacitances and ESR values.

## Selecting the Inductor

For most applications, a  $1\mu H$  to  $10\mu H$  inductor with a DC current rating of at least 25% greater than  $I_{LOAD\_MAX}$  is recommended. For higher efficiency, choose an inductor with a lower DC resistance. A larger-value inductor offers less ripple current and a lower  $\Delta V_{OUT}$ ; however, a larger-value inductor also has a larger physical size, higher series resistance, and lower saturation current. A good rule to determine the inductance is to allow the inductor ripple current  $(\Delta I_L)$  to be approximately 30% of  $I_{LOAD\_MAX}$ . Estimate the inductance (L) with Equation (9):

$$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (9)

Choose  $\Delta I_L$  to be about 30% of  $I_{LOAD\_MAX}$ . The maximum inductor peak current ( $I_{LP}$ ) can be calculated with Equation (10):

$$I_{LP} = I_{LOAD} + \frac{V_{OUT}}{2 \times f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (10)

# Setting the V<sub>IN</sub> Under-Voltage Lockout (UVLO) Threshold

The MP4317 has an internal, fixed UVLO threshold. The rising threshold is 3V, and the falling threshold is about 2.7V. For applications that require a higher UVLO, place an external resistor divider between the VIN and EN pins to raise the UVLO threshold (see Figure 7).

The UVLO rising threshold  $(V_{IN\_UVLO\_RISING})$  can be calculated with Equation (11):

$$V_{\text{IN\_UVLO\_RISING}} = (1 + \frac{R_{\text{UP}}}{R_{\text{DOWN}}}) \times V_{\text{EN\_RISING}}$$
 (11)

Where  $V_{EN\_RISING}$  is 1V.



Figure 7: Adjustable UVLO Using EN Divider

The UVLO falling threshold  $(V_{IN\_UVLO\_FALLING})$  can be calculated with Equation (12):

$$V_{\text{IN\_UVLO\_FALLING}} = \left(1 + \frac{R_{\text{UP}}}{R_{\text{DOWN}}}\right) \times V_{\text{EN\_FALLING}}$$
 (12)

Where V<sub>EN</sub> FALLING is 0.85V.

# Selecting the External Bootstrap (BST) Diode and Resistor

An external BST diode can enhance the BST regulator's efficiency during high duty cycles. A 2.5V to 5V power supply can be used to power the external BST diode. It is recommended to use  $V_{\text{CC}}$  or  $V_{\text{OUT}}$  as the power supply (see Figure 8).



Figure 8: Optional External BST Diode for Enhanced Efficiency

It is recommended to use an IN4148 external BST diode. A resistor ( $R_{BST}$ ) in series with  $C_{BST}$  can reduce the  $V_{SW}$  rising slew rate and voltage spikes. This reduces EMI and voltage stress at a high input voltages. A higher resistance is better for SW spike reduction, but can compromise efficiency. To make a tradeoff between EMI and efficiency, it is recommended to keep  $R_{BST}$  below  $20\Omega$ . The recommended  $C_{BST}$  value is  $0.1\mu F$  to  $1\mu F$ .

## Selecting the VCC Capacitor (C<sub>VCC</sub>)

The VCC capacitance ( $C_{VCC}$ ) should be 10 times the boost capacitor's capacitance.  $C_{VCC}$  should not exceed  $68\mu F$ .



### PCB Layout Guidelines (10)

Efficient PCB layout is critical for stable operation. It is recommended to use a 4-layer layout to improve thermal performance. For the best results, refer to Figure 9 and follow the guidelines below:

- 1. Place the symmetric input capacitors as close to VIN and PGND as possible.
- 2. Connect a large copper plane directly to PGND.
- 3. If the bottom PCB layer is the ground plane, place multiple vias near PGND.
- Use short, direct, and wide traces for the high-current paths connected to VIN and PGND.
- Place the input capacitor as close to the VIN and PGND pins as possible to minimize high-frequency noise. It is recommended that C<sub>IN</sub> be a ceramic bypass capacitor in a small 0603 package.
- Keep the connection between the input capacitor and VIN as short and wide as possible.
- 7. Place the VCC capacitor as close to VCC and AGND as possible.
- 8. Route the SW and BST traces away from sensitive analog areas, such as FB.
- Keep the FB trace as short as wide as possible by placing the FB resistors close to the IC.
- 10. Use multiple vias to connect the power planes and the internal layers.

#### Note:

10) The recommended PCB layout is based on Figure 10 on page 32



**Top Layer** 



Mid-Layer 1



Mid-Layer 2



Figure 9: Recommended PCB Layout



# TYPICAL APPLICATION CIRCUITS



Figure 10: Typical Application Circuit (V<sub>OUT</sub> = 5V, f<sub>SW</sub> = 470kHz)



# **TYPICAL APPLICATION CIRCUITS (continued)**



Figure 11: Typical Application Circuit with EMI Filters (Vout = 3.3V, fsw = 470kHz)



## PACKAGE INFORMATION

# QFN-20 (4mmx4mm) Wettable Flank





**TOP VIEW** 

**BOTTOM VIEW** 





#### SIDE VIEW

**SECTION A-A** 



#### **NOTE:**

- 1) THE LEAD SIDE IS WETTABLE.
- 2) ALL DIMENSIONS ARE IN MILLIMETERS.
- 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX.
- 4) JEDEC REFERENCE IS MO-220.
- 5) DRAWING IS NOT TO SCALE.

## RECOMMENDED LAND PATTERN



# **CARRIER INFORMATION**



| Part Number | Package          | Quantity/ | Quantity/ | Reel     | Carrier    | Carrier    |
|-------------|------------------|-----------|-----------|----------|------------|------------|
|             | Description      | Reel      | Tube (11) | Diameter | Tape Width | Tape Pitch |
| MP4313GRE-Z | QFN-20 (4mmx4mm) | 5000      | N/A       | 13in     | 12mm       | 8mm        |

#### Note:

11) N/A indicates "not available" in tubes. For 500-piece tape & reel prototype quantities, contact MPS. (The order code for a 500-piece partial reel is "-P". Tape & reel dimensions are the same as for full reel.)



# **REVISION HISTORY**

| Revision # | Revision Date | Description     | Pages Updated |
|------------|---------------|-----------------|---------------|
| 1.0        | 1/10/2022     | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.