# MJL21193 (PNP), MJL21194 (NPN)

# **Silicon Power Transistors**

The MJL21193 and MJL21194 utilize Perforated Emitter technology and are specifically designed for high power audio output, disk head positioners and linear applications.

#### Features

- Total Harmonic Distortion Characterized
- High DC Current Gain
- Excellent Gain Linearity
- High SOA
- These Devices are Pb-Free and are RoHS Compliant\*

| MAXIMUM RATINGS                                                             |                                   |                |           |
|-----------------------------------------------------------------------------|-----------------------------------|----------------|-----------|
| Rating                                                                      | Symbol                            | Value          | Unit      |
| Collector-Emitter Voltage                                                   | V <sub>CEO</sub>                  | 250            | Vdc       |
| Collector-Base Voltage                                                      | V <sub>CBO</sub>                  | 400            | Vdc       |
| Emitter-Base Voltage                                                        | V <sub>EBO</sub>                  | 5              | Vdc       |
| Collector-Emitter Voltage - 1.5 V                                           | V <sub>CEX</sub>                  | 400            | Vdc       |
| Collector Current – Continuous                                              | Ι <sub>C</sub>                    | 16             | Adc       |
| Collector Current - Peak (Note 1)                                           | I <sub>CM</sub>                   | 30             | Adc       |
| Base Current – Continuous                                                   | Ι <sub>Β</sub>                    | 5              | Adc       |
| Total Power Dissipation @ $T_C = 25^{\circ}C$<br>Derate above $25^{\circ}C$ | P <sub>D</sub>                    | 200<br>1.43    | W<br>W/°C |
| Operating and Storage Junction<br>Temperature Range                         | T <sub>J</sub> , T <sub>stg</sub> | −65 to<br>+150 | °C        |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Pulse Test: Pulse Width =  $300 \ \mu$ s, Duty Cycle  $\leq 2\%$ 

#### THERMAL CHARACTERISTICS

| Characteristic                       | Symbol          | Max | Unit |
|--------------------------------------|-----------------|-----|------|
| Thermal Resistance, Junction-to-Case | $R_{\theta JC}$ | 0.7 | °C/W |



## **ON Semiconductor®**

http://onsemi.com

## 16 AMPERE COMPLEMENTARY SILICON POWER TRANSISTORS 250 VOLTS, 200 WATTS



### MARKING DIAGRAM



| YY | = Year            |
|----|-------------------|
| WW | = Work Week       |
| G  | = Pb-Free Package |

## ORDERING INFORMATION

| Device    | Package             | Shipping <sup>†</sup> |
|-----------|---------------------|-----------------------|
| MJL21193G | TO-264<br>(Pb-Free) | 25 Units / Rail       |
| MJL21194G | TO-264<br>(Pb-Free) | 25 Units / Rail       |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## MJL21193 (PNP), MJL21194 (NPN)

### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = $25^{\circ}C$ unless otherwise noted)

| Characteristic                                                                                                                                                |                                         | Symbol                | Min         | Тур         | Max      | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------|-------------|-------------|----------|------|
| OFF CHARACTERISTICS                                                                                                                                           |                                         |                       |             |             |          |      |
| Collector-Emitter Sustaining Voltage $(I_{C} = 100 \text{ mAdc}, I_{B} = 0)$                                                                                  |                                         | V <sub>CEO(sus)</sub> | 250         | -           | -        | Vdc  |
| Collector Cutoff Current<br>( $V_{CE} = 200 \text{ Vdc}, I_B = 0$ )                                                                                           |                                         | I <sub>CEO</sub>      | -           | -           | 100      | μAdc |
| Emitter Cutoff Current<br>( $V_{CE} = 5 \text{ Vdc}, I_C = 0$ )                                                                                               |                                         | I <sub>EBO</sub>      | -           | -           | 100      | μAdc |
| Collector Cutoff Current<br>(V <sub>CE</sub> = 250 Vdc, V <sub>BE(off)</sub> = 1.5 Vdc)                                                                       |                                         | ICEX                  | -           | -           | 100      | μAdc |
| SECOND BREAKDOWN                                                                                                                                              |                                         |                       | •           |             |          |      |
| Second Breakdown Collector Current with Base Fo<br>(V <sub>CE</sub> = 50 Vdc, t = 1 s (non-repetitive)<br>(V <sub>CE</sub> = 80 Vdc, t = 1 s (non-repetitive) | rward Biased                            | I <sub>S/b</sub>      | 4.0<br>2.25 |             |          | Adc  |
| ON CHARACTERISTICS                                                                                                                                            |                                         |                       |             |             |          |      |
| DC Current Gain<br>( $I_C = 8 \text{ Adc}, V_{CE} = 5 \text{ Vdc}$ )<br>( $I_C = 16 \text{ Adc}, I_B = 5 \text{ Adc}$ )                                       |                                         | h <sub>FE</sub>       | 25<br>8     |             | 75<br>-  |      |
| Base–Emitter On Voltage<br>(I <sub>C</sub> = 8 Adc, V <sub>CE</sub> = 5 Vdc)                                                                                  |                                         | V <sub>BE(on)</sub>   | -           | -           | 2.2      | Vdc  |
| Collector-Emitter Saturation Voltage<br>( $I_C = 8 \text{ Adc}, I_B = 0.8 \text{ Adc}$ )<br>( $I_C = 16 \text{ Adc}, I_B = 3.2 \text{ Adc}$ )                 |                                         | V <sub>CE(sat)</sub>  |             |             | 1.4<br>4 | Vdc  |
| DYNAMIC CHARACTERISTICS                                                                                                                                       |                                         |                       | •           |             |          |      |
| Total Harmonic Distortion at the Output $V_{RMS}$ = 28.3 V, f = 1 kHz, $P_{LOAD}$ = 100 $W_{RMS}$                                                             | h <sub>FE</sub>                         | T <sub>HD</sub>       |             |             |          | %    |
| (Matched pair $h_{FE}$ = 50 @ 5 A/5 V)                                                                                                                        | unmatched<br>h <sub>FE</sub><br>matched |                       | -           | 0.8<br>0.08 | -        |      |
| Current Gain Bandwidth Product<br>(I <sub>C</sub> = 1 Adc, V <sub>CE</sub> = 10 Vdc, $f_{test}$ = 1 MHz)                                                      |                                         | fT                    | 4           | -           | -        | MHz  |
| Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f <sub>test</sub> = 1 MHz)                                                               |                                         | C <sub>ob</sub>       | -           | _           | 500      | pF   |







## **TYPICAL CHARACTERISTICS**



Figure 3. DC Current Gain, V<sub>CE</sub> = 20 V



NPN MJL21194

Figure 4. DC Current Gain, V<sub>CE</sub> = 20 V



Figure 5. DC Current Gain,  $V_{CE} = 5 V$ 





Figure 6. DC Current Gain, V<sub>CE</sub> = 5 V

NPN MJL21194



PNP MJL21193

http://onsemi.com 3

## MJL21193 (PNP), MJL21194 (NPN)

#### **TYPICAL CHARACTERISTICS**







**Figure 10. Typical Saturation Voltages** 



Figure 11. Typical Base-Emitter Voltage









Figure 12. Typical Base–Emitter Voltage

There are two limitations on the power handling ability of a transistor; average junction temperature and secondary breakdown. Safe operating area curves indicate IC - VCE limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 13 is based on  $T_{J(pk)} = 150^{\circ}$ C;  $T_{C}$  is variable depending on conditions. At high case temperatures, thermal limitations will reduce the power than can be handled to values less than the limitations imposed by second breakdown.

## MJL21193 (PNP), MJL21194 (NPN)



Figure 14. MJL21193 Typical Capacitance

Figure 15. MJL21194 Typical Capacitance







Figure 17. Total Harmonic Distortion Test Circuit





| DOCUMENT NUMBER:                                                                                                                                                        | 98ASB42780B      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:                                                                                                                                                            | TO-3BPL (TO-264) |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |
| ON Semiconductor and 🔟 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. |                  |                                                                                                                                                                                     |             |  |  |

ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales