

# LTC3111

### 15V, 1.5A Synchronous Buck-Boost DC/DC **Converter**

- Regulated Output with V<sub>IN</sub> Above, Below *<u>or Equal to V<sub>OUT</sub>*</u>
- 2.5V to 15V Input and Output Voltage Range
- 1.5A Continuous Output Current: V<sub>IN</sub> ≥ 5V,  **VOUT = 5V, PWM Mode**
- Single Inductor
- <sup>n</sup> **Accurate RUN Threshold**
- Up to 95% Efficiency
- 800kHz Switching Frequency, Synchronizable Between 600kHz and 1.5MHz
- 49µA No-Load Quiescent Current in Burst Mode<sup>®</sup> **Operation**
- Output Disconnect in Shutdown
- Shutdown Current <  $1\mu$ A
- Internal Soft-Start
- Small, Thermally Enhanced 14-Lead (3mm  $\times$  4mm  $\times$ 0.75mm) DFN and 16-Lead MSOP Packages

### **APPLICATIONS**

- 3.3V or 5V from 1, 2 or 3 Li-Ion, Multiple-Cell Alkaline/NiMH Batteries
- $\blacksquare$  RF Transmitters
- Military, Industrial Power Systems

# FEATURES DESCRIPTION

The LTC®[3111](http://www.linear.com/LTC3111) is a fixed frequency, synchronous buckboost DC/DC converter with an extended input and output range. The unique 4-switch, single inductor architecture provides low noise and seamless operation from input voltages above, below or equal to the output voltage.

Withaninput andoutputrangeof 2.5V to 15V, theLTC3111 is well suited for a wide variety of single or multiple-cell batteries, back-up capacitor or wall adapter source applications. Low  $R_{DS(ON)}$  internal N-channel MOSFET switches and selectable PWM or Burst Mode operation produce high efficiency over a wide range of operating conditions.

An accurate RUN pin allows the user to program the turn-on threshold voltage of the converter. Other features include: short-circuit protection, internal soft-start and thermal shutdown.

The LTC3111 is offered in both thermally enhanced 14-lead (3mm  $\times$  4mm  $\times$  0.75mm) DFN and 16-lead MSOP packages.

 $\sqrt{\ }$ , LT, LTC, LTM, Linear Technology, the Linear logo, Burst Mode, LTspice are registered trademarks and No R<sub>SENSE</sub> and PowerPath are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents, including 6404251, 6166527, 5481178, 6304066, 6580258.

## TYPICAL APPLICATION



**Efficiency at 5V<sub>OUT</sub>** 100 PWM 90 **BURS** 80 EFFICIENCY (%) EFFICIENCY (%) 70 60 50  $V_{IN} = 2.7V$ 40  $V_{IN} = 5V$  $- V_{IN} = 12V$ 30 0.0001 0.001 0.01 0.1 10 LOAD CURRENT (A) 3111 TA01b



# ABSOLUTE MAXIMUM RATINGS **(Notes 1, 3)**





# PIN CONFIGURATION



# ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on nonstandard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the specified operating

**junction temperature range, otherwise specifications are at TA = 25°C (Note 2). VIN = VOUT = PWM/SYNC = RUN = 5V unless otherwise noted.**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetimes.

**Note 2:** The LTC3111 is tested under pulsed load conditions such that T $_{\textrm{J}}$   $\approx$  T<sub>A</sub>. The LTC3111E is guaranteed to meet specifications from 0°C to 85°C junction temperature. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3111I is guaranteed to meet performance specifications from –40°C to 125°C junction temperature, the LTC3111H is guaranteed to meet performance specifications from –40°C to 150°C junction temperature and the LTC3111MP is guaranteed and tested to meet performance specifications from –55°C to 150°C junction temperature. High junction temperatures degrade operating lifetimes: operating lifetime is derated for junction temperatures greater than 125°C. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors.



# ELECTRICAL CHARACTERISTICS

**Note 3:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperatures will exceed 150°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

**Note 4:** Voltage transients on the switch pins beyond the DC limit specified in the Absolute Maximum Ratings, are non-disruptive to normal operation when using good layout practices, as shown on the demo board or described in the data sheet and application notes.

**Note 5:** The junction temperature (T<sub>J</sub> in °C) is calculated from the ambient temperature ( $T_A$  in  $\degree$ C) and power dissipation ( $P_D$  in Watts) according to the formula:

 $T_J = T_A + (P_D \bullet \theta_{JA})$ 

where  $\theta_{JA}$  (in °C/W) is the package thermal impedance.

**Note 6:** SYNC frequency range is tested with a square wave. Operation with 100ns minimum high or low time is assured by design.

**Note 7:** Switch timing measurements are made in an open-loop test configuration. Timing in the application may vary somewhat from these values due to differences in the switch pin voltage during the non-overlap durations when the switch pin voltage is influenced by the magnitude and direction of the inductor current.

# TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^\circ \text{C}$ ,  $V_{IN} = 5V$ ,  $V_{OUT} = 5V$ , unless otherwise specified





#### **Mode Operation vs VIN Wide VIN to 5VOUT Efficiency**











 $T_A = 25^\circ \text{C}$ ,  $V_{IN} = 5V$ ,  $V_{OUT} = 5V$ , unless otherwise specified







**800kHz PWM Mode No-Load Input Current**



**V<sub>CC</sub>** Voltage vs V<sub>CC</sub> Current

CURRENT FROM V<sub>CC</sub> (mA)

30 40 50 60 70

10 20 30 40 50 60 70 80

3111 G13





**Normalized N-Channel MOSFET**  3111 G11



#### **VCC Voltage vs VIN PWM Mode No Load**



**Normalized N-Channel MOSFET Resistance vs Temperature**



3111fa



0

V<sub>CC</sub> (V) 3.9 4.0 4.1

3.8 3.7

4.2

3.6 3.5

5

 $T_A = 25^\circ \text{C}$ ,  $V_{IN} = 5V$ ,  $V_{OUT} = 5V$ , unless otherwise specified



3111 G23

TEMPERATURE (°C) –50 0 50 100 150

**IzERO** 

3111fa

0.4

0.3

0.2

0.1  $0 - 50$ 

150

3111 G22

TEMPERATURE (°C)

0 50 100

REVERSE CURRENT LIMIT

 $-2$   $-$ <br>-50

1 0

–1

 $T_A = 25^\circ \text{C}$ ,  $V_{IN} = 5V$ ,  $V_{OUT} = 5V$ , unless otherwise specified







# SW1 10V/DIV

INDUCTOR CURRENT 500mA/DIV





 $T_A = 25^\circ \text{C}$ ,  $V_{IN} = 5V$ ,  $V_{OUT} = 5V$ , unless otherwise specified









**5VOUT Die Temperature Rise vs Continuous Load Current 4-Layer Demo Board at 25°C**







**12VOUT Die Temperature Rise vs Continuous Load Current 4-Layer Demo Board at 25°C**



**SW1, SW2 Minimum Low Time vs Temperature**





### **PIN FUNCTIONS** (DFN/MSOP)

**COMP (Pin 1/Pin 1):** Error Amp Output. An R-C network connected from this pin to FB sets the loop compensation for the voltage converter. Refer to the Applications Information section for component selection details.

**FB (Pin 2/Pin 2):** Feedback Voltage Input. Connect the  $V_{\text{OUT}}$  resistor divider tap to this pin. The output voltage can be adjusted from 2.5V to 15V by the following equation:

$$
V_{\text{OUT}} = 0.8 V \cdot \left(1 + \frac{R1}{R2}\right)
$$

where R1 is the resistor between  $V_{\text{OUT}}$  and FB and R2 is the resistor between FB and GND

**SNSGND (Pin 3/Pin 3):** This pin must be connected to ground.

**RUN (Pin 4/Pin 4):** Input to Enable or Disable the IC and Set Custom Input Undervoltage Lockout (UVLO) Thresholds. The RUN pin can be driven by an external logic signal to enable and disable the IC. In addition, the voltage on this pin can be set by a resistive voltage divider connected to the input supply in order to provide accurate turn-on and turn-off (UVLO) thresholds determined by:

$$
V_{IN(RUN)} = 1.2V \cdot \left(1 + \frac{R5}{R6}\right)
$$

The IC is enabled if RUN exceeds 1.2V nominally. Once enabled, the UVLO threshold has a built-in hysteresis of approximately 120mV, turn-offwilloccurwhenthe voltage on RUN drops to below 1.08V nominally. To continuously enable the IC, RUN can be tied directly to the input voltage up to the absolute maximum rating. This pin should not be left unconnected.

**VIN (Pin 5/Pin 5):** Input Supply Voltage. This pin should be bypassed to the ground plane with at least 10µF of low ESR, low ESL ceramic capacitance. Place this capacitor as close to the pin as possible and provide as short a return path to the ground plane as possible.

**SW1 (Pin 6/Pin 6):** The external inductor and internal switches A and B are connected here.

**BST1 (Pin 7/Pin 7):** Boosted Floating Driver Supply for A-Switch Driver. Connect a 0.1µF capacitor from this pin to SW1.

**BST2 (Pin 8/Pin 10):** Boosted Floating Driver Supply for D-Switch Driver. Connect a 0.1µF capacitor from this pin to SW2.

**SW2 (Pin 9/Pin 11):** The external inductor and internal switches C and D are connected here.

**V<sub>OUT</sub>** (Pin 10/Pin 12): Regulated Output Voltage. This pin should be connected to a low ESR ceramic capacitor. The capacitor should be placed as close to the pin as possible and have a short return to the ground plane.

**NC (Pin 11/Pin 13):** Not Connected. This pin should be connected to ground.

**VCC (Pin 12/Pin 14):** External Capacitor Connection for the Regulated  $V_{CC}$  Supply. This supply is used to operate internal circuitry and switch drivers.  $V_{CC}$  will track  $V_{IN}$  up to 4.2V typical, but will maintain this voltage when  $V_{IN}$ 4.2V. Connect a 1µF ceramic capacitor from this pin to GND. This pin can be tied to an external supply up to 5.5V. Refer to the Operation section of this data sheet under Power  $V_{CC}$  from an External Source for more details.

**PWM/SYNC (Pin 13/Pin 15):** Burst Mode Control and Synchronization Input. A DC voltage < 0.5V commands Burst Mode operation independent of load current, >1.5V commands 800kHz fixed frequency mode. A digital pulse train between 600kHz and 1.5MHz applied to this pin will override the internal oscillator and set the operating frequency. The pulse train should have a minimum high time or low time greater than 100ns (Note 6). Note the LTC3111 has reduced power capability when operating in Burst Mode operation. This pin should not be left unconnected.

**SGND (Pin 14/Pin 16):** Signal Ground. Terminate the RUN input voltage divider and output voltage divider to SGND.

**PGND (ExposedPadPin 15/Pin 8, 9, ExposedPadPin 17)** Power Ground. The exposed pad must be soldered to the PCB and electrically connected to ground through the shortest and lowest impedance connection possible.





# SIMPLIFIED BLOCK DIAGRAM





**STARTE AREA** 

# **OPERATION**

#### **INTRODUCTION**

The LTC3111 is an extended input and output range, synchronous 1.5A buck-boost DC/DC converter optimized for a variety of applications. The LTC3111 utilizes a proprietary switching algorithm, which allows its output voltage to be regulated above, below or equal to the input voltage. The error amplifier output on COMP determines the output duty cycle of the switches. The low  $R_{DS(ON)}$ , low gate charge synchronous switches provide high efficiency pulse width modulation control. High efficiency is achieved at light loads when Burst Mode operation is commanded.

#### **LOW NOISE FIXED FREQUENCY OPERATION**

#### **Oscillator, Phase Lock Loop**

An internal oscillator circuit sets the normal frequency of operation to 800kHz. A pulse train applied to the PWM/ SYNC pin allows the operating frequency to be programmed between 600kHzto 1.5MHz via aninternalphase-lock-loop circuit. The pulse train must have a minimum high or low state of at least 100ns to guarantee operation (see Note 6 of the Electrical Characteristics).

#### **Error Amplifier**

The LTC3111 contains a high gain operational amplifier which provides frequency compensation of the control loop to maintain output voltage regulation. To ensure loop stability, an external compensation network must be installed in the application circuit. A Type III compensation network, as shown in Figure 1, is recommended for most applications since it provides the flexibility to optimize the converter's transient response while simultaneously minimizing any DC error in the output voltage.

As shown in Figure 1, the error amplifier is followed by an internal analog divider which adjusts the loop gain by the reciprocal of the input voltage when the converter is in buck mode and by the output voltage when the converter is in boost mode which minimizes loop-gain variation over changes in the input voltage. This simplifies design of the compensation network and optimizes the transient response over the entire range of input voltages. Details



**Figure 1. Error Amplifier and Compensation Network**

on designing the compensation network for the LTC3111 applications can be found in the Applications Information section of this data sheet.

#### **Current Limit Operation**

The buck-boost converter has two current limit circuits. The input current limit sources current into the feedback divider network whenever the current in switch A exceeds 3A typical. Due to the high gain of the feedback loop, the injected current forces the error amplifier output to decrease until the average current through switch A decreases approximately to the current limit value. The input current limit utilizes the error amplifier in an active state and thereby provides a smooth recovery with little overshoot once the current limit fault condition is removed. Since the current limit is based on the average current through switch A, the peak inductor current in current limit will have a dependency on the duty cycle (i.e., on the input and output voltages) in the overcurrent condition. For this current limit feature to be most effective, the Thevenin resistance from the FB to ground should exceed 100kΩ.

The speed of the input current limit circuit is limited by the dynamics of the converter loop. On a hard output short, it is possible for the inductor current to increase substantially beyond the input current limit before the input current limit circuit can react. For this reason, there is a peak current limit circuit which turns off switch A if the current in switch A exceeds approximately 190% of the input current limit value. This provides additional protection in the case of an instantaneous hard output short.



# **OPERATION**

Should the output voltage become shorted, the input current limit is reduced to approximately one half of the normal operating current limit.

#### **Reverse Current Limit**

During fixed frequency operation, a reverse current comparator on switch D monitors the current entering the  $V_{OUT}$ pin. When this current exceeds 1A (typical) switch D will be turned off for the remainder of the switching cycle. This feature protects the buck-boost converter from excessive reverse current if the buck-boost output is held above the regulation voltage.

#### **Internal Soft-Start**

The LTC3111 buck-boost converter has an independent internal soft-start circuit with a nominal duration of 2ms. The converter remains in regulation during soft-start and will therefore respond to output load transients which occur during this time. In addition, the output voltage rise time has minimal dependency on the size of the output capacitor or load current during start-up. Soft-start is reset during a thermal shutdown.

### **THERMAL CONSIDERATIONS**

For the LTC3111 to provide maximum output power, it is imperative that a good thermal path be provided to dissipate the heat generated within the package. This can be accomplished by taking advantage of the large thermal pad on the underside of the IC. It is recommended that multiple vias in the printed circuit board be used to conduct the heat away from the IC and into a copper plane with as much area as possible.

The efficiency and maximum output current capability of the LTC3111 will be reduced if the converter is required to continuously deliver large amounts of power or operate at high temperatures. The amount of output current derated is dependent upon factors such as board ground plane or heat sink area, ambient operating temperature and the input/output voltages of the application. A poor thermal design can cause excessive heating, resulting in impaired performance or reliability.

The temperature rise curves given in the Typical Performance Characteristics section can be used as a guide to predict junction temperature rise from ambient. These curves were generated by mounting the LTC3111 to the 4-layer FR-4 demo printed circuit board layout shown in Figure 4. The curves were taken at room temperature, elevated ambient temperature will result in greater thermal rise rates due to increased  $R_{DS(ON)}$  of the N-channel MOSFETs with temperature. The die temperature of the LTC3111 should be kept below the maximum junction rating of 125°C for E- and I-grades and 150°C for H- and MP-grades.

In the event that the junction temperature gets too high (approximately 170°C), the input current limit will be linearly decreased from its typical value. If the junction temperature continues to rise and exceeds approximately 175°C the LTC3111 will be disabled. All power devices are turned off and all switch nodes put to a high impedance state. The soft-start circuit for the converter is reset during thermal shutdown to provide a smooth recovery once the overtemperature condition is eliminated. When the die temperature drops to approximately 170°C the LTC3111 will restart.

### **UNDERVOLTAGE LOCKOUTS**

The LTC3111 buck-boost converter is disabled and all power devices are turned off until the  $V_{CC}$  supply reaches 2.35V (typical). The soft-start circuit is reset during undervoltage lockout to provide a smooth restart once the input voltage rises above the undervoltage lockout threshold. A second UVLO circuit disables all power devices if  $V_{IN}$  is below 2.1V rising, 1.9V falling (typical). This can provide a lower  $V_{IN}$  operating range in applications where  $V_{CC}$  is powered from an alternate source or  $V_{\text{OUT}}$  after start-up.

#### **INDUCTOR DAMPING**

When the LTC3111 is disabled (RUN =  $0V$ ) or sleeping during Burst Mode operation (PWM/SYNC =  $0V$ ), active circuits "damp" the inductor voltage through 1kΩ (typical) impedance between SW1 and SW2 and GND to reduce ringing and EMI.



# **OPERATION**

#### **PWM MODE OPERATION**

When the PWM/SYNC pin is held high, the LTC3111 buckboost converter operates in a fixed-frequency pulse-width modulation (PWM) mode using voltage mode control. Full output currentisonly available inPWMmode. A proprietary switching algorithm allows the converter to transition between buck, buck-boost, and boost modes without discontinuity in inductor current. The switch topology for the buck-boost converter is shown in Figure 2.



**Figure 2. Buck-Boost Switch Topology**

When the input voltage is significantly greater than the output voltage, the buck-boost converter operates in buck mode. Switch D turns on at maximum duty cycle and switch C turns on just long enough to refresh the voltage on the BST2 capacitor used to drive switch D. Switches A and B are pulse-width modulated to produce the required duty cycle to support the output regulation voltage.

As the input voltage nears the output voltage, switches A and D are on for a greater portion of the switching period, providing a direct current path from  $V_{IN}$  to  $V_{OIII}$ . Switches B and C are turned on only enough to ensure proper regulation and/or provide charging of the BST1 and BST2 capacitors. The internal control circuitry will determine the proper duty cycle in all modes of operation, which will vary with load current.

As the input voltage drops well below the output voltage, the converter operates solely in boost mode. Switch A turns on at maximum duty cycle and switch B turns on just long enough to refresh the voltage on the BST1 capacitor used to drive A. Switches C and D are pulse-width modulated to produce the required duty cycle to regulate the output voltage.

This switching algorithm provides a seamless transition between operating modes and eliminates discontinuities in average inductor current, inductor current ripple, and loop transfer function throughout the operational modes. These advantages result in increased efficiency and stability in comparison to the traditional 4-switch buck-boost converter.

#### **OUTPUT VOLTAGE PROGRAMMING**

The output voltage is set via the external resistor divider comprised of resistors R1 and R2 as show in Figures 1. The resistor divider values determine the output regulation voltage according to:

$$
V_{\text{OUT}} = 0.8 V \cdot \left(1 + \frac{R1}{R2}\right)
$$

In addition to setting the output voltage, the value of R1 is instrumental in controlling the dynamics of the compensation network. When changing the value of this resistor, care must be taken to understand the impact this will have on the compensation network.

In addition, the Thevenin equivalent resistance of the resistor divider controls the gain of the input current limit. To maintain sufficient gain in this loop, it is recommended that the Thevenin resistance be greater than  $100 \text{k}\Omega$ .

#### **RUN Comparator**

In addition to serving as a logic-level input to enable the IC, the RUN pin includes an accurate internal comparator that allows it to be used to set custom rising and falling on/off thresholds with the addition of an external resistor divider. When RUN is driven above its logic threshold (0.8V typical), the LDO regulator is enabled, which provides power to the internal control circuitry of the IC. If the voltage on RUN is increased further so that it exceeds the RUN comparator accurate analog threshold (1.2V typical), all functions of the buck-boost converter will be enabled and a start-up sequence will ensue.

If RUN is brought below the accurate comparator threshold, the buck-boost converter will inhibit switching, but the



 $3111f$ 

# LTC3111

# **OPERATION**

LDO regulator and control circuitry will remain powered unless RUN is brought below its logic threshold. Therefore, in order to completely shut down the IC, it is necessary to ensure that RUN is brought below its worst-case low logic threshold of 0.3V. RUN is a high voltage input and can be tied directly to  $V_{IN}$  to continuously enable the IC when the input supply is present. The RUN pin can be driven above  $V_{IN}$  or  $V_{OUT}$  as long as it stays within the operating range of 15V.

With the addition of an optional resistor divider as shown in Figure 3, the RUN pin can be used to establish a userprogrammable turn on and turn off threshold.



**Figure 3. Accurate RUN Comparator**

The buck-boost converter is enabled when the voltage on RUN reaches 1.2V (nominal). Therefore, the turn-on voltage threshold on  $V_{IN}$  is given by:

$$
V_{IN(RUN)} = 1.2V \cdot \left(1 + \frac{R5}{R6}\right)
$$

Once the converter is enabled, the RUN comparator includes a built-in hysteresis of approximately 120mV, so that the turn-off threshold will be approximately 10% lower than the turn-on threshold. Put another way, the internal threshold level for the RUN comparator looks like 1.08V after the IC is enabled.

The RUN comparator is relatively noise insensitive, but there may be cases due to PCB layout, very large value resistors for R5 and R6 or proximity to noisy components where noise pickup is unavoidable and may cause the turn-on or turn-off of the IC to be intermittent. In these cases, a filter capacitor can be added across R6 to ensure proper operation.

### **Powering V<sub>CC</sub> from an External Source**

The LTC3111's  $V_{CC}$  regulator can be powered or back-fed from an external source up to 5.5V. The advantage of back feeding  $V_{CC}$  from a voltage above 4.2V is higher efficiency. For  $5V_{\text{OUT}}$  applications,  $V_{\text{CC}}$  can be easily powered from  $V_{\text{OUT}}$  using an external low current Schottky as shown in several applications circuits in the Typical Applications section.

Back feeding  $V_{CC}$  also improves a light load PWM mode output voltage ripple that occurs when the inductor passes through zero current by reducing the switch pin anti-cross conduction times. A disadvantage of powering  $V_{CC}$  from  $V<sub>OIII</sub>$  is that no-load quiescent current increases at lower input voltage in Burst Mode operation as shown in the Typical Performance Characteristics (compared to  $V_{CC}$ powered from  $V_{IN}$ ).

### **Burst Mode OPERATION**

When the PWM/SYNC pin is held low, the buck-boost converter operates utilizing a variable frequency switching algorithm designed to improve efficiency at light load and reduce the standby current at zero load. In Burst Mode operation, the inductor is charged with fixed peak amplitude current pulses and as a result only a fraction of the maximum output current can be delivered when in Burst Mode operation.

These current pulses are repeated as often as necessary to maintain the output regulation voltage. The maximum output current,  $I_{MAX}$ , which can be supplied in Burst Mode operation is dependent upon the input and output voltage as approximated by the following formula:

$$
I_{MAX} = \frac{I_{PK}}{2} \cdot \eta \cdot \left(\frac{V_{IN}}{V_{IN} + V_{OUT}}\right) A
$$

where  $I_{PK}$  is the Burst Mode peak current limit (0.8A typical) in amps and  $\eta$  is the efficiency.

3111fa If the buck-boost load exceeds the maximum Burst Mode current capability, the output rail will lose regulation. In Burst Mode operation, the error amplifier is configured for low power operation and used to hold the compensation pin, COMP, to reduce transients that may occur during transitions from and to burst and PWM mode operation.



The basic LTC3111 application circuit is shown on the front page of this data sheet. The external component selection is dependent upon the required performance of the IC in each particular application given trade-offs such as PCB area, output voltages, output currents, ripple voltages, and efficiency. This section of the data sheet provides some basic guidelines and considerations to aid in the selection of external components and the design of the application circuit.

#### **Inductor Selection**

To achieve high efficiency, a low ESR inductor should be utilized for the buck-boost converter. In addition, the buckboost inductor must have a saturation current rating that is greater than the worst-case average inductor current plus half the ripple current. The peak-to-peak inductor current ripple for buck or boost mode operation can be calculated from the following formulas:

$$
\Delta I_{L(P-P\_BUCK)} = \frac{V_{OUT}}{L} \cdot \left(\frac{V_{IN} - V_{OUT}}{V_{IN}}\right) \cdot \left(\frac{1}{f} - t_{LOW}\right)
$$

$$
\Delta I_{L(P-P\_BOOST)} = \frac{V_{IN}}{L} \cdot \left(\frac{V_{OUT} - V_{IN}}{V_{OUT}}\right) \cdot \left(\frac{1}{f} - t_{LOW}\right)
$$

where f is the frequency in Hz and L is the inductance in Henries and  $t_{\text{low}}$  is the switch pin minimum low time in seconds, which is typically 160ns.

In addition to affecting output current ripple, the inductor value can also impact the stability of the feedback loop. In boost mode, the converter transfer function has a righthalf-plane zero at a frequency that is inversely proportional to the value of the inductor. As a result, a large inductance can move this zero to a frequency that is low enough to degrade the phase margin of the feedback loop. It is recommended that the inductor value be chosen less than 15μH if the converter is to be used in the boost region. For 800kHz operation, a 4.7μH inductor is recommended for  $5V_{OIII}$  and  $10\mu$ H for  $12V_{OIII}$ .

The inductor DC resistance can impact the efficiency of the buck-boost converter as well as the maximum output current capability at low input voltage. In buck mode, the output current is limited only by the inductor current

reaching the current limit value. However, in boost mode, especially at large step-up ratios, the output current capability can also be limited by the total resistive losses in the power stage. These include switch resistances, inductor resistance, and PCB trace resistance. Use of an inductor with high DC resistance can degrade the output current capability from that shown in the graph in the Typical Performance Characteristics section of this data sheet.

Different inductor core materials and styles have an impact on the size and price of an inductor at any given current rating. Shielded construction is generally preferred as it minimizes the chances of interference with other circuitry. The choice of inductor style depends upon the price, sizing, and EMI requirements of a particular application. Table 1 provides a small sampling of inductors that are well suited to many LTC3111 buck-boost converter applications. Within each family (i.e., at a fixed size), the DC resistance generally increases and the maximum current generally decreases with increased inductance.





#### **Output Capacitor Selection**

A low ESR output capacitor should be utilized at the buck-boost converter output in order to minimize output voltage ripple. Multilayer X5R and X7R dielectric ceramic capacitors are anexcellent choice as theyhave lowESRand are available in small footprints. The capacitor should be

chosen large enough to reduce the output voltage ripple to acceptable levels. The minimum output capacitor needed for a given output voltage ripple (neglecting the capacitor ESR and ESL) can be calculated by the following formulas:

$$
\Delta V_{P-P(BUCK)} = \frac{I_{LOAD} \cdot t_{LOW}}{C_{OUT}}
$$

$$
\Delta V_{P-P(BOOST)} = \frac{I_{LOAD}}{f \cdot C_{OUT}} \cdot \left(\frac{V_{OUT} - V_{IN} + t_{LOW} \cdot f \cdot V_{IN}}{V_{OUT}}\right)
$$

where f is the frequency in Hz,  $C_{\text{OUT}}$  is the output capacitance in  $\mu$ F,  $I_{LOAD}$  is the output current in amps and t<sub>LOW</sub> is the switch pin minimum low time in seconds, which is typically 160ns.

In addition to output ripple generated across the output capacitor, there is also output ripple produced across the internal resistance of the output capacitor. The ESRgenerated output voltage ripple is proportional to the series resistance of the output capacitor and is given by the following expression:

$$
\Delta V_{P\text{-}P(BUCK)} = \frac{I_{LOAD} \cdot R_{ESR}}{1 - t_{LOW} \cdot f} \approx I_{LOAD} \cdot R_{ESR}
$$
\n
$$
\Delta V_{P\text{-}P(BOOST)} = \frac{I_{LOAD} \cdot R_{ESR} \cdot V_{OUT}}{V_{IN}(1 - t_{LOW} \cdot f)} \approx \frac{I_{LOAD} \cdot R_{ESR} \cdot V_{OUT}}{V_{IN}}
$$

where  $R<sub>ESR</sub>$  is the series resistor of the output capacitor and all other terms are as previously defined.

#### **Input Capacitor Selection**

It is recommended that a low ESR ceramic capacitor with a value of at least 10 $\mu$ F be located as close to the V<sub>IN</sub> pin as possible. In addition, the return trace from the pin to the ground plane should be made as short as possible. It is important to minimize any stray resistance from the converter to the battery or power source. If cabling is required to connect the LTC3111 to the battery or power supply, a higher ESR capacitor or a series resistor with a low ESR capacitor in parallel with the low ESR capacitor may be required to damp out ringing caused by the cable inductance.

#### **Capacitor Vendor Information**

Both the input bypass capacitors and output capacitors used with the LTC3111 must be low ESR and designed to handle the large AC currents generated by switching converters. This is important to maintain proper functioning of the IC and to reduce input/output ripple. Many modern low voltage ceramic capacitors experience significant loss in capacitance from their rated value with increased DC bias voltages. For example, it is not uncommon for a small surface mount ceramic capacitor to lose more than 50% of its rated capacitance when operated near its rated voltage. As a result, it is sometimes necessary to use a larger value capacitance or a capacitor with a larger case size than required in order to actually realize the intended capacitance at the full operating voltage. For details, consult the capacitor vendor's curve of capacitance versus DC bias voltage.

The capacitors listed in Table 2 provide a sampling of small surface mount ceramic capacitors that are well suited to LTC3111 application circuits. All listed capacitors are either X5R or X7R dielectric in order to ensure that capacitance loss over temperature is minimized.



#### **Table 2. Representative Bypass and Output Capacitors**



#### **PCB Layout Considerations**

The LTC3111 switches large currents at high frequencies. Special attention should be paid to the PCB layout to ensure a stable, noise-free and efficient application circuit. Figure 4 presents a representative PCB layout to outline some of the primary considerations. A few key guidelines are outlined below:

- 1. All circulating high current paths should be kept as short as possible. This can be accomplished by keeping the routes to all circled components in the figure below as short and as wide as possible. Capacitor ground connections should via down to the ground plane in the shortest route possible. The bypass capacitors on  $V_{IN}$  should be placed as close to the IC as possible and should have the shortest possible paths to ground.
- 2. The exposed pad is the power ground connection for the LTC3111. Multiple vias should connect the back pad directly to the ground plane. In addition maximization of the metallization connected to the back pad will improve the thermal environment and improve the power handling capabilities of the IC.
- 3. The circled components and their connections should all be placed over a complete ground plane to minimize loop cross-sectional areas. This minimizes EMI and reduces inductive drops.
- 4. Connections to all of the circled components should be made as wide as possible to reduce the series resistance. This will improve efficiency and maximize the output current capability of the buck-boost converter.









- 5. To prevent large circulating currents from disrupting the output voltage sensing, the ground for each resistor divider should be returned to the ground plane using a via placed close to the IC and away from the power connections.
- 6. Keep the connection from the resistor dividers to the feedback pins (FB pin) as short as possible and away from the switch pin connections.
- 7. Crossover connections should be made on inner copper layers if available. If it is necessary to place these on the ground plane, make the trace on the ground plane as short as possible to minimize the disruption to the ground plane.

#### **Buck Mode Small-Signal Model**

The LTC3111 uses a voltage mode control loop to maintain regulation of the output voltage. An externally compensated error amplifier drives the COMP pin to generate the appropriate duty cycle of the power switches. Use of an external compensation network provides the flexibility for optimization of closed-loop performance over the wide variety of output voltages, switching frequencies, and external component values supported by the LTC3111.

The small-signal transfer function of the buck-boost converter is different in the buck and boost modes of operation and care must be taken to ensure stability in both operating regions. When stepping down from a higher input voltage to a lower output voltage, the converter will operate in buck mode and the small-signal transfer function from the error amplifier output COMP, to the converter output voltage is given by the following equation:

$$
\frac{V_0}{V_{COMP}}\Bigg| BUCK = G_{BUCK} \frac{1 + \frac{s}{2 \cdot \pi \cdot f_Z}}{1 + \frac{s}{2 \cdot \pi \cdot f_0 \cdot Q} + \left(\frac{s}{2 \cdot \pi \cdot f_0}\right)^2}
$$

The gain term,  $G<sub>BUCK</sub>$ , is comprised of three different components: the gain of the analog divider, the gain of the pulse-width modulator, and the gain of the power stage as given by the following expressions where  $V_{IN}$  is the input voltage to the converter, f is the switching frequency, R is the load resistance, and  $t_{LOW}$  is the switch pin minimum low time, which is typically 160ns. The parameter R<sub>S</sub> represents the average series resistance of the power stage and can be approximated as twice the average power switch resistance plus the DC resistance of the inductor.

$$
G_{\text{BUCK}} = G_{\text{DIVIDER}} \cdot G_{\text{PWM}} \cdot G_{\text{POWER}}
$$
\n
$$
G_{\text{DIVIDER}} = \frac{18}{V_{\text{IN}}}
$$
\n
$$
G_{\text{PWMM}} = 2.5 \cdot (1 - t_{\text{LOW}} \cdot f)
$$
\n
$$
G_{\text{POWER}} = \frac{V_{\text{IN}} \cdot R}{(1 - t_{\text{LOW}} \cdot f) \cdot (R + R_{\text{S}})}
$$

Notice that the gain of the analog divider cancels the input voltage dependence of the power stage. As a result, the buck mode gain is approximated by a constant as given by the following equation:

$$
G_{\text{BUGK}} = 45 \cdot \frac{R}{R + R_{\text{S}}} \approx 45 = 33 \text{dB}
$$

The buck mode transfer function has a single zero which is generated by the ESR of the output capacitor. The zero frequency,  $f_Z$ , is given by the following expression where  $R_C$  and  $C_O$  are the ESR and value of the output filter capacitor respectively.

$$
f_Z = \frac{1}{2 \cdot \pi \cdot R_C \cdot C_O}
$$

In most applications, an output capacitor with a very low ESR is utilized in order to reduce the output voltage ripple to acceptable levels. Such low values of capacitor ESR result in a very high frequency zero and as a result the zero is commonly too high in frequency to significantly impact compensation of the feedback loop. The denominator of the buck mode transfer function exhibits a pair of resonant poles generated by the LC filtering of the power stage. The resonant frequency of the power stage,  $f_0$ , is given by the following expression where L is the value of the inductor:

$$
f_0 = \frac{1}{2 \cdot \pi} \cdot \sqrt{\frac{R + R_S}{L \cdot C_0 (R + R_C)}} \approx \frac{1}{2 \cdot \pi \cdot \sqrt{L \cdot C_0}}
$$



The quality factor, Q, has a significant impact on compensation of the voltage loop since a higher Q factor produces a sharper loss of phase near the resonant frequency. The quality factor is inversely related to the amount of damping in the power stage and is substantially influenced by the average series resistance of the power stage,  $R_S$ . Lower values of  $R<sub>S</sub>$  will increase the Q and result in a sharper loss of phase near the resonant frequency and will require more phase boost or lower bandwidth to maintain an adequate phase margin.

$$
Q = \frac{\sqrt{L \cdot C_0 (R + R_C) \cdot (R + R_S)}}{R \cdot R_C \cdot C_0 + L + C_0 \cdot R_S \cdot (R + R_C)}
$$

$$
\approx \frac{\sqrt{L \cdot C_0}}{\frac{L}{R} + C_0 \cdot R_S}
$$

#### **Boost Mode Small-Signal Model**

When stepping up from a lower input voltage to a higher output voltage, the buck-boost converter will operate in boost mode where the small-signal transfer function from control voltage,  $V_{\text{COMP}}$ , to the output voltage is given by the following expression:

$$
\frac{V_0}{V_{COMP}}\Big|_{BOOST} = G_{BOOST} \frac{\left(1 + \frac{s}{2 \cdot \pi \cdot f_Z}\right) \cdot \left(1 - \frac{s}{2 \cdot \pi \cdot f_{RHPZ}}\right)}{1 + \frac{s}{2 \cdot \pi \cdot f_0 \cdot Q} + \left(\frac{s}{2 \cdot \pi \cdot f_0}\right)^2}
$$

In boost mode operation, the transfer function is characterized by a pair of resonant poles and a zero generated by the ESR of the output capacitor as in buck mode. However, in addition there is a right-half-plane zero which generates increasing gain and decreasing phase at higher frequencies. As a result, the crossover frequency in boost mode operation generally must be set lower than in buck mode in order to maintain sufficient phase margin.

The boost mode gain,  $G_{\text{BOOST}}$ , is comprised of three components: the analog divider, the pulse width modulator and the power stage. The gain of the PWM remains the same as in buck mode operation, but the gain of the analog divider and power stage in boost mode are given by the following equation:

$$
GDIVIDER = \frac{18}{VOUT}
$$

$$
GPOWER = \frac{VOUT2}{(1 - tLOW • f) • VIN}
$$

By combining the individual terms, the total gain in boost mode can be reduced to the following expression. Notice that unlike in buck mode, the gain in boost mode is a function of both the input and output voltage:

$$
G_{BOOST} = 45 \cdot \frac{V_{OUT}}{V_{IN}}
$$

In boost mode operation, the frequency of the right-halfplane zero,  $f_{RHPZ}$ , is given by the following expression. The frequency of the right-half-plane zero decreases at higher loads and with larger inductors:

$$
\mathsf{f}_{\mathsf{RHPZ}}\!-\!\frac{\mathsf{R}\!\bullet\!\left(1\!\!-\!\!t_{\mathsf{LOW}}\!\bullet\!f\right)^2\!\bullet\!V_{\mathsf{IN}}^2}{2\!\bullet\!\pi\!\bullet\!\mathsf{L}\!\bullet\!V_{\mathsf{OUT}}^2}
$$

In boost mode, the resonant frequency of the power stage has a dependence on the input and outputvoltage as shown by the following equation:

$$
f_0 = \frac{1}{2 \cdot \pi} \cdot \sqrt{\frac{R_S + \frac{R \cdot V_{IN}^2}{V_{OUT}^2}}{L \cdot C_0 \cdot (R + R_C)}} \cong \frac{1}{2 \cdot \pi} \cdot \frac{V_{IN}}{V_{OUT}} \cdot \sqrt{\frac{1}{L \cdot C_0}}
$$

Finally, the magnitude of the quality factor of the power stage in boost mode operation is given by the following expression:

$$
Q = \frac{\sqrt{L \cdot C_0 \cdot R \cdot \left(R_S + \frac{R \cdot V_{IN}^2}{V_{OUT}^2}\right)}}{L + C_0 \cdot R_S \cdot R}
$$



#### **Compensation Of The Voltage Loop**

The small-signal models of the LTC3111 reveal that the transfer function from the error amplifier output, COMP, to the output voltage is characterized by a set of resonant poles and a possible zero generated by the ESR of the output capacitor as shown in the Bode plot of Figure 5. In boost mode operation, there is an additional right-halfplane zero that produces phase lag and increasing gain at higher frequencies. Typically, the compensation network is designed to ensure that the loop crossover frequency is low enough that the phase loss from the right-half-plane zero is minimized. The low frequency gain in buck mode is a constant, but varies with both  $V_{IN}$  and  $V_{OUT}$  in boost mode.

For charging or other applications that do not require an optimized output voltage transient response, a simple Type I compensation network as shown in Figure 6 can be used to stabilize the voltage loop. To ensure sufficient phase margin, the gain of the error amplifier must be low enough that the resultant crossover frequency of the control loop is well below the resonant frequency.

In most applications, the low bandwidth of the Type I compensated loop will not provide sufficient transient response performance. To obtain a wider bandwidth feedback loop, optimize the transient response, and minimize the size of the output capacitor, a Type III compensation network as shown in Figure 7 is required.

A Bode plot of the typical Type III compensation network is shown in Figure 8. The Type III compensation network provides a pole near the origin which produces a very high loop gain at DC to minimize any steady-state error in the regulation voltage. Two zeros located at  $f_{ZERO1}$  and  $f_{ZERO2}$ provide sufficient phase boost to allow the loop crossover frequency to be set above the resonant frequency,  $f_0$ , of the power stage. The Type III compensation network also introduces a second and third pole. The second pole, at frequency f<sub>POLE2</sub>, reduces the error amplifier gain to a zero slope to prevent the loop crossover from extending



**Figure 5: Buck-Boost Converter Bode Plot**



**Figure 6: Error Amplifier with Type I Compensation**



**Figure 7: Error Amplifier with Type III Compensation**





**Figure 8: Type III Compensation Bode Plot**

too high in frequency. The third pole at frequency f<sub>POLE3</sub> provides attenuation of high frequency switching noise.

The transfer function of the compensated Type III error amplifier from the input of the resistor divider to the output of the error amplifier, COMP, is:

$$
\frac{V_{COMP}}{V_0} = G_{COMP} \cdot \frac{\left(1 + \frac{s}{2 \cdot \pi \cdot f_{ZERO1}}\right) \cdot \left(1 + \frac{s}{2 \cdot \pi \cdot f_{ZERO2}}\right)}{s \cdot \left(1 + \frac{s}{2 \cdot \pi \cdot f_{POLE2}}\right) \cdot \left(1 + \frac{s}{2 \cdot \pi \cdot f_{POLE3}}\right)}
$$

The compensation gain is given by the following equation. The simpler approximate value is sufficiently accurate in most cases since  $C_{FB}$  is typically much larger in value than  $C_{POI}F$ .

$$
G_{COMP} \cong \frac{1}{R1 \cdot (C_{FB} + C_{POLE})} \cong \frac{1}{R1 \cdot C_{FB}}
$$

The pole and zero frequencies of the Type III compensation network can be calculated from the following equations where all frequencies are in Hz, resistances are in ohms, and capacitances are in farads.

$$
f_{\text{ZERO1}} = \frac{1}{2 \cdot \pi \cdot R_{\text{FB}} \cdot C_{\text{FB}}}
$$
\n
$$
f_{\text{ZERO2}} = \frac{1}{2 \cdot \pi (R1 + R_{\text{FF}}) \cdot C_{\text{FF}}} \cong \frac{1}{2 \cdot \pi \cdot R1 \cdot C_{\text{FF}}}
$$
\n
$$
f_{\text{POLE2}} = \frac{1}{2 \cdot \pi \cdot \frac{C_{\text{FB}} \cdot C_{\text{POLE}}}{C_{\text{FB}} + C_{\text{POLE}}} \cdot R_{\text{FB}}} \cong \frac{1}{2 \cdot \pi \cdot R_{\text{FB}} \cdot C_{\text{POLE}}}
$$
\n
$$
f_{\text{POLE3}} = \frac{1}{2 \cdot \pi \cdot R_{\text{FF}} \cdot C_{\text{FF}}}
$$

In most applications the compensation network is designed so that the loop crossover frequency is above the resonant frequency of the power stage, but sufficiently below the boostmode right-half-plane zerotominimize the additional phase loss. Once the crossoverfrequency isdecidedupon, the phase boost provided by the compensation network is centered at that point in order to maximize the phase margin. A larger separation in frequency between the zeros and higher order poles will provide a higher peak phase boost but may also increase the gain of the error amplifier which can push out the loop crossover to a higher frequency.

The Q of the power stage can have a significant influence on the design of the compensation network because it determines how rapidly the 180° of phase loss in the power stage occurs. For very low values of series resistance, Rs. the Q will be higher and the phase loss will occur sharply. In such cases, the phase of the power stage will fall rapidly to –180° above the resonant frequency and the total phase margin must be provided by the compensation network.



However, with higher losses in the power stage (larger  $R<sub>S</sub>$ ) the Q factor will be lower and the phase loss will occur more gradually. As a result, the power stage phase will not be as close to –180° at the crossover frequency and less phase boost is required of the compensation network.

The LTC3111 error amplifier is designed to have a fixed maximum bandwidth in order to provide rejection of switching noise to prevent it from interfering with the control loop. From a frequency domain perspective, this can be viewed as an additional single pole as illustrated in Figure 9. The nominal frequency of this pole is 400kHz. For typical loop crossover frequencies below about 60kHz the phase contributed by this additional pole is negligible. However, for loops with higher crossover frequencies this additional phase loss should be taken into account when designing the compensation network.



**Figure 9. Internal Loop Filter**

#### **Loop Compensation Example**

This section provides an example illustrating the design of a compensation network for a typical LTC3111 application circuit. In this example a 5V regulated output voltage is generated with the ability to supply a 500mA load from an input power source ranging from 3.5V to 15V. To reduce switching losses a 800kHz switching frequency has been chosen for this example. In this application the maximum inductor current ripple will occur at the highest input voltage. An inductor value of 4.7µH has been chosen to limit

the worst-case inductor current ripple to less than 1A peak to peak. A low ESR output capacitor with a value of 22µF is specified to yield a worst-case output voltage ripple (occurring at the worst-case step-up ratio and maximum load current) of approximately 20mV. In summary, the key power stage specifications for this LTC3111 example application are given below.

$$
f = 0.8 MHz, t_{LOW} = 160 \text{ns}
$$
\n
$$
V_{IN} = 3.5V \text{ to } 15V
$$
\n
$$
V_{OUT} = 5V \text{ at } R = 10 \Omega
$$
\n
$$
C_{OUT} = 22 \mu F, R_C = 10 \text{m}\Omega
$$
\n
$$
L = 4.7 \mu H, R_L = 25 \text{m}\Omega
$$
\n
$$
R_S = 200 \text{m}\Omega
$$

With the power stage parameters specified, the compensation network can be designed. In most applications, the most challenging compensation corner is boost mode operation at the greatest step-up ratio and highest load current since this generates the lowest frequency right-half-plane zero and results in the greatest phase loss. Therefore, a reasonable approach is to design the compensation network at this worst-case corner and then verify that sufficient phase margin exists across all other operating conditions. In this example application, at  $V_{IN}$  = 3.5V and the full 500mA load current, the right-half-plane zero will be located at 136kHz and this will be a dominant factor in determining the bandwidth of the control loop.

The first step in designing the compensation network is to determine the target crossover frequency for the compensated loop. A reasonable starting point is to assume that the compensation network will generate a peak phase boost of approximately 60°. Therefore, in order to obtain a phase margin of  $60^\circ$ , the loop crossover frequency, f<sub>c</sub>, should be selected as the frequency at which the phase



of the buck-boost converter reaches –180°. As a result, at the loop crossover frequency the total phase will be simply the 60° of phase provided by the error amplifier as shown:

Phase Margin =  $\varphi$ BUCK-BOOST +  $\varphi$ ERRORAMPLIFIER + 180°  $= -180^{\circ} + 60^{\circ} + 180^{\circ} = 60^{\circ}$ 

Similarly, if a phase margin of 45° is required, the target crossover frequency should be picked as the frequency at which the buck-boost converter phase reaches –195° so that the combined phase at the crossover frequency yields the desired 45° of phase margin.

This example will be designed for a 60° phase margin to ensure adequate performance over parametric variations and varying operating conditions. As a result, the target crossover frequency,  $f_C$ , will be the point at which the phase of the buck-boost converter reaches –180°. It is generally difficult to determine this frequency analytically given that it is significantly impacted by the Q factor of the resonance in the power stage. As a result, it is best determined from a Bode plot of the buck-boost converter as shown in Figure 10. This Bode plot is for the LTC3111 buck-boost converter using the previously specified power stage parameters and was generated from the small-signal



**Figure 10. Converter Bode Plot**  $V_{IN} = 3.5V$ **,**  $V_{OUT} = 5V$ **, R = 10** $\Omega$ 

model equations using LTspice® software. In this case, the phase reaches –180° at 40kHz making  $f_C = 40$ kHz the target crossover frequency for the compensated loop.

From the Bode plot of Figure 10 the gain of the power stage at the target crossover frequency is 13.5dB. Therefore, in order to make this frequency the crossover frequency in the compensated loop, the total loop gain at  $f_C$  must be adjusted to 0dB. To achieve this, the gain of the compensation network must be designed to be  $-13.5dB$  at the crossover frequency.

At this point in the design process, there are three constraints that have been established for the compensation network. It must have  $-13.5dB$  of gain at  $f_C = 40kHz$ , a peak phase boost of 60 $^{\circ}$  that is centered at  $f_C = 40$ kHz. One way to design a compensation network to meet these targets is to simulate the compensation error amplifier Bode plot in LTspice for the typical compensation network shown on the front page of this data sheet. Then, the gain, pole and zero frequencies can be iteratively adjusted until the required constraints are met. Alternatively, an analytical approach can be used to design a compensation network with the desired phase boost, center frequency and gain. In general, this procedure can be cumbersome due to the large number of degrees of freedom in the Type III compensation network. However the design process can be simplified by assuming that both the compensation zeros occur at the same frequency,  $f<sub>z</sub>$ , and both higher order poles (f<sub>POLE2</sub> and f<sub>POLE3</sub>) occur at the common frequency,  $f<sub>P</sub>$ . In most cases this is a reasonable assumption since the zeros are typically located between 1kHz and 10kHz and the poles are typically located near each other at much higher frequencies. Given this assumption, the maximum phaseboost, providedby the compensationerror amplifier is determined simply by the amount of separation between the poles and zeros as shown by the following equation:

$$
\phi_{MAX} = 4 \cdot \arctan\left(\sqrt{\frac{f_P}{f_Z}}\right) - 270^{\circ}
$$

![](_page_22_Picture_12.jpeg)

A reasonable choice is to pick the frequency of the poles,  $f<sub>P</sub>$ , to be 50 times higher than the frequency of the zeros,  $f<sub>z</sub>$ , which provides a peak phase boost of approximately 60° as was assumed previously. Next, the phase boost must be centered so that the peak phase occurs at the target crossover frequency. The frequency of the maximum phase boost,  $f_{\text{CFNTFR}}$ , is the geometric mean of the pole and zero frequency as:

$$
f_{\text{CENTER}} = \sqrt{f_P \bullet f_Z} = \sqrt{50} \bullet f_Z \cong 7 \bullet f_Z
$$

Therefore, in order to center the phase boost given a factor of 50 separation between the pole and zero frequencies, the zero should be located at one-seventh of the crossover frequency and the poles should be located at seventh times the crossover frequency as given by the following equation:

$$
f_Z = \frac{f_C}{7} = \frac{40 \text{kHz}}{7} = 5.71 \text{kHz}
$$
  

$$
f_P = 7 \cdot f_C = 7 \cdot 40 \text{kHz} = 280 \text{kHz}
$$

Thisplacementofthepolesandzeroswillyield a peakphase boost of 60° that is centered at the crossover frequency,  $f_C$ . Next, in order to produce the desired target crossover frequency, the gain of the compensation network at the point of maximum phase boost, G<sub>CENTER</sub>, must be set to –13.5dB. The gain of the compensated error amplifier at the point of the phase gain is given by:

$$
G_{\text{CENTER}} = 10 \cdot \log \left[ \frac{2 \cdot \pi \cdot f_{P}}{\left(2 \cdot \pi \cdot f_{Z}\right)^{3} \cdot \left(R1 \cdot C_{FB}\right)^{2}} \right] dB
$$

Assuming a multiple of 50 separation between the pole and zero frequencies this can be simplified to the following expression:

$$
G_{\text{CENTER}} = 20 \cdot \log \left( \frac{50}{2 \cdot \pi \cdot f_C \cdot R1 \cdot C_{FB}} \right) dB
$$

This equation completes the set of constraints needed to determine the compensation component values. Specifically, the two zeros,  $f_{\rm ZER01}$  and  $f_{\rm ZER02}$ , should be located near 5.71 kHz. The two poles, f<sub>POLE2</sub> and f<sub>POLE3</sub>, should be located near 280kHz and the gain should be set to provide a gain at the crossover frequency of  $G_{\text{CFNTFR}} = -13.5dB$ .

The first step in defining the compensation component values is to pick a value for R1 that provides an acceptably low quiescent current through the resistor divider. A value of R1 = 1M $\Omega$  is a reasonable choice. Next, the value of C<sub>FB</sub> can be found in order to set the error amplifier gain at the crossover frequency to –13.5dB as follows:

$$
G_{\text{CENTER}} = -13.5 \text{dB} = 20 \cdot \log \left[ \frac{50}{2 \cdot \pi \cdot 40 \text{kHz} \cdot 1 \text{M} \Omega \cdot \text{C}_{\text{FB}}} \right]
$$

$$
C_{\text{FB}} = \frac{50}{2 \cdot \pi \cdot 40 \text{kHz} \cdot 1 \text{M} \Omega \cdot 10^{-\frac{13.5}{20}}} \approx 1000 \text{pF}
$$

The compensation poles can be set at 280kHz and the zeros at 5.71kHz by using the expressions for the pole and zero frequencies given in the previous sections. Setting the frequency of the first zero,  $f_{ZFRO1}$ , to 5.71kHz results in the following value for  $R_{FB}$ :

$$
R_{FB} = \frac{1}{2 \cdot \pi \cdot 5.71 \text{kHz} \cdot 1000 \text{pF}} \approx 28.0 \text{k}\Omega
$$

This leaves the free parameter,  $C_{POI,F}$ , to set frequency  $f_{POLE1}$  to the common pole frequency of 280kHz as given:

$$
C_{POLE} = \frac{1}{2 \cdot \pi \cdot 280 \text{kHz} \cdot 28 \text{k}\Omega} \approx 22 \text{pF}
$$

![](_page_23_Picture_17.jpeg)

Next,  $C_{FF}$  can be chosen to set the second zero,  $f_{ZFRO2}$ , to the common zero frequency of 5.71kHz.

$$
C_{FF} = \frac{1}{2 \cdot \pi \cdot 5.71 \text{kHz} \cdot 1 \text{M}\Omega} \approx 27 \text{pF}
$$

Finally, the resistor value  $R_{FF}$  can be chosen to place the second pole at 280kHz.

$$
R_{FF} = \frac{1}{2 \cdot \pi \cdot 280 \text{kHz} \cdot 27 \text{pF}} \approx 20 \text{k}\Omega
$$

Now that the pole frequencies, zero frequencies and gain of the compensation network have been established, the next step is to generate a Bode plot for the compensated error amplifier to confirm its gain and phase properties. A Bode plot of the error amplifier with the designed compensation component values is shown in Figure 11. The Bode plot confirms that the peak phase occurs at 40kHz and the phase boost at that point is 57°. In addition, the gain at the peak phase frequency is –14dB which is close to the design target.

The final step in the design process is to compute the Bode plot for the entire designed compensation network and confirm its phase margin and crossover frequency. The complete loop Bode plot for this example is shown in Figure 12. The loop crossover frequency is 40kHz and the phase margin is approximately 59°.

The Bode plot for the complete loop should be checked over all operating conditions and for variations in component values to ensure that sufficient phase margin exist in all cases. The stability of the loop should also be confirmed via time domain simulation and by the transient response of the converter in the actual circuit.

![](_page_24_Figure_9.jpeg)

**Figure 11: Compensation Error Amplifier Bode Plot**

![](_page_24_Figure_11.jpeg)

**Figure 12: Complete Loop Bode Plot**

![](_page_24_Picture_13.jpeg)

## TYPICAL APPLICATIONS

![](_page_25_Figure_2.jpeg)

![](_page_25_Figure_3.jpeg)

**Wide VIN to 5VOUT Efficiency**

![](_page_25_Figure_5.jpeg)

![](_page_25_Picture_7.jpeg)

### TYPICAL APPLICATIONS

![](_page_26_Figure_2.jpeg)

**LTC3111 Synchronized to a 1.5MHz Clock, 5V/1A Output**

**3.3V Backup from a High Voltage Capacitor Bank Runs Down to VIN = 2V with 500mA Load**

![](_page_26_Figure_5.jpeg)

### TYPICAL APPLICATIONS

#### 1- OR 2-SERIES Li-Ion CELLS 4.7µH LT®4352 IDEAL DIODE  $0.1$ uF SW1  $SW2$   $\overline{ }$   $0.1 \mu$ F SW2 B520C BST1 BST2 V<sub>OUT</sub><br>5V 12V VIN V<sub>OUT</sub>  $1.5A$ <br> $V_{IN} > 5V$ ADAPTER я 680pF LTC3111 22µF  $^{47}$  $\mu$ F  $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$   $^{100}$  26.1k 푷 20k COMP 1M **BURST PWM** PWM/SYNC 33pF 27pF OFF ON RUN FB  $\frac{\sum_{191k}^{191k}}{1}$ SNSGND V<sub>CC</sub> 手 1µF SGND PGND 3111 TA05a ŧ V<sub>OUT</sub><br>500mV/DIV  $V_{1N}$ 2V/DIV TWO Li-Ion CELLS INDUCTOR CURRENT 1A/DIV  $I_{\text{OUT}} = 500 \text{mA}$  1ms/DIV 3111 TA05b

**Stepped Response from 1 or 2 Li-Ion to 12V Adapter Source V<sub>OUT</sub> = 5V** 

![](_page_27_Figure_4.jpeg)

![](_page_27_Figure_5.jpeg)

### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**

![](_page_28_Figure_3.jpeg)

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

![](_page_28_Picture_5.jpeg)

### PACKAGE DESCRIPTION

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**

![](_page_29_Figure_3.jpeg)

**MSE Package**

3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

 MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

- INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
- 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

6. EXPOSED PAD DIMENSION DOES INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD SHALL

NOT EXCEED 0.254mm (.010") PER SIDE.

![](_page_29_Picture_10.jpeg)

### REVISION HISTORY

![](_page_30_Picture_37.jpeg)

![](_page_30_Picture_3.jpeg)

### TYPICAL APPLICATION

![](_page_31_Figure_2.jpeg)

#### Regulated 12V Output from Wide Range Input Supply **Wide V**<sup>IM</sup> and Wide V<sub>IN</sub> to 12V<sub>OUT</sub> Efficiency

![](_page_31_Figure_4.jpeg)

# RELATED PARTS

![](_page_31_Picture_452.jpeg)

![](_page_31_Picture_8.jpeg)